blob: 158972341a2d7a66da48c32878fdc0842b2a4feb [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +10002 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
Scott Woodfe04b112010-04-08 00:38:22 -05003 * Copyright 2007-2010 Freescale Semiconductor, Inc.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10004 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version
8 * 2 of the License, or (at your option) any later version.
9 *
10 * Modified by Cort Dougan (cort@cs.nmt.edu)
11 * and Paul Mackerras (paulus@samba.org)
12 */
13
14/*
15 * This file handles the architecture-dependent parts of hardware exceptions
16 */
17
Paul Mackerras14cf11a2005-09-26 16:04:21 +100018#include <linux/errno.h>
19#include <linux/sched.h>
20#include <linux/kernel.h>
21#include <linux/mm.h>
22#include <linux/stddef.h>
23#include <linux/unistd.h>
Paul Mackerras8dad3f92005-10-06 13:27:05 +100024#include <linux/ptrace.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100025#include <linux/user.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100026#include <linux/interrupt.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100027#include <linux/init.h>
28#include <linux/module.h>
Paul Mackerras8dad3f92005-10-06 13:27:05 +100029#include <linux/prctl.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100030#include <linux/delay.h>
31#include <linux/kprobes.h>
Michael Ellermancc532912005-12-04 18:39:43 +110032#include <linux/kexec.h>
Michael Hanselmann5474c122006-06-25 05:47:08 -070033#include <linux/backlight.h>
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -080034#include <linux/bug.h>
Christoph Hellwig1eeb66a2007-05-08 00:27:03 -070035#include <linux/kdebug.h>
Geert Uytterhoeven80947e72009-05-18 02:10:05 +000036#include <linux/debugfs.h>
Christian Dietrich76462232011-06-04 05:36:54 +000037#include <linux/ratelimit.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100038
Geert Uytterhoeven80947e72009-05-18 02:10:05 +000039#include <asm/emulated_ops.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100040#include <asm/pgtable.h>
41#include <asm/uaccess.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100042#include <asm/io.h>
Paul Mackerras86417782005-10-10 22:37:57 +100043#include <asm/machdep.h>
44#include <asm/rtas.h>
David Gibsonf7f6f4f2005-10-19 14:53:32 +100045#include <asm/pmc.h>
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100046#ifdef CONFIG_PPC32
Paul Mackerras14cf11a2005-09-26 16:04:21 +100047#include <asm/reg.h>
Paul Mackerras86417782005-10-10 22:37:57 +100048#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +100049#ifdef CONFIG_PMAC_BACKLIGHT
50#include <asm/backlight.h>
51#endif
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100052#ifdef CONFIG_PPC64
Paul Mackerras86417782005-10-10 22:37:57 +100053#include <asm/firmware.h>
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100054#include <asm/processor.h>
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100055#endif
David Wilderc0ce7d02006-06-23 15:29:34 -070056#include <asm/kexec.h>
Kumar Gala16c57b32009-02-10 20:10:44 +000057#include <asm/ppc-opcode.h>
Shaohui Xiecce1f102010-11-18 14:57:32 +080058#include <asm/rio.h>
Mahesh Salgaonkarebaeb5a2012-02-16 01:14:45 +000059#include <asm/fadump.h>
David Howellsae3a1972012-03-28 18:30:02 +010060#include <asm/switch_to.h>
61#include <asm/debug.h>
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +100062
Olof Johansson7dbb9222008-01-31 14:34:47 +110063#if defined(CONFIG_DEBUGGER) || defined(CONFIG_KEXEC)
Anton Blanchard5be34922010-01-12 00:50:14 +000064int (*__debugger)(struct pt_regs *regs) __read_mostly;
65int (*__debugger_ipi)(struct pt_regs *regs) __read_mostly;
66int (*__debugger_bpt)(struct pt_regs *regs) __read_mostly;
67int (*__debugger_sstep)(struct pt_regs *regs) __read_mostly;
68int (*__debugger_iabr_match)(struct pt_regs *regs) __read_mostly;
69int (*__debugger_dabr_match)(struct pt_regs *regs) __read_mostly;
70int (*__debugger_fault_handler)(struct pt_regs *regs) __read_mostly;
Paul Mackerras14cf11a2005-09-26 16:04:21 +100071
72EXPORT_SYMBOL(__debugger);
73EXPORT_SYMBOL(__debugger_ipi);
74EXPORT_SYMBOL(__debugger_bpt);
75EXPORT_SYMBOL(__debugger_sstep);
76EXPORT_SYMBOL(__debugger_iabr_match);
77EXPORT_SYMBOL(__debugger_dabr_match);
78EXPORT_SYMBOL(__debugger_fault_handler);
79#endif
80
Paul Mackerras14cf11a2005-09-26 16:04:21 +100081/*
82 * Trap & Exception support
83 */
84
anton@samba.org6031d9d2007-03-20 20:38:12 -050085#ifdef CONFIG_PMAC_BACKLIGHT
86static void pmac_backlight_unblank(void)
87{
88 mutex_lock(&pmac_backlight_mutex);
89 if (pmac_backlight) {
90 struct backlight_properties *props;
91
92 props = &pmac_backlight->props;
93 props->brightness = props->max_brightness;
94 props->power = FB_BLANK_UNBLANK;
95 backlight_update_status(pmac_backlight);
96 }
97 mutex_unlock(&pmac_backlight_mutex);
98}
99#else
100static inline void pmac_backlight_unblank(void) { }
101#endif
102
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000103static arch_spinlock_t die_lock = __ARCH_SPIN_LOCK_UNLOCKED;
104static int die_owner = -1;
105static unsigned int die_nest_count;
106static int die_counter;
107
108static unsigned __kprobes long oops_begin(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000109{
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000110 int cpu;
anton@samba.org34c2a142007-03-20 20:38:13 -0500111 unsigned long flags;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000112
113 if (debugger(regs))
114 return 1;
115
anton@samba.org293e4682007-03-20 20:38:11 -0500116 oops_enter();
117
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000118 /* racy, but better than risking deadlock. */
119 raw_local_irq_save(flags);
120 cpu = smp_processor_id();
121 if (!arch_spin_trylock(&die_lock)) {
122 if (cpu == die_owner)
123 /* nested oops. should stop eventually */;
124 else
125 arch_spin_lock(&die_lock);
anton@samba.org34c2a142007-03-20 20:38:13 -0500126 }
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000127 die_nest_count++;
128 die_owner = cpu;
129 console_verbose();
130 bust_spinlocks(1);
131 if (machine_is(powermac))
132 pmac_backlight_unblank();
133 return flags;
134}
Michael Hanselmann5474c122006-06-25 05:47:08 -0700135
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000136static void __kprobes oops_end(unsigned long flags, struct pt_regs *regs,
137 int signr)
138{
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000139 bust_spinlocks(0);
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000140 die_owner = -1;
Pavel Emelianovbcdcd8e2007-07-17 04:03:42 -0700141 add_taint(TAINT_DIE);
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000142 die_nest_count--;
Anton Blanchard58154c82011-11-30 00:23:09 +0000143 oops_exit();
144 printk("\n");
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000145 if (!die_nest_count)
146 /* Nest count reaches zero, release the lock. */
147 arch_spin_unlock(&die_lock);
148 raw_local_irq_restore(flags);
David Wilderc0ce7d02006-06-23 15:29:34 -0700149
Mahesh Salgaonkarebaeb5a2012-02-16 01:14:45 +0000150 crash_fadump(regs, "die oops");
151
Anton Blanchard9b00ac02011-11-30 00:23:10 +0000152 /*
153 * A system reset (0x100) is a request to dump, so we always send
154 * it through the crashdump code.
155 */
156 if (kexec_should_crash(current) || (TRAP(regs) == 0x100)) {
David Wilderc0ce7d02006-06-23 15:29:34 -0700157 crash_kexec(regs);
Anton Blanchard9b00ac02011-11-30 00:23:10 +0000158
159 /*
160 * We aren't the primary crash CPU. We need to send it
161 * to a holding pattern to avoid it ending up in the panic
162 * code.
163 */
164 crash_kexec_secondary(regs);
165 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000166
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000167 if (!signr)
168 return;
169
Anton Blanchard58154c82011-11-30 00:23:09 +0000170 /*
171 * While our oops output is serialised by a spinlock, output
172 * from panic() called below can race and corrupt it. If we
173 * know we are going to panic, delay for 1 second so we have a
174 * chance to get clean backtraces from all CPUs that are oopsing.
175 */
176 if (in_interrupt() || panic_on_oops || !current->pid ||
177 is_global_init(current)) {
178 mdelay(MSEC_PER_SEC);
179 }
180
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000181 if (in_interrupt())
182 panic("Fatal exception in interrupt");
Hormscea6a4b2006-07-30 03:03:34 -0700183 if (panic_on_oops)
Horms012c4372006-08-13 23:24:22 -0700184 panic("Fatal exception");
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000185 do_exit(signr);
186}
Hormscea6a4b2006-07-30 03:03:34 -0700187
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000188static int __kprobes __die(const char *str, struct pt_regs *regs, long err)
189{
190 printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter);
191#ifdef CONFIG_PREEMPT
192 printk("PREEMPT ");
193#endif
194#ifdef CONFIG_SMP
195 printk("SMP NR_CPUS=%d ", NR_CPUS);
196#endif
197#ifdef CONFIG_DEBUG_PAGEALLOC
198 printk("DEBUG_PAGEALLOC ");
199#endif
200#ifdef CONFIG_NUMA
201 printk("NUMA ");
202#endif
203 printk("%s\n", ppc_md.name ? ppc_md.name : "");
204
205 if (notify_die(DIE_OOPS, str, regs, err, 255, SIGSEGV) == NOTIFY_STOP)
206 return 1;
207
208 print_modules();
209 show_regs(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000210
211 return 0;
212}
213
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000214void die(const char *str, struct pt_regs *regs, long err)
215{
216 unsigned long flags = oops_begin(regs);
217
218 if (__die(str, regs, err))
219 err = 0;
220 oops_end(flags, regs, err);
221}
222
Oleg Nesterov25baa352009-12-15 16:47:18 -0800223void user_single_step_siginfo(struct task_struct *tsk,
224 struct pt_regs *regs, siginfo_t *info)
225{
226 memset(info, 0, sizeof(*info));
227 info->si_signo = SIGTRAP;
228 info->si_code = TRAP_TRACE;
229 info->si_addr = (void __user *)regs->nip;
230}
231
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000232void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr)
233{
234 siginfo_t info;
Olof Johanssond0c3d532007-10-12 10:20:07 +1000235 const char fmt32[] = KERN_INFO "%s[%d]: unhandled signal %d " \
236 "at %08lx nip %08lx lr %08lx code %x\n";
237 const char fmt64[] = KERN_INFO "%s[%d]: unhandled signal %d " \
238 "at %016lx nip %016lx lr %016lx code %x\n";
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000239
240 if (!user_mode(regs)) {
Anton Blanchard760ca4d2011-11-30 00:23:13 +0000241 die("Exception in kernel mode", regs, signr);
242 return;
243 }
244
245 if (show_unhandled_signals && unhandled_signal(current, signr)) {
Christian Dietrich76462232011-06-04 05:36:54 +0000246 printk_ratelimited(regs->msr & MSR_64BIT ? fmt64 : fmt32,
247 current->comm, current->pid, signr,
248 addr, regs->nip, regs->link, code);
249 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000250
Benjamin Herrenschmidta3512b22012-05-08 13:38:50 +1000251 if (arch_irqs_disabled() && !arch_irq_disabled_regs(regs))
Benjamin Herrenschmidt9f2f79e2012-03-01 15:47:44 +1100252 local_irq_enable();
253
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000254 memset(&info, 0, sizeof(info));
255 info.si_signo = signr;
256 info.si_code = code;
257 info.si_addr = (void __user *) addr;
258 force_sig_info(signr, &info, current);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000259}
260
261#ifdef CONFIG_PPC64
262void system_reset_exception(struct pt_regs *regs)
263{
264 /* See if any machine dependent calls */
Arnd Bergmannc902be72006-01-04 19:55:53 +0000265 if (ppc_md.system_reset_exception) {
266 if (ppc_md.system_reset_exception(regs))
267 return;
268 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000269
Paul Mackerras8dad3f92005-10-06 13:27:05 +1000270 die("System Reset", regs, SIGABRT);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000271
272 /* Must die if the interrupt is not recoverable */
273 if (!(regs->msr & MSR_RI))
274 panic("Unrecoverable System Reset");
275
276 /* What should we do here? We could issue a shutdown or hard reset. */
277}
278#endif
279
280/*
281 * I/O accesses can cause machine checks on powermacs.
282 * Check if the NIP corresponds to the address of a sync
283 * instruction for which there is an entry in the exception
284 * table.
285 * Note that the 601 only takes a machine check on TEA
286 * (transfer error ack) signal assertion, and does not
287 * set any of the top 16 bits of SRR1.
288 * -- paulus.
289 */
290static inline int check_io_access(struct pt_regs *regs)
291{
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100292#ifdef CONFIG_PPC32
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000293 unsigned long msr = regs->msr;
294 const struct exception_table_entry *entry;
295 unsigned int *nip = (unsigned int *)regs->nip;
296
297 if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000)))
298 && (entry = search_exception_tables(regs->nip)) != NULL) {
299 /*
300 * Check that it's a sync instruction, or somewhere
301 * in the twi; isync; nop sequence that inb/inw/inl uses.
302 * As the address is in the exception table
303 * we should be able to read the instr there.
304 * For the debug message, we look at the preceding
305 * load or store.
306 */
307 if (*nip == 0x60000000) /* nop */
308 nip -= 2;
309 else if (*nip == 0x4c00012c) /* isync */
310 --nip;
311 if (*nip == 0x7c0004ac || (*nip >> 26) == 3) {
312 /* sync or twi */
313 unsigned int rb;
314
315 --nip;
316 rb = (*nip >> 11) & 0x1f;
317 printk(KERN_DEBUG "%s bad port %lx at %p\n",
318 (*nip & 0x100)? "OUT to": "IN from",
319 regs->gpr[rb] - _IO_BASE, nip);
320 regs->msr |= MSR_RI;
321 regs->nip = entry->fixup;
322 return 1;
323 }
324 }
Benjamin Herrenschmidt68a64352006-11-13 09:27:39 +1100325#endif /* CONFIG_PPC32 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000326 return 0;
327}
328
Dave Kleikamp172ae2e2010-02-08 11:50:57 +0000329#ifdef CONFIG_PPC_ADV_DEBUG_REGS
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000330/* On 4xx, the reason for the machine check or program exception
331 is in the ESR. */
332#define get_reason(regs) ((regs)->dsisr)
333#ifndef CONFIG_FSL_BOOKE
334#define get_mc_reason(regs) ((regs)->dsisr)
335#else
Scott Woodfe04b112010-04-08 00:38:22 -0500336#define get_mc_reason(regs) (mfspr(SPRN_MCSR))
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000337#endif
338#define REASON_FP ESR_FP
339#define REASON_ILLEGAL (ESR_PIL | ESR_PUO)
340#define REASON_PRIVILEGED ESR_PPR
341#define REASON_TRAP ESR_PTR
342
343/* single-step stuff */
344#define single_stepping(regs) (current->thread.dbcr0 & DBCR0_IC)
345#define clear_single_step(regs) (current->thread.dbcr0 &= ~DBCR0_IC)
346
347#else
348/* On non-4xx, the reason for the machine check or program
349 exception is in the MSR. */
350#define get_reason(regs) ((regs)->msr)
351#define get_mc_reason(regs) ((regs)->msr)
352#define REASON_FP 0x100000
353#define REASON_ILLEGAL 0x80000
354#define REASON_PRIVILEGED 0x40000
355#define REASON_TRAP 0x20000
356
357#define single_stepping(regs) ((regs)->msr & MSR_SE)
358#define clear_single_step(regs) ((regs)->msr &= ~MSR_SE)
359#endif
360
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100361#if defined(CONFIG_4xx)
362int machine_check_4xx(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000363{
Kumar Gala1a6a4ff2006-03-30 21:11:15 -0600364 unsigned long reason = get_mc_reason(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000365
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000366 if (reason & ESR_IMCP) {
367 printk("Instruction");
368 mtspr(SPRN_ESR, reason & ~ESR_IMCP);
369 } else
370 printk("Data");
371 printk(" machine check in kernel mode.\n");
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100372
373 return 0;
374}
375
376int machine_check_440A(struct pt_regs *regs)
377{
378 unsigned long reason = get_mc_reason(regs);
379
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000380 printk("Machine check in kernel mode.\n");
381 if (reason & ESR_IMCP){
382 printk("Instruction Synchronous Machine Check exception\n");
383 mtspr(SPRN_ESR, reason & ~ESR_IMCP);
384 }
385 else {
386 u32 mcsr = mfspr(SPRN_MCSR);
387 if (mcsr & MCSR_IB)
388 printk("Instruction Read PLB Error\n");
389 if (mcsr & MCSR_DRB)
390 printk("Data Read PLB Error\n");
391 if (mcsr & MCSR_DWB)
392 printk("Data Write PLB Error\n");
393 if (mcsr & MCSR_TLBP)
394 printk("TLB Parity Error\n");
395 if (mcsr & MCSR_ICP){
396 flush_instruction_cache();
397 printk("I-Cache Parity Error\n");
398 }
399 if (mcsr & MCSR_DCSP)
400 printk("D-Cache Search Parity Error\n");
401 if (mcsr & MCSR_DCFP)
402 printk("D-Cache Flush Parity Error\n");
403 if (mcsr & MCSR_IMPE)
404 printk("Machine Check exception is imprecise\n");
405
406 /* Clear MCSR */
407 mtspr(SPRN_MCSR, mcsr);
408 }
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100409 return 0;
410}
Dave Kleikampfc5e7092010-03-05 03:43:18 +0000411
412int machine_check_47x(struct pt_regs *regs)
413{
414 unsigned long reason = get_mc_reason(regs);
415 u32 mcsr;
416
417 printk(KERN_ERR "Machine check in kernel mode.\n");
418 if (reason & ESR_IMCP) {
419 printk(KERN_ERR
420 "Instruction Synchronous Machine Check exception\n");
421 mtspr(SPRN_ESR, reason & ~ESR_IMCP);
422 return 0;
423 }
424 mcsr = mfspr(SPRN_MCSR);
425 if (mcsr & MCSR_IB)
426 printk(KERN_ERR "Instruction Read PLB Error\n");
427 if (mcsr & MCSR_DRB)
428 printk(KERN_ERR "Data Read PLB Error\n");
429 if (mcsr & MCSR_DWB)
430 printk(KERN_ERR "Data Write PLB Error\n");
431 if (mcsr & MCSR_TLBP)
432 printk(KERN_ERR "TLB Parity Error\n");
433 if (mcsr & MCSR_ICP) {
434 flush_instruction_cache();
435 printk(KERN_ERR "I-Cache Parity Error\n");
436 }
437 if (mcsr & MCSR_DCSP)
438 printk(KERN_ERR "D-Cache Search Parity Error\n");
439 if (mcsr & PPC47x_MCSR_GPR)
440 printk(KERN_ERR "GPR Parity Error\n");
441 if (mcsr & PPC47x_MCSR_FPR)
442 printk(KERN_ERR "FPR Parity Error\n");
443 if (mcsr & PPC47x_MCSR_IPR)
444 printk(KERN_ERR "Machine Check exception is imprecise\n");
445
446 /* Clear MCSR */
447 mtspr(SPRN_MCSR, mcsr);
448
449 return 0;
450}
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100451#elif defined(CONFIG_E500)
Scott Woodfe04b112010-04-08 00:38:22 -0500452int machine_check_e500mc(struct pt_regs *regs)
453{
454 unsigned long mcsr = mfspr(SPRN_MCSR);
455 unsigned long reason = mcsr;
456 int recoverable = 1;
457
Scott Wood82a9a482011-06-16 14:09:17 -0500458 if (reason & MCSR_LD) {
Shaohui Xiecce1f102010-11-18 14:57:32 +0800459 recoverable = fsl_rio_mcheck_exception(regs);
460 if (recoverable == 1)
461 goto silent_out;
462 }
463
Scott Woodfe04b112010-04-08 00:38:22 -0500464 printk("Machine check in kernel mode.\n");
465 printk("Caused by (from MCSR=%lx): ", reason);
466
467 if (reason & MCSR_MCP)
468 printk("Machine Check Signal\n");
469
470 if (reason & MCSR_ICPERR) {
471 printk("Instruction Cache Parity Error\n");
472
473 /*
474 * This is recoverable by invalidating the i-cache.
475 */
476 mtspr(SPRN_L1CSR1, mfspr(SPRN_L1CSR1) | L1CSR1_ICFI);
477 while (mfspr(SPRN_L1CSR1) & L1CSR1_ICFI)
478 ;
479
480 /*
481 * This will generally be accompanied by an instruction
482 * fetch error report -- only treat MCSR_IF as fatal
483 * if it wasn't due to an L1 parity error.
484 */
485 reason &= ~MCSR_IF;
486 }
487
488 if (reason & MCSR_DCPERR_MC) {
489 printk("Data Cache Parity Error\n");
Kumar Gala37caf9f2011-08-27 06:14:23 -0500490
491 /*
492 * In write shadow mode we auto-recover from the error, but it
493 * may still get logged and cause a machine check. We should
494 * only treat the non-write shadow case as non-recoverable.
495 */
496 if (!(mfspr(SPRN_L1CSR2) & L1CSR2_DCWS))
497 recoverable = 0;
Scott Woodfe04b112010-04-08 00:38:22 -0500498 }
499
500 if (reason & MCSR_L2MMU_MHIT) {
501 printk("Hit on multiple TLB entries\n");
502 recoverable = 0;
503 }
504
505 if (reason & MCSR_NMI)
506 printk("Non-maskable interrupt\n");
507
508 if (reason & MCSR_IF) {
509 printk("Instruction Fetch Error Report\n");
510 recoverable = 0;
511 }
512
513 if (reason & MCSR_LD) {
514 printk("Load Error Report\n");
515 recoverable = 0;
516 }
517
518 if (reason & MCSR_ST) {
519 printk("Store Error Report\n");
520 recoverable = 0;
521 }
522
523 if (reason & MCSR_LDG) {
524 printk("Guarded Load Error Report\n");
525 recoverable = 0;
526 }
527
528 if (reason & MCSR_TLBSYNC)
529 printk("Simultaneous tlbsync operations\n");
530
531 if (reason & MCSR_BSL2_ERR) {
532 printk("Level 2 Cache Error\n");
533 recoverable = 0;
534 }
535
536 if (reason & MCSR_MAV) {
537 u64 addr;
538
539 addr = mfspr(SPRN_MCAR);
540 addr |= (u64)mfspr(SPRN_MCARU) << 32;
541
542 printk("Machine Check %s Address: %#llx\n",
543 reason & MCSR_MEA ? "Effective" : "Physical", addr);
544 }
545
Shaohui Xiecce1f102010-11-18 14:57:32 +0800546silent_out:
Scott Woodfe04b112010-04-08 00:38:22 -0500547 mtspr(SPRN_MCSR, mcsr);
548 return mfspr(SPRN_MCSR) == 0 && recoverable;
549}
550
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100551int machine_check_e500(struct pt_regs *regs)
552{
553 unsigned long reason = get_mc_reason(regs);
554
Shaohui Xiecce1f102010-11-18 14:57:32 +0800555 if (reason & MCSR_BUS_RBERR) {
556 if (fsl_rio_mcheck_exception(regs))
557 return 1;
558 }
559
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000560 printk("Machine check in kernel mode.\n");
561 printk("Caused by (from MCSR=%lx): ", reason);
562
563 if (reason & MCSR_MCP)
564 printk("Machine Check Signal\n");
565 if (reason & MCSR_ICPERR)
566 printk("Instruction Cache Parity Error\n");
567 if (reason & MCSR_DCP_PERR)
568 printk("Data Cache Push Parity Error\n");
569 if (reason & MCSR_DCPERR)
570 printk("Data Cache Parity Error\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000571 if (reason & MCSR_BUS_IAERR)
572 printk("Bus - Instruction Address Error\n");
573 if (reason & MCSR_BUS_RAERR)
574 printk("Bus - Read Address Error\n");
575 if (reason & MCSR_BUS_WAERR)
576 printk("Bus - Write Address Error\n");
577 if (reason & MCSR_BUS_IBERR)
578 printk("Bus - Instruction Data Error\n");
579 if (reason & MCSR_BUS_RBERR)
580 printk("Bus - Read Data Bus Error\n");
581 if (reason & MCSR_BUS_WBERR)
582 printk("Bus - Read Data Bus Error\n");
583 if (reason & MCSR_BUS_IPERR)
584 printk("Bus - Instruction Parity Error\n");
585 if (reason & MCSR_BUS_RPERR)
586 printk("Bus - Read Parity Error\n");
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100587
588 return 0;
589}
Kumar Gala4490c062010-10-08 08:32:11 -0500590
591int machine_check_generic(struct pt_regs *regs)
592{
593 return 0;
594}
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100595#elif defined(CONFIG_E200)
596int machine_check_e200(struct pt_regs *regs)
597{
598 unsigned long reason = get_mc_reason(regs);
599
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000600 printk("Machine check in kernel mode.\n");
601 printk("Caused by (from MCSR=%lx): ", reason);
602
603 if (reason & MCSR_MCP)
604 printk("Machine Check Signal\n");
605 if (reason & MCSR_CP_PERR)
606 printk("Cache Push Parity Error\n");
607 if (reason & MCSR_CPERR)
608 printk("Cache Parity Error\n");
609 if (reason & MCSR_EXCP_ERR)
610 printk("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n");
611 if (reason & MCSR_BUS_IRERR)
612 printk("Bus - Read Bus Error on instruction fetch\n");
613 if (reason & MCSR_BUS_DRERR)
614 printk("Bus - Read Bus Error on data load\n");
615 if (reason & MCSR_BUS_WRERR)
616 printk("Bus - Write Bus Error on buffered store or cache line push\n");
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100617
618 return 0;
619}
620#else
621int machine_check_generic(struct pt_regs *regs)
622{
623 unsigned long reason = get_mc_reason(regs);
624
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000625 printk("Machine check in kernel mode.\n");
626 printk("Caused by (from SRR1=%lx): ", reason);
627 switch (reason & 0x601F0000) {
628 case 0x80000:
629 printk("Machine check signal\n");
630 break;
631 case 0: /* for 601 */
632 case 0x40000:
633 case 0x140000: /* 7450 MSS error and TEA */
634 printk("Transfer error ack signal\n");
635 break;
636 case 0x20000:
637 printk("Data parity error signal\n");
638 break;
639 case 0x10000:
640 printk("Address parity error signal\n");
641 break;
642 case 0x20000000:
643 printk("L1 Data Cache error\n");
644 break;
645 case 0x40000000:
646 printk("L1 Instruction Cache error\n");
647 break;
648 case 0x00100000:
649 printk("L2 data cache parity error\n");
650 break;
651 default:
652 printk("Unknown values in msr\n");
653 }
Olof Johansson75918a42007-09-21 05:11:20 +1000654 return 0;
655}
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100656#endif /* everything else */
Olof Johansson75918a42007-09-21 05:11:20 +1000657
658void machine_check_exception(struct pt_regs *regs)
659{
660 int recover = 0;
661
Anton Blanchard89713ed2010-01-31 20:34:06 +0000662 __get_cpu_var(irq_stat).mce_exceptions++;
663
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100664 /* See if any machine dependent calls. In theory, we would want
665 * to call the CPU first, and call the ppc_md. one if the CPU
666 * one returns a positive number. However there is existing code
667 * that assumes the board gets a first chance, so let's keep it
668 * that way for now and fix things later. --BenH.
669 */
Olof Johansson75918a42007-09-21 05:11:20 +1000670 if (ppc_md.machine_check_exception)
671 recover = ppc_md.machine_check_exception(regs);
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100672 else if (cur_cpu_spec->machine_check)
673 recover = cur_cpu_spec->machine_check(regs);
Olof Johansson75918a42007-09-21 05:11:20 +1000674
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100675 if (recover > 0)
Olof Johansson75918a42007-09-21 05:11:20 +1000676 return;
677
Olof Johansson75918a42007-09-21 05:11:20 +1000678#if defined(CONFIG_8xx) && defined(CONFIG_PCI)
Benjamin Herrenschmidt47c0bd12007-12-21 15:39:21 +1100679 /* the qspan pci read routines can cause machine checks -- Cort
680 *
681 * yuck !!! that totally needs to go away ! There are better ways
682 * to deal with that than having a wart in the mcheck handler.
683 * -- BenH
684 */
Olof Johansson75918a42007-09-21 05:11:20 +1000685 bad_page_fault(regs, regs->dar, SIGBUS);
686 return;
687#endif
688
Anton Blancharda4435062011-01-11 19:45:31 +0000689 if (debugger_fault_handler(regs))
Olof Johansson75918a42007-09-21 05:11:20 +1000690 return;
Olof Johansson75918a42007-09-21 05:11:20 +1000691
692 if (check_io_access(regs))
693 return;
694
Paul Mackerras8dad3f92005-10-06 13:27:05 +1000695 die("Machine check", regs, SIGBUS);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000696
697 /* Must die if the interrupt is not recoverable */
698 if (!(regs->msr & MSR_RI))
699 panic("Unrecoverable Machine check");
700}
701
702void SMIException(struct pt_regs *regs)
703{
704 die("System Management Interrupt", regs, SIGABRT);
705}
706
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000707void unknown_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000708{
709 printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n",
710 regs->nip, regs->msr, regs->trap);
711
712 _exception(SIGTRAP, regs, 0, 0);
713}
714
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000715void instruction_breakpoint_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000716{
717 if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5,
718 5, SIGTRAP) == NOTIFY_STOP)
719 return;
720 if (debugger_iabr_match(regs))
721 return;
722 _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
723}
724
725void RunModeException(struct pt_regs *regs)
726{
727 _exception(SIGTRAP, regs, 0, 0);
728}
729
Paul Mackerras8dad3f92005-10-06 13:27:05 +1000730void __kprobes single_step_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000731{
K.Prasad2538c2d2010-06-15 11:35:31 +0530732 clear_single_step(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000733
734 if (notify_die(DIE_SSTEP, "single_step", regs, 5,
735 5, SIGTRAP) == NOTIFY_STOP)
736 return;
737 if (debugger_sstep(regs))
738 return;
739
740 _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
741}
742
743/*
744 * After we have successfully emulated an instruction, we have to
745 * check if the instruction was being single-stepped, and if so,
746 * pretend we got a single-step exception. This was pointed out
747 * by Kumar Gala. -- paulus
748 */
Paul Mackerras8dad3f92005-10-06 13:27:05 +1000749static void emulate_single_step(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000750{
K.Prasad2538c2d2010-06-15 11:35:31 +0530751 if (single_stepping(regs))
752 single_step_exception(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000753}
754
Kumar Gala5fad2932007-02-07 01:47:59 -0600755static inline int __parse_fpscr(unsigned long fpscr)
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000756{
Kumar Gala5fad2932007-02-07 01:47:59 -0600757 int ret = 0;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000758
759 /* Invalid operation */
760 if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX))
Kumar Gala5fad2932007-02-07 01:47:59 -0600761 ret = FPE_FLTINV;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000762
763 /* Overflow */
764 else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX))
Kumar Gala5fad2932007-02-07 01:47:59 -0600765 ret = FPE_FLTOVF;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000766
767 /* Underflow */
768 else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX))
Kumar Gala5fad2932007-02-07 01:47:59 -0600769 ret = FPE_FLTUND;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000770
771 /* Divide by zero */
772 else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX))
Kumar Gala5fad2932007-02-07 01:47:59 -0600773 ret = FPE_FLTDIV;
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000774
775 /* Inexact result */
776 else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX))
Kumar Gala5fad2932007-02-07 01:47:59 -0600777 ret = FPE_FLTRES;
778
779 return ret;
780}
781
782static void parse_fpe(struct pt_regs *regs)
783{
784 int code = 0;
785
786 flush_fp_to_thread(current);
787
788 code = __parse_fpscr(current->thread.fpscr.val);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000789
790 _exception(SIGFPE, regs, code, regs->nip);
791}
792
793/*
794 * Illegal instruction emulation support. Originally written to
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000795 * provide the PVR to user applications using the mfspr rd, PVR.
796 * Return non-zero if we can't emulate, or -EFAULT if the associated
797 * memory access caused an access fault. Return zero on success.
798 *
799 * There are a couple of ways to do this, either "decode" the instruction
800 * or directly match lots of bits. In this case, matching lots of
801 * bits is faster and easier.
Paul Mackerras86417782005-10-10 22:37:57 +1000802 *
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000803 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000804static int emulate_string_inst(struct pt_regs *regs, u32 instword)
805{
806 u8 rT = (instword >> 21) & 0x1f;
807 u8 rA = (instword >> 16) & 0x1f;
808 u8 NB_RB = (instword >> 11) & 0x1f;
809 u32 num_bytes;
810 unsigned long EA;
811 int pos = 0;
812
813 /* Early out if we are an invalid form of lswx */
Kumar Gala16c57b32009-02-10 20:10:44 +0000814 if ((instword & PPC_INST_STRING_MASK) == PPC_INST_LSWX)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000815 if ((rT == rA) || (rT == NB_RB))
816 return -EINVAL;
817
818 EA = (rA == 0) ? 0 : regs->gpr[rA];
819
Kumar Gala16c57b32009-02-10 20:10:44 +0000820 switch (instword & PPC_INST_STRING_MASK) {
821 case PPC_INST_LSWX:
822 case PPC_INST_STSWX:
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000823 EA += NB_RB;
824 num_bytes = regs->xer & 0x7f;
825 break;
Kumar Gala16c57b32009-02-10 20:10:44 +0000826 case PPC_INST_LSWI:
827 case PPC_INST_STSWI:
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000828 num_bytes = (NB_RB == 0) ? 32 : NB_RB;
829 break;
830 default:
831 return -EINVAL;
832 }
833
834 while (num_bytes != 0)
835 {
836 u8 val;
837 u32 shift = 8 * (3 - (pos & 0x3));
838
Kumar Gala16c57b32009-02-10 20:10:44 +0000839 switch ((instword & PPC_INST_STRING_MASK)) {
840 case PPC_INST_LSWX:
841 case PPC_INST_LSWI:
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000842 if (get_user(val, (u8 __user *)EA))
843 return -EFAULT;
844 /* first time updating this reg,
845 * zero it out */
846 if (pos == 0)
847 regs->gpr[rT] = 0;
848 regs->gpr[rT] |= val << shift;
849 break;
Kumar Gala16c57b32009-02-10 20:10:44 +0000850 case PPC_INST_STSWI:
851 case PPC_INST_STSWX:
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000852 val = regs->gpr[rT] >> shift;
853 if (put_user(val, (u8 __user *)EA))
854 return -EFAULT;
855 break;
856 }
857 /* move EA to next address */
858 EA += 1;
859 num_bytes--;
860
861 /* manage our position within the register */
862 if (++pos == 4) {
863 pos = 0;
864 if (++rT == 32)
865 rT = 0;
866 }
867 }
868
869 return 0;
870}
871
Will Schmidtc3412dc2006-08-30 13:11:38 -0500872static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword)
873{
874 u32 ra,rs;
875 unsigned long tmp;
876
877 ra = (instword >> 16) & 0x1f;
878 rs = (instword >> 21) & 0x1f;
879
880 tmp = regs->gpr[rs];
881 tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL);
882 tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL);
883 tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL;
884 regs->gpr[ra] = tmp;
885
886 return 0;
887}
888
Kumar Galac1469f12007-11-19 21:35:29 -0600889static int emulate_isel(struct pt_regs *regs, u32 instword)
890{
891 u8 rT = (instword >> 21) & 0x1f;
892 u8 rA = (instword >> 16) & 0x1f;
893 u8 rB = (instword >> 11) & 0x1f;
894 u8 BC = (instword >> 6) & 0x1f;
895 u8 bit;
896 unsigned long tmp;
897
898 tmp = (rA == 0) ? 0 : regs->gpr[rA];
899 bit = (regs->ccr >> (31 - BC)) & 0x1;
900
901 regs->gpr[rT] = bit ? tmp : regs->gpr[rB];
902
903 return 0;
904}
905
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000906static int emulate_instruction(struct pt_regs *regs)
907{
908 u32 instword;
909 u32 rd;
910
Paul Mackerrasfab5db92006-06-07 16:14:40 +1000911 if (!user_mode(regs) || (regs->msr & MSR_LE))
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000912 return -EINVAL;
913 CHECK_FULL_REGS(regs);
914
915 if (get_user(instword, (u32 __user *)(regs->nip)))
916 return -EFAULT;
917
918 /* Emulate the mfspr rD, PVR. */
Kumar Gala16c57b32009-02-10 20:10:44 +0000919 if ((instword & PPC_INST_MFSPR_PVR_MASK) == PPC_INST_MFSPR_PVR) {
Anton Blanchardeecff812009-10-27 18:46:55 +0000920 PPC_WARN_EMULATED(mfpvr, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000921 rd = (instword >> 21) & 0x1f;
922 regs->gpr[rd] = mfspr(SPRN_PVR);
923 return 0;
924 }
925
926 /* Emulating the dcba insn is just a no-op. */
Geert Uytterhoeven80947e72009-05-18 02:10:05 +0000927 if ((instword & PPC_INST_DCBA_MASK) == PPC_INST_DCBA) {
Anton Blanchardeecff812009-10-27 18:46:55 +0000928 PPC_WARN_EMULATED(dcba, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000929 return 0;
Geert Uytterhoeven80947e72009-05-18 02:10:05 +0000930 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000931
932 /* Emulate the mcrxr insn. */
Kumar Gala16c57b32009-02-10 20:10:44 +0000933 if ((instword & PPC_INST_MCRXR_MASK) == PPC_INST_MCRXR) {
Paul Mackerras86417782005-10-10 22:37:57 +1000934 int shift = (instword >> 21) & 0x1c;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000935 unsigned long msk = 0xf0000000UL >> shift;
936
Anton Blanchardeecff812009-10-27 18:46:55 +0000937 PPC_WARN_EMULATED(mcrxr, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000938 regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk);
939 regs->xer &= ~0xf0000000UL;
940 return 0;
941 }
942
943 /* Emulate load/store string insn. */
Geert Uytterhoeven80947e72009-05-18 02:10:05 +0000944 if ((instword & PPC_INST_STRING_GEN_MASK) == PPC_INST_STRING) {
Anton Blanchardeecff812009-10-27 18:46:55 +0000945 PPC_WARN_EMULATED(string, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000946 return emulate_string_inst(regs, instword);
Geert Uytterhoeven80947e72009-05-18 02:10:05 +0000947 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000948
Will Schmidtc3412dc2006-08-30 13:11:38 -0500949 /* Emulate the popcntb (Population Count Bytes) instruction. */
Kumar Gala16c57b32009-02-10 20:10:44 +0000950 if ((instword & PPC_INST_POPCNTB_MASK) == PPC_INST_POPCNTB) {
Anton Blanchardeecff812009-10-27 18:46:55 +0000951 PPC_WARN_EMULATED(popcntb, regs);
Will Schmidtc3412dc2006-08-30 13:11:38 -0500952 return emulate_popcntb_inst(regs, instword);
953 }
954
Kumar Galac1469f12007-11-19 21:35:29 -0600955 /* Emulate isel (Integer Select) instruction */
Kumar Gala16c57b32009-02-10 20:10:44 +0000956 if ((instword & PPC_INST_ISEL_MASK) == PPC_INST_ISEL) {
Anton Blanchardeecff812009-10-27 18:46:55 +0000957 PPC_WARN_EMULATED(isel, regs);
Kumar Galac1469f12007-11-19 21:35:29 -0600958 return emulate_isel(regs, instword);
959 }
960
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +0000961#ifdef CONFIG_PPC64
962 /* Emulate the mfspr rD, DSCR. */
963 if (((instword & PPC_INST_MFSPR_DSCR_MASK) == PPC_INST_MFSPR_DSCR) &&
964 cpu_has_feature(CPU_FTR_DSCR)) {
965 PPC_WARN_EMULATED(mfdscr, regs);
966 rd = (instword >> 21) & 0x1f;
967 regs->gpr[rd] = mfspr(SPRN_DSCR);
968 return 0;
969 }
970 /* Emulate the mtspr DSCR, rD. */
971 if (((instword & PPC_INST_MTSPR_DSCR_MASK) == PPC_INST_MTSPR_DSCR) &&
972 cpu_has_feature(CPU_FTR_DSCR)) {
973 PPC_WARN_EMULATED(mtdscr, regs);
974 rd = (instword >> 21) & 0x1f;
975 mtspr(SPRN_DSCR, regs->gpr[rd]);
976 current->thread.dscr_inherit = 1;
977 return 0;
978 }
979#endif
980
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000981 return -EINVAL;
982}
983
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -0800984int is_valid_bugaddr(unsigned long addr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000985{
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -0800986 return is_kernel_addr(addr);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000987}
988
Paul Mackerras8dad3f92005-10-06 13:27:05 +1000989void __kprobes program_check_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000990{
991 unsigned int reason = get_reason(regs);
992 extern int do_mathemu(struct pt_regs *regs);
993
Kim Phillipsaa42c692006-12-08 02:43:30 -0600994 /* We can now get here via a FP Unavailable exception if the core
Kumar Gala04903a32007-02-07 01:13:32 -0600995 * has no FPU, in that case the reason flags will be 0 */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000996
997 if (reason & REASON_FP) {
998 /* IEEE FP exception */
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +1000999 parse_fpe(regs);
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001000 return;
1001 }
1002 if (reason & REASON_TRAP) {
Jason Wesselba797b22010-05-20 21:04:25 -05001003 /* Debugger is first in line to stop recursive faults in
1004 * rcu_lock, notify_die, or atomic_notifier_call_chain */
1005 if (debugger_bpt(regs))
1006 return;
1007
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001008 /* trap exception */
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001009 if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP)
1010 == NOTIFY_STOP)
1011 return;
Jeremy Fitzhardinge73c9cea2006-12-08 03:30:41 -08001012
1013 if (!(regs->msr & MSR_PR) && /* not user-mode */
Heiko Carstens608e2612007-07-15 23:41:39 -07001014 report_bug(regs->nip, regs) == BUG_TRAP_TYPE_WARN) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001015 regs->nip += 4;
1016 return;
1017 }
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001018 _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
1019 return;
1020 }
1021
Benjamin Herrenschmidta3512b22012-05-08 13:38:50 +10001022 /* We restore the interrupt state now */
1023 if (!arch_irq_disabled_regs(regs))
1024 local_irq_enable();
Paul Mackerrascd8a5672006-03-03 17:11:40 +11001025
Kumar Gala04903a32007-02-07 01:13:32 -06001026#ifdef CONFIG_MATH_EMULATION
1027 /* (reason & REASON_ILLEGAL) would be the obvious thing here,
1028 * but there seems to be a hardware bug on the 405GP (RevD)
1029 * that means ESR is sometimes set incorrectly - either to
1030 * ESR_DST (!?) or 0. In the process of chasing this with the
1031 * hardware people - not sure if it can happen on any illegal
1032 * instruction or only on FP instructions, whether there is a
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001033 * pattern to occurrences etc. -dgibson 31/Mar/2003 */
Kumar Gala5fad2932007-02-07 01:47:59 -06001034 switch (do_mathemu(regs)) {
1035 case 0:
Kumar Gala04903a32007-02-07 01:13:32 -06001036 emulate_single_step(regs);
1037 return;
Kumar Gala5fad2932007-02-07 01:47:59 -06001038 case 1: {
1039 int code = 0;
1040 code = __parse_fpscr(current->thread.fpscr.val);
1041 _exception(SIGFPE, regs, code, regs->nip);
1042 return;
1043 }
1044 case -EFAULT:
1045 _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
1046 return;
Kumar Gala04903a32007-02-07 01:13:32 -06001047 }
Kumar Gala5fad2932007-02-07 01:47:59 -06001048 /* fall through on any other errors */
Kumar Gala04903a32007-02-07 01:13:32 -06001049#endif /* CONFIG_MATH_EMULATION */
1050
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001051 /* Try to emulate it if we should. */
1052 if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001053 switch (emulate_instruction(regs)) {
1054 case 0:
1055 regs->nip += 4;
1056 emulate_single_step(regs);
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001057 return;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001058 case -EFAULT:
1059 _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001060 return;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001061 }
1062 }
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001063
1064 if (reason & REASON_PRIVILEGED)
1065 _exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
1066 else
1067 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001068}
1069
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001070void alignment_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001071{
Benjamin Herrenschmidt4393c4f2006-11-01 15:11:39 +11001072 int sig, code, fixed = 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001073
Benjamin Herrenschmidta3512b22012-05-08 13:38:50 +10001074 /* We restore the interrupt state now */
1075 if (!arch_irq_disabled_regs(regs))
1076 local_irq_enable();
1077
Paul Mackerrase9370ae2006-06-07 16:15:39 +10001078 /* we don't implement logging of alignment exceptions */
1079 if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS))
1080 fixed = fix_alignment(regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001081
1082 if (fixed == 1) {
1083 regs->nip += 4; /* skip over emulated instruction */
1084 emulate_single_step(regs);
1085 return;
1086 }
1087
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001088 /* Operand address was bad */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001089 if (fixed == -EFAULT) {
Benjamin Herrenschmidt4393c4f2006-11-01 15:11:39 +11001090 sig = SIGSEGV;
1091 code = SEGV_ACCERR;
1092 } else {
1093 sig = SIGBUS;
1094 code = BUS_ADRALN;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001095 }
Benjamin Herrenschmidt4393c4f2006-11-01 15:11:39 +11001096 if (user_mode(regs))
1097 _exception(sig, regs, code, regs->dar);
1098 else
1099 bad_page_fault(regs, regs->dar, sig);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001100}
1101
1102void StackOverflow(struct pt_regs *regs)
1103{
1104 printk(KERN_CRIT "Kernel stack overflow in process %p, r1=%lx\n",
1105 current, regs->gpr[1]);
1106 debugger(regs);
1107 show_regs(regs);
1108 panic("kernel stack overflow");
1109}
1110
1111void nonrecoverable_exception(struct pt_regs *regs)
1112{
1113 printk(KERN_ERR "Non-recoverable exception at PC=%lx MSR=%lx\n",
1114 regs->nip, regs->msr);
1115 debugger(regs);
1116 die("nonrecoverable exception", regs, SIGKILL);
1117}
1118
1119void trace_syscall(struct pt_regs *regs)
1120{
1121 printk("Task: %p(%d), PC: %08lX/%08lX, Syscall: %3ld, Result: %s%ld %s\n",
Alexey Dobriyan19c58702007-10-18 23:40:41 -07001122 current, task_pid_nr(current), regs->nip, regs->link, regs->gpr[0],
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001123 regs->ccr&0x10000000?"Error=":"", regs->gpr[3], print_tainted());
1124}
1125
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001126void kernel_fp_unavailable_exception(struct pt_regs *regs)
1127{
1128 printk(KERN_EMERG "Unrecoverable FP Unavailable Exception "
1129 "%lx at %lx\n", regs->trap, regs->nip);
1130 die("Unrecoverable FP Unavailable Exception", regs, SIGABRT);
1131}
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001132
1133void altivec_unavailable_exception(struct pt_regs *regs)
1134{
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001135 if (user_mode(regs)) {
1136 /* A user program has executed an altivec instruction,
1137 but this kernel doesn't support altivec. */
1138 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1139 return;
1140 }
Anton Blanchard6c4841c2006-10-13 11:41:00 +10001141
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001142 printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception "
1143 "%lx at %lx\n", regs->trap, regs->nip);
1144 die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001145}
1146
Michael Neulingce48b212008-06-25 14:07:18 +10001147void vsx_unavailable_exception(struct pt_regs *regs)
1148{
1149 if (user_mode(regs)) {
1150 /* A user program has executed an vsx instruction,
1151 but this kernel doesn't support vsx. */
1152 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1153 return;
1154 }
1155
1156 printk(KERN_EMERG "Unrecoverable VSX Unavailable Exception "
1157 "%lx at %lx\n", regs->trap, regs->nip);
1158 die("Unrecoverable VSX Unavailable Exception", regs, SIGABRT);
1159}
1160
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001161void performance_monitor_exception(struct pt_regs *regs)
1162{
Anton Blanchard89713ed2010-01-31 20:34:06 +00001163 __get_cpu_var(irq_stat).pmu_irqs++;
1164
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001165 perf_irq(regs);
1166}
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001167
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001168#ifdef CONFIG_8xx
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001169void SoftwareEmulation(struct pt_regs *regs)
1170{
1171 extern int do_mathemu(struct pt_regs *);
1172 extern int Soft_emulate_8xx(struct pt_regs *);
Scott Wood5dd57a12007-09-18 15:29:35 -05001173#if defined(CONFIG_MATH_EMULATION) || defined(CONFIG_8XX_MINIMAL_FPEMU)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001174 int errcode;
Scott Wood5dd57a12007-09-18 15:29:35 -05001175#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001176
1177 CHECK_FULL_REGS(regs);
1178
1179 if (!user_mode(regs)) {
1180 debugger(regs);
1181 die("Kernel Mode Software FPU Emulation", regs, SIGFPE);
1182 }
1183
1184#ifdef CONFIG_MATH_EMULATION
1185 errcode = do_mathemu(regs);
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001186 if (errcode >= 0)
Anton Blanchardeecff812009-10-27 18:46:55 +00001187 PPC_WARN_EMULATED(math, regs);
Kumar Gala5fad2932007-02-07 01:47:59 -06001188
1189 switch (errcode) {
1190 case 0:
1191 emulate_single_step(regs);
1192 return;
1193 case 1: {
1194 int code = 0;
1195 code = __parse_fpscr(current->thread.fpscr.val);
1196 _exception(SIGFPE, regs, code, regs->nip);
1197 return;
1198 }
1199 case -EFAULT:
1200 _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
1201 return;
1202 default:
1203 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1204 return;
1205 }
1206
Scott Wood5dd57a12007-09-18 15:29:35 -05001207#elif defined(CONFIG_8XX_MINIMAL_FPEMU)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001208 errcode = Soft_emulate_8xx(regs);
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001209 if (errcode >= 0)
Anton Blanchardeecff812009-10-27 18:46:55 +00001210 PPC_WARN_EMULATED(8xx, regs);
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001211
Kumar Gala5fad2932007-02-07 01:47:59 -06001212 switch (errcode) {
1213 case 0:
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001214 emulate_single_step(regs);
Kumar Gala5fad2932007-02-07 01:47:59 -06001215 return;
1216 case 1:
1217 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1218 return;
1219 case -EFAULT:
1220 _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
1221 return;
1222 }
Scott Wood5dd57a12007-09-18 15:29:35 -05001223#else
1224 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
Kumar Gala5fad2932007-02-07 01:47:59 -06001225#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001226}
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001227#endif /* CONFIG_8xx */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001228
Dave Kleikamp172ae2e2010-02-08 11:50:57 +00001229#ifdef CONFIG_PPC_ADV_DEBUG_REGS
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001230static void handle_debug(struct pt_regs *regs, unsigned long debug_status)
1231{
1232 int changed = 0;
1233 /*
1234 * Determine the cause of the debug event, clear the
1235 * event flags and send a trap to the handler. Torez
1236 */
1237 if (debug_status & (DBSR_DAC1R | DBSR_DAC1W)) {
1238 dbcr_dac(current) &= ~(DBCR_DAC1R | DBCR_DAC1W);
1239#ifdef CONFIG_PPC_ADV_DEBUG_DAC_RANGE
1240 current->thread.dbcr2 &= ~DBCR2_DAC12MODE;
1241#endif
1242 do_send_trap(regs, mfspr(SPRN_DAC1), debug_status, TRAP_HWBKPT,
1243 5);
1244 changed |= 0x01;
1245 } else if (debug_status & (DBSR_DAC2R | DBSR_DAC2W)) {
1246 dbcr_dac(current) &= ~(DBCR_DAC2R | DBCR_DAC2W);
1247 do_send_trap(regs, mfspr(SPRN_DAC2), debug_status, TRAP_HWBKPT,
1248 6);
1249 changed |= 0x01;
1250 } else if (debug_status & DBSR_IAC1) {
1251 current->thread.dbcr0 &= ~DBCR0_IAC1;
1252 dbcr_iac_range(current) &= ~DBCR_IAC12MODE;
1253 do_send_trap(regs, mfspr(SPRN_IAC1), debug_status, TRAP_HWBKPT,
1254 1);
1255 changed |= 0x01;
1256 } else if (debug_status & DBSR_IAC2) {
1257 current->thread.dbcr0 &= ~DBCR0_IAC2;
1258 do_send_trap(regs, mfspr(SPRN_IAC2), debug_status, TRAP_HWBKPT,
1259 2);
1260 changed |= 0x01;
1261 } else if (debug_status & DBSR_IAC3) {
1262 current->thread.dbcr0 &= ~DBCR0_IAC3;
1263 dbcr_iac_range(current) &= ~DBCR_IAC34MODE;
1264 do_send_trap(regs, mfspr(SPRN_IAC3), debug_status, TRAP_HWBKPT,
1265 3);
1266 changed |= 0x01;
1267 } else if (debug_status & DBSR_IAC4) {
1268 current->thread.dbcr0 &= ~DBCR0_IAC4;
1269 do_send_trap(regs, mfspr(SPRN_IAC4), debug_status, TRAP_HWBKPT,
1270 4);
1271 changed |= 0x01;
1272 }
1273 /*
1274 * At the point this routine was called, the MSR(DE) was turned off.
1275 * Check all other debug flags and see if that bit needs to be turned
1276 * back on or not.
1277 */
1278 if (DBCR_ACTIVE_EVENTS(current->thread.dbcr0, current->thread.dbcr1))
1279 regs->msr |= MSR_DE;
1280 else
1281 /* Make sure the IDM flag is off */
1282 current->thread.dbcr0 &= ~DBCR0_IDM;
1283
1284 if (changed & 0x01)
1285 mtspr(SPRN_DBCR0, current->thread.dbcr0);
1286}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001287
Kumar Galaf8279622008-06-26 02:01:37 -05001288void __kprobes DebugException(struct pt_regs *regs, unsigned long debug_status)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001289{
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001290 current->thread.dbsr = debug_status;
1291
Roland McGrathec097c82009-05-28 21:26:38 +00001292 /* Hack alert: On BookE, Branch Taken stops on the branch itself, while
1293 * on server, it stops on the target of the branch. In order to simulate
1294 * the server behaviour, we thus restart right away with a single step
1295 * instead of stopping here when hitting a BT
1296 */
1297 if (debug_status & DBSR_BT) {
1298 regs->msr &= ~MSR_DE;
1299
1300 /* Disable BT */
1301 mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_BT);
1302 /* Clear the BT event */
1303 mtspr(SPRN_DBSR, DBSR_BT);
1304
1305 /* Do the single step trick only when coming from userspace */
1306 if (user_mode(regs)) {
1307 current->thread.dbcr0 &= ~DBCR0_BT;
1308 current->thread.dbcr0 |= DBCR0_IDM | DBCR0_IC;
1309 regs->msr |= MSR_DE;
1310 return;
1311 }
1312
1313 if (notify_die(DIE_SSTEP, "block_step", regs, 5,
1314 5, SIGTRAP) == NOTIFY_STOP) {
1315 return;
1316 }
1317 if (debugger_sstep(regs))
1318 return;
1319 } else if (debug_status & DBSR_IC) { /* Instruction complete */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001320 regs->msr &= ~MSR_DE;
Kumar Galaf8279622008-06-26 02:01:37 -05001321
1322 /* Disable instruction completion */
1323 mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC);
1324 /* Clear the instruction completion event */
1325 mtspr(SPRN_DBSR, DBSR_IC);
1326
1327 if (notify_die(DIE_SSTEP, "single_step", regs, 5,
1328 5, SIGTRAP) == NOTIFY_STOP) {
1329 return;
1330 }
1331
1332 if (debugger_sstep(regs))
1333 return;
1334
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001335 if (user_mode(regs)) {
1336 current->thread.dbcr0 &= ~DBCR0_IC;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001337 if (DBCR_ACTIVE_EVENTS(current->thread.dbcr0,
1338 current->thread.dbcr1))
1339 regs->msr |= MSR_DE;
1340 else
1341 /* Make sure the IDM bit is off */
1342 current->thread.dbcr0 &= ~DBCR0_IDM;
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001343 }
Kumar Galaf8279622008-06-26 02:01:37 -05001344
1345 _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
Dave Kleikamp3bffb652010-02-08 11:51:18 +00001346 } else
1347 handle_debug(regs, debug_status);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001348}
Dave Kleikamp172ae2e2010-02-08 11:50:57 +00001349#endif /* CONFIG_PPC_ADV_DEBUG_REGS */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001350
1351#if !defined(CONFIG_TAU_INT)
1352void TAUException(struct pt_regs *regs)
1353{
1354 printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx %s\n",
1355 regs->nip, regs->msr, regs->trap, print_tainted());
1356}
1357#endif /* CONFIG_INT_TAU */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001358
1359#ifdef CONFIG_ALTIVEC
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001360void altivec_assist_exception(struct pt_regs *regs)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001361{
1362 int err;
1363
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001364 if (!user_mode(regs)) {
1365 printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode"
1366 " at %lx\n", regs->nip);
Paul Mackerras8dad3f92005-10-06 13:27:05 +10001367 die("Kernel VMX/Altivec assist exception", regs, SIGILL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001368 }
1369
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001370 flush_altivec_to_thread(current);
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001371
Anton Blanchardeecff812009-10-27 18:46:55 +00001372 PPC_WARN_EMULATED(altivec, regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001373 err = emulate_altivec(regs);
1374 if (err == 0) {
1375 regs->nip += 4; /* skip emulated instruction */
1376 emulate_single_step(regs);
1377 return;
1378 }
1379
1380 if (err == -EFAULT) {
1381 /* got an error reading the instruction */
1382 _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
1383 } else {
1384 /* didn't recognize the instruction */
1385 /* XXX quick hack for now: set the non-Java bit in the VSCR */
Christian Dietrich76462232011-06-04 05:36:54 +00001386 printk_ratelimited(KERN_ERR "Unrecognized altivec instruction "
1387 "in %s at %lx\n", current->comm, regs->nip);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001388 current->thread.vscr.u[3] |= 0x10000;
1389 }
1390}
1391#endif /* CONFIG_ALTIVEC */
1392
Michael Neulingce48b212008-06-25 14:07:18 +10001393#ifdef CONFIG_VSX
1394void vsx_assist_exception(struct pt_regs *regs)
1395{
1396 if (!user_mode(regs)) {
1397 printk(KERN_EMERG "VSX assist exception in kernel mode"
1398 " at %lx\n", regs->nip);
1399 die("Kernel VSX assist exception", regs, SIGILL);
1400 }
1401
1402 flush_vsx_to_thread(current);
1403 printk(KERN_INFO "VSX assist not supported at %lx\n", regs->nip);
1404 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
1405}
1406#endif /* CONFIG_VSX */
1407
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001408#ifdef CONFIG_FSL_BOOKE
1409void CacheLockingException(struct pt_regs *regs, unsigned long address,
1410 unsigned long error_code)
1411{
1412 /* We treat cache locking instructions from the user
1413 * as priv ops, in the future we could try to do
1414 * something smarter
1415 */
1416 if (error_code & (ESR_DLK|ESR_ILK))
1417 _exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
1418 return;
1419}
1420#endif /* CONFIG_FSL_BOOKE */
1421
1422#ifdef CONFIG_SPE
1423void SPEFloatingPointException(struct pt_regs *regs)
1424{
Liu Yu6a800f32008-10-28 11:50:21 +08001425 extern int do_spe_mathemu(struct pt_regs *regs);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001426 unsigned long spefscr;
1427 int fpexc_mode;
1428 int code = 0;
Liu Yu6a800f32008-10-28 11:50:21 +08001429 int err;
1430
yu liu685659e2011-06-14 18:34:25 -05001431 flush_spe_to_thread(current);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001432
1433 spefscr = current->thread.spefscr;
1434 fpexc_mode = current->thread.fpexc_mode;
1435
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001436 if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) {
1437 code = FPE_FLTOVF;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001438 }
1439 else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) {
1440 code = FPE_FLTUND;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001441 }
1442 else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV))
1443 code = FPE_FLTDIV;
1444 else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) {
1445 code = FPE_FLTINV;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001446 }
1447 else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES))
1448 code = FPE_FLTRES;
1449
Liu Yu6a800f32008-10-28 11:50:21 +08001450 err = do_spe_mathemu(regs);
1451 if (err == 0) {
1452 regs->nip += 4; /* skip emulated instruction */
1453 emulate_single_step(regs);
1454 return;
1455 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001456
Liu Yu6a800f32008-10-28 11:50:21 +08001457 if (err == -EFAULT) {
1458 /* got an error reading the instruction */
1459 _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
1460 } else if (err == -EINVAL) {
1461 /* didn't recognize the instruction */
1462 printk(KERN_ERR "unrecognized spe instruction "
1463 "in %s at %lx\n", current->comm, regs->nip);
1464 } else {
1465 _exception(SIGFPE, regs, code, regs->nip);
1466 }
1467
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001468 return;
1469}
Liu Yu6a800f32008-10-28 11:50:21 +08001470
1471void SPEFloatingPointRoundException(struct pt_regs *regs)
1472{
1473 extern int speround_handler(struct pt_regs *regs);
1474 int err;
1475
1476 preempt_disable();
1477 if (regs->msr & MSR_SPE)
1478 giveup_spe(current);
1479 preempt_enable();
1480
1481 regs->nip -= 4;
1482 err = speround_handler(regs);
1483 if (err == 0) {
1484 regs->nip += 4; /* skip emulated instruction */
1485 emulate_single_step(regs);
1486 return;
1487 }
1488
1489 if (err == -EFAULT) {
1490 /* got an error reading the instruction */
1491 _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
1492 } else if (err == -EINVAL) {
1493 /* didn't recognize the instruction */
1494 printk(KERN_ERR "unrecognized spe instruction "
1495 "in %s at %lx\n", current->comm, regs->nip);
1496 } else {
1497 _exception(SIGFPE, regs, 0, regs->nip);
1498 return;
1499 }
1500}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001501#endif
1502
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001503/*
1504 * We enter here if we get an unrecoverable exception, that is, one
1505 * that happened at a point where the RI (recoverable interrupt) bit
1506 * in the MSR is 0. This indicates that SRR0/1 are live, and that
1507 * we therefore lost state by taking this exception.
1508 */
1509void unrecoverable_exception(struct pt_regs *regs)
1510{
1511 printk(KERN_EMERG "Unrecoverable exception %lx at %lx\n",
1512 regs->trap, regs->nip);
1513 die("Unrecoverable exception", regs, SIGABRT);
1514}
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001515
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001516#ifdef CONFIG_BOOKE_WDT
1517/*
1518 * Default handler for a Watchdog exception,
1519 * spins until a reboot occurs
1520 */
1521void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs)
1522{
1523 /* Generic WatchdogHandler, implement your own */
1524 mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE));
1525 return;
1526}
1527
1528void WatchdogException(struct pt_regs *regs)
1529{
1530 printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n");
1531 WatchdogHandler(regs);
1532}
1533#endif
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001534
Stephen Rothwelldc1c1ca2005-10-01 18:43:42 +10001535/*
1536 * We enter here if we discover during exception entry that we are
1537 * running in supervisor mode with a userspace value in the stack pointer.
1538 */
1539void kernel_bad_stack(struct pt_regs *regs)
1540{
1541 printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n",
1542 regs->gpr[1], regs->nip);
1543 die("Bad kernel stack pointer", regs, SIGABRT);
1544}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001545
1546void __init trap_init(void)
1547{
1548}
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001549
1550
1551#ifdef CONFIG_PPC_EMULATED_STATS
1552
1553#define WARN_EMULATED_SETUP(type) .type = { .name = #type }
1554
1555struct ppc_emulated ppc_emulated = {
1556#ifdef CONFIG_ALTIVEC
1557 WARN_EMULATED_SETUP(altivec),
1558#endif
1559 WARN_EMULATED_SETUP(dcba),
1560 WARN_EMULATED_SETUP(dcbz),
1561 WARN_EMULATED_SETUP(fp_pair),
1562 WARN_EMULATED_SETUP(isel),
1563 WARN_EMULATED_SETUP(mcrxr),
1564 WARN_EMULATED_SETUP(mfpvr),
1565 WARN_EMULATED_SETUP(multiple),
1566 WARN_EMULATED_SETUP(popcntb),
1567 WARN_EMULATED_SETUP(spe),
1568 WARN_EMULATED_SETUP(string),
1569 WARN_EMULATED_SETUP(unaligned),
1570#ifdef CONFIG_MATH_EMULATION
1571 WARN_EMULATED_SETUP(math),
1572#elif defined(CONFIG_8XX_MINIMAL_FPEMU)
1573 WARN_EMULATED_SETUP(8xx),
1574#endif
1575#ifdef CONFIG_VSX
1576 WARN_EMULATED_SETUP(vsx),
1577#endif
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +00001578#ifdef CONFIG_PPC64
1579 WARN_EMULATED_SETUP(mfdscr),
1580 WARN_EMULATED_SETUP(mtdscr),
1581#endif
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001582};
1583
1584u32 ppc_warn_emulated;
1585
1586void ppc_warn_emulated_print(const char *type)
1587{
Christian Dietrich76462232011-06-04 05:36:54 +00001588 pr_warn_ratelimited("%s used emulated %s instruction\n", current->comm,
1589 type);
Geert Uytterhoeven80947e72009-05-18 02:10:05 +00001590}
1591
1592static int __init ppc_warn_emulated_init(void)
1593{
1594 struct dentry *dir, *d;
1595 unsigned int i;
1596 struct ppc_emulated_entry *entries = (void *)&ppc_emulated;
1597
1598 if (!powerpc_debugfs_root)
1599 return -ENODEV;
1600
1601 dir = debugfs_create_dir("emulated_instructions",
1602 powerpc_debugfs_root);
1603 if (!dir)
1604 return -ENOMEM;
1605
1606 d = debugfs_create_u32("do_warn", S_IRUGO | S_IWUSR, dir,
1607 &ppc_warn_emulated);
1608 if (!d)
1609 goto fail;
1610
1611 for (i = 0; i < sizeof(ppc_emulated)/sizeof(*entries); i++) {
1612 d = debugfs_create_u32(entries[i].name, S_IRUGO | S_IWUSR, dir,
1613 (u32 *)&entries[i].val.counter);
1614 if (!d)
1615 goto fail;
1616 }
1617
1618 return 0;
1619
1620fail:
1621 debugfs_remove_recursive(dir);
1622 return -ENOMEM;
1623}
1624
1625device_initcall(ppc_warn_emulated_init);
1626
1627#endif /* CONFIG_PPC_EMULATED_STATS */