| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1 | /* | 
 | 2 |  * Freescale MPC85xx, MPC83xx DMA Engine support | 
 | 3 |  * | 
| Li Yang | e2c8e425 | 2010-11-11 20:16:29 +0800 | [diff] [blame] | 4 |  * Copyright (C) 2007-2010 Freescale Semiconductor, Inc. All rights reserved. | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 5 |  * | 
 | 6 |  * Author: | 
 | 7 |  *   Zhang Wei <wei.zhang@freescale.com>, Jul 2007 | 
 | 8 |  *   Ebony Zhu <ebony.zhu@freescale.com>, May 2007 | 
 | 9 |  * | 
 | 10 |  * Description: | 
 | 11 |  *   DMA engine driver for Freescale MPC8540 DMA controller, which is | 
 | 12 |  *   also fit for MPC8560, MPC8555, MPC8548, MPC8641, and etc. | 
| Stefan Weil | c2e07b3 | 2010-08-03 19:44:52 +0200 | [diff] [blame] | 13 |  *   The support for MPC8349 DMA controller is also added. | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 14 |  * | 
| Ira W. Snyder | a7aea37 | 2009-04-23 16:17:54 -0700 | [diff] [blame] | 15 |  * This driver instructs the DMA controller to issue the PCI Read Multiple | 
 | 16 |  * command for PCI read operations, instead of using the default PCI Read Line | 
 | 17 |  * command. Please be aware that this setting may result in read pre-fetching | 
 | 18 |  * on some platforms. | 
 | 19 |  * | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 20 |  * This is free software; you can redistribute it and/or modify | 
 | 21 |  * it under the terms of the GNU General Public License as published by | 
 | 22 |  * the Free Software Foundation; either version 2 of the License, or | 
 | 23 |  * (at your option) any later version. | 
 | 24 |  * | 
 | 25 |  */ | 
 | 26 |  | 
 | 27 | #include <linux/init.h> | 
 | 28 | #include <linux/module.h> | 
 | 29 | #include <linux/pci.h> | 
| Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 30 | #include <linux/slab.h> | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 31 | #include <linux/interrupt.h> | 
 | 32 | #include <linux/dmaengine.h> | 
 | 33 | #include <linux/delay.h> | 
 | 34 | #include <linux/dma-mapping.h> | 
 | 35 | #include <linux/dmapool.h> | 
 | 36 | #include <linux/of_platform.h> | 
 | 37 |  | 
| Russell King - ARM Linux | d2ebfb3 | 2012-03-06 22:34:26 +0000 | [diff] [blame] | 38 | #include "dmaengine.h" | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 39 | #include "fsldma.h" | 
 | 40 |  | 
| Ira Snyder | b158471 | 2011-03-03 07:54:55 +0000 | [diff] [blame] | 41 | #define chan_dbg(chan, fmt, arg...)					\ | 
 | 42 | 	dev_dbg(chan->dev, "%s: " fmt, chan->name, ##arg) | 
 | 43 | #define chan_err(chan, fmt, arg...)					\ | 
 | 44 | 	dev_err(chan->dev, "%s: " fmt, chan->name, ##arg) | 
| Ira Snyder | c1433041 | 2010-09-30 11:46:45 +0000 | [diff] [blame] | 45 |  | 
| Ira Snyder | b158471 | 2011-03-03 07:54:55 +0000 | [diff] [blame] | 46 | static const char msg_ld_oom[] = "No free memory for link descriptor"; | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 47 |  | 
| Ira Snyder | e8bd84d | 2011-03-03 07:54:54 +0000 | [diff] [blame] | 48 | /* | 
 | 49 |  * Register Helpers | 
 | 50 |  */ | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 51 |  | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 52 | static void set_sr(struct fsldma_chan *chan, u32 val) | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 53 | { | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 54 | 	DMA_OUT(chan, &chan->regs->sr, val, 32); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 55 | } | 
 | 56 |  | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 57 | static u32 get_sr(struct fsldma_chan *chan) | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 58 | { | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 59 | 	return DMA_IN(chan, &chan->regs->sr, 32); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 60 | } | 
 | 61 |  | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 62 | static void set_cdar(struct fsldma_chan *chan, dma_addr_t addr) | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 63 | { | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 64 | 	DMA_OUT(chan, &chan->regs->cdar, addr | FSL_DMA_SNEN, 64); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 65 | } | 
 | 66 |  | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 67 | static dma_addr_t get_cdar(struct fsldma_chan *chan) | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 68 | { | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 69 | 	return DMA_IN(chan, &chan->regs->cdar, 64) & ~FSL_DMA_SNEN; | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 70 | } | 
 | 71 |  | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 72 | static u32 get_bcr(struct fsldma_chan *chan) | 
| Zhang Wei | f79abb6 | 2008-03-18 18:45:00 -0700 | [diff] [blame] | 73 | { | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 74 | 	return DMA_IN(chan, &chan->regs->bcr, 32); | 
| Zhang Wei | f79abb6 | 2008-03-18 18:45:00 -0700 | [diff] [blame] | 75 | } | 
 | 76 |  | 
| Ira Snyder | e8bd84d | 2011-03-03 07:54:54 +0000 | [diff] [blame] | 77 | /* | 
 | 78 |  * Descriptor Helpers | 
 | 79 |  */ | 
 | 80 |  | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 81 | static void set_desc_cnt(struct fsldma_chan *chan, | 
 | 82 | 				struct fsl_dma_ld_hw *hw, u32 count) | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 83 | { | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 84 | 	hw->count = CPU_TO_DMA(chan, count, 32); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 85 | } | 
 | 86 |  | 
| Ira Snyder | 9c4d1e7 | 2011-03-03 07:54:59 +0000 | [diff] [blame] | 87 | static u32 get_desc_cnt(struct fsldma_chan *chan, struct fsl_desc_sw *desc) | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 88 | { | 
| Ira Snyder | 9c4d1e7 | 2011-03-03 07:54:59 +0000 | [diff] [blame] | 89 | 	return DMA_TO_CPU(chan, desc->hw.count, 32); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 90 | } | 
 | 91 |  | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 92 | static void set_desc_src(struct fsldma_chan *chan, | 
| Ira Snyder | 31f4306 | 2011-03-03 07:54:57 +0000 | [diff] [blame] | 93 | 			 struct fsl_dma_ld_hw *hw, dma_addr_t src) | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 94 | { | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 95 | 	u64 snoop_bits; | 
| Dan Williams | 900325a | 2009-03-02 15:33:46 -0700 | [diff] [blame] | 96 |  | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 97 | 	snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX) | 
 | 98 | 		? ((u64)FSL_DMA_SATR_SREADTYPE_SNOOP_READ << 32) : 0; | 
 | 99 | 	hw->src_addr = CPU_TO_DMA(chan, snoop_bits | src, 64); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 100 | } | 
 | 101 |  | 
| Ira Snyder | 9c4d1e7 | 2011-03-03 07:54:59 +0000 | [diff] [blame] | 102 | static dma_addr_t get_desc_src(struct fsldma_chan *chan, | 
 | 103 | 			       struct fsl_desc_sw *desc) | 
 | 104 | { | 
 | 105 | 	u64 snoop_bits; | 
 | 106 |  | 
 | 107 | 	snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX) | 
 | 108 | 		? ((u64)FSL_DMA_SATR_SREADTYPE_SNOOP_READ << 32) : 0; | 
 | 109 | 	return DMA_TO_CPU(chan, desc->hw.src_addr, 64) & ~snoop_bits; | 
 | 110 | } | 
 | 111 |  | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 112 | static void set_desc_dst(struct fsldma_chan *chan, | 
| Ira Snyder | 31f4306 | 2011-03-03 07:54:57 +0000 | [diff] [blame] | 113 | 			 struct fsl_dma_ld_hw *hw, dma_addr_t dst) | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 114 | { | 
 | 115 | 	u64 snoop_bits; | 
 | 116 |  | 
 | 117 | 	snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX) | 
 | 118 | 		? ((u64)FSL_DMA_DATR_DWRITETYPE_SNOOP_WRITE << 32) : 0; | 
 | 119 | 	hw->dst_addr = CPU_TO_DMA(chan, snoop_bits | dst, 64); | 
 | 120 | } | 
 | 121 |  | 
| Ira Snyder | 9c4d1e7 | 2011-03-03 07:54:59 +0000 | [diff] [blame] | 122 | static dma_addr_t get_desc_dst(struct fsldma_chan *chan, | 
 | 123 | 			       struct fsl_desc_sw *desc) | 
 | 124 | { | 
 | 125 | 	u64 snoop_bits; | 
 | 126 |  | 
 | 127 | 	snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX) | 
 | 128 | 		? ((u64)FSL_DMA_DATR_DWRITETYPE_SNOOP_WRITE << 32) : 0; | 
 | 129 | 	return DMA_TO_CPU(chan, desc->hw.dst_addr, 64) & ~snoop_bits; | 
 | 130 | } | 
 | 131 |  | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 132 | static void set_desc_next(struct fsldma_chan *chan, | 
| Ira Snyder | 31f4306 | 2011-03-03 07:54:57 +0000 | [diff] [blame] | 133 | 			  struct fsl_dma_ld_hw *hw, dma_addr_t next) | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 134 | { | 
 | 135 | 	u64 snoop_bits; | 
 | 136 |  | 
 | 137 | 	snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_83XX) | 
 | 138 | 		? FSL_DMA_SNEN : 0; | 
 | 139 | 	hw->next_ln_addr = CPU_TO_DMA(chan, snoop_bits | next, 64); | 
 | 140 | } | 
 | 141 |  | 
| Ira Snyder | 31f4306 | 2011-03-03 07:54:57 +0000 | [diff] [blame] | 142 | static void set_ld_eol(struct fsldma_chan *chan, struct fsl_desc_sw *desc) | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 143 | { | 
| Ira Snyder | 776c894 | 2009-05-15 11:33:20 -0700 | [diff] [blame] | 144 | 	u64 snoop_bits; | 
 | 145 |  | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 146 | 	snoop_bits = ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_83XX) | 
| Ira Snyder | 776c894 | 2009-05-15 11:33:20 -0700 | [diff] [blame] | 147 | 		? FSL_DMA_SNEN : 0; | 
 | 148 |  | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 149 | 	desc->hw.next_ln_addr = CPU_TO_DMA(chan, | 
 | 150 | 		DMA_TO_CPU(chan, desc->hw.next_ln_addr, 64) | FSL_DMA_EOL | 
| Ira Snyder | 776c894 | 2009-05-15 11:33:20 -0700 | [diff] [blame] | 151 | 			| snoop_bits, 64); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 152 | } | 
 | 153 |  | 
| Ira Snyder | e8bd84d | 2011-03-03 07:54:54 +0000 | [diff] [blame] | 154 | /* | 
 | 155 |  * DMA Engine Hardware Control Helpers | 
 | 156 |  */ | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 157 |  | 
| Ira Snyder | e8bd84d | 2011-03-03 07:54:54 +0000 | [diff] [blame] | 158 | static void dma_init(struct fsldma_chan *chan) | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 159 | { | 
| Ira Snyder | e8bd84d | 2011-03-03 07:54:54 +0000 | [diff] [blame] | 160 | 	/* Reset the channel */ | 
 | 161 | 	DMA_OUT(chan, &chan->regs->mr, 0, 32); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 162 |  | 
| Ira Snyder | e8bd84d | 2011-03-03 07:54:54 +0000 | [diff] [blame] | 163 | 	switch (chan->feature & FSL_DMA_IP_MASK) { | 
 | 164 | 	case FSL_DMA_IP_85XX: | 
 | 165 | 		/* Set the channel to below modes: | 
 | 166 | 		 * EIE - Error interrupt enable | 
| Ira Snyder | e8bd84d | 2011-03-03 07:54:54 +0000 | [diff] [blame] | 167 | 		 * EOLNIE - End of links interrupt enable | 
 | 168 | 		 * BWC - Bandwidth sharing among channels | 
 | 169 | 		 */ | 
 | 170 | 		DMA_OUT(chan, &chan->regs->mr, FSL_DMA_MR_BWC | 
| Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 171 | 				| FSL_DMA_MR_EIE | FSL_DMA_MR_EOLNIE, 32); | 
| Ira Snyder | e8bd84d | 2011-03-03 07:54:54 +0000 | [diff] [blame] | 172 | 		break; | 
 | 173 | 	case FSL_DMA_IP_83XX: | 
 | 174 | 		/* Set the channel to below modes: | 
 | 175 | 		 * EOTIE - End-of-transfer interrupt enable | 
 | 176 | 		 * PRC_RM - PCI read multiple | 
 | 177 | 		 */ | 
 | 178 | 		DMA_OUT(chan, &chan->regs->mr, FSL_DMA_MR_EOTIE | 
 | 179 | 				| FSL_DMA_MR_PRC_RM, 32); | 
 | 180 | 		break; | 
 | 181 | 	} | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 182 | } | 
 | 183 |  | 
 | 184 | static int dma_is_idle(struct fsldma_chan *chan) | 
 | 185 | { | 
 | 186 | 	u32 sr = get_sr(chan); | 
 | 187 | 	return (!(sr & FSL_DMA_SR_CB)) || (sr & FSL_DMA_SR_CH); | 
 | 188 | } | 
 | 189 |  | 
| Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 190 | /* | 
 | 191 |  * Start the DMA controller | 
 | 192 |  * | 
 | 193 |  * Preconditions: | 
 | 194 |  * - the CDAR register must point to the start descriptor | 
 | 195 |  * - the MRn[CS] bit must be cleared | 
 | 196 |  */ | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 197 | static void dma_start(struct fsldma_chan *chan) | 
 | 198 | { | 
 | 199 | 	u32 mode; | 
 | 200 |  | 
 | 201 | 	mode = DMA_IN(chan, &chan->regs->mr, 32); | 
 | 202 |  | 
| Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 203 | 	if (chan->feature & FSL_DMA_CHAN_PAUSE_EXT) { | 
 | 204 | 		DMA_OUT(chan, &chan->regs->bcr, 0, 32); | 
 | 205 | 		mode |= FSL_DMA_MR_EMP_EN; | 
 | 206 | 	} else { | 
 | 207 | 		mode &= ~FSL_DMA_MR_EMP_EN; | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 208 | 	} | 
 | 209 |  | 
| Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 210 | 	if (chan->feature & FSL_DMA_CHAN_START_EXT) { | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 211 | 		mode |= FSL_DMA_MR_EMS_EN; | 
| Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 212 | 	} else { | 
 | 213 | 		mode &= ~FSL_DMA_MR_EMS_EN; | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 214 | 		mode |= FSL_DMA_MR_CS; | 
| Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 215 | 	} | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 216 |  | 
 | 217 | 	DMA_OUT(chan, &chan->regs->mr, mode, 32); | 
 | 218 | } | 
 | 219 |  | 
 | 220 | static void dma_halt(struct fsldma_chan *chan) | 
 | 221 | { | 
 | 222 | 	u32 mode; | 
 | 223 | 	int i; | 
 | 224 |  | 
| Ira Snyder | a00ae34 | 2011-03-03 07:55:01 +0000 | [diff] [blame] | 225 | 	/* read the mode register */ | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 226 | 	mode = DMA_IN(chan, &chan->regs->mr, 32); | 
| Ira Snyder | a00ae34 | 2011-03-03 07:55:01 +0000 | [diff] [blame] | 227 |  | 
 | 228 | 	/* | 
 | 229 | 	 * The 85xx controller supports channel abort, which will stop | 
 | 230 | 	 * the current transfer. On 83xx, this bit is the transfer error | 
 | 231 | 	 * mask bit, which should not be changed. | 
 | 232 | 	 */ | 
 | 233 | 	if ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX) { | 
 | 234 | 		mode |= FSL_DMA_MR_CA; | 
 | 235 | 		DMA_OUT(chan, &chan->regs->mr, mode, 32); | 
 | 236 |  | 
 | 237 | 		mode &= ~FSL_DMA_MR_CA; | 
 | 238 | 	} | 
 | 239 |  | 
 | 240 | 	/* stop the DMA controller */ | 
 | 241 | 	mode &= ~(FSL_DMA_MR_CS | FSL_DMA_MR_EMS_EN); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 242 | 	DMA_OUT(chan, &chan->regs->mr, mode, 32); | 
 | 243 |  | 
| Ira Snyder | a00ae34 | 2011-03-03 07:55:01 +0000 | [diff] [blame] | 244 | 	/* wait for the DMA controller to become idle */ | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 245 | 	for (i = 0; i < 100; i++) { | 
 | 246 | 		if (dma_is_idle(chan)) | 
 | 247 | 			return; | 
 | 248 |  | 
 | 249 | 		udelay(10); | 
 | 250 | 	} | 
 | 251 |  | 
 | 252 | 	if (!dma_is_idle(chan)) | 
| Ira Snyder | b158471 | 2011-03-03 07:54:55 +0000 | [diff] [blame] | 253 | 		chan_err(chan, "DMA halt timeout!\n"); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 254 | } | 
 | 255 |  | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 256 | /** | 
 | 257 |  * fsl_chan_set_src_loop_size - Set source address hold transfer size | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 258 |  * @chan : Freescale DMA channel | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 259 |  * @size     : Address loop size, 0 for disable loop | 
 | 260 |  * | 
 | 261 |  * The set source address hold transfer size. The source | 
 | 262 |  * address hold or loop transfer size is when the DMA transfer | 
 | 263 |  * data from source address (SA), if the loop size is 4, the DMA will | 
 | 264 |  * read data from SA, SA + 1, SA + 2, SA + 3, then loop back to SA, | 
 | 265 |  * SA + 1 ... and so on. | 
 | 266 |  */ | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 267 | static void fsl_chan_set_src_loop_size(struct fsldma_chan *chan, int size) | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 268 | { | 
| Ira Snyder | 272ca65 | 2010-01-06 13:33:59 +0000 | [diff] [blame] | 269 | 	u32 mode; | 
 | 270 |  | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 271 | 	mode = DMA_IN(chan, &chan->regs->mr, 32); | 
| Ira Snyder | 272ca65 | 2010-01-06 13:33:59 +0000 | [diff] [blame] | 272 |  | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 273 | 	switch (size) { | 
 | 274 | 	case 0: | 
| Ira Snyder | 272ca65 | 2010-01-06 13:33:59 +0000 | [diff] [blame] | 275 | 		mode &= ~FSL_DMA_MR_SAHE; | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 276 | 		break; | 
 | 277 | 	case 1: | 
 | 278 | 	case 2: | 
 | 279 | 	case 4: | 
 | 280 | 	case 8: | 
| Ira Snyder | 272ca65 | 2010-01-06 13:33:59 +0000 | [diff] [blame] | 281 | 		mode |= FSL_DMA_MR_SAHE | (__ilog2(size) << 14); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 282 | 		break; | 
 | 283 | 	} | 
| Ira Snyder | 272ca65 | 2010-01-06 13:33:59 +0000 | [diff] [blame] | 284 |  | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 285 | 	DMA_OUT(chan, &chan->regs->mr, mode, 32); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 286 | } | 
 | 287 |  | 
 | 288 | /** | 
| Ira Snyder | 738f5f7 | 2010-01-06 13:34:02 +0000 | [diff] [blame] | 289 |  * fsl_chan_set_dst_loop_size - Set destination address hold transfer size | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 290 |  * @chan : Freescale DMA channel | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 291 |  * @size     : Address loop size, 0 for disable loop | 
 | 292 |  * | 
 | 293 |  * The set destination address hold transfer size. The destination | 
 | 294 |  * address hold or loop transfer size is when the DMA transfer | 
 | 295 |  * data to destination address (TA), if the loop size is 4, the DMA will | 
 | 296 |  * write data to TA, TA + 1, TA + 2, TA + 3, then loop back to TA, | 
 | 297 |  * TA + 1 ... and so on. | 
 | 298 |  */ | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 299 | static void fsl_chan_set_dst_loop_size(struct fsldma_chan *chan, int size) | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 300 | { | 
| Ira Snyder | 272ca65 | 2010-01-06 13:33:59 +0000 | [diff] [blame] | 301 | 	u32 mode; | 
 | 302 |  | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 303 | 	mode = DMA_IN(chan, &chan->regs->mr, 32); | 
| Ira Snyder | 272ca65 | 2010-01-06 13:33:59 +0000 | [diff] [blame] | 304 |  | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 305 | 	switch (size) { | 
 | 306 | 	case 0: | 
| Ira Snyder | 272ca65 | 2010-01-06 13:33:59 +0000 | [diff] [blame] | 307 | 		mode &= ~FSL_DMA_MR_DAHE; | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 308 | 		break; | 
 | 309 | 	case 1: | 
 | 310 | 	case 2: | 
 | 311 | 	case 4: | 
 | 312 | 	case 8: | 
| Ira Snyder | 272ca65 | 2010-01-06 13:33:59 +0000 | [diff] [blame] | 313 | 		mode |= FSL_DMA_MR_DAHE | (__ilog2(size) << 16); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 314 | 		break; | 
 | 315 | 	} | 
| Ira Snyder | 272ca65 | 2010-01-06 13:33:59 +0000 | [diff] [blame] | 316 |  | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 317 | 	DMA_OUT(chan, &chan->regs->mr, mode, 32); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 318 | } | 
 | 319 |  | 
 | 320 | /** | 
| Ira Snyder | e6c7ecb | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 321 |  * fsl_chan_set_request_count - Set DMA Request Count for external control | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 322 |  * @chan : Freescale DMA channel | 
| Ira Snyder | e6c7ecb | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 323 |  * @size     : Number of bytes to transfer in a single request | 
 | 324 |  * | 
 | 325 |  * The Freescale DMA channel can be controlled by the external signal DREQ#. | 
 | 326 |  * The DMA request count is how many bytes are allowed to transfer before | 
 | 327 |  * pausing the channel, after which a new assertion of DREQ# resumes channel | 
 | 328 |  * operation. | 
 | 329 |  * | 
 | 330 |  * A size of 0 disables external pause control. The maximum size is 1024. | 
 | 331 |  */ | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 332 | static void fsl_chan_set_request_count(struct fsldma_chan *chan, int size) | 
| Ira Snyder | e6c7ecb | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 333 | { | 
| Ira Snyder | 272ca65 | 2010-01-06 13:33:59 +0000 | [diff] [blame] | 334 | 	u32 mode; | 
 | 335 |  | 
| Ira Snyder | e6c7ecb | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 336 | 	BUG_ON(size > 1024); | 
| Ira Snyder | 272ca65 | 2010-01-06 13:33:59 +0000 | [diff] [blame] | 337 |  | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 338 | 	mode = DMA_IN(chan, &chan->regs->mr, 32); | 
| Ira Snyder | 272ca65 | 2010-01-06 13:33:59 +0000 | [diff] [blame] | 339 | 	mode |= (__ilog2(size) << 24) & 0x0f000000; | 
 | 340 |  | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 341 | 	DMA_OUT(chan, &chan->regs->mr, mode, 32); | 
| Ira Snyder | e6c7ecb | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 342 | } | 
 | 343 |  | 
 | 344 | /** | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 345 |  * fsl_chan_toggle_ext_pause - Toggle channel external pause status | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 346 |  * @chan : Freescale DMA channel | 
| Ira Snyder | e6c7ecb | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 347 |  * @enable   : 0 is disabled, 1 is enabled. | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 348 |  * | 
| Ira Snyder | e6c7ecb | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 349 |  * The Freescale DMA channel can be controlled by the external signal DREQ#. | 
 | 350 |  * The DMA Request Count feature should be used in addition to this feature | 
 | 351 |  * to set the number of bytes to transfer before pausing the channel. | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 352 |  */ | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 353 | static void fsl_chan_toggle_ext_pause(struct fsldma_chan *chan, int enable) | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 354 | { | 
| Ira Snyder | e6c7ecb | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 355 | 	if (enable) | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 356 | 		chan->feature |= FSL_DMA_CHAN_PAUSE_EXT; | 
| Ira Snyder | e6c7ecb | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 357 | 	else | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 358 | 		chan->feature &= ~FSL_DMA_CHAN_PAUSE_EXT; | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 359 | } | 
 | 360 |  | 
 | 361 | /** | 
 | 362 |  * fsl_chan_toggle_ext_start - Toggle channel external start status | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 363 |  * @chan : Freescale DMA channel | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 364 |  * @enable   : 0 is disabled, 1 is enabled. | 
 | 365 |  * | 
 | 366 |  * If enable the external start, the channel can be started by an | 
 | 367 |  * external DMA start pin. So the dma_start() does not start the | 
 | 368 |  * transfer immediately. The DMA channel will wait for the | 
 | 369 |  * control pin asserted. | 
 | 370 |  */ | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 371 | static void fsl_chan_toggle_ext_start(struct fsldma_chan *chan, int enable) | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 372 | { | 
 | 373 | 	if (enable) | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 374 | 		chan->feature |= FSL_DMA_CHAN_START_EXT; | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 375 | 	else | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 376 | 		chan->feature &= ~FSL_DMA_CHAN_START_EXT; | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 377 | } | 
 | 378 |  | 
| Ira Snyder | 31f4306 | 2011-03-03 07:54:57 +0000 | [diff] [blame] | 379 | static void append_ld_queue(struct fsldma_chan *chan, struct fsl_desc_sw *desc) | 
| Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 380 | { | 
 | 381 | 	struct fsl_desc_sw *tail = to_fsl_desc(chan->ld_pending.prev); | 
 | 382 |  | 
 | 383 | 	if (list_empty(&chan->ld_pending)) | 
 | 384 | 		goto out_splice; | 
 | 385 |  | 
 | 386 | 	/* | 
 | 387 | 	 * Add the hardware descriptor to the chain of hardware descriptors | 
 | 388 | 	 * that already exists in memory. | 
 | 389 | 	 * | 
 | 390 | 	 * This will un-set the EOL bit of the existing transaction, and the | 
 | 391 | 	 * last link in this transaction will become the EOL descriptor. | 
 | 392 | 	 */ | 
 | 393 | 	set_desc_next(chan, &tail->hw, desc->async_tx.phys); | 
 | 394 |  | 
 | 395 | 	/* | 
 | 396 | 	 * Add the software descriptor and all children to the list | 
 | 397 | 	 * of pending transactions | 
 | 398 | 	 */ | 
 | 399 | out_splice: | 
 | 400 | 	list_splice_tail_init(&desc->tx_list, &chan->ld_pending); | 
 | 401 | } | 
 | 402 |  | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 403 | static dma_cookie_t fsl_dma_tx_submit(struct dma_async_tx_descriptor *tx) | 
 | 404 | { | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 405 | 	struct fsldma_chan *chan = to_fsl_chan(tx->chan); | 
| Dan Williams | eda3423 | 2009-09-08 17:53:02 -0700 | [diff] [blame] | 406 | 	struct fsl_desc_sw *desc = tx_to_fsl_desc(tx); | 
 | 407 | 	struct fsl_desc_sw *child; | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 408 | 	unsigned long flags; | 
 | 409 | 	dma_cookie_t cookie; | 
 | 410 |  | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 411 | 	spin_lock_irqsave(&chan->desc_lock, flags); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 412 |  | 
| Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 413 | 	/* | 
 | 414 | 	 * assign cookies to all of the software descriptors | 
 | 415 | 	 * that make up this transaction | 
 | 416 | 	 */ | 
| Dan Williams | eda3423 | 2009-09-08 17:53:02 -0700 | [diff] [blame] | 417 | 	list_for_each_entry(child, &desc->tx_list, node) { | 
| Russell King - ARM Linux | 884485e | 2012-03-06 22:34:46 +0000 | [diff] [blame] | 418 | 		cookie = dma_cookie_assign(&child->async_tx); | 
| Ira Snyder | bcfb746 | 2009-05-15 14:27:16 -0700 | [diff] [blame] | 419 | 	} | 
 | 420 |  | 
| Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 421 | 	/* put this transaction onto the tail of the pending queue */ | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 422 | 	append_ld_queue(chan, desc); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 423 |  | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 424 | 	spin_unlock_irqrestore(&chan->desc_lock, flags); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 425 |  | 
 | 426 | 	return cookie; | 
 | 427 | } | 
 | 428 |  | 
 | 429 | /** | 
 | 430 |  * fsl_dma_alloc_descriptor - Allocate descriptor from channel's DMA pool. | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 431 |  * @chan : Freescale DMA channel | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 432 |  * | 
 | 433 |  * Return - The descriptor allocated. NULL for failed. | 
 | 434 |  */ | 
| Ira Snyder | 31f4306 | 2011-03-03 07:54:57 +0000 | [diff] [blame] | 435 | static struct fsl_desc_sw *fsl_dma_alloc_descriptor(struct fsldma_chan *chan) | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 436 | { | 
| Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 437 | 	struct fsl_desc_sw *desc; | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 438 | 	dma_addr_t pdesc; | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 439 |  | 
| Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 440 | 	desc = dma_pool_alloc(chan->desc_pool, GFP_ATOMIC, &pdesc); | 
 | 441 | 	if (!desc) { | 
| Ira Snyder | b158471 | 2011-03-03 07:54:55 +0000 | [diff] [blame] | 442 | 		chan_dbg(chan, "out of memory for link descriptor\n"); | 
| Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 443 | 		return NULL; | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 444 | 	} | 
 | 445 |  | 
| Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 446 | 	memset(desc, 0, sizeof(*desc)); | 
 | 447 | 	INIT_LIST_HEAD(&desc->tx_list); | 
 | 448 | 	dma_async_tx_descriptor_init(&desc->async_tx, &chan->common); | 
 | 449 | 	desc->async_tx.tx_submit = fsl_dma_tx_submit; | 
 | 450 | 	desc->async_tx.phys = pdesc; | 
 | 451 |  | 
| Ira Snyder | 0ab09c3 | 2011-03-03 07:54:56 +0000 | [diff] [blame] | 452 | #ifdef FSL_DMA_LD_DEBUG | 
 | 453 | 	chan_dbg(chan, "LD %p allocated\n", desc); | 
 | 454 | #endif | 
 | 455 |  | 
| Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 456 | 	return desc; | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 457 | } | 
 | 458 |  | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 459 | /** | 
 | 460 |  * fsl_dma_alloc_chan_resources - Allocate resources for DMA channel. | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 461 |  * @chan : Freescale DMA channel | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 462 |  * | 
 | 463 |  * This function will create a dma pool for descriptor allocation. | 
 | 464 |  * | 
 | 465 |  * Return - The number of descriptors allocated. | 
 | 466 |  */ | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 467 | static int fsl_dma_alloc_chan_resources(struct dma_chan *dchan) | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 468 | { | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 469 | 	struct fsldma_chan *chan = to_fsl_chan(dchan); | 
| Timur Tabi | 77cd62e | 2008-09-26 17:00:11 -0700 | [diff] [blame] | 470 |  | 
 | 471 | 	/* Has this channel already been allocated? */ | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 472 | 	if (chan->desc_pool) | 
| Timur Tabi | 77cd62e | 2008-09-26 17:00:11 -0700 | [diff] [blame] | 473 | 		return 1; | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 474 |  | 
| Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 475 | 	/* | 
 | 476 | 	 * We need the descriptor to be aligned to 32bytes | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 477 | 	 * for meeting FSL DMA specification requirement. | 
 | 478 | 	 */ | 
| Ira Snyder | b158471 | 2011-03-03 07:54:55 +0000 | [diff] [blame] | 479 | 	chan->desc_pool = dma_pool_create(chan->name, chan->dev, | 
| Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 480 | 					  sizeof(struct fsl_desc_sw), | 
 | 481 | 					  __alignof__(struct fsl_desc_sw), 0); | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 482 | 	if (!chan->desc_pool) { | 
| Ira Snyder | b158471 | 2011-03-03 07:54:55 +0000 | [diff] [blame] | 483 | 		chan_err(chan, "unable to allocate descriptor pool\n"); | 
| Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 484 | 		return -ENOMEM; | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 485 | 	} | 
 | 486 |  | 
| Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 487 | 	/* there is at least one descriptor free to be allocated */ | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 488 | 	return 1; | 
 | 489 | } | 
 | 490 |  | 
 | 491 | /** | 
| Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 492 |  * fsldma_free_desc_list - Free all descriptors in a queue | 
 | 493 |  * @chan: Freescae DMA channel | 
 | 494 |  * @list: the list to free | 
 | 495 |  * | 
 | 496 |  * LOCKING: must hold chan->desc_lock | 
 | 497 |  */ | 
 | 498 | static void fsldma_free_desc_list(struct fsldma_chan *chan, | 
 | 499 | 				  struct list_head *list) | 
 | 500 | { | 
 | 501 | 	struct fsl_desc_sw *desc, *_desc; | 
 | 502 |  | 
 | 503 | 	list_for_each_entry_safe(desc, _desc, list, node) { | 
 | 504 | 		list_del(&desc->node); | 
| Ira Snyder | 0ab09c3 | 2011-03-03 07:54:56 +0000 | [diff] [blame] | 505 | #ifdef FSL_DMA_LD_DEBUG | 
 | 506 | 		chan_dbg(chan, "LD %p free\n", desc); | 
 | 507 | #endif | 
| Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 508 | 		dma_pool_free(chan->desc_pool, desc, desc->async_tx.phys); | 
 | 509 | 	} | 
 | 510 | } | 
 | 511 |  | 
 | 512 | static void fsldma_free_desc_list_reverse(struct fsldma_chan *chan, | 
 | 513 | 					  struct list_head *list) | 
 | 514 | { | 
 | 515 | 	struct fsl_desc_sw *desc, *_desc; | 
 | 516 |  | 
 | 517 | 	list_for_each_entry_safe_reverse(desc, _desc, list, node) { | 
 | 518 | 		list_del(&desc->node); | 
| Ira Snyder | 0ab09c3 | 2011-03-03 07:54:56 +0000 | [diff] [blame] | 519 | #ifdef FSL_DMA_LD_DEBUG | 
 | 520 | 		chan_dbg(chan, "LD %p free\n", desc); | 
 | 521 | #endif | 
| Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 522 | 		dma_pool_free(chan->desc_pool, desc, desc->async_tx.phys); | 
 | 523 | 	} | 
 | 524 | } | 
 | 525 |  | 
 | 526 | /** | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 527 |  * fsl_dma_free_chan_resources - Free all resources of the channel. | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 528 |  * @chan : Freescale DMA channel | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 529 |  */ | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 530 | static void fsl_dma_free_chan_resources(struct dma_chan *dchan) | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 531 | { | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 532 | 	struct fsldma_chan *chan = to_fsl_chan(dchan); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 533 | 	unsigned long flags; | 
 | 534 |  | 
| Ira Snyder | b158471 | 2011-03-03 07:54:55 +0000 | [diff] [blame] | 535 | 	chan_dbg(chan, "free all channel resources\n"); | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 536 | 	spin_lock_irqsave(&chan->desc_lock, flags); | 
| Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 537 | 	fsldma_free_desc_list(chan, &chan->ld_pending); | 
 | 538 | 	fsldma_free_desc_list(chan, &chan->ld_running); | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 539 | 	spin_unlock_irqrestore(&chan->desc_lock, flags); | 
| Timur Tabi | 77cd62e | 2008-09-26 17:00:11 -0700 | [diff] [blame] | 540 |  | 
| Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 541 | 	dma_pool_destroy(chan->desc_pool); | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 542 | 	chan->desc_pool = NULL; | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 543 | } | 
 | 544 |  | 
| Zhang Wei | 2187c26 | 2008-03-13 17:45:28 -0700 | [diff] [blame] | 545 | static struct dma_async_tx_descriptor * | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 546 | fsl_dma_prep_interrupt(struct dma_chan *dchan, unsigned long flags) | 
| Zhang Wei | 2187c26 | 2008-03-13 17:45:28 -0700 | [diff] [blame] | 547 | { | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 548 | 	struct fsldma_chan *chan; | 
| Zhang Wei | 2187c26 | 2008-03-13 17:45:28 -0700 | [diff] [blame] | 549 | 	struct fsl_desc_sw *new; | 
 | 550 |  | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 551 | 	if (!dchan) | 
| Zhang Wei | 2187c26 | 2008-03-13 17:45:28 -0700 | [diff] [blame] | 552 | 		return NULL; | 
 | 553 |  | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 554 | 	chan = to_fsl_chan(dchan); | 
| Zhang Wei | 2187c26 | 2008-03-13 17:45:28 -0700 | [diff] [blame] | 555 |  | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 556 | 	new = fsl_dma_alloc_descriptor(chan); | 
| Zhang Wei | 2187c26 | 2008-03-13 17:45:28 -0700 | [diff] [blame] | 557 | 	if (!new) { | 
| Ira Snyder | b158471 | 2011-03-03 07:54:55 +0000 | [diff] [blame] | 558 | 		chan_err(chan, "%s\n", msg_ld_oom); | 
| Zhang Wei | 2187c26 | 2008-03-13 17:45:28 -0700 | [diff] [blame] | 559 | 		return NULL; | 
 | 560 | 	} | 
 | 561 |  | 
 | 562 | 	new->async_tx.cookie = -EBUSY; | 
| Dan Williams | 636bdea | 2008-04-17 20:17:26 -0700 | [diff] [blame] | 563 | 	new->async_tx.flags = flags; | 
| Zhang Wei | 2187c26 | 2008-03-13 17:45:28 -0700 | [diff] [blame] | 564 |  | 
| Zhang Wei | f79abb6 | 2008-03-18 18:45:00 -0700 | [diff] [blame] | 565 | 	/* Insert the link descriptor to the LD ring */ | 
| Dan Williams | eda3423 | 2009-09-08 17:53:02 -0700 | [diff] [blame] | 566 | 	list_add_tail(&new->node, &new->tx_list); | 
| Zhang Wei | f79abb6 | 2008-03-18 18:45:00 -0700 | [diff] [blame] | 567 |  | 
| Ira Snyder | 31f4306 | 2011-03-03 07:54:57 +0000 | [diff] [blame] | 568 | 	/* Set End-of-link to the last link descriptor of new list */ | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 569 | 	set_ld_eol(chan, new); | 
| Zhang Wei | 2187c26 | 2008-03-13 17:45:28 -0700 | [diff] [blame] | 570 |  | 
 | 571 | 	return &new->async_tx; | 
 | 572 | } | 
 | 573 |  | 
| Ira Snyder | 31f4306 | 2011-03-03 07:54:57 +0000 | [diff] [blame] | 574 | static struct dma_async_tx_descriptor * | 
 | 575 | fsl_dma_prep_memcpy(struct dma_chan *dchan, | 
 | 576 | 	dma_addr_t dma_dst, dma_addr_t dma_src, | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 577 | 	size_t len, unsigned long flags) | 
 | 578 | { | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 579 | 	struct fsldma_chan *chan; | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 580 | 	struct fsl_desc_sw *first = NULL, *prev = NULL, *new; | 
 | 581 | 	size_t copy; | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 582 |  | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 583 | 	if (!dchan) | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 584 | 		return NULL; | 
 | 585 |  | 
 | 586 | 	if (!len) | 
 | 587 | 		return NULL; | 
 | 588 |  | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 589 | 	chan = to_fsl_chan(dchan); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 590 |  | 
 | 591 | 	do { | 
 | 592 |  | 
 | 593 | 		/* Allocate the link descriptor from DMA pool */ | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 594 | 		new = fsl_dma_alloc_descriptor(chan); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 595 | 		if (!new) { | 
| Ira Snyder | b158471 | 2011-03-03 07:54:55 +0000 | [diff] [blame] | 596 | 			chan_err(chan, "%s\n", msg_ld_oom); | 
| Ira Snyder | 2e077f8 | 2009-05-15 09:59:46 -0700 | [diff] [blame] | 597 | 			goto fail; | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 598 | 		} | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 599 |  | 
| Zhang Wei | 5682284 | 2008-03-13 10:45:27 -0700 | [diff] [blame] | 600 | 		copy = min(len, (size_t)FSL_DMA_BCR_MAX_CNT); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 601 |  | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 602 | 		set_desc_cnt(chan, &new->hw, copy); | 
 | 603 | 		set_desc_src(chan, &new->hw, dma_src); | 
 | 604 | 		set_desc_dst(chan, &new->hw, dma_dst); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 605 |  | 
 | 606 | 		if (!first) | 
 | 607 | 			first = new; | 
 | 608 | 		else | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 609 | 			set_desc_next(chan, &prev->hw, new->async_tx.phys); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 610 |  | 
 | 611 | 		new->async_tx.cookie = 0; | 
| Dan Williams | 636bdea | 2008-04-17 20:17:26 -0700 | [diff] [blame] | 612 | 		async_tx_ack(&new->async_tx); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 613 |  | 
 | 614 | 		prev = new; | 
 | 615 | 		len -= copy; | 
 | 616 | 		dma_src += copy; | 
| Ira Snyder | 738f5f7 | 2010-01-06 13:34:02 +0000 | [diff] [blame] | 617 | 		dma_dst += copy; | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 618 |  | 
 | 619 | 		/* Insert the link descriptor to the LD ring */ | 
| Dan Williams | eda3423 | 2009-09-08 17:53:02 -0700 | [diff] [blame] | 620 | 		list_add_tail(&new->node, &first->tx_list); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 621 | 	} while (len); | 
 | 622 |  | 
| Dan Williams | 636bdea | 2008-04-17 20:17:26 -0700 | [diff] [blame] | 623 | 	new->async_tx.flags = flags; /* client is in control of this ack */ | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 624 | 	new->async_tx.cookie = -EBUSY; | 
 | 625 |  | 
| Ira Snyder | 31f4306 | 2011-03-03 07:54:57 +0000 | [diff] [blame] | 626 | 	/* Set End-of-link to the last link descriptor of new list */ | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 627 | 	set_ld_eol(chan, new); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 628 |  | 
| Ira Snyder | 2e077f8 | 2009-05-15 09:59:46 -0700 | [diff] [blame] | 629 | 	return &first->async_tx; | 
 | 630 |  | 
 | 631 | fail: | 
 | 632 | 	if (!first) | 
 | 633 | 		return NULL; | 
 | 634 |  | 
| Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 635 | 	fsldma_free_desc_list_reverse(chan, &first->tx_list); | 
| Ira Snyder | 2e077f8 | 2009-05-15 09:59:46 -0700 | [diff] [blame] | 636 | 	return NULL; | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 637 | } | 
 | 638 |  | 
| Ira Snyder | c1433041 | 2010-09-30 11:46:45 +0000 | [diff] [blame] | 639 | static struct dma_async_tx_descriptor *fsl_dma_prep_sg(struct dma_chan *dchan, | 
 | 640 | 	struct scatterlist *dst_sg, unsigned int dst_nents, | 
 | 641 | 	struct scatterlist *src_sg, unsigned int src_nents, | 
 | 642 | 	unsigned long flags) | 
 | 643 | { | 
 | 644 | 	struct fsl_desc_sw *first = NULL, *prev = NULL, *new = NULL; | 
 | 645 | 	struct fsldma_chan *chan = to_fsl_chan(dchan); | 
 | 646 | 	size_t dst_avail, src_avail; | 
 | 647 | 	dma_addr_t dst, src; | 
 | 648 | 	size_t len; | 
 | 649 |  | 
 | 650 | 	/* basic sanity checks */ | 
 | 651 | 	if (dst_nents == 0 || src_nents == 0) | 
 | 652 | 		return NULL; | 
 | 653 |  | 
 | 654 | 	if (dst_sg == NULL || src_sg == NULL) | 
 | 655 | 		return NULL; | 
 | 656 |  | 
 | 657 | 	/* | 
 | 658 | 	 * TODO: should we check that both scatterlists have the same | 
 | 659 | 	 * TODO: number of bytes in total? Is that really an error? | 
 | 660 | 	 */ | 
 | 661 |  | 
 | 662 | 	/* get prepared for the loop */ | 
 | 663 | 	dst_avail = sg_dma_len(dst_sg); | 
 | 664 | 	src_avail = sg_dma_len(src_sg); | 
 | 665 |  | 
 | 666 | 	/* run until we are out of scatterlist entries */ | 
 | 667 | 	while (true) { | 
 | 668 |  | 
 | 669 | 		/* create the largest transaction possible */ | 
 | 670 | 		len = min_t(size_t, src_avail, dst_avail); | 
 | 671 | 		len = min_t(size_t, len, FSL_DMA_BCR_MAX_CNT); | 
 | 672 | 		if (len == 0) | 
 | 673 | 			goto fetch; | 
 | 674 |  | 
 | 675 | 		dst = sg_dma_address(dst_sg) + sg_dma_len(dst_sg) - dst_avail; | 
 | 676 | 		src = sg_dma_address(src_sg) + sg_dma_len(src_sg) - src_avail; | 
 | 677 |  | 
 | 678 | 		/* allocate and populate the descriptor */ | 
 | 679 | 		new = fsl_dma_alloc_descriptor(chan); | 
 | 680 | 		if (!new) { | 
| Ira Snyder | b158471 | 2011-03-03 07:54:55 +0000 | [diff] [blame] | 681 | 			chan_err(chan, "%s\n", msg_ld_oom); | 
| Ira Snyder | c1433041 | 2010-09-30 11:46:45 +0000 | [diff] [blame] | 682 | 			goto fail; | 
 | 683 | 		} | 
| Ira Snyder | c1433041 | 2010-09-30 11:46:45 +0000 | [diff] [blame] | 684 |  | 
 | 685 | 		set_desc_cnt(chan, &new->hw, len); | 
 | 686 | 		set_desc_src(chan, &new->hw, src); | 
 | 687 | 		set_desc_dst(chan, &new->hw, dst); | 
 | 688 |  | 
 | 689 | 		if (!first) | 
 | 690 | 			first = new; | 
 | 691 | 		else | 
 | 692 | 			set_desc_next(chan, &prev->hw, new->async_tx.phys); | 
 | 693 |  | 
 | 694 | 		new->async_tx.cookie = 0; | 
 | 695 | 		async_tx_ack(&new->async_tx); | 
 | 696 | 		prev = new; | 
 | 697 |  | 
 | 698 | 		/* Insert the link descriptor to the LD ring */ | 
 | 699 | 		list_add_tail(&new->node, &first->tx_list); | 
 | 700 |  | 
 | 701 | 		/* update metadata */ | 
 | 702 | 		dst_avail -= len; | 
 | 703 | 		src_avail -= len; | 
 | 704 |  | 
 | 705 | fetch: | 
 | 706 | 		/* fetch the next dst scatterlist entry */ | 
 | 707 | 		if (dst_avail == 0) { | 
 | 708 |  | 
 | 709 | 			/* no more entries: we're done */ | 
 | 710 | 			if (dst_nents == 0) | 
 | 711 | 				break; | 
 | 712 |  | 
 | 713 | 			/* fetch the next entry: if there are no more: done */ | 
 | 714 | 			dst_sg = sg_next(dst_sg); | 
 | 715 | 			if (dst_sg == NULL) | 
 | 716 | 				break; | 
 | 717 |  | 
 | 718 | 			dst_nents--; | 
 | 719 | 			dst_avail = sg_dma_len(dst_sg); | 
 | 720 | 		} | 
 | 721 |  | 
 | 722 | 		/* fetch the next src scatterlist entry */ | 
 | 723 | 		if (src_avail == 0) { | 
 | 724 |  | 
 | 725 | 			/* no more entries: we're done */ | 
 | 726 | 			if (src_nents == 0) | 
 | 727 | 				break; | 
 | 728 |  | 
 | 729 | 			/* fetch the next entry: if there are no more: done */ | 
 | 730 | 			src_sg = sg_next(src_sg); | 
 | 731 | 			if (src_sg == NULL) | 
 | 732 | 				break; | 
 | 733 |  | 
 | 734 | 			src_nents--; | 
 | 735 | 			src_avail = sg_dma_len(src_sg); | 
 | 736 | 		} | 
 | 737 | 	} | 
 | 738 |  | 
 | 739 | 	new->async_tx.flags = flags; /* client is in control of this ack */ | 
 | 740 | 	new->async_tx.cookie = -EBUSY; | 
 | 741 |  | 
 | 742 | 	/* Set End-of-link to the last link descriptor of new list */ | 
 | 743 | 	set_ld_eol(chan, new); | 
 | 744 |  | 
 | 745 | 	return &first->async_tx; | 
 | 746 |  | 
 | 747 | fail: | 
 | 748 | 	if (!first) | 
 | 749 | 		return NULL; | 
 | 750 |  | 
 | 751 | 	fsldma_free_desc_list_reverse(chan, &first->tx_list); | 
 | 752 | 	return NULL; | 
 | 753 | } | 
 | 754 |  | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 755 | /** | 
| Ira Snyder | bbea0b6 | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 756 |  * fsl_dma_prep_slave_sg - prepare descriptors for a DMA_SLAVE transaction | 
 | 757 |  * @chan: DMA channel | 
 | 758 |  * @sgl: scatterlist to transfer to/from | 
 | 759 |  * @sg_len: number of entries in @scatterlist | 
 | 760 |  * @direction: DMA direction | 
 | 761 |  * @flags: DMAEngine flags | 
| Alexandre Bounine | 185ecb5 | 2012-03-08 15:35:13 -0500 | [diff] [blame] | 762 |  * @context: transaction context (ignored) | 
| Ira Snyder | bbea0b6 | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 763 |  * | 
 | 764 |  * Prepare a set of descriptors for a DMA_SLAVE transaction. Following the | 
 | 765 |  * DMA_SLAVE API, this gets the device-specific information from the | 
 | 766 |  * chan->private variable. | 
 | 767 |  */ | 
 | 768 | static struct dma_async_tx_descriptor *fsl_dma_prep_slave_sg( | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 769 | 	struct dma_chan *dchan, struct scatterlist *sgl, unsigned int sg_len, | 
| Alexandre Bounine | 185ecb5 | 2012-03-08 15:35:13 -0500 | [diff] [blame] | 770 | 	enum dma_transfer_direction direction, unsigned long flags, | 
 | 771 | 	void *context) | 
| Ira Snyder | bbea0b6 | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 772 | { | 
| Ira Snyder | bbea0b6 | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 773 | 	/* | 
| Ira Snyder | 968f19a | 2010-09-30 11:46:46 +0000 | [diff] [blame] | 774 | 	 * This operation is not supported on the Freescale DMA controller | 
| Ira Snyder | bbea0b6 | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 775 | 	 * | 
| Ira Snyder | 968f19a | 2010-09-30 11:46:46 +0000 | [diff] [blame] | 776 | 	 * However, we need to provide the function pointer to allow the | 
 | 777 | 	 * device_control() method to work. | 
| Ira Snyder | bbea0b6 | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 778 | 	 */ | 
| Ira Snyder | bbea0b6 | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 779 | 	return NULL; | 
 | 780 | } | 
 | 781 |  | 
| Linus Walleij | c3635c7 | 2010-03-26 16:44:01 -0700 | [diff] [blame] | 782 | static int fsl_dma_device_control(struct dma_chan *dchan, | 
| Linus Walleij | 0582763 | 2010-05-17 16:30:42 -0700 | [diff] [blame] | 783 | 				  enum dma_ctrl_cmd cmd, unsigned long arg) | 
| Ira Snyder | bbea0b6 | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 784 | { | 
| Ira Snyder | 968f19a | 2010-09-30 11:46:46 +0000 | [diff] [blame] | 785 | 	struct dma_slave_config *config; | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 786 | 	struct fsldma_chan *chan; | 
| Ira Snyder | bbea0b6 | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 787 | 	unsigned long flags; | 
| Ira Snyder | 968f19a | 2010-09-30 11:46:46 +0000 | [diff] [blame] | 788 | 	int size; | 
| Linus Walleij | c3635c7 | 2010-03-26 16:44:01 -0700 | [diff] [blame] | 789 |  | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 790 | 	if (!dchan) | 
| Linus Walleij | c3635c7 | 2010-03-26 16:44:01 -0700 | [diff] [blame] | 791 | 		return -EINVAL; | 
| Ira Snyder | bbea0b6 | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 792 |  | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 793 | 	chan = to_fsl_chan(dchan); | 
| Ira Snyder | bbea0b6 | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 794 |  | 
| Ira Snyder | 968f19a | 2010-09-30 11:46:46 +0000 | [diff] [blame] | 795 | 	switch (cmd) { | 
 | 796 | 	case DMA_TERMINATE_ALL: | 
| Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 797 | 		spin_lock_irqsave(&chan->desc_lock, flags); | 
 | 798 |  | 
| Ira Snyder | 968f19a | 2010-09-30 11:46:46 +0000 | [diff] [blame] | 799 | 		/* Halt the DMA engine */ | 
 | 800 | 		dma_halt(chan); | 
| Ira Snyder | bbea0b6 | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 801 |  | 
| Ira Snyder | 968f19a | 2010-09-30 11:46:46 +0000 | [diff] [blame] | 802 | 		/* Remove and free all of the descriptors in the LD queue */ | 
 | 803 | 		fsldma_free_desc_list(chan, &chan->ld_pending); | 
 | 804 | 		fsldma_free_desc_list(chan, &chan->ld_running); | 
| Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 805 | 		chan->idle = true; | 
| Ira Snyder | bbea0b6 | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 806 |  | 
| Ira Snyder | 968f19a | 2010-09-30 11:46:46 +0000 | [diff] [blame] | 807 | 		spin_unlock_irqrestore(&chan->desc_lock, flags); | 
 | 808 | 		return 0; | 
 | 809 |  | 
 | 810 | 	case DMA_SLAVE_CONFIG: | 
 | 811 | 		config = (struct dma_slave_config *)arg; | 
 | 812 |  | 
 | 813 | 		/* make sure the channel supports setting burst size */ | 
 | 814 | 		if (!chan->set_request_count) | 
 | 815 | 			return -ENXIO; | 
 | 816 |  | 
 | 817 | 		/* we set the controller burst size depending on direction */ | 
| Vinod Koul | db8196d | 2011-10-13 22:34:23 +0530 | [diff] [blame] | 818 | 		if (config->direction == DMA_MEM_TO_DEV) | 
| Ira Snyder | 968f19a | 2010-09-30 11:46:46 +0000 | [diff] [blame] | 819 | 			size = config->dst_addr_width * config->dst_maxburst; | 
 | 820 | 		else | 
 | 821 | 			size = config->src_addr_width * config->src_maxburst; | 
 | 822 |  | 
 | 823 | 		chan->set_request_count(chan, size); | 
 | 824 | 		return 0; | 
 | 825 |  | 
 | 826 | 	case FSLDMA_EXTERNAL_START: | 
 | 827 |  | 
 | 828 | 		/* make sure the channel supports external start */ | 
 | 829 | 		if (!chan->toggle_ext_start) | 
 | 830 | 			return -ENXIO; | 
 | 831 |  | 
 | 832 | 		chan->toggle_ext_start(chan, arg); | 
 | 833 | 		return 0; | 
 | 834 |  | 
 | 835 | 	default: | 
 | 836 | 		return -ENXIO; | 
 | 837 | 	} | 
| Linus Walleij | c3635c7 | 2010-03-26 16:44:01 -0700 | [diff] [blame] | 838 |  | 
 | 839 | 	return 0; | 
| Ira Snyder | bbea0b6 | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 840 | } | 
 | 841 |  | 
 | 842 | /** | 
| Ira Snyder | 9c4d1e7 | 2011-03-03 07:54:59 +0000 | [diff] [blame] | 843 |  * fsldma_cleanup_descriptor - cleanup and free a single link descriptor | 
| Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 844 |  * @chan: Freescale DMA channel | 
| Ira Snyder | 9c4d1e7 | 2011-03-03 07:54:59 +0000 | [diff] [blame] | 845 |  * @desc: descriptor to cleanup and free | 
| Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 846 |  * | 
| Ira Snyder | 9c4d1e7 | 2011-03-03 07:54:59 +0000 | [diff] [blame] | 847 |  * This function is used on a descriptor which has been executed by the DMA | 
 | 848 |  * controller. It will run any callbacks, submit any dependencies, and then | 
 | 849 |  * free the descriptor. | 
| Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 850 |  */ | 
| Ira Snyder | 9c4d1e7 | 2011-03-03 07:54:59 +0000 | [diff] [blame] | 851 | static void fsldma_cleanup_descriptor(struct fsldma_chan *chan, | 
 | 852 | 				      struct fsl_desc_sw *desc) | 
| Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 853 | { | 
| Ira Snyder | 9c4d1e7 | 2011-03-03 07:54:59 +0000 | [diff] [blame] | 854 | 	struct dma_async_tx_descriptor *txd = &desc->async_tx; | 
 | 855 | 	struct device *dev = chan->common.device->dev; | 
 | 856 | 	dma_addr_t src = get_desc_src(chan, desc); | 
 | 857 | 	dma_addr_t dst = get_desc_dst(chan, desc); | 
 | 858 | 	u32 len = get_desc_cnt(chan, desc); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 859 |  | 
| Ira Snyder | 9c4d1e7 | 2011-03-03 07:54:59 +0000 | [diff] [blame] | 860 | 	/* Run the link descriptor callback function */ | 
 | 861 | 	if (txd->callback) { | 
 | 862 | #ifdef FSL_DMA_LD_DEBUG | 
 | 863 | 		chan_dbg(chan, "LD %p callback\n", desc); | 
 | 864 | #endif | 
 | 865 | 		txd->callback(txd->callback_param); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 866 | 	} | 
| Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 867 |  | 
| Ira Snyder | 9c4d1e7 | 2011-03-03 07:54:59 +0000 | [diff] [blame] | 868 | 	/* Run any dependencies */ | 
 | 869 | 	dma_run_dependencies(txd); | 
 | 870 |  | 
 | 871 | 	/* Unmap the dst buffer, if requested */ | 
 | 872 | 	if (!(txd->flags & DMA_COMPL_SKIP_DEST_UNMAP)) { | 
 | 873 | 		if (txd->flags & DMA_COMPL_DEST_UNMAP_SINGLE) | 
 | 874 | 			dma_unmap_single(dev, dst, len, DMA_FROM_DEVICE); | 
 | 875 | 		else | 
 | 876 | 			dma_unmap_page(dev, dst, len, DMA_FROM_DEVICE); | 
 | 877 | 	} | 
 | 878 |  | 
 | 879 | 	/* Unmap the src buffer, if requested */ | 
 | 880 | 	if (!(txd->flags & DMA_COMPL_SKIP_SRC_UNMAP)) { | 
 | 881 | 		if (txd->flags & DMA_COMPL_SRC_UNMAP_SINGLE) | 
 | 882 | 			dma_unmap_single(dev, src, len, DMA_TO_DEVICE); | 
 | 883 | 		else | 
 | 884 | 			dma_unmap_page(dev, src, len, DMA_TO_DEVICE); | 
 | 885 | 	} | 
 | 886 |  | 
 | 887 | #ifdef FSL_DMA_LD_DEBUG | 
 | 888 | 	chan_dbg(chan, "LD %p free\n", desc); | 
 | 889 | #endif | 
 | 890 | 	dma_pool_free(chan->desc_pool, desc, txd->phys); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 891 | } | 
 | 892 |  | 
 | 893 | /** | 
| Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 894 |  * fsl_chan_xfer_ld_queue - transfer any pending transactions | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 895 |  * @chan : Freescale DMA channel | 
| Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 896 |  * | 
| Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 897 |  * HARDWARE STATE: idle | 
| Ira Snyder | dc8d409 | 2011-03-03 07:55:00 +0000 | [diff] [blame] | 898 |  * LOCKING: must hold chan->desc_lock | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 899 |  */ | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 900 | static void fsl_chan_xfer_ld_queue(struct fsldma_chan *chan) | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 901 | { | 
| Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 902 | 	struct fsl_desc_sw *desc; | 
| Ira Snyder | 138ef01 | 2009-05-19 15:42:13 -0700 | [diff] [blame] | 903 |  | 
| Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 904 | 	/* | 
 | 905 | 	 * If the list of pending descriptors is empty, then we | 
 | 906 | 	 * don't need to do any work at all | 
 | 907 | 	 */ | 
 | 908 | 	if (list_empty(&chan->ld_pending)) { | 
| Ira Snyder | b158471 | 2011-03-03 07:54:55 +0000 | [diff] [blame] | 909 | 		chan_dbg(chan, "no pending LDs\n"); | 
| Ira Snyder | dc8d409 | 2011-03-03 07:55:00 +0000 | [diff] [blame] | 910 | 		return; | 
| Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 911 | 	} | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 912 |  | 
| Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 913 | 	/* | 
| Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 914 | 	 * The DMA controller is not idle, which means that the interrupt | 
 | 915 | 	 * handler will start any queued transactions when it runs after | 
 | 916 | 	 * this transaction finishes | 
| Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 917 | 	 */ | 
| Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 918 | 	if (!chan->idle) { | 
| Ira Snyder | b158471 | 2011-03-03 07:54:55 +0000 | [diff] [blame] | 919 | 		chan_dbg(chan, "DMA controller still busy\n"); | 
| Ira Snyder | dc8d409 | 2011-03-03 07:55:00 +0000 | [diff] [blame] | 920 | 		return; | 
| Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 921 | 	} | 
 | 922 |  | 
 | 923 | 	/* | 
| Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 924 | 	 * If there are some link descriptors which have not been | 
 | 925 | 	 * transferred, we need to start the controller | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 926 | 	 */ | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 927 |  | 
| Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 928 | 	/* | 
 | 929 | 	 * Move all elements from the queue of pending transactions | 
 | 930 | 	 * onto the list of running transactions | 
 | 931 | 	 */ | 
| Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 932 | 	chan_dbg(chan, "idle, starting controller\n"); | 
| Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 933 | 	desc = list_first_entry(&chan->ld_pending, struct fsl_desc_sw, node); | 
 | 934 | 	list_splice_tail_init(&chan->ld_pending, &chan->ld_running); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 935 |  | 
| Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 936 | 	/* | 
| Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 937 | 	 * The 85xx DMA controller doesn't clear the channel start bit | 
 | 938 | 	 * automatically at the end of a transfer. Therefore we must clear | 
 | 939 | 	 * it in software before starting the transfer. | 
 | 940 | 	 */ | 
 | 941 | 	if ((chan->feature & FSL_DMA_IP_MASK) == FSL_DMA_IP_85XX) { | 
 | 942 | 		u32 mode; | 
 | 943 |  | 
 | 944 | 		mode = DMA_IN(chan, &chan->regs->mr, 32); | 
 | 945 | 		mode &= ~FSL_DMA_MR_CS; | 
 | 946 | 		DMA_OUT(chan, &chan->regs->mr, mode, 32); | 
 | 947 | 	} | 
 | 948 |  | 
 | 949 | 	/* | 
| Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 950 | 	 * Program the descriptor's address into the DMA controller, | 
 | 951 | 	 * then start the DMA transaction | 
 | 952 | 	 */ | 
 | 953 | 	set_cdar(chan, desc->async_tx.phys); | 
| Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 954 | 	get_cdar(chan); | 
| Ira Snyder | 138ef01 | 2009-05-19 15:42:13 -0700 | [diff] [blame] | 955 |  | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 956 | 	dma_start(chan); | 
| Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 957 | 	chan->idle = false; | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 958 | } | 
 | 959 |  | 
 | 960 | /** | 
 | 961 |  * fsl_dma_memcpy_issue_pending - Issue the DMA start command | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 962 |  * @chan : Freescale DMA channel | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 963 |  */ | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 964 | static void fsl_dma_memcpy_issue_pending(struct dma_chan *dchan) | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 965 | { | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 966 | 	struct fsldma_chan *chan = to_fsl_chan(dchan); | 
| Ira Snyder | dc8d409 | 2011-03-03 07:55:00 +0000 | [diff] [blame] | 967 | 	unsigned long flags; | 
 | 968 |  | 
 | 969 | 	spin_lock_irqsave(&chan->desc_lock, flags); | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 970 | 	fsl_chan_xfer_ld_queue(chan); | 
| Ira Snyder | dc8d409 | 2011-03-03 07:55:00 +0000 | [diff] [blame] | 971 | 	spin_unlock_irqrestore(&chan->desc_lock, flags); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 972 | } | 
 | 973 |  | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 974 | /** | 
| Linus Walleij | 0793448 | 2010-03-26 16:50:49 -0700 | [diff] [blame] | 975 |  * fsl_tx_status - Determine the DMA status | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 976 |  * @chan : Freescale DMA channel | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 977 |  */ | 
| Linus Walleij | 0793448 | 2010-03-26 16:50:49 -0700 | [diff] [blame] | 978 | static enum dma_status fsl_tx_status(struct dma_chan *dchan, | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 979 | 					dma_cookie_t cookie, | 
| Linus Walleij | 0793448 | 2010-03-26 16:50:49 -0700 | [diff] [blame] | 980 | 					struct dma_tx_state *txstate) | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 981 | { | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 982 | 	struct fsldma_chan *chan = to_fsl_chan(dchan); | 
| Russell King - ARM Linux | 96a2af4 | 2012-03-06 22:35:27 +0000 | [diff] [blame] | 983 | 	enum dma_status ret; | 
| Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 984 | 	unsigned long flags; | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 985 |  | 
| Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 986 | 	spin_lock_irqsave(&chan->desc_lock, flags); | 
| Russell King - ARM Linux | 96a2af4 | 2012-03-06 22:35:27 +0000 | [diff] [blame] | 987 | 	ret = dma_cookie_status(dchan, cookie, txstate); | 
| Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 988 | 	spin_unlock_irqrestore(&chan->desc_lock, flags); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 989 |  | 
| Russell King - ARM Linux | 96a2af4 | 2012-03-06 22:35:27 +0000 | [diff] [blame] | 990 | 	return ret; | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 991 | } | 
 | 992 |  | 
| Ira Snyder | d3f620b | 2010-01-06 13:34:04 +0000 | [diff] [blame] | 993 | /*----------------------------------------------------------------------------*/ | 
 | 994 | /* Interrupt Handling                                                         */ | 
 | 995 | /*----------------------------------------------------------------------------*/ | 
 | 996 |  | 
| Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 997 | static irqreturn_t fsldma_chan_irq(int irq, void *data) | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 998 | { | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 999 | 	struct fsldma_chan *chan = data; | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1000 | 	u32 stat; | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1001 |  | 
| Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 1002 | 	/* save and clear the status register */ | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1003 | 	stat = get_sr(chan); | 
| Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 1004 | 	set_sr(chan, stat); | 
| Ira Snyder | b158471 | 2011-03-03 07:54:55 +0000 | [diff] [blame] | 1005 | 	chan_dbg(chan, "irq: stat = 0x%x\n", stat); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1006 |  | 
| Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 1007 | 	/* check that this was really our device */ | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1008 | 	stat &= ~(FSL_DMA_SR_CB | FSL_DMA_SR_CH); | 
 | 1009 | 	if (!stat) | 
 | 1010 | 		return IRQ_NONE; | 
 | 1011 |  | 
 | 1012 | 	if (stat & FSL_DMA_SR_TE) | 
| Ira Snyder | b158471 | 2011-03-03 07:54:55 +0000 | [diff] [blame] | 1013 | 		chan_err(chan, "Transfer Error!\n"); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1014 |  | 
| Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 1015 | 	/* | 
 | 1016 | 	 * Programming Error | 
| Zhang Wei | f79abb6 | 2008-03-18 18:45:00 -0700 | [diff] [blame] | 1017 | 	 * The DMA_INTERRUPT async_tx is a NULL transfer, which will | 
| Masanari Iida | d73111c | 2012-08-04 23:37:53 +0900 | [diff] [blame] | 1018 | 	 * trigger a PE interrupt. | 
| Zhang Wei | f79abb6 | 2008-03-18 18:45:00 -0700 | [diff] [blame] | 1019 | 	 */ | 
 | 1020 | 	if (stat & FSL_DMA_SR_PE) { | 
| Ira Snyder | b158471 | 2011-03-03 07:54:55 +0000 | [diff] [blame] | 1021 | 		chan_dbg(chan, "irq: Programming Error INT\n"); | 
| Zhang Wei | f79abb6 | 2008-03-18 18:45:00 -0700 | [diff] [blame] | 1022 | 		stat &= ~FSL_DMA_SR_PE; | 
| Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 1023 | 		if (get_bcr(chan) != 0) | 
 | 1024 | 			chan_err(chan, "Programming Error!\n"); | 
| Zhang Wei | 1c62979 | 2008-04-17 20:17:25 -0700 | [diff] [blame] | 1025 | 	} | 
 | 1026 |  | 
| Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 1027 | 	/* | 
 | 1028 | 	 * For MPC8349, EOCDI event need to update cookie | 
| Zhang Wei | 1c62979 | 2008-04-17 20:17:25 -0700 | [diff] [blame] | 1029 | 	 * and start the next transfer if it exist. | 
 | 1030 | 	 */ | 
 | 1031 | 	if (stat & FSL_DMA_SR_EOCDI) { | 
| Ira Snyder | b158471 | 2011-03-03 07:54:55 +0000 | [diff] [blame] | 1032 | 		chan_dbg(chan, "irq: End-of-Chain link INT\n"); | 
| Zhang Wei | 1c62979 | 2008-04-17 20:17:25 -0700 | [diff] [blame] | 1033 | 		stat &= ~FSL_DMA_SR_EOCDI; | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1034 | 	} | 
 | 1035 |  | 
| Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 1036 | 	/* | 
 | 1037 | 	 * If it current transfer is the end-of-transfer, | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1038 | 	 * we should clear the Channel Start bit for | 
 | 1039 | 	 * prepare next transfer. | 
 | 1040 | 	 */ | 
| Zhang Wei | 1c62979 | 2008-04-17 20:17:25 -0700 | [diff] [blame] | 1041 | 	if (stat & FSL_DMA_SR_EOLNI) { | 
| Ira Snyder | b158471 | 2011-03-03 07:54:55 +0000 | [diff] [blame] | 1042 | 		chan_dbg(chan, "irq: End-of-link INT\n"); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1043 | 		stat &= ~FSL_DMA_SR_EOLNI; | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1044 | 	} | 
 | 1045 |  | 
| Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 1046 | 	/* check that the DMA controller is really idle */ | 
 | 1047 | 	if (!dma_is_idle(chan)) | 
 | 1048 | 		chan_err(chan, "irq: controller not idle!\n"); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1049 |  | 
| Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 1050 | 	/* check that we handled all of the bits */ | 
 | 1051 | 	if (stat) | 
 | 1052 | 		chan_err(chan, "irq: unhandled sr 0x%08x\n", stat); | 
 | 1053 |  | 
 | 1054 | 	/* | 
 | 1055 | 	 * Schedule the tasklet to handle all cleanup of the current | 
 | 1056 | 	 * transaction. It will start a new transaction if there is | 
 | 1057 | 	 * one pending. | 
 | 1058 | 	 */ | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1059 | 	tasklet_schedule(&chan->tasklet); | 
| Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 1060 | 	chan_dbg(chan, "irq: Exit\n"); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1061 | 	return IRQ_HANDLED; | 
 | 1062 | } | 
 | 1063 |  | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1064 | static void dma_do_tasklet(unsigned long data) | 
 | 1065 | { | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1066 | 	struct fsldma_chan *chan = (struct fsldma_chan *)data; | 
| Ira Snyder | dc8d409 | 2011-03-03 07:55:00 +0000 | [diff] [blame] | 1067 | 	struct fsl_desc_sw *desc, *_desc; | 
 | 1068 | 	LIST_HEAD(ld_cleanup); | 
| Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 1069 | 	unsigned long flags; | 
 | 1070 |  | 
 | 1071 | 	chan_dbg(chan, "tasklet entry\n"); | 
 | 1072 |  | 
| Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 1073 | 	spin_lock_irqsave(&chan->desc_lock, flags); | 
| Ira Snyder | dc8d409 | 2011-03-03 07:55:00 +0000 | [diff] [blame] | 1074 |  | 
 | 1075 | 	/* update the cookie if we have some descriptors to cleanup */ | 
 | 1076 | 	if (!list_empty(&chan->ld_running)) { | 
 | 1077 | 		dma_cookie_t cookie; | 
 | 1078 |  | 
 | 1079 | 		desc = to_fsl_desc(chan->ld_running.prev); | 
 | 1080 | 		cookie = desc->async_tx.cookie; | 
| Russell King - ARM Linux | f7fbce0 | 2012-03-06 22:35:07 +0000 | [diff] [blame] | 1081 | 		dma_cookie_complete(&desc->async_tx); | 
| Ira Snyder | dc8d409 | 2011-03-03 07:55:00 +0000 | [diff] [blame] | 1082 |  | 
| Ira Snyder | dc8d409 | 2011-03-03 07:55:00 +0000 | [diff] [blame] | 1083 | 		chan_dbg(chan, "completed_cookie=%d\n", cookie); | 
 | 1084 | 	} | 
 | 1085 |  | 
 | 1086 | 	/* | 
 | 1087 | 	 * move the descriptors to a temporary list so we can drop the lock | 
 | 1088 | 	 * during the entire cleanup operation | 
 | 1089 | 	 */ | 
 | 1090 | 	list_splice_tail_init(&chan->ld_running, &ld_cleanup); | 
 | 1091 |  | 
 | 1092 | 	/* the hardware is now idle and ready for more */ | 
| Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 1093 | 	chan->idle = true; | 
| Ira Snyder | dc8d409 | 2011-03-03 07:55:00 +0000 | [diff] [blame] | 1094 |  | 
 | 1095 | 	/* | 
 | 1096 | 	 * Start any pending transactions automatically | 
 | 1097 | 	 * | 
 | 1098 | 	 * In the ideal case, we keep the DMA controller busy while we go | 
 | 1099 | 	 * ahead and free the descriptors below. | 
 | 1100 | 	 */ | 
 | 1101 | 	fsl_chan_xfer_ld_queue(chan); | 
| Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 1102 | 	spin_unlock_irqrestore(&chan->desc_lock, flags); | 
 | 1103 |  | 
| Ira Snyder | dc8d409 | 2011-03-03 07:55:00 +0000 | [diff] [blame] | 1104 | 	/* Run the callback for each descriptor, in order */ | 
 | 1105 | 	list_for_each_entry_safe(desc, _desc, &ld_cleanup, node) { | 
 | 1106 |  | 
 | 1107 | 		/* Remove from the list of transactions */ | 
 | 1108 | 		list_del(&desc->node); | 
 | 1109 |  | 
 | 1110 | 		/* Run all cleanup for this descriptor */ | 
 | 1111 | 		fsldma_cleanup_descriptor(chan, desc); | 
 | 1112 | 	} | 
 | 1113 |  | 
| Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 1114 | 	chan_dbg(chan, "tasklet exit\n"); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1115 | } | 
 | 1116 |  | 
| Ira Snyder | d3f620b | 2010-01-06 13:34:04 +0000 | [diff] [blame] | 1117 | static irqreturn_t fsldma_ctrl_irq(int irq, void *data) | 
 | 1118 | { | 
 | 1119 | 	struct fsldma_device *fdev = data; | 
 | 1120 | 	struct fsldma_chan *chan; | 
 | 1121 | 	unsigned int handled = 0; | 
 | 1122 | 	u32 gsr, mask; | 
 | 1123 | 	int i; | 
 | 1124 |  | 
 | 1125 | 	gsr = (fdev->feature & FSL_DMA_BIG_ENDIAN) ? in_be32(fdev->regs) | 
 | 1126 | 						   : in_le32(fdev->regs); | 
 | 1127 | 	mask = 0xff000000; | 
 | 1128 | 	dev_dbg(fdev->dev, "IRQ: gsr 0x%.8x\n", gsr); | 
 | 1129 |  | 
 | 1130 | 	for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) { | 
 | 1131 | 		chan = fdev->chan[i]; | 
 | 1132 | 		if (!chan) | 
 | 1133 | 			continue; | 
 | 1134 |  | 
 | 1135 | 		if (gsr & mask) { | 
 | 1136 | 			dev_dbg(fdev->dev, "IRQ: chan %d\n", chan->id); | 
 | 1137 | 			fsldma_chan_irq(irq, chan); | 
 | 1138 | 			handled++; | 
 | 1139 | 		} | 
 | 1140 |  | 
 | 1141 | 		gsr &= ~mask; | 
 | 1142 | 		mask >>= 8; | 
 | 1143 | 	} | 
 | 1144 |  | 
 | 1145 | 	return IRQ_RETVAL(handled); | 
 | 1146 | } | 
 | 1147 |  | 
 | 1148 | static void fsldma_free_irqs(struct fsldma_device *fdev) | 
 | 1149 | { | 
 | 1150 | 	struct fsldma_chan *chan; | 
 | 1151 | 	int i; | 
 | 1152 |  | 
 | 1153 | 	if (fdev->irq != NO_IRQ) { | 
 | 1154 | 		dev_dbg(fdev->dev, "free per-controller IRQ\n"); | 
 | 1155 | 		free_irq(fdev->irq, fdev); | 
 | 1156 | 		return; | 
 | 1157 | 	} | 
 | 1158 |  | 
 | 1159 | 	for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) { | 
 | 1160 | 		chan = fdev->chan[i]; | 
 | 1161 | 		if (chan && chan->irq != NO_IRQ) { | 
| Ira Snyder | b158471 | 2011-03-03 07:54:55 +0000 | [diff] [blame] | 1162 | 			chan_dbg(chan, "free per-channel IRQ\n"); | 
| Ira Snyder | d3f620b | 2010-01-06 13:34:04 +0000 | [diff] [blame] | 1163 | 			free_irq(chan->irq, chan); | 
 | 1164 | 		} | 
 | 1165 | 	} | 
 | 1166 | } | 
 | 1167 |  | 
 | 1168 | static int fsldma_request_irqs(struct fsldma_device *fdev) | 
 | 1169 | { | 
 | 1170 | 	struct fsldma_chan *chan; | 
 | 1171 | 	int ret; | 
 | 1172 | 	int i; | 
 | 1173 |  | 
 | 1174 | 	/* if we have a per-controller IRQ, use that */ | 
 | 1175 | 	if (fdev->irq != NO_IRQ) { | 
 | 1176 | 		dev_dbg(fdev->dev, "request per-controller IRQ\n"); | 
 | 1177 | 		ret = request_irq(fdev->irq, fsldma_ctrl_irq, IRQF_SHARED, | 
 | 1178 | 				  "fsldma-controller", fdev); | 
 | 1179 | 		return ret; | 
 | 1180 | 	} | 
 | 1181 |  | 
 | 1182 | 	/* no per-controller IRQ, use the per-channel IRQs */ | 
 | 1183 | 	for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) { | 
 | 1184 | 		chan = fdev->chan[i]; | 
 | 1185 | 		if (!chan) | 
 | 1186 | 			continue; | 
 | 1187 |  | 
 | 1188 | 		if (chan->irq == NO_IRQ) { | 
| Ira Snyder | b158471 | 2011-03-03 07:54:55 +0000 | [diff] [blame] | 1189 | 			chan_err(chan, "interrupts property missing in device tree\n"); | 
| Ira Snyder | d3f620b | 2010-01-06 13:34:04 +0000 | [diff] [blame] | 1190 | 			ret = -ENODEV; | 
 | 1191 | 			goto out_unwind; | 
 | 1192 | 		} | 
 | 1193 |  | 
| Ira Snyder | b158471 | 2011-03-03 07:54:55 +0000 | [diff] [blame] | 1194 | 		chan_dbg(chan, "request per-channel IRQ\n"); | 
| Ira Snyder | d3f620b | 2010-01-06 13:34:04 +0000 | [diff] [blame] | 1195 | 		ret = request_irq(chan->irq, fsldma_chan_irq, IRQF_SHARED, | 
 | 1196 | 				  "fsldma-chan", chan); | 
 | 1197 | 		if (ret) { | 
| Ira Snyder | b158471 | 2011-03-03 07:54:55 +0000 | [diff] [blame] | 1198 | 			chan_err(chan, "unable to request per-channel IRQ\n"); | 
| Ira Snyder | d3f620b | 2010-01-06 13:34:04 +0000 | [diff] [blame] | 1199 | 			goto out_unwind; | 
 | 1200 | 		} | 
 | 1201 | 	} | 
 | 1202 |  | 
 | 1203 | 	return 0; | 
 | 1204 |  | 
 | 1205 | out_unwind: | 
 | 1206 | 	for (/* none */; i >= 0; i--) { | 
 | 1207 | 		chan = fdev->chan[i]; | 
 | 1208 | 		if (!chan) | 
 | 1209 | 			continue; | 
 | 1210 |  | 
 | 1211 | 		if (chan->irq == NO_IRQ) | 
 | 1212 | 			continue; | 
 | 1213 |  | 
 | 1214 | 		free_irq(chan->irq, chan); | 
 | 1215 | 	} | 
 | 1216 |  | 
 | 1217 | 	return ret; | 
 | 1218 | } | 
 | 1219 |  | 
| Ira Snyder | a4f56d4 | 2010-01-06 13:34:01 +0000 | [diff] [blame] | 1220 | /*----------------------------------------------------------------------------*/ | 
 | 1221 | /* OpenFirmware Subsystem                                                     */ | 
 | 1222 | /*----------------------------------------------------------------------------*/ | 
 | 1223 |  | 
 | 1224 | static int __devinit fsl_dma_chan_probe(struct fsldma_device *fdev, | 
| Timur Tabi | 77cd62e | 2008-09-26 17:00:11 -0700 | [diff] [blame] | 1225 | 	struct device_node *node, u32 feature, const char *compatible) | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1226 | { | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1227 | 	struct fsldma_chan *chan; | 
| Ira Snyder | 4ce0e95 | 2010-01-06 13:34:00 +0000 | [diff] [blame] | 1228 | 	struct resource res; | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1229 | 	int err; | 
 | 1230 |  | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1231 | 	/* alloc channel */ | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1232 | 	chan = kzalloc(sizeof(*chan), GFP_KERNEL); | 
 | 1233 | 	if (!chan) { | 
| Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1234 | 		dev_err(fdev->dev, "no free memory for DMA channels!\n"); | 
 | 1235 | 		err = -ENOMEM; | 
 | 1236 | 		goto out_return; | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1237 | 	} | 
 | 1238 |  | 
| Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1239 | 	/* ioremap registers for use */ | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1240 | 	chan->regs = of_iomap(node, 0); | 
 | 1241 | 	if (!chan->regs) { | 
| Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1242 | 		dev_err(fdev->dev, "unable to ioremap registers\n"); | 
 | 1243 | 		err = -ENOMEM; | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1244 | 		goto out_free_chan; | 
| Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1245 | 	} | 
 | 1246 |  | 
| Ira Snyder | 4ce0e95 | 2010-01-06 13:34:00 +0000 | [diff] [blame] | 1247 | 	err = of_address_to_resource(node, 0, &res); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1248 | 	if (err) { | 
| Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1249 | 		dev_err(fdev->dev, "unable to find 'reg' property\n"); | 
 | 1250 | 		goto out_iounmap_regs; | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1251 | 	} | 
 | 1252 |  | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1253 | 	chan->feature = feature; | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1254 | 	if (!fdev->feature) | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1255 | 		fdev->feature = chan->feature; | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1256 |  | 
| Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1257 | 	/* | 
 | 1258 | 	 * If the DMA device's feature is different than the feature | 
 | 1259 | 	 * of its channels, report the bug | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1260 | 	 */ | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1261 | 	WARN_ON(fdev->feature != chan->feature); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1262 |  | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1263 | 	chan->dev = fdev->dev; | 
 | 1264 | 	chan->id = ((res.start - 0x100) & 0xfff) >> 7; | 
 | 1265 | 	if (chan->id >= FSL_DMA_MAX_CHANS_PER_DEVICE) { | 
| Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1266 | 		dev_err(fdev->dev, "too many channels for device\n"); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1267 | 		err = -EINVAL; | 
| Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1268 | 		goto out_iounmap_regs; | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1269 | 	} | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1270 |  | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1271 | 	fdev->chan[chan->id] = chan; | 
 | 1272 | 	tasklet_init(&chan->tasklet, dma_do_tasklet, (unsigned long)chan); | 
| Ira Snyder | b158471 | 2011-03-03 07:54:55 +0000 | [diff] [blame] | 1273 | 	snprintf(chan->name, sizeof(chan->name), "chan%d", chan->id); | 
| Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1274 |  | 
 | 1275 | 	/* Initialize the channel */ | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1276 | 	dma_init(chan); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1277 |  | 
 | 1278 | 	/* Clear cdar registers */ | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1279 | 	set_cdar(chan, 0); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1280 |  | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1281 | 	switch (chan->feature & FSL_DMA_IP_MASK) { | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1282 | 	case FSL_DMA_IP_85XX: | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1283 | 		chan->toggle_ext_pause = fsl_chan_toggle_ext_pause; | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1284 | 	case FSL_DMA_IP_83XX: | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1285 | 		chan->toggle_ext_start = fsl_chan_toggle_ext_start; | 
 | 1286 | 		chan->set_src_loop_size = fsl_chan_set_src_loop_size; | 
 | 1287 | 		chan->set_dst_loop_size = fsl_chan_set_dst_loop_size; | 
 | 1288 | 		chan->set_request_count = fsl_chan_set_request_count; | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1289 | 	} | 
 | 1290 |  | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1291 | 	spin_lock_init(&chan->desc_lock); | 
| Ira Snyder | 9c3a50b | 2010-01-06 13:34:06 +0000 | [diff] [blame] | 1292 | 	INIT_LIST_HEAD(&chan->ld_pending); | 
 | 1293 | 	INIT_LIST_HEAD(&chan->ld_running); | 
| Ira Snyder | f04cd40 | 2011-03-03 07:54:58 +0000 | [diff] [blame] | 1294 | 	chan->idle = true; | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1295 |  | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1296 | 	chan->common.device = &fdev->common; | 
| Russell King - ARM Linux | 8ac6954 | 2012-03-06 22:36:27 +0000 | [diff] [blame] | 1297 | 	dma_cookie_init(&chan->common); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1298 |  | 
| Ira Snyder | d3f620b | 2010-01-06 13:34:04 +0000 | [diff] [blame] | 1299 | 	/* find the IRQ line, if it exists in the device tree */ | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1300 | 	chan->irq = irq_of_parse_and_map(node, 0); | 
| Ira Snyder | d3f620b | 2010-01-06 13:34:04 +0000 | [diff] [blame] | 1301 |  | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1302 | 	/* Add the channel to DMA device channel list */ | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1303 | 	list_add_tail(&chan->common.device_node, &fdev->common.channels); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1304 | 	fdev->common.chancnt++; | 
 | 1305 |  | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1306 | 	dev_info(fdev->dev, "#%d (%s), irq %d\n", chan->id, compatible, | 
 | 1307 | 		 chan->irq != NO_IRQ ? chan->irq : fdev->irq); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1308 |  | 
 | 1309 | 	return 0; | 
| Li Yang | 51ee87f2 | 2008-05-29 23:25:45 -0700 | [diff] [blame] | 1310 |  | 
| Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1311 | out_iounmap_regs: | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1312 | 	iounmap(chan->regs); | 
 | 1313 | out_free_chan: | 
 | 1314 | 	kfree(chan); | 
| Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1315 | out_return: | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1316 | 	return err; | 
 | 1317 | } | 
 | 1318 |  | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1319 | static void fsl_dma_chan_remove(struct fsldma_chan *chan) | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1320 | { | 
| Ira Snyder | a1c0331 | 2010-01-06 13:34:05 +0000 | [diff] [blame] | 1321 | 	irq_dispose_mapping(chan->irq); | 
 | 1322 | 	list_del(&chan->common.device_node); | 
 | 1323 | 	iounmap(chan->regs); | 
 | 1324 | 	kfree(chan); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1325 | } | 
 | 1326 |  | 
| Grant Likely | 0000612 | 2011-02-22 19:59:54 -0700 | [diff] [blame] | 1327 | static int __devinit fsldma_of_probe(struct platform_device *op) | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1328 | { | 
| Ira Snyder | a4f56d4 | 2010-01-06 13:34:01 +0000 | [diff] [blame] | 1329 | 	struct fsldma_device *fdev; | 
| Timur Tabi | 77cd62e | 2008-09-26 17:00:11 -0700 | [diff] [blame] | 1330 | 	struct device_node *child; | 
| Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1331 | 	int err; | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1332 |  | 
| Ira Snyder | a4f56d4 | 2010-01-06 13:34:01 +0000 | [diff] [blame] | 1333 | 	fdev = kzalloc(sizeof(*fdev), GFP_KERNEL); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1334 | 	if (!fdev) { | 
| Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1335 | 		dev_err(&op->dev, "No enough memory for 'priv'\n"); | 
 | 1336 | 		err = -ENOMEM; | 
 | 1337 | 		goto out_return; | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1338 | 	} | 
| Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1339 |  | 
 | 1340 | 	fdev->dev = &op->dev; | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1341 | 	INIT_LIST_HEAD(&fdev->common.channels); | 
 | 1342 |  | 
| Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1343 | 	/* ioremap the registers for use */ | 
| Grant Likely | 61c7a08 | 2010-04-13 16:12:29 -0700 | [diff] [blame] | 1344 | 	fdev->regs = of_iomap(op->dev.of_node, 0); | 
| Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1345 | 	if (!fdev->regs) { | 
 | 1346 | 		dev_err(&op->dev, "unable to ioremap registers\n"); | 
 | 1347 | 		err = -ENOMEM; | 
 | 1348 | 		goto out_free_fdev; | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1349 | 	} | 
 | 1350 |  | 
| Ira Snyder | d3f620b | 2010-01-06 13:34:04 +0000 | [diff] [blame] | 1351 | 	/* map the channel IRQ if it exists, but don't hookup the handler yet */ | 
| Grant Likely | 61c7a08 | 2010-04-13 16:12:29 -0700 | [diff] [blame] | 1352 | 	fdev->irq = irq_of_parse_and_map(op->dev.of_node, 0); | 
| Ira Snyder | d3f620b | 2010-01-06 13:34:04 +0000 | [diff] [blame] | 1353 |  | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1354 | 	dma_cap_set(DMA_MEMCPY, fdev->common.cap_mask); | 
 | 1355 | 	dma_cap_set(DMA_INTERRUPT, fdev->common.cap_mask); | 
| Ira Snyder | c1433041 | 2010-09-30 11:46:45 +0000 | [diff] [blame] | 1356 | 	dma_cap_set(DMA_SG, fdev->common.cap_mask); | 
| Ira Snyder | bbea0b6 | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 1357 | 	dma_cap_set(DMA_SLAVE, fdev->common.cap_mask); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1358 | 	fdev->common.device_alloc_chan_resources = fsl_dma_alloc_chan_resources; | 
 | 1359 | 	fdev->common.device_free_chan_resources = fsl_dma_free_chan_resources; | 
| Zhang Wei | 2187c26 | 2008-03-13 17:45:28 -0700 | [diff] [blame] | 1360 | 	fdev->common.device_prep_dma_interrupt = fsl_dma_prep_interrupt; | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1361 | 	fdev->common.device_prep_dma_memcpy = fsl_dma_prep_memcpy; | 
| Ira Snyder | c1433041 | 2010-09-30 11:46:45 +0000 | [diff] [blame] | 1362 | 	fdev->common.device_prep_dma_sg = fsl_dma_prep_sg; | 
| Linus Walleij | 0793448 | 2010-03-26 16:50:49 -0700 | [diff] [blame] | 1363 | 	fdev->common.device_tx_status = fsl_tx_status; | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1364 | 	fdev->common.device_issue_pending = fsl_dma_memcpy_issue_pending; | 
| Ira Snyder | bbea0b6 | 2009-09-08 17:53:04 -0700 | [diff] [blame] | 1365 | 	fdev->common.device_prep_slave_sg = fsl_dma_prep_slave_sg; | 
| Linus Walleij | c3635c7 | 2010-03-26 16:44:01 -0700 | [diff] [blame] | 1366 | 	fdev->common.device_control = fsl_dma_device_control; | 
| Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1367 | 	fdev->common.dev = &op->dev; | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1368 |  | 
| Li Yang | e2c8e425 | 2010-11-11 20:16:29 +0800 | [diff] [blame] | 1369 | 	dma_set_mask(&(op->dev), DMA_BIT_MASK(36)); | 
 | 1370 |  | 
| Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1371 | 	dev_set_drvdata(&op->dev, fdev); | 
| Timur Tabi | 77cd62e | 2008-09-26 17:00:11 -0700 | [diff] [blame] | 1372 |  | 
| Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1373 | 	/* | 
 | 1374 | 	 * We cannot use of_platform_bus_probe() because there is no | 
 | 1375 | 	 * of_platform_bus_remove(). Instead, we manually instantiate every DMA | 
| Timur Tabi | 77cd62e | 2008-09-26 17:00:11 -0700 | [diff] [blame] | 1376 | 	 * channel object. | 
 | 1377 | 	 */ | 
| Grant Likely | 61c7a08 | 2010-04-13 16:12:29 -0700 | [diff] [blame] | 1378 | 	for_each_child_of_node(op->dev.of_node, child) { | 
| Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1379 | 		if (of_device_is_compatible(child, "fsl,eloplus-dma-channel")) { | 
| Timur Tabi | 77cd62e | 2008-09-26 17:00:11 -0700 | [diff] [blame] | 1380 | 			fsl_dma_chan_probe(fdev, child, | 
 | 1381 | 				FSL_DMA_IP_85XX | FSL_DMA_BIG_ENDIAN, | 
 | 1382 | 				"fsl,eloplus-dma-channel"); | 
| Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1383 | 		} | 
 | 1384 |  | 
 | 1385 | 		if (of_device_is_compatible(child, "fsl,elo-dma-channel")) { | 
| Timur Tabi | 77cd62e | 2008-09-26 17:00:11 -0700 | [diff] [blame] | 1386 | 			fsl_dma_chan_probe(fdev, child, | 
 | 1387 | 				FSL_DMA_IP_83XX | FSL_DMA_LITTLE_ENDIAN, | 
 | 1388 | 				"fsl,elo-dma-channel"); | 
| Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1389 | 		} | 
| Timur Tabi | 77cd62e | 2008-09-26 17:00:11 -0700 | [diff] [blame] | 1390 | 	} | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1391 |  | 
| Ira Snyder | d3f620b | 2010-01-06 13:34:04 +0000 | [diff] [blame] | 1392 | 	/* | 
 | 1393 | 	 * Hookup the IRQ handler(s) | 
 | 1394 | 	 * | 
 | 1395 | 	 * If we have a per-controller interrupt, we prefer that to the | 
 | 1396 | 	 * per-channel interrupts to reduce the number of shared interrupt | 
 | 1397 | 	 * handlers on the same IRQ line | 
 | 1398 | 	 */ | 
 | 1399 | 	err = fsldma_request_irqs(fdev); | 
 | 1400 | 	if (err) { | 
 | 1401 | 		dev_err(fdev->dev, "unable to request IRQs\n"); | 
 | 1402 | 		goto out_free_fdev; | 
 | 1403 | 	} | 
 | 1404 |  | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1405 | 	dma_async_device_register(&fdev->common); | 
 | 1406 | 	return 0; | 
 | 1407 |  | 
| Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1408 | out_free_fdev: | 
| Ira Snyder | d3f620b | 2010-01-06 13:34:04 +0000 | [diff] [blame] | 1409 | 	irq_dispose_mapping(fdev->irq); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1410 | 	kfree(fdev); | 
| Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1411 | out_return: | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1412 | 	return err; | 
 | 1413 | } | 
 | 1414 |  | 
| Grant Likely | 2dc1158 | 2010-08-06 09:25:50 -0600 | [diff] [blame] | 1415 | static int fsldma_of_remove(struct platform_device *op) | 
| Timur Tabi | 77cd62e | 2008-09-26 17:00:11 -0700 | [diff] [blame] | 1416 | { | 
| Ira Snyder | a4f56d4 | 2010-01-06 13:34:01 +0000 | [diff] [blame] | 1417 | 	struct fsldma_device *fdev; | 
| Timur Tabi | 77cd62e | 2008-09-26 17:00:11 -0700 | [diff] [blame] | 1418 | 	unsigned int i; | 
 | 1419 |  | 
| Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1420 | 	fdev = dev_get_drvdata(&op->dev); | 
| Timur Tabi | 77cd62e | 2008-09-26 17:00:11 -0700 | [diff] [blame] | 1421 | 	dma_async_device_unregister(&fdev->common); | 
 | 1422 |  | 
| Ira Snyder | d3f620b | 2010-01-06 13:34:04 +0000 | [diff] [blame] | 1423 | 	fsldma_free_irqs(fdev); | 
 | 1424 |  | 
| Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1425 | 	for (i = 0; i < FSL_DMA_MAX_CHANS_PER_DEVICE; i++) { | 
| Timur Tabi | 77cd62e | 2008-09-26 17:00:11 -0700 | [diff] [blame] | 1426 | 		if (fdev->chan[i]) | 
 | 1427 | 			fsl_dma_chan_remove(fdev->chan[i]); | 
| Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1428 | 	} | 
| Timur Tabi | 77cd62e | 2008-09-26 17:00:11 -0700 | [diff] [blame] | 1429 |  | 
| Ira Snyder | e7a2915 | 2010-01-06 13:34:03 +0000 | [diff] [blame] | 1430 | 	iounmap(fdev->regs); | 
 | 1431 | 	dev_set_drvdata(&op->dev, NULL); | 
| Timur Tabi | 77cd62e | 2008-09-26 17:00:11 -0700 | [diff] [blame] | 1432 | 	kfree(fdev); | 
| Timur Tabi | 77cd62e | 2008-09-26 17:00:11 -0700 | [diff] [blame] | 1433 |  | 
 | 1434 | 	return 0; | 
 | 1435 | } | 
 | 1436 |  | 
| Márton Németh | 4b1cf1f | 2010-02-02 23:41:06 -0700 | [diff] [blame] | 1437 | static const struct of_device_id fsldma_of_ids[] = { | 
| Kumar Gala | 049c9d4 | 2008-03-31 11:13:21 -0500 | [diff] [blame] | 1438 | 	{ .compatible = "fsl,eloplus-dma", }, | 
 | 1439 | 	{ .compatible = "fsl,elo-dma", }, | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1440 | 	{} | 
 | 1441 | }; | 
 | 1442 |  | 
| Ira W. Snyder | 8faa7cf | 2011-04-07 10:33:03 -0700 | [diff] [blame] | 1443 | static struct platform_driver fsldma_of_driver = { | 
| Grant Likely | 4018294 | 2010-04-13 16:13:02 -0700 | [diff] [blame] | 1444 | 	.driver = { | 
 | 1445 | 		.name = "fsl-elo-dma", | 
 | 1446 | 		.owner = THIS_MODULE, | 
 | 1447 | 		.of_match_table = fsldma_of_ids, | 
 | 1448 | 	}, | 
 | 1449 | 	.probe = fsldma_of_probe, | 
 | 1450 | 	.remove = fsldma_of_remove, | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1451 | }; | 
 | 1452 |  | 
| Ira Snyder | a4f56d4 | 2010-01-06 13:34:01 +0000 | [diff] [blame] | 1453 | /*----------------------------------------------------------------------------*/ | 
 | 1454 | /* Module Init / Exit                                                         */ | 
 | 1455 | /*----------------------------------------------------------------------------*/ | 
 | 1456 |  | 
 | 1457 | static __init int fsldma_init(void) | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1458 | { | 
| Timur Tabi | 77cd62e | 2008-09-26 17:00:11 -0700 | [diff] [blame] | 1459 | 	pr_info("Freescale Elo / Elo Plus DMA driver\n"); | 
| Grant Likely | 0000612 | 2011-02-22 19:59:54 -0700 | [diff] [blame] | 1460 | 	return platform_driver_register(&fsldma_of_driver); | 
| Zhang Wei | 173acc7 | 2008-03-01 07:42:48 -0700 | [diff] [blame] | 1461 | } | 
 | 1462 |  | 
| Ira Snyder | a4f56d4 | 2010-01-06 13:34:01 +0000 | [diff] [blame] | 1463 | static void __exit fsldma_exit(void) | 
| Timur Tabi | 77cd62e | 2008-09-26 17:00:11 -0700 | [diff] [blame] | 1464 | { | 
| Grant Likely | 0000612 | 2011-02-22 19:59:54 -0700 | [diff] [blame] | 1465 | 	platform_driver_unregister(&fsldma_of_driver); | 
| Timur Tabi | 77cd62e | 2008-09-26 17:00:11 -0700 | [diff] [blame] | 1466 | } | 
 | 1467 |  | 
| Ira Snyder | a4f56d4 | 2010-01-06 13:34:01 +0000 | [diff] [blame] | 1468 | subsys_initcall(fsldma_init); | 
 | 1469 | module_exit(fsldma_exit); | 
| Timur Tabi | 77cd62e | 2008-09-26 17:00:11 -0700 | [diff] [blame] | 1470 |  | 
 | 1471 | MODULE_DESCRIPTION("Freescale Elo / Elo Plus DMA driver"); | 
 | 1472 | MODULE_LICENSE("GPL"); |