blob: ecdfea54a49e54e87591886c94519775f20212a8 [file] [log] [blame]
Magnus Dammd28bdf02010-05-11 13:29:17 +00001#ifndef __SH_CLOCK_H
2#define __SH_CLOCK_H
3
4#include <linux/list.h>
5#include <linux/seq_file.h>
6#include <linux/cpufreq.h>
7#include <linux/clk.h>
8#include <linux/err.h>
9
10struct clk;
11
12struct clk_ops {
13 void (*init)(struct clk *clk);
14 int (*enable)(struct clk *clk);
15 void (*disable)(struct clk *clk);
16 unsigned long (*recalc)(struct clk *clk);
17 int (*set_rate)(struct clk *clk, unsigned long rate, int algo_id);
18 int (*set_parent)(struct clk *clk, struct clk *parent);
19 long (*round_rate)(struct clk *clk, unsigned long rate);
20};
21
22struct clk {
23 struct list_head node;
Magnus Dammd28bdf02010-05-11 13:29:17 +000024 struct clk *parent;
Guennadi Liakhovetskib5272b502010-07-21 10:13:06 +000025 struct clk **parent_table; /* list of parents to */
26 unsigned short parent_num; /* choose between */
27 unsigned char src_shift; /* source clock field in the */
28 unsigned char src_width; /* configuration register */
Magnus Dammd28bdf02010-05-11 13:29:17 +000029 struct clk_ops *ops;
30
31 struct list_head children;
32 struct list_head sibling; /* node for children */
33
34 int usecount;
35
36 unsigned long rate;
37 unsigned long flags;
38
39 void __iomem *enable_reg;
40 unsigned int enable_bit;
41
42 unsigned long arch_flags;
43 void *priv;
44 struct dentry *dentry;
45 struct cpufreq_frequency_table *freq_table;
46};
47
48#define CLK_ENABLE_ON_INIT (1 << 0)
49
Paul Mundta71ba092010-05-13 18:42:25 +090050/* drivers/sh/clk.c */
Magnus Dammd28bdf02010-05-11 13:29:17 +000051unsigned long followparent_recalc(struct clk *);
52void recalculate_root_clocks(void);
53void propagate_rate(struct clk *);
54int clk_reparent(struct clk *child, struct clk *parent);
55int clk_register(struct clk *);
56void clk_unregister(struct clk *);
Magnus Damm8b5ee112010-05-11 13:29:25 +000057void clk_enable_init_clocks(void);
Magnus Dammd28bdf02010-05-11 13:29:17 +000058
Magnus Dammd28bdf02010-05-11 13:29:17 +000059/**
60 * clk_set_rate_ex - set the clock rate for a clock source, with additional parameter
61 * @clk: clock source
62 * @rate: desired clock rate in Hz
63 * @algo_id: algorithm id to be passed down to ops->set_rate
64 *
65 * Returns success (0) or negative errno.
66 */
67int clk_set_rate_ex(struct clk *clk, unsigned long rate, int algo_id);
68
69enum clk_sh_algo_id {
70 NO_CHANGE = 0,
71
72 IUS_N1_N1,
73 IUS_322,
74 IUS_522,
75 IUS_N11,
76
77 SB_N1,
78
79 SB3_N1,
80 SB3_32,
81 SB3_43,
82 SB3_54,
83
84 BP_N1,
85
86 IP_N1,
87};
88
89struct clk_div_mult_table {
90 unsigned int *divisors;
91 unsigned int nr_divisors;
92 unsigned int *multipliers;
93 unsigned int nr_multipliers;
94};
95
96struct cpufreq_frequency_table;
97void clk_rate_table_build(struct clk *clk,
98 struct cpufreq_frequency_table *freq_table,
99 int nr_freqs,
100 struct clk_div_mult_table *src_table,
101 unsigned long *bitmap);
102
103long clk_rate_table_round(struct clk *clk,
104 struct cpufreq_frequency_table *freq_table,
105 unsigned long rate);
106
107int clk_rate_table_find(struct clk *clk,
108 struct cpufreq_frequency_table *freq_table,
109 unsigned long rate);
110
111#define SH_CLK_MSTP32(_parent, _enable_reg, _enable_bit, _flags) \
112{ \
113 .parent = _parent, \
114 .enable_reg = (void __iomem *)_enable_reg, \
115 .enable_bit = _enable_bit, \
116 .flags = _flags, \
117}
118
119int sh_clk_mstp32_register(struct clk *clks, int nr);
120
121#define SH_CLK_DIV4(_parent, _reg, _shift, _div_bitmap, _flags) \
122{ \
123 .parent = _parent, \
124 .enable_reg = (void __iomem *)_reg, \
125 .enable_bit = _shift, \
126 .arch_flags = _div_bitmap, \
127 .flags = _flags, \
128}
129
130struct clk_div4_table {
131 struct clk_div_mult_table *div_mult_table;
132 void (*kick)(struct clk *clk);
133};
134
135int sh_clk_div4_register(struct clk *clks, int nr,
136 struct clk_div4_table *table);
137int sh_clk_div4_enable_register(struct clk *clks, int nr,
138 struct clk_div4_table *table);
139int sh_clk_div4_reparent_register(struct clk *clks, int nr,
140 struct clk_div4_table *table);
141
Guennadi Liakhovetskib3dd51a2010-07-21 10:13:10 +0000142#define SH_CLK_DIV6_EXT(_parent, _reg, _flags, _parents, \
143 _num_parents, _src_shift, _src_width) \
144{ \
145 .parent = _parent, \
146 .enable_reg = (void __iomem *)_reg, \
147 .flags = _flags, \
148 .parent_table = _parents, \
149 .parent_num = _num_parents, \
150 .src_shift = _src_shift, \
151 .src_width = _src_width, \
Magnus Dammd28bdf02010-05-11 13:29:17 +0000152}
153
Guennadi Liakhovetskib3dd51a2010-07-21 10:13:10 +0000154#define SH_CLK_DIV6(_parent, _reg, _flags) \
155 SH_CLK_DIV6_EXT(_parent, _reg, _flags, NULL, 0, 0, 0)
156
Magnus Dammd28bdf02010-05-11 13:29:17 +0000157int sh_clk_div6_register(struct clk *clks, int nr);
Guennadi Liakhovetskib3dd51a2010-07-21 10:13:10 +0000158int sh_clk_div6_reparent_register(struct clk *clks, int nr);
Magnus Dammd28bdf02010-05-11 13:29:17 +0000159
160#endif /* __SH_CLOCK_H */