blob: be6590dc66a53c2e665c2f6a90a9598c167e7e3a [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
Tomi Valkeinen559d6702009-11-03 11:23:50 +02002 * Copyright (C) 2008 Nokia Corporation
3 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030018#ifndef __OMAP_OMAPDSS_H
19#define __OMAP_OMAPDSS_H
Tomi Valkeinen559d6702009-11-03 11:23:50 +020020
21#include <linux/list.h>
22#include <linux/kobject.h>
23#include <linux/device.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020024
25#define DISPC_IRQ_FRAMEDONE (1 << 0)
26#define DISPC_IRQ_VSYNC (1 << 1)
27#define DISPC_IRQ_EVSYNC_EVEN (1 << 2)
28#define DISPC_IRQ_EVSYNC_ODD (1 << 3)
29#define DISPC_IRQ_ACBIAS_COUNT_STAT (1 << 4)
30#define DISPC_IRQ_PROG_LINE_NUM (1 << 5)
31#define DISPC_IRQ_GFX_FIFO_UNDERFLOW (1 << 6)
32#define DISPC_IRQ_GFX_END_WIN (1 << 7)
33#define DISPC_IRQ_PAL_GAMMA_MASK (1 << 8)
34#define DISPC_IRQ_OCP_ERR (1 << 9)
35#define DISPC_IRQ_VID1_FIFO_UNDERFLOW (1 << 10)
36#define DISPC_IRQ_VID1_END_WIN (1 << 11)
37#define DISPC_IRQ_VID2_FIFO_UNDERFLOW (1 << 12)
38#define DISPC_IRQ_VID2_END_WIN (1 << 13)
39#define DISPC_IRQ_SYNC_LOST (1 << 14)
40#define DISPC_IRQ_SYNC_LOST_DIGIT (1 << 15)
41#define DISPC_IRQ_WAKEUP (1 << 16)
Sumit Semwal2a205f32010-12-02 11:27:12 +000042#define DISPC_IRQ_SYNC_LOST2 (1 << 17)
43#define DISPC_IRQ_VSYNC2 (1 << 18)
Archit Tanejab8c095b2011-09-13 18:20:33 +053044#define DISPC_IRQ_VID3_END_WIN (1 << 19)
45#define DISPC_IRQ_VID3_FIFO_UNDERFLOW (1 << 20)
Sumit Semwal2a205f32010-12-02 11:27:12 +000046#define DISPC_IRQ_ACBIAS_COUNT_STAT2 (1 << 21)
47#define DISPC_IRQ_FRAMEDONE2 (1 << 22)
Tomi Valkeinen7f6f3c42011-08-31 13:39:03 +030048#define DISPC_IRQ_FRAMEDONEWB (1 << 23)
49#define DISPC_IRQ_FRAMEDONETV (1 << 24)
50#define DISPC_IRQ_WBBUFFEROVERFLOW (1 << 25)
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +053051#define DISPC_IRQ_FRAMEDONE3 (1 << 26)
52#define DISPC_IRQ_VSYNC3 (1 << 27)
53#define DISPC_IRQ_ACBIAS_COUNT_STAT3 (1 << 28)
54#define DISPC_IRQ_SYNC_LOST3 (1 << 29)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020055
56struct omap_dss_device;
57struct omap_overlay_manager;
Ricardo Neri9c0b8422012-03-06 18:20:37 -060058struct snd_aes_iec958;
59struct snd_cea_861_aud_if;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020060
61enum omap_display_type {
62 OMAP_DISPLAY_TYPE_NONE = 0,
63 OMAP_DISPLAY_TYPE_DPI = 1 << 0,
64 OMAP_DISPLAY_TYPE_DBI = 1 << 1,
65 OMAP_DISPLAY_TYPE_SDI = 1 << 2,
66 OMAP_DISPLAY_TYPE_DSI = 1 << 3,
67 OMAP_DISPLAY_TYPE_VENC = 1 << 4,
Mythri P Kb1196012011-03-08 17:15:54 +053068 OMAP_DISPLAY_TYPE_HDMI = 1 << 5,
Tomi Valkeinen559d6702009-11-03 11:23:50 +020069};
70
71enum omap_plane {
72 OMAP_DSS_GFX = 0,
73 OMAP_DSS_VIDEO1 = 1,
Archit Tanejab8c095b2011-09-13 18:20:33 +053074 OMAP_DSS_VIDEO2 = 2,
75 OMAP_DSS_VIDEO3 = 3,
Tomi Valkeinen559d6702009-11-03 11:23:50 +020076};
77
78enum omap_channel {
79 OMAP_DSS_CHANNEL_LCD = 0,
80 OMAP_DSS_CHANNEL_DIGIT = 1,
Sumit Semwal8613b002010-12-02 11:27:09 +000081 OMAP_DSS_CHANNEL_LCD2 = 2,
Chandrabhanu Mahapatraff6331e2012-06-19 15:08:16 +053082 OMAP_DSS_CHANNEL_LCD3 = 3,
Tomi Valkeinen559d6702009-11-03 11:23:50 +020083};
84
85enum omap_color_mode {
86 OMAP_DSS_COLOR_CLUT1 = 1 << 0, /* BITMAP 1 */
87 OMAP_DSS_COLOR_CLUT2 = 1 << 1, /* BITMAP 2 */
88 OMAP_DSS_COLOR_CLUT4 = 1 << 2, /* BITMAP 4 */
89 OMAP_DSS_COLOR_CLUT8 = 1 << 3, /* BITMAP 8 */
90 OMAP_DSS_COLOR_RGB12U = 1 << 4, /* RGB12, 16-bit container */
91 OMAP_DSS_COLOR_ARGB16 = 1 << 5, /* ARGB16 */
92 OMAP_DSS_COLOR_RGB16 = 1 << 6, /* RGB16 */
93 OMAP_DSS_COLOR_RGB24U = 1 << 7, /* RGB24, 32-bit container */
94 OMAP_DSS_COLOR_RGB24P = 1 << 8, /* RGB24, 24-bit container */
95 OMAP_DSS_COLOR_YUV2 = 1 << 9, /* YUV2 4:2:2 co-sited */
96 OMAP_DSS_COLOR_UYVY = 1 << 10, /* UYVY 4:2:2 co-sited */
97 OMAP_DSS_COLOR_ARGB32 = 1 << 11, /* ARGB32 */
98 OMAP_DSS_COLOR_RGBA32 = 1 << 12, /* RGBA32 */
99 OMAP_DSS_COLOR_RGBX32 = 1 << 13, /* RGBx32 */
Amber Jainf20e4222011-05-19 19:47:50 +0530100 OMAP_DSS_COLOR_NV12 = 1 << 14, /* NV12 format: YUV 4:2:0 */
101 OMAP_DSS_COLOR_RGBA16 = 1 << 15, /* RGBA16 - 4444 */
102 OMAP_DSS_COLOR_RGBX16 = 1 << 16, /* RGBx16 - 4444 */
103 OMAP_DSS_COLOR_ARGB16_1555 = 1 << 17, /* ARGB16 - 1555 */
104 OMAP_DSS_COLOR_XRGB16_1555 = 1 << 18, /* xRGB16 - 1555 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200105};
106
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200107enum omap_dss_load_mode {
108 OMAP_DSS_LOAD_CLUT_AND_FRAME = 0,
109 OMAP_DSS_LOAD_CLUT_ONLY = 1,
110 OMAP_DSS_LOAD_FRAME_ONLY = 2,
111 OMAP_DSS_LOAD_CLUT_ONCE_FRAME = 3,
112};
113
114enum omap_dss_trans_key_type {
115 OMAP_DSS_COLOR_KEY_GFX_DST = 0,
116 OMAP_DSS_COLOR_KEY_VID_SRC = 1,
117};
118
119enum omap_rfbi_te_mode {
120 OMAP_DSS_RFBI_TE_MODE_1 = 1,
121 OMAP_DSS_RFBI_TE_MODE_2 = 2,
122};
123
124enum omap_panel_config {
125 OMAP_DSS_LCD_IVS = 1<<0,
126 OMAP_DSS_LCD_IHS = 1<<1,
127 OMAP_DSS_LCD_IPC = 1<<2,
128 OMAP_DSS_LCD_IEO = 1<<3,
129 OMAP_DSS_LCD_RF = 1<<4,
130 OMAP_DSS_LCD_ONOFF = 1<<5,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200131};
132
Archit Tanejaa8d5e412012-06-25 12:26:38 +0530133enum omap_dss_signal_level {
134 OMAPDSS_SIG_ACTIVE_HIGH = 0,
135 OMAPDSS_SIG_ACTIVE_LOW = 1,
136};
137
138enum omap_dss_signal_edge {
139 OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES,
140 OMAPDSS_DRIVE_SIG_RISING_EDGE,
141 OMAPDSS_DRIVE_SIG_FALLING_EDGE,
142};
143
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200144enum omap_dss_venc_type {
145 OMAP_DSS_VENC_TYPE_COMPOSITE,
146 OMAP_DSS_VENC_TYPE_SVIDEO,
147};
148
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530149enum omap_dss_dsi_pixel_format {
150 OMAP_DSS_DSI_FMT_RGB888,
151 OMAP_DSS_DSI_FMT_RGB666,
152 OMAP_DSS_DSI_FMT_RGB666_PACKED,
153 OMAP_DSS_DSI_FMT_RGB565,
154};
155
Archit Taneja7e951ee2011-07-22 12:45:04 +0530156enum omap_dss_dsi_mode {
157 OMAP_DSS_DSI_CMD_MODE = 0,
158 OMAP_DSS_DSI_VIDEO_MODE,
159};
160
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200161enum omap_display_caps {
162 OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE = 1 << 0,
163 OMAP_DSS_DISPLAY_CAP_TEAR_ELIM = 1 << 1,
164};
165
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200166enum omap_dss_display_state {
167 OMAP_DSS_DISPLAY_DISABLED = 0,
168 OMAP_DSS_DISPLAY_ACTIVE,
169 OMAP_DSS_DISPLAY_SUSPENDED,
170};
171
Ricardo Neri9c0b8422012-03-06 18:20:37 -0600172enum omap_dss_audio_state {
173 OMAP_DSS_AUDIO_DISABLED = 0,
174 OMAP_DSS_AUDIO_ENABLED,
175 OMAP_DSS_AUDIO_CONFIGURED,
176 OMAP_DSS_AUDIO_PLAYING,
177};
178
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200179enum omap_dss_rotation_type {
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +0530180 OMAP_DSS_ROT_DMA = 1 << 0,
181 OMAP_DSS_ROT_VRFB = 1 << 1,
182 OMAP_DSS_ROT_TILER = 1 << 2,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200183};
184
185/* clockwise rotation angle */
186enum omap_dss_rotation_angle {
187 OMAP_DSS_ROT_0 = 0,
188 OMAP_DSS_ROT_90 = 1,
189 OMAP_DSS_ROT_180 = 2,
190 OMAP_DSS_ROT_270 = 3,
191};
192
193enum omap_overlay_caps {
194 OMAP_DSS_OVL_CAP_SCALE = 1 << 0,
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300195 OMAP_DSS_OVL_CAP_GLOBAL_ALPHA = 1 << 1,
196 OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA = 1 << 2,
Archit Taneja11354dd2011-09-26 11:47:29 +0530197 OMAP_DSS_OVL_CAP_ZORDER = 1 << 3,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200198};
199
200enum omap_overlay_manager_caps {
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +0300201 OMAP_DSS_DUMMY_VALUE, /* add a dummy value to prevent compiler error */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200202};
203
Archit Taneja89a35e52011-04-12 13:52:23 +0530204enum omap_dss_clk_source {
205 OMAP_DSS_CLK_SRC_FCK = 0, /* OMAP2/3: DSS1_ALWON_FCLK
206 * OMAP4: DSS_FCLK */
207 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC, /* OMAP3: DSI1_PLL_FCLK
208 * OMAP4: PLL1_CLK1 */
209 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI, /* OMAP3: DSI2_PLL_FCLK
210 * OMAP4: PLL1_CLK2 */
Archit Taneja5a8b5722011-05-12 17:26:29 +0530211 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC, /* OMAP4: PLL2_CLK1 */
212 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI, /* OMAP4: PLL2_CLK2 */
Archit Taneja89a35e52011-04-12 13:52:23 +0530213};
214
Mythri P K9a901682012-01-02 14:02:38 +0530215enum omap_hdmi_flags {
216 OMAP_HDMI_SDA_SCL_EXTERNAL_PULLUP = 1 << 0,
217};
218
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200219/* RFBI */
220
221struct rfbi_timings {
222 int cs_on_time;
223 int cs_off_time;
224 int we_on_time;
225 int we_off_time;
226 int re_on_time;
227 int re_off_time;
228 int we_cycle_time;
229 int re_cycle_time;
230 int cs_pulse_width;
231 int access_time;
232
233 int clk_div;
234
235 u32 tim[5]; /* set by rfbi_convert_timings() */
236
237 int converted;
238};
239
240void omap_rfbi_write_command(const void *buf, u32 len);
241void omap_rfbi_read_data(void *buf, u32 len);
242void omap_rfbi_write_data(const void *buf, u32 len);
243void omap_rfbi_write_pixels(const void __iomem *buf, int scr_width,
244 u16 x, u16 y,
245 u16 w, u16 h);
246int omap_rfbi_enable_te(bool enable, unsigned line);
247int omap_rfbi_setup_te(enum omap_rfbi_te_mode mode,
248 unsigned hs_pulse_time, unsigned vs_pulse_time,
249 int hs_pol_inv, int vs_pol_inv, int extif_div);
Tomi Valkeinen773139f2011-04-21 19:50:31 +0300250void rfbi_bus_lock(void);
251void rfbi_bus_unlock(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200252
253/* DSI */
Archit Taneja8af6ff02011-09-05 16:48:27 +0530254
255struct omap_dss_dsi_videomode_data {
256 /* DSI video mode blanking data */
257 /* Unit: byte clock cycles */
258 u16 hsa;
259 u16 hfp;
260 u16 hbp;
261 /* Unit: line clocks */
262 u16 vsa;
263 u16 vfp;
264 u16 vbp;
265
266 /* DSI blanking modes */
267 int blanking_mode;
268 int hsa_blanking_mode;
269 int hbp_blanking_mode;
270 int hfp_blanking_mode;
271
272 /* Video port sync events */
273 int vp_de_pol;
274 int vp_hsync_pol;
275 int vp_vsync_pol;
276 bool vp_vsync_end;
277 bool vp_hsync_end;
278
279 bool ddr_clk_always_on;
280 int window_sync;
281};
282
Archit Taneja1ffefe72011-05-12 17:26:24 +0530283void dsi_bus_lock(struct omap_dss_device *dssdev);
284void dsi_bus_unlock(struct omap_dss_device *dssdev);
285int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
286 int len);
Archit Taneja6ff8aa32011-08-25 18:35:58 +0530287int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
288 int len);
289int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd);
290int dsi_vc_generic_write_0(struct omap_dss_device *dssdev, int channel);
Archit Taneja1ffefe72011-05-12 17:26:24 +0530291int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
292 u8 param);
Archit Taneja6ff8aa32011-08-25 18:35:58 +0530293int dsi_vc_generic_write_1(struct omap_dss_device *dssdev, int channel,
294 u8 param);
295int dsi_vc_generic_write_2(struct omap_dss_device *dssdev, int channel,
296 u8 param1, u8 param2);
Archit Taneja1ffefe72011-05-12 17:26:24 +0530297int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
298 u8 *data, int len);
Archit Taneja6ff8aa32011-08-25 18:35:58 +0530299int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
300 u8 *data, int len);
Archit Taneja1ffefe72011-05-12 17:26:24 +0530301int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
302 u8 *buf, int buflen);
Archit Tanejab3b89c02011-08-30 16:07:39 +0530303int dsi_vc_generic_read_0(struct omap_dss_device *dssdev, int channel, u8 *buf,
304 int buflen);
305int dsi_vc_generic_read_1(struct omap_dss_device *dssdev, int channel, u8 param,
306 u8 *buf, int buflen);
307int dsi_vc_generic_read_2(struct omap_dss_device *dssdev, int channel,
308 u8 param1, u8 param2, u8 *buf, int buflen);
Archit Taneja1ffefe72011-05-12 17:26:24 +0530309int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
310 u16 len);
311int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel);
312int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel);
Tomi Valkeinen9a147a62011-11-09 15:30:11 +0200313int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel);
314void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200315
316/* Board specific data */
317struct omap_dss_board_info {
Tomi Valkeinenaac927c2011-05-23 15:46:54 +0300318 int (*get_context_loss_count)(struct device *dev);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200319 int num_devices;
320 struct omap_dss_device **devices;
321 struct omap_dss_device *default_device;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +0300322 int (*dsi_enable_pads)(int dsi_id, unsigned lane_mask);
323 void (*dsi_disable_pads)(int dsi_id, unsigned lane_mask);
Tomi Valkeinen62c1dcf2012-03-08 12:37:58 +0200324 int (*set_min_bus_tput)(struct device *dev, unsigned long r);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200325};
326
Sumit Semwalb7ee79a2011-01-24 06:21:54 +0000327/* Init with the board info */
328extern int omap_display_init(struct omap_dss_board_info *board_data);
Mythri P Kee9dfd82012-01-02 14:02:37 +0530329/* HDMI mux init*/
Mythri P K9a901682012-01-02 14:02:38 +0530330extern int omap_hdmi_init(enum omap_hdmi_flags flags);
Sumit Semwalb7ee79a2011-01-24 06:21:54 +0000331
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200332struct omap_video_timings {
333 /* Unit: pixels */
334 u16 x_res;
335 /* Unit: pixels */
336 u16 y_res;
337 /* Unit: KHz */
338 u32 pixel_clock;
339 /* Unit: pixel clocks */
340 u16 hsw; /* Horizontal synchronization pulse width */
341 /* Unit: pixel clocks */
342 u16 hfp; /* Horizontal front porch */
343 /* Unit: pixel clocks */
344 u16 hbp; /* Horizontal back porch */
345 /* Unit: line clocks */
346 u16 vsw; /* Vertical synchronization pulse width */
347 /* Unit: line clocks */
348 u16 vfp; /* Vertical front porch */
349 /* Unit: line clocks */
350 u16 vbp; /* Vertical back porch */
Archit Tanejaa8d5e412012-06-25 12:26:38 +0530351
352 /* Vsync logic level */
353 enum omap_dss_signal_level vsync_level;
354 /* Hsync logic level */
355 enum omap_dss_signal_level hsync_level;
356 /* Pixel clock edge to drive LCD data */
357 enum omap_dss_signal_edge data_pclk_edge;
358 /* Data enable logic level */
359 enum omap_dss_signal_level de_level;
360 /* Pixel clock edges to drive HSYNC and VSYNC signals */
361 enum omap_dss_signal_edge sync_pclk_edge;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200362};
363
364#ifdef CONFIG_OMAP2_DSS_VENC
365/* Hardcoded timings for tv modes. Venc only uses these to
366 * identify the mode, and does not actually use the configs
367 * itself. However, the configs should be something that
368 * a normal monitor can also show */
Tobias Klauser5a1819e2010-05-20 17:12:52 +0200369extern const struct omap_video_timings omap_dss_pal_timings;
370extern const struct omap_video_timings omap_dss_ntsc_timings;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200371#endif
372
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +0300373struct omap_dss_cpr_coefs {
374 s16 rr, rg, rb;
375 s16 gr, gg, gb;
376 s16 br, bg, bb;
377};
378
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200379struct omap_overlay_info {
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200380 u32 paddr;
Amber Jain0d66cbb2011-05-19 19:47:54 +0530381 u32 p_uv_addr; /* for NV12 format */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200382 u16 screen_width;
383 u16 width;
384 u16 height;
385 enum omap_color_mode color_mode;
386 u8 rotation;
387 enum omap_dss_rotation_type rotation_type;
388 bool mirror;
389
390 u16 pos_x;
391 u16 pos_y;
392 u16 out_width; /* if 0, out_width == width */
393 u16 out_height; /* if 0, out_height == height */
394 u8 global_alpha;
Rajkumar Nfd28a392010-11-04 12:28:42 +0100395 u8 pre_mult_alpha;
Archit Taneja54128702011-09-08 11:29:17 +0530396 u8 zorder;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200397};
398
399struct omap_overlay {
400 struct kobject kobj;
401 struct list_head list;
402
403 /* static fields */
404 const char *name;
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +0300405 enum omap_plane id;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200406 enum omap_color_mode supported_modes;
407 enum omap_overlay_caps caps;
408
409 /* dynamic fields */
410 struct omap_overlay_manager *manager;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200411
Tomi Valkeinen9d11c322011-11-18 12:38:38 +0200412 /*
413 * The following functions do not block:
414 *
415 * is_enabled
416 * set_overlay_info
417 * get_overlay_info
418 *
419 * The rest of the functions may block and cannot be called from
420 * interrupt context
421 */
422
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200423 int (*enable)(struct omap_overlay *ovl);
424 int (*disable)(struct omap_overlay *ovl);
425 bool (*is_enabled)(struct omap_overlay *ovl);
426
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200427 int (*set_manager)(struct omap_overlay *ovl,
428 struct omap_overlay_manager *mgr);
429 int (*unset_manager)(struct omap_overlay *ovl);
430
431 int (*set_overlay_info)(struct omap_overlay *ovl,
432 struct omap_overlay_info *info);
433 void (*get_overlay_info)(struct omap_overlay *ovl,
434 struct omap_overlay_info *info);
435
436 int (*wait_for_go)(struct omap_overlay *ovl);
437};
438
439struct omap_overlay_manager_info {
440 u32 default_color;
441
442 enum omap_dss_trans_key_type trans_key_type;
443 u32 trans_key;
444 bool trans_enabled;
445
Archit Taneja11354dd2011-09-26 11:47:29 +0530446 bool partial_alpha_enabled;
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +0300447
448 bool cpr_enable;
449 struct omap_dss_cpr_coefs cpr_coefs;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200450};
451
452struct omap_overlay_manager {
453 struct kobject kobj;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200454
455 /* static fields */
456 const char *name;
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +0300457 enum omap_channel id;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200458 enum omap_overlay_manager_caps caps;
Tomi Valkeinen07e327c2011-11-05 10:59:59 +0200459 struct list_head overlays;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200460 enum omap_display_type supported_displays;
461
462 /* dynamic fields */
463 struct omap_dss_device *device;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200464
Tomi Valkeinen9d11c322011-11-18 12:38:38 +0200465 /*
466 * The following functions do not block:
467 *
468 * set_manager_info
469 * get_manager_info
470 * apply
471 *
472 * The rest of the functions may block and cannot be called from
473 * interrupt context
474 */
475
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200476 int (*set_device)(struct omap_overlay_manager *mgr,
477 struct omap_dss_device *dssdev);
478 int (*unset_device)(struct omap_overlay_manager *mgr);
479
480 int (*set_manager_info)(struct omap_overlay_manager *mgr,
481 struct omap_overlay_manager_info *info);
482 void (*get_manager_info)(struct omap_overlay_manager *mgr,
483 struct omap_overlay_manager_info *info);
484
485 int (*apply)(struct omap_overlay_manager *mgr);
486 int (*wait_for_go)(struct omap_overlay_manager *mgr);
Tomi Valkeinen3f71cbe2010-01-08 17:06:04 +0200487 int (*wait_for_vsync)(struct omap_overlay_manager *mgr);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200488};
489
Tomi Valkeinene4a9e942012-03-28 15:58:56 +0300490/* 22 pins means 1 clk lane and 10 data lanes */
491#define OMAP_DSS_MAX_DSI_PINS 22
492
493struct omap_dsi_pin_config {
494 int num_pins;
495 /*
496 * pin numbers in the following order:
497 * clk+, clk-
498 * data1+, data1-
499 * data2+, data2-
500 * ...
501 */
502 int pins[OMAP_DSS_MAX_DSI_PINS];
503};
504
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200505struct omap_dss_device {
506 struct device dev;
507
508 enum omap_display_type type;
509
Sumit Semwal18faa1b2010-12-02 11:27:14 +0000510 enum omap_channel channel;
511
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200512 union {
513 struct {
514 u8 data_lines;
515 } dpi;
516
517 struct {
518 u8 channel;
519 u8 data_lines;
520 } rfbi;
521
522 struct {
523 u8 datapairs;
524 } sdi;
525
526 struct {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530527 int module;
528
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200529 bool ext_te;
530 u8 ext_te_gpio;
531 } dsi;
532
533 struct {
534 enum omap_dss_venc_type type;
535 bool invert_polarity;
536 } venc;
537 } phy;
538
539 struct {
Tomi Valkeinenc6940a32011-02-22 13:36:10 +0200540 struct {
Archit Tanejae8881662011-04-12 13:52:24 +0530541 struct {
542 u16 lck_div;
543 u16 pck_div;
544 enum omap_dss_clk_source lcd_clk_src;
545 } channel;
546
547 enum omap_dss_clk_source dispc_fclk_src;
Tomi Valkeinenc6940a32011-02-22 13:36:10 +0200548 } dispc;
549
550 struct {
Tomi Valkeinenc90a78e2011-08-31 15:32:23 +0300551 /* regn is one greater than TRM's REGN value */
Tomi Valkeinenc6940a32011-02-22 13:36:10 +0200552 u16 regn;
553 u16 regm;
554 u16 regm_dispc;
555 u16 regm_dsi;
556
557 u16 lp_clk_div;
Archit Tanejae8881662011-04-12 13:52:24 +0530558 enum omap_dss_clk_source dsi_fclk_src;
Tomi Valkeinenc6940a32011-02-22 13:36:10 +0200559 } dsi;
Archit Taneja6cb07b22011-04-12 13:52:25 +0530560
561 struct {
Tomi Valkeinenb44e4582011-08-22 13:16:24 +0300562 /* regn is one greater than TRM's REGN value */
Archit Taneja6cb07b22011-04-12 13:52:25 +0530563 u16 regn;
564 u16 regm2;
565 } hdmi;
Tomi Valkeinenc6940a32011-02-22 13:36:10 +0200566 } clocks;
567
568 struct {
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200569 struct omap_video_timings timings;
570
571 int acbi; /* ac-bias pin transitions per interrupt */
572 /* Unit: line clocks */
573 int acb; /* ac-bias pin frequency */
574
575 enum omap_panel_config config;
Archit Taneja7e951ee2011-07-22 12:45:04 +0530576
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530577 enum omap_dss_dsi_pixel_format dsi_pix_fmt;
Archit Taneja7e951ee2011-07-22 12:45:04 +0530578 enum omap_dss_dsi_mode dsi_mode;
Archit Taneja8af6ff02011-09-05 16:48:27 +0530579 struct omap_dss_dsi_videomode_data dsi_vm_data;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200580 } panel;
581
582 struct {
583 u8 pixel_size;
584 struct rfbi_timings rfbi_timings;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200585 } ctrl;
586
587 int reset_gpio;
588
589 int max_backlight_level;
590
591 const char *name;
592
593 /* used to match device to driver */
594 const char *driver_name;
595
596 void *data;
597
598 struct omap_dss_driver *driver;
599
600 /* helper variable for driver suspend/resume */
601 bool activate_after_resume;
602
603 enum omap_display_caps caps;
604
605 struct omap_overlay_manager *manager;
606
607 enum omap_dss_display_state state;
608
Ricardo Neri9c0b8422012-03-06 18:20:37 -0600609 enum omap_dss_audio_state audio_state;
610
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200611 /* platform specific */
612 int (*platform_enable)(struct omap_dss_device *dssdev);
613 void (*platform_disable)(struct omap_dss_device *dssdev);
614 int (*set_backlight)(struct omap_dss_device *dssdev, int level);
615 int (*get_backlight)(struct omap_dss_device *dssdev);
616};
617
Tomi Valkeinenc49d0052012-01-17 11:09:57 +0200618struct omap_dss_hdmi_data
619{
620 int hpd_gpio;
621};
622
Ricardo Neri9c0b8422012-03-06 18:20:37 -0600623struct omap_dss_audio {
624 struct snd_aes_iec958 *iec;
625 struct snd_cea_861_aud_if *cea;
626};
627
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200628struct omap_dss_driver {
629 struct device_driver driver;
630
631 int (*probe)(struct omap_dss_device *);
632 void (*remove)(struct omap_dss_device *);
633
634 int (*enable)(struct omap_dss_device *display);
635 void (*disable)(struct omap_dss_device *display);
636 int (*suspend)(struct omap_dss_device *display);
637 int (*resume)(struct omap_dss_device *display);
638 int (*run_test)(struct omap_dss_device *display, int test);
639
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200640 int (*update)(struct omap_dss_device *dssdev,
641 u16 x, u16 y, u16 w, u16 h);
642 int (*sync)(struct omap_dss_device *dssdev);
643
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200644 int (*enable_te)(struct omap_dss_device *dssdev, bool enable);
Tomi Valkeinen225b6502010-01-11 15:11:01 +0200645 int (*get_te)(struct omap_dss_device *dssdev);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200646
647 u8 (*get_rotate)(struct omap_dss_device *dssdev);
648 int (*set_rotate)(struct omap_dss_device *dssdev, u8 rotate);
649
650 bool (*get_mirror)(struct omap_dss_device *dssdev);
651 int (*set_mirror)(struct omap_dss_device *dssdev, bool enable);
652
653 int (*memory_read)(struct omap_dss_device *dssdev,
654 void *buf, size_t size,
655 u16 x, u16 y, u16 w, u16 h);
Tomi Valkeinen96adcec2010-01-11 13:54:33 +0200656
657 void (*get_resolution)(struct omap_dss_device *dssdev,
658 u16 *xres, u16 *yres);
Jani Nikula7a0987b2010-06-16 15:26:36 +0300659 void (*get_dimensions)(struct omap_dss_device *dssdev,
660 u32 *width, u32 *height);
Tomi Valkeinena2699502010-01-11 14:33:40 +0200661 int (*get_recommended_bpp)(struct omap_dss_device *dssdev);
Tomi Valkeinen36511312010-01-19 15:53:16 +0200662
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200663 int (*check_timings)(struct omap_dss_device *dssdev,
664 struct omap_video_timings *timings);
665 void (*set_timings)(struct omap_dss_device *dssdev,
666 struct omap_video_timings *timings);
667 void (*get_timings)(struct omap_dss_device *dssdev,
668 struct omap_video_timings *timings);
669
Tomi Valkeinen36511312010-01-19 15:53:16 +0200670 int (*set_wss)(struct omap_dss_device *dssdev, u32 wss);
671 u32 (*get_wss)(struct omap_dss_device *dssdev);
Tomi Valkeinen3d5e0ef2011-08-25 17:10:41 +0300672
673 int (*read_edid)(struct omap_dss_device *dssdev, u8 *buf, int len);
Tomi Valkeinendf4769c2011-08-29 17:26:01 +0300674 bool (*detect)(struct omap_dss_device *dssdev);
Ricardo Neri9c0b8422012-03-06 18:20:37 -0600675
676 /*
677 * For display drivers that support audio. This encompasses
678 * HDMI and DisplayPort at the moment.
679 */
680 /*
681 * Note: These functions might sleep. Do not call while
682 * holding a spinlock/readlock.
683 */
684 int (*audio_enable)(struct omap_dss_device *dssdev);
685 void (*audio_disable)(struct omap_dss_device *dssdev);
686 bool (*audio_supported)(struct omap_dss_device *dssdev);
687 int (*audio_config)(struct omap_dss_device *dssdev,
688 struct omap_dss_audio *audio);
689 /* Note: These functions may not sleep */
690 int (*audio_start)(struct omap_dss_device *dssdev);
691 void (*audio_stop)(struct omap_dss_device *dssdev);
692
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200693};
694
695int omap_dss_register_driver(struct omap_dss_driver *);
696void omap_dss_unregister_driver(struct omap_dss_driver *);
697
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200698void omap_dss_get_device(struct omap_dss_device *dssdev);
699void omap_dss_put_device(struct omap_dss_device *dssdev);
700#define for_each_dss_dev(d) while ((d = omap_dss_get_next_device(d)) != NULL)
701struct omap_dss_device *omap_dss_get_next_device(struct omap_dss_device *from);
702struct omap_dss_device *omap_dss_find_device(void *data,
703 int (*match)(struct omap_dss_device *dssdev, void *data));
704
705int omap_dss_start_device(struct omap_dss_device *dssdev);
706void omap_dss_stop_device(struct omap_dss_device *dssdev);
707
708int omap_dss_get_num_overlay_managers(void);
709struct omap_overlay_manager *omap_dss_get_overlay_manager(int num);
710
711int omap_dss_get_num_overlays(void);
712struct omap_overlay *omap_dss_get_overlay(int num);
713
Tomi Valkeinen96adcec2010-01-11 13:54:33 +0200714void omapdss_default_get_resolution(struct omap_dss_device *dssdev,
715 u16 *xres, u16 *yres);
Tomi Valkeinena2699502010-01-11 14:33:40 +0200716int omapdss_default_get_recommended_bpp(struct omap_dss_device *dssdev);
Grazvydas Ignotas4b6430f2012-03-15 20:00:23 +0200717void omapdss_default_get_timings(struct omap_dss_device *dssdev,
718 struct omap_video_timings *timings);
Tomi Valkeinena2699502010-01-11 14:33:40 +0200719
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200720typedef void (*omap_dispc_isr_t) (void *arg, u32 mask);
721int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
722int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
723
724int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout);
725int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
726 unsigned long timeout);
727
728#define to_dss_driver(x) container_of((x), struct omap_dss_driver, driver)
729#define to_dss_device(x) container_of((x), struct omap_dss_device, dev)
730
Archit Taneja1ffefe72011-05-12 17:26:24 +0530731void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
732 bool enable);
Tomi Valkeinen225b6502010-01-11 15:11:01 +0200733int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable);
Tomi Valkeinen61140c92010-01-12 16:00:30 +0200734
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200735int omap_dsi_update(struct omap_dss_device *dssdev, int channel,
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200736 void (*callback)(int, void *), void *data);
Archit Taneja5ee3c142011-03-02 12:35:53 +0530737int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel);
738int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id);
739void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel);
Tomi Valkeinene4a9e942012-03-28 15:58:56 +0300740int omapdss_dsi_configure_pins(struct omap_dss_device *dssdev,
741 const struct omap_dsi_pin_config *pin_cfg);
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200742
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200743int omapdss_dsi_display_enable(struct omap_dss_device *dssdev);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300744void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +0300745 bool disconnect_lanes, bool enter_ulps);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200746
747int omapdss_dpi_display_enable(struct omap_dss_device *dssdev);
748void omapdss_dpi_display_disable(struct omap_dss_device *dssdev);
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200749void dpi_set_timings(struct omap_dss_device *dssdev,
750 struct omap_video_timings *timings);
751int dpi_check_timings(struct omap_dss_device *dssdev,
752 struct omap_video_timings *timings);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200753
754int omapdss_sdi_display_enable(struct omap_dss_device *dssdev);
755void omapdss_sdi_display_disable(struct omap_dss_device *dssdev);
756
757int omapdss_rfbi_display_enable(struct omap_dss_device *dssdev);
758void omapdss_rfbi_display_disable(struct omap_dss_device *dssdev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200759int omap_rfbi_prepare_update(struct omap_dss_device *dssdev,
760 u16 *x, u16 *y, u16 *w, u16 *h);
761int omap_rfbi_update(struct omap_dss_device *dssdev,
762 u16 x, u16 y, u16 w, u16 h,
763 void (*callback)(void *), void *data);
Tomi Valkeinen1d5952a2011-04-29 15:57:01 +0300764int omap_rfbi_configure(struct omap_dss_device *dssdev, int pixel_size,
765 int data_lines);
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200766
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200767#endif