| Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 1 | /* | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2 | * cmd64x.c: Enable interrupts at initialization time on Ultra/PCI machines. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3 | *           Due to massive hardware bugs, UltraDMA is only supported | 
|  | 4 | *           on the 646U2 and not on the 646U. | 
|  | 5 | * | 
|  | 6 | * Copyright (C) 1998		Eddie C. Dost  (ecd@skynet.be) | 
|  | 7 | * Copyright (C) 1998		David S. Miller (davem@redhat.com) | 
|  | 8 | * | 
|  | 9 | * Copyright (C) 1999-2002	Andre Hedrick <andre@linux-ide.org> | 
| Bartlomiej Zolnierkiewicz | 60349ab | 2010-01-18 07:18:26 +0000 | [diff] [blame] | 10 | * Copyright (C) 2007-2010	Bartlomiej Zolnierkiewicz | 
| Sergei Shtylyov | 30e5ffc | 2009-06-15 18:52:56 +0200 | [diff] [blame] | 11 | * Copyright (C) 2007,2009	MontaVista Software, Inc. <source@mvista.com> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 12 | */ | 
|  | 13 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 14 | #include <linux/module.h> | 
|  | 15 | #include <linux/types.h> | 
|  | 16 | #include <linux/pci.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 17 | #include <linux/ide.h> | 
|  | 18 | #include <linux/init.h> | 
|  | 19 |  | 
|  | 20 | #include <asm/io.h> | 
|  | 21 |  | 
| Bartlomiej Zolnierkiewicz | ced3ec8 | 2008-07-24 22:53:32 +0200 | [diff] [blame] | 22 | #define DRV_NAME "cmd64x" | 
|  | 23 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 24 | /* | 
|  | 25 | * CMD64x specific registers definition. | 
|  | 26 | */ | 
|  | 27 | #define CFR		0x50 | 
| Sergei Shtylyov | e51e252 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 28 | #define   CFR_INTR_CH0		0x04 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 29 |  | 
|  | 30 | #define	CMDTIM		0x52 | 
|  | 31 | #define	ARTTIM0		0x53 | 
|  | 32 | #define	DRWTIM0		0x54 | 
|  | 33 | #define ARTTIM1 	0x55 | 
|  | 34 | #define DRWTIM1		0x56 | 
|  | 35 | #define ARTTIM23	0x57 | 
|  | 36 | #define   ARTTIM23_DIS_RA2	0x04 | 
|  | 37 | #define   ARTTIM23_DIS_RA3	0x08 | 
|  | 38 | #define   ARTTIM23_INTR_CH1	0x10 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 39 | #define DRWTIM2		0x58 | 
|  | 40 | #define BRST		0x59 | 
|  | 41 | #define DRWTIM3		0x5b | 
|  | 42 |  | 
|  | 43 | #define BMIDECR0	0x70 | 
|  | 44 | #define MRDMODE		0x71 | 
|  | 45 | #define   MRDMODE_INTR_CH0	0x04 | 
|  | 46 | #define   MRDMODE_INTR_CH1	0x08 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 47 | #define UDIDETCR0	0x73 | 
|  | 48 | #define DTPR0		0x74 | 
|  | 49 | #define BMIDECR1	0x78 | 
|  | 50 | #define BMIDECSR	0x79 | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 51 | #define UDIDETCR1	0x7B | 
|  | 52 | #define DTPR1		0x7C | 
|  | 53 |  | 
| Bartlomiej Zolnierkiewicz | 60349ab | 2010-01-18 07:18:26 +0000 | [diff] [blame] | 54 | static void cmd64x_program_timings(ide_drive_t *drive, u8 mode) | 
| Sergei Shtylyov | e277a1a | 2007-03-17 21:57:24 +0100 | [diff] [blame] | 55 | { | 
| Bartlomiej Zolnierkiewicz | 60349ab | 2010-01-18 07:18:26 +0000 | [diff] [blame] | 56 | ide_hwif_t *hwif = drive->hwif; | 
| Bartlomiej Zolnierkiewicz | ebae41a | 2008-04-27 15:38:29 +0200 | [diff] [blame] | 57 | struct pci_dev *dev = to_pci_dev(drive->hwif->dev); | 
| Bartlomiej Zolnierkiewicz | 60349ab | 2010-01-18 07:18:26 +0000 | [diff] [blame] | 58 | int bus_speed = ide_pci_clk ? ide_pci_clk : 33; | 
|  | 59 | const unsigned long T = 1000000 / bus_speed; | 
| Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 60 | static const u8 recovery_values[] = | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 61 | {15, 15, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 0}; | 
| Bartlomiej Zolnierkiewicz | 60349ab | 2010-01-18 07:18:26 +0000 | [diff] [blame] | 62 | static const u8 setup_values[] = {0x40, 0x40, 0x40, 0x80, 0, 0xc0}; | 
|  | 63 | static const u8 arttim_regs[4] = {ARTTIM0, ARTTIM1, ARTTIM23, ARTTIM23}; | 
| Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 64 | static const u8 drwtim_regs[4] = {DRWTIM0, DRWTIM1, DRWTIM2, DRWTIM3}; | 
| Bartlomiej Zolnierkiewicz | 60349ab | 2010-01-18 07:18:26 +0000 | [diff] [blame] | 65 | struct ide_timing t; | 
|  | 66 | u8 arttim = 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 67 |  | 
| Bartlomiej Zolnierkiewicz | 60349ab | 2010-01-18 07:18:26 +0000 | [diff] [blame] | 68 | ide_timing_compute(drive, mode, &t, T, 0); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 69 |  | 
|  | 70 | /* | 
| Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 71 | * In case we've got too long recovery phase, try to lengthen | 
|  | 72 | * the active phase | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 73 | */ | 
| Bartlomiej Zolnierkiewicz | 60349ab | 2010-01-18 07:18:26 +0000 | [diff] [blame] | 74 | if (t.recover > 16) { | 
|  | 75 | t.active += t.recover - 16; | 
|  | 76 | t.recover = 16; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 77 | } | 
| Bartlomiej Zolnierkiewicz | 60349ab | 2010-01-18 07:18:26 +0000 | [diff] [blame] | 78 | if (t.active > 16)		/* shouldn't actually happen... */ | 
|  | 79 | t.active = 16; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 80 |  | 
| Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 81 | /* | 
|  | 82 | * Convert values to internal chipset representation | 
|  | 83 | */ | 
| Bartlomiej Zolnierkiewicz | 60349ab | 2010-01-18 07:18:26 +0000 | [diff] [blame] | 84 | t.recover = recovery_values[t.recover]; | 
|  | 85 | t.active &= 0x0f; | 
| Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 86 |  | 
|  | 87 | /* Program the active/recovery counts into the DRWTIM register */ | 
| Bartlomiej Zolnierkiewicz | 60349ab | 2010-01-18 07:18:26 +0000 | [diff] [blame] | 88 | pci_write_config_byte(dev, drwtim_regs[drive->dn], | 
|  | 89 | (t.active << 4) | t.recover); | 
| Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 90 |  | 
| Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 91 | /* | 
|  | 92 | * The primary channel has individual address setup timing registers | 
|  | 93 | * for each drive and the hardware selects the slowest timing itself. | 
|  | 94 | * The secondary channel has one common register and we have to select | 
|  | 95 | * the slowest address setup timing ourselves. | 
|  | 96 | */ | 
|  | 97 | if (hwif->channel) { | 
| Bartlomiej Zolnierkiewicz | 5d44a15 | 2009-01-06 17:20:55 +0100 | [diff] [blame] | 98 | ide_drive_t *pair = ide_get_pair_dev(drive); | 
| Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 99 |  | 
| Bartlomiej Zolnierkiewicz | 23d8740 | 2010-01-18 07:21:41 +0000 | [diff] [blame] | 100 | if (pair) { | 
|  | 101 | struct ide_timing tp; | 
| Bartlomiej Zolnierkiewicz | 5d44a15 | 2009-01-06 17:20:55 +0100 | [diff] [blame] | 102 |  | 
| Bartlomiej Zolnierkiewicz | 23d8740 | 2010-01-18 07:21:41 +0000 | [diff] [blame] | 103 | ide_timing_compute(pair, pair->pio_mode, &tp, T, 0); | 
|  | 104 | ide_timing_merge(&t, &tp, &t, IDE_TIMING_SETUP); | 
|  | 105 | if (pair->dma_mode) { | 
|  | 106 | ide_timing_compute(pair, pair->dma_mode, | 
|  | 107 | &tp, T, 0); | 
|  | 108 | ide_timing_merge(&tp, &t, &t, IDE_TIMING_SETUP); | 
|  | 109 | } | 
|  | 110 | } | 
| Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 111 | } | 
|  | 112 |  | 
| Bartlomiej Zolnierkiewicz | 60349ab | 2010-01-18 07:18:26 +0000 | [diff] [blame] | 113 | if (t.setup > 5)		/* shouldn't actually happen... */ | 
|  | 114 | t.setup = 5; | 
| Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 115 |  | 
|  | 116 | /* | 
|  | 117 | * Program the address setup clocks into the ARTTIM registers. | 
|  | 118 | * Avoid clearing the secondary channel's interrupt bit. | 
|  | 119 | */ | 
|  | 120 | (void) pci_read_config_byte (dev, arttim_regs[drive->dn], &arttim); | 
|  | 121 | if (hwif->channel) | 
|  | 122 | arttim &= ~ARTTIM23_INTR_CH1; | 
|  | 123 | arttim &= ~0xc0; | 
| Bartlomiej Zolnierkiewicz | 60349ab | 2010-01-18 07:18:26 +0000 | [diff] [blame] | 124 | arttim |= setup_values[t.setup]; | 
| Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 125 | (void) pci_write_config_byte(dev, arttim_regs[drive->dn], arttim); | 
| Sergei Shtylyov | f92d50e6 | 2007-03-03 17:48:53 +0100 | [diff] [blame] | 126 | } | 
|  | 127 |  | 
|  | 128 | /* | 
|  | 129 | * Attempts to set drive's PIO mode. | 
| Bartlomiej Zolnierkiewicz | 26bcb87 | 2007-10-11 23:54:00 +0200 | [diff] [blame] | 130 | * Special cases are 8: prefetch off, 9: prefetch on (both never worked) | 
| Sergei Shtylyov | f92d50e6 | 2007-03-03 17:48:53 +0100 | [diff] [blame] | 131 | */ | 
| Bartlomiej Zolnierkiewicz | 26bcb87 | 2007-10-11 23:54:00 +0200 | [diff] [blame] | 132 |  | 
| Bartlomiej Zolnierkiewicz | e085b3c | 2010-01-19 01:44:41 -0800 | [diff] [blame] | 133 | static void cmd64x_set_pio_mode(ide_hwif_t *hwif, ide_drive_t *drive) | 
| Sergei Shtylyov | f92d50e6 | 2007-03-03 17:48:53 +0100 | [diff] [blame] | 134 | { | 
| Bartlomiej Zolnierkiewicz | e085b3c | 2010-01-19 01:44:41 -0800 | [diff] [blame] | 135 | const u8 pio = drive->pio_mode - XFER_PIO_0; | 
|  | 136 |  | 
| Sergei Shtylyov | f92d50e6 | 2007-03-03 17:48:53 +0100 | [diff] [blame] | 137 | /* | 
|  | 138 | * Filter out the prefetch control values | 
|  | 139 | * to prevent PIO5 from being programmed | 
|  | 140 | */ | 
|  | 141 | if (pio == 8 || pio == 9) | 
|  | 142 | return; | 
|  | 143 |  | 
| Bartlomiej Zolnierkiewicz | 60349ab | 2010-01-18 07:18:26 +0000 | [diff] [blame] | 144 | cmd64x_program_timings(drive, XFER_PIO_0 + pio); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 145 | } | 
|  | 146 |  | 
| Bartlomiej Zolnierkiewicz | 8776168 | 2010-01-19 01:45:29 -0800 | [diff] [blame] | 147 | static void cmd64x_set_dma_mode(ide_hwif_t *hwif, ide_drive_t *drive) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 148 | { | 
| Bartlomiej Zolnierkiewicz | 3650165 | 2008-02-01 23:09:31 +0100 | [diff] [blame] | 149 | struct pci_dev *dev	= to_pci_dev(hwif->dev); | 
| Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 150 | u8 unit			= drive->dn & 0x01; | 
|  | 151 | u8 regU = 0, pciU	= hwif->channel ? UDIDETCR1 : UDIDETCR0; | 
| Bartlomiej Zolnierkiewicz | 8776168 | 2010-01-19 01:45:29 -0800 | [diff] [blame] | 152 | const u8 speed		= drive->dma_mode; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 153 |  | 
| Bartlomiej Zolnierkiewicz | 22cabc2 | 2010-01-18 07:18:38 +0000 | [diff] [blame] | 154 | pci_read_config_byte(dev, pciU, ®U); | 
|  | 155 | regU &= ~(unit ? 0xCA : 0x35); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 156 |  | 
|  | 157 | switch(speed) { | 
| Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 158 | case XFER_UDMA_5: | 
|  | 159 | regU |= unit ? 0x0A : 0x05; | 
|  | 160 | break; | 
|  | 161 | case XFER_UDMA_4: | 
|  | 162 | regU |= unit ? 0x4A : 0x15; | 
|  | 163 | break; | 
|  | 164 | case XFER_UDMA_3: | 
|  | 165 | regU |= unit ? 0x8A : 0x25; | 
|  | 166 | break; | 
|  | 167 | case XFER_UDMA_2: | 
|  | 168 | regU |= unit ? 0x42 : 0x11; | 
|  | 169 | break; | 
|  | 170 | case XFER_UDMA_1: | 
|  | 171 | regU |= unit ? 0x82 : 0x21; | 
|  | 172 | break; | 
|  | 173 | case XFER_UDMA_0: | 
|  | 174 | regU |= unit ? 0xC2 : 0x31; | 
|  | 175 | break; | 
|  | 176 | case XFER_MW_DMA_2: | 
| Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 177 | case XFER_MW_DMA_1: | 
| Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 178 | case XFER_MW_DMA_0: | 
| Bartlomiej Zolnierkiewicz | 60349ab | 2010-01-18 07:18:26 +0000 | [diff] [blame] | 179 | cmd64x_program_timings(drive, speed); | 
| Sergei Shtylyov | 60e7a82 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 180 | break; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 181 | } | 
|  | 182 |  | 
| Bartlomiej Zolnierkiewicz | 22cabc2 | 2010-01-18 07:18:38 +0000 | [diff] [blame] | 183 | pci_write_config_byte(dev, pciU, regU); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 184 | } | 
|  | 185 |  | 
| Sergei Shtylyov | 30e5ffc | 2009-06-15 18:52:56 +0200 | [diff] [blame] | 186 | static void cmd648_clear_irq(ide_drive_t *drive) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 187 | { | 
| Bartlomiej Zolnierkiewicz | 898ec22 | 2009-01-06 17:20:52 +0100 | [diff] [blame] | 188 | ide_hwif_t *hwif	= drive->hwif; | 
| Sergei Shtylyov | 30e5ffc | 2009-06-15 18:52:56 +0200 | [diff] [blame] | 189 | struct pci_dev *dev	= to_pci_dev(hwif->dev); | 
|  | 190 | unsigned long base	= pci_resource_start(dev, 4); | 
| Sergei Shtylyov | 66602c8 | 2007-05-05 22:03:50 +0200 | [diff] [blame] | 191 | u8  irq_mask		= hwif->channel ? MRDMODE_INTR_CH1 : | 
|  | 192 | MRDMODE_INTR_CH0; | 
| Bartlomiej Zolnierkiewicz | 1c029fd | 2008-01-25 22:17:05 +0100 | [diff] [blame] | 193 | u8  mrdmode		= inb(base + 1); | 
| Sergei Shtylyov | 66602c8 | 2007-05-05 22:03:50 +0200 | [diff] [blame] | 194 |  | 
|  | 195 | /* clear the interrupt bit */ | 
| Sergei Shtylyov | 6183289 | 2007-11-13 22:09:14 +0100 | [diff] [blame] | 196 | outb((mrdmode & ~(MRDMODE_INTR_CH0 | MRDMODE_INTR_CH1)) | irq_mask, | 
| Bartlomiej Zolnierkiewicz | 1c029fd | 2008-01-25 22:17:05 +0100 | [diff] [blame] | 197 | base + 1); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 198 | } | 
|  | 199 |  | 
| Sergei Shtylyov | 30e5ffc | 2009-06-15 18:52:56 +0200 | [diff] [blame] | 200 | static void cmd64x_clear_irq(ide_drive_t *drive) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 201 | { | 
| Bartlomiej Zolnierkiewicz | 898ec22 | 2009-01-06 17:20:52 +0100 | [diff] [blame] | 202 | ide_hwif_t *hwif	= drive->hwif; | 
| Bartlomiej Zolnierkiewicz | 3650165 | 2008-02-01 23:09:31 +0100 | [diff] [blame] | 203 | struct pci_dev *dev	= to_pci_dev(hwif->dev); | 
| Sergei Shtylyov | 66602c8 | 2007-05-05 22:03:50 +0200 | [diff] [blame] | 204 | int irq_reg		= hwif->channel ? ARTTIM23 : CFR; | 
|  | 205 | u8  irq_mask		= hwif->channel ? ARTTIM23_INTR_CH1 : | 
|  | 206 | CFR_INTR_CH0; | 
|  | 207 | u8  irq_stat		= 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 208 |  | 
| Sergei Shtylyov | 66602c8 | 2007-05-05 22:03:50 +0200 | [diff] [blame] | 209 | (void) pci_read_config_byte(dev, irq_reg, &irq_stat); | 
|  | 210 | /* clear the interrupt bit */ | 
|  | 211 | (void) pci_write_config_byte(dev, irq_reg, irq_stat | irq_mask); | 
| Sergei Shtylyov | 66602c8 | 2007-05-05 22:03:50 +0200 | [diff] [blame] | 212 | } | 
|  | 213 |  | 
| Sergei Shtylyov | 628df2f | 2009-06-15 18:52:59 +0200 | [diff] [blame] | 214 | static int cmd648_test_irq(ide_hwif_t *hwif) | 
| Sergei Shtylyov | 66602c8 | 2007-05-05 22:03:50 +0200 | [diff] [blame] | 215 | { | 
| Sergei Shtylyov | 628df2f | 2009-06-15 18:52:59 +0200 | [diff] [blame] | 216 | struct pci_dev *dev	= to_pci_dev(hwif->dev); | 
|  | 217 | unsigned long base	= pci_resource_start(dev, 4); | 
| Sergei Shtylyov | 66602c8 | 2007-05-05 22:03:50 +0200 | [diff] [blame] | 218 | u8 irq_mask		= hwif->channel ? MRDMODE_INTR_CH1 : | 
|  | 219 | MRDMODE_INTR_CH0; | 
| Bartlomiej Zolnierkiewicz | 1c029fd | 2008-01-25 22:17:05 +0100 | [diff] [blame] | 220 | u8 mrdmode		= inb(base + 1); | 
| Sergei Shtylyov | 66602c8 | 2007-05-05 22:03:50 +0200 | [diff] [blame] | 221 |  | 
| Sergei Shtylyov | 628df2f | 2009-06-15 18:52:59 +0200 | [diff] [blame] | 222 | pr_debug("%s: mrdmode: 0x%02x irq_mask: 0x%02x\n", | 
|  | 223 | hwif->name, mrdmode, irq_mask); | 
| Sergei Shtylyov | 66602c8 | 2007-05-05 22:03:50 +0200 | [diff] [blame] | 224 |  | 
| Sergei Shtylyov | 628df2f | 2009-06-15 18:52:59 +0200 | [diff] [blame] | 225 | return (mrdmode & irq_mask) ? 1 : 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 226 | } | 
|  | 227 |  | 
| Sergei Shtylyov | 628df2f | 2009-06-15 18:52:59 +0200 | [diff] [blame] | 228 | static int cmd64x_test_irq(ide_hwif_t *hwif) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 229 | { | 
| Bartlomiej Zolnierkiewicz | 3650165 | 2008-02-01 23:09:31 +0100 | [diff] [blame] | 230 | struct pci_dev *dev	= to_pci_dev(hwif->dev); | 
| Sergei Shtylyov | 66602c8 | 2007-05-05 22:03:50 +0200 | [diff] [blame] | 231 | int irq_reg		= hwif->channel ? ARTTIM23 : CFR; | 
|  | 232 | u8  irq_mask		= hwif->channel ? ARTTIM23_INTR_CH1 : | 
|  | 233 | CFR_INTR_CH0; | 
| Sergei Shtylyov | 66602c8 | 2007-05-05 22:03:50 +0200 | [diff] [blame] | 234 | u8  irq_stat		= 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 235 |  | 
| Sergei Shtylyov | e51e252 | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 236 | (void) pci_read_config_byte(dev, irq_reg, &irq_stat); | 
|  | 237 |  | 
| Sergei Shtylyov | 628df2f | 2009-06-15 18:52:59 +0200 | [diff] [blame] | 238 | pr_debug("%s: irq_stat: 0x%02x irq_mask: 0x%02x\n", | 
|  | 239 | hwif->name, irq_stat, irq_mask); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 240 |  | 
| Sergei Shtylyov | 628df2f | 2009-06-15 18:52:59 +0200 | [diff] [blame] | 241 | return (irq_stat & irq_mask) ? 1 : 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 242 | } | 
|  | 243 |  | 
|  | 244 | /* | 
|  | 245 | * ASUS P55T2P4D with CMD646 chipset revision 0x01 requires the old | 
|  | 246 | * event order for DMA transfers. | 
|  | 247 | */ | 
|  | 248 |  | 
| Bartlomiej Zolnierkiewicz | 5e37bdc | 2008-04-26 22:25:24 +0200 | [diff] [blame] | 249 | static int cmd646_1_dma_end(ide_drive_t *drive) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 250 | { | 
| Bartlomiej Zolnierkiewicz | 898ec22 | 2009-01-06 17:20:52 +0100 | [diff] [blame] | 251 | ide_hwif_t *hwif = drive->hwif; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 252 | u8 dma_stat = 0, dma_cmd = 0; | 
|  | 253 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 254 | /* get DMA status */ | 
| Bartlomiej Zolnierkiewicz | cab7f8e | 2008-07-23 19:55:51 +0200 | [diff] [blame] | 255 | dma_stat = inb(hwif->dma_base + ATA_DMA_STATUS); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 256 | /* read DMA command state */ | 
| Bartlomiej Zolnierkiewicz | cab7f8e | 2008-07-23 19:55:51 +0200 | [diff] [blame] | 257 | dma_cmd = inb(hwif->dma_base + ATA_DMA_CMD); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 258 | /* stop DMA */ | 
| Bartlomiej Zolnierkiewicz | cab7f8e | 2008-07-23 19:55:51 +0200 | [diff] [blame] | 259 | outb(dma_cmd & ~1, hwif->dma_base + ATA_DMA_CMD); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 260 | /* clear the INTR & ERROR bits */ | 
| Bartlomiej Zolnierkiewicz | cab7f8e | 2008-07-23 19:55:51 +0200 | [diff] [blame] | 261 | outb(dma_stat | 6, hwif->dma_base + ATA_DMA_STATUS); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 262 | /* verify good DMA status */ | 
|  | 263 | return (dma_stat & 7) != 4; | 
|  | 264 | } | 
|  | 265 |  | 
| Bartlomiej Zolnierkiewicz | 2ed0ef5 | 2009-03-24 23:22:53 +0100 | [diff] [blame] | 266 | static int init_chipset_cmd64x(struct pci_dev *dev) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 267 | { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 268 | u8 mrdmode = 0; | 
|  | 269 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 270 | /* Set a good latency timer and cache line size value. */ | 
|  | 271 | (void) pci_write_config_byte(dev, PCI_LATENCY_TIMER, 64); | 
|  | 272 | /* FIXME: pci_set_master() to ensure a good latency timer value */ | 
|  | 273 |  | 
| Sergei Shtylyov | 83a6d4a | 2007-07-09 23:17:55 +0200 | [diff] [blame] | 274 | /* | 
|  | 275 | * Enable interrupts, select MEMORY READ LINE for reads. | 
|  | 276 | * | 
|  | 277 | * NOTE: although not mentioned in the PCI0646U specs, | 
|  | 278 | * bits 0-1 are write only and won't be read back as | 
|  | 279 | * set or not -- PCI0646U2 specs clarify this point. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 280 | */ | 
| Sergei Shtylyov | 83a6d4a | 2007-07-09 23:17:55 +0200 | [diff] [blame] | 281 | (void) pci_read_config_byte (dev, MRDMODE, &mrdmode); | 
|  | 282 | mrdmode &= ~0x30; | 
|  | 283 | (void) pci_write_config_byte(dev, MRDMODE, (mrdmode | 0x02)); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 284 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 285 | return 0; | 
|  | 286 | } | 
|  | 287 |  | 
| Bartlomiej Zolnierkiewicz | f454cbe | 2008-08-05 18:17:04 +0200 | [diff] [blame] | 288 | static u8 cmd64x_cable_detect(ide_hwif_t *hwif) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 289 | { | 
| Bartlomiej Zolnierkiewicz | 3650165 | 2008-02-01 23:09:31 +0100 | [diff] [blame] | 290 | struct pci_dev  *dev	= to_pci_dev(hwif->dev); | 
| Sergei Shtylyov | 83a6d4a | 2007-07-09 23:17:55 +0200 | [diff] [blame] | 291 | u8 bmidecsr = 0, mask	= hwif->channel ? 0x02 : 0x01; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 292 |  | 
| Sergei Shtylyov | 83a6d4a | 2007-07-09 23:17:55 +0200 | [diff] [blame] | 293 | switch (dev->device) { | 
|  | 294 | case PCI_DEVICE_ID_CMD_648: | 
|  | 295 | case PCI_DEVICE_ID_CMD_649: | 
|  | 296 | pci_read_config_byte(dev, BMIDECSR, &bmidecsr); | 
| Bartlomiej Zolnierkiewicz | 49521f9 | 2007-07-09 23:17:58 +0200 | [diff] [blame] | 297 | return (bmidecsr & mask) ? ATA_CBL_PATA80 : ATA_CBL_PATA40; | 
| Sergei Shtylyov | 83a6d4a | 2007-07-09 23:17:55 +0200 | [diff] [blame] | 298 | default: | 
| Bartlomiej Zolnierkiewicz | 49521f9 | 2007-07-09 23:17:58 +0200 | [diff] [blame] | 299 | return ATA_CBL_PATA40; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 300 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 301 | } | 
|  | 302 |  | 
| Bartlomiej Zolnierkiewicz | ac95bee | 2008-04-26 22:25:14 +0200 | [diff] [blame] | 303 | static const struct ide_port_ops cmd64x_port_ops = { | 
|  | 304 | .set_pio_mode		= cmd64x_set_pio_mode, | 
|  | 305 | .set_dma_mode		= cmd64x_set_dma_mode, | 
| Sergei Shtylyov | 30e5ffc | 2009-06-15 18:52:56 +0200 | [diff] [blame] | 306 | .clear_irq		= cmd64x_clear_irq, | 
| Sergei Shtylyov | 628df2f | 2009-06-15 18:52:59 +0200 | [diff] [blame] | 307 | .test_irq		= cmd64x_test_irq, | 
| Sergei Shtylyov | 30e5ffc | 2009-06-15 18:52:56 +0200 | [diff] [blame] | 308 | .cable_detect		= cmd64x_cable_detect, | 
|  | 309 | }; | 
|  | 310 |  | 
|  | 311 | static const struct ide_port_ops cmd648_port_ops = { | 
|  | 312 | .set_pio_mode		= cmd64x_set_pio_mode, | 
|  | 313 | .set_dma_mode		= cmd64x_set_dma_mode, | 
|  | 314 | .clear_irq		= cmd648_clear_irq, | 
| Sergei Shtylyov | 628df2f | 2009-06-15 18:52:59 +0200 | [diff] [blame] | 315 | .test_irq		= cmd648_test_irq, | 
| Bartlomiej Zolnierkiewicz | ac95bee | 2008-04-26 22:25:14 +0200 | [diff] [blame] | 316 | .cable_detect		= cmd64x_cable_detect, | 
|  | 317 | }; | 
|  | 318 |  | 
| Bartlomiej Zolnierkiewicz | f37afda | 2008-04-26 22:25:24 +0200 | [diff] [blame] | 319 | static const struct ide_dma_ops cmd646_rev1_dma_ops = { | 
|  | 320 | .dma_host_set		= ide_dma_host_set, | 
|  | 321 | .dma_setup		= ide_dma_setup, | 
| Bartlomiej Zolnierkiewicz | f37afda | 2008-04-26 22:25:24 +0200 | [diff] [blame] | 322 | .dma_start		= ide_dma_start, | 
| Bartlomiej Zolnierkiewicz | 5e37bdc | 2008-04-26 22:25:24 +0200 | [diff] [blame] | 323 | .dma_end		= cmd646_1_dma_end, | 
| Bartlomiej Zolnierkiewicz | f37afda | 2008-04-26 22:25:24 +0200 | [diff] [blame] | 324 | .dma_test_irq		= ide_dma_test_irq, | 
|  | 325 | .dma_lost_irq		= ide_dma_lost_irq, | 
| Bartlomiej Zolnierkiewicz | 22117d6 | 2009-03-27 12:46:47 +0100 | [diff] [blame] | 326 | .dma_timer_expiry	= ide_dma_sff_timer_expiry, | 
| Sergei Shtylyov | 592b531 | 2009-01-06 17:21:02 +0100 | [diff] [blame] | 327 | .dma_sff_read_status	= ide_dma_sff_read_status, | 
| Bartlomiej Zolnierkiewicz | 5e37bdc | 2008-04-26 22:25:24 +0200 | [diff] [blame] | 328 | }; | 
|  | 329 |  | 
| Bartlomiej Zolnierkiewicz | 8562043 | 2007-10-20 00:32:34 +0200 | [diff] [blame] | 330 | static const struct ide_port_info cmd64x_chipsets[] __devinitdata = { | 
| Bartlomiej Zolnierkiewicz | ced3ec8 | 2008-07-24 22:53:32 +0200 | [diff] [blame] | 331 | {	/* 0: CMD643 */ | 
|  | 332 | .name		= DRV_NAME, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 333 | .init_chipset	= init_chipset_cmd64x, | 
| Sergei Shtylyov | 7accbff | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 334 | .enablebits	= {{0x00,0x00,0x00}, {0x51,0x08,0x08}}, | 
| Bartlomiej Zolnierkiewicz | ac95bee | 2008-04-26 22:25:14 +0200 | [diff] [blame] | 335 | .port_ops	= &cmd64x_port_ops, | 
| Bartlomiej Zolnierkiewicz | 8ac2b42 | 2008-02-01 23:09:30 +0100 | [diff] [blame] | 336 | .host_flags	= IDE_HFLAG_CLEAR_SIMPLEX | | 
| Mikulas Patocka | 9bd7496 | 2009-10-21 08:55:28 +0000 | [diff] [blame] | 337 | IDE_HFLAG_ABUSE_PREFETCH | | 
|  | 338 | IDE_HFLAG_SERIALIZE, | 
| Bartlomiej Zolnierkiewicz | 4099d14 | 2007-07-20 01:11:59 +0200 | [diff] [blame] | 339 | .pio_mask	= ATA_PIO5, | 
| Bartlomiej Zolnierkiewicz | 5f8b6c3 | 2007-10-19 00:30:07 +0200 | [diff] [blame] | 340 | .mwdma_mask	= ATA_MWDMA2, | 
| Bartlomiej Zolnierkiewicz | 1813720 | 2007-05-10 00:01:07 +0200 | [diff] [blame] | 341 | .udma_mask	= 0x00, /* no udma */ | 
| Bartlomiej Zolnierkiewicz | ced3ec8 | 2008-07-24 22:53:32 +0200 | [diff] [blame] | 342 | }, | 
|  | 343 | {	/* 1: CMD646 */ | 
|  | 344 | .name		= DRV_NAME, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 345 | .init_chipset	= init_chipset_cmd64x, | 
| Sergei Shtylyov | 7accbff | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 346 | .enablebits	= {{0x51,0x04,0x04}, {0x51,0x08,0x08}}, | 
| Sergei Shtylyov | 30e5ffc | 2009-06-15 18:52:56 +0200 | [diff] [blame] | 347 | .port_ops	= &cmd648_port_ops, | 
| Mikulas Patocka | 9bd7496 | 2009-10-21 08:55:28 +0000 | [diff] [blame] | 348 | .host_flags	= IDE_HFLAG_ABUSE_PREFETCH | | 
|  | 349 | IDE_HFLAG_SERIALIZE, | 
| Bartlomiej Zolnierkiewicz | 4099d14 | 2007-07-20 01:11:59 +0200 | [diff] [blame] | 350 | .pio_mask	= ATA_PIO5, | 
| Bartlomiej Zolnierkiewicz | 5f8b6c3 | 2007-10-19 00:30:07 +0200 | [diff] [blame] | 351 | .mwdma_mask	= ATA_MWDMA2, | 
|  | 352 | .udma_mask	= ATA_UDMA2, | 
| Bartlomiej Zolnierkiewicz | ced3ec8 | 2008-07-24 22:53:32 +0200 | [diff] [blame] | 353 | }, | 
|  | 354 | {	/* 2: CMD648 */ | 
|  | 355 | .name		= DRV_NAME, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 356 | .init_chipset	= init_chipset_cmd64x, | 
| Sergei Shtylyov | 7accbff | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 357 | .enablebits	= {{0x51,0x04,0x04}, {0x51,0x08,0x08}}, | 
| Sergei Shtylyov | 30e5ffc | 2009-06-15 18:52:56 +0200 | [diff] [blame] | 358 | .port_ops	= &cmd648_port_ops, | 
| Bartlomiej Zolnierkiewicz | 5e71d9c | 2008-04-26 17:36:35 +0200 | [diff] [blame] | 359 | .host_flags	= IDE_HFLAG_ABUSE_PREFETCH, | 
| Bartlomiej Zolnierkiewicz | 4099d14 | 2007-07-20 01:11:59 +0200 | [diff] [blame] | 360 | .pio_mask	= ATA_PIO5, | 
| Bartlomiej Zolnierkiewicz | 5f8b6c3 | 2007-10-19 00:30:07 +0200 | [diff] [blame] | 361 | .mwdma_mask	= ATA_MWDMA2, | 
|  | 362 | .udma_mask	= ATA_UDMA4, | 
| Bartlomiej Zolnierkiewicz | ced3ec8 | 2008-07-24 22:53:32 +0200 | [diff] [blame] | 363 | }, | 
|  | 364 | {	/* 3: CMD649 */ | 
|  | 365 | .name		= DRV_NAME, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 366 | .init_chipset	= init_chipset_cmd64x, | 
| Sergei Shtylyov | 7accbff | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 367 | .enablebits	= {{0x51,0x04,0x04}, {0x51,0x08,0x08}}, | 
| Sergei Shtylyov | 30e5ffc | 2009-06-15 18:52:56 +0200 | [diff] [blame] | 368 | .port_ops	= &cmd648_port_ops, | 
| Bartlomiej Zolnierkiewicz | 5e71d9c | 2008-04-26 17:36:35 +0200 | [diff] [blame] | 369 | .host_flags	= IDE_HFLAG_ABUSE_PREFETCH, | 
| Bartlomiej Zolnierkiewicz | 4099d14 | 2007-07-20 01:11:59 +0200 | [diff] [blame] | 370 | .pio_mask	= ATA_PIO5, | 
| Bartlomiej Zolnierkiewicz | 5f8b6c3 | 2007-10-19 00:30:07 +0200 | [diff] [blame] | 371 | .mwdma_mask	= ATA_MWDMA2, | 
|  | 372 | .udma_mask	= ATA_UDMA5, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 373 | } | 
|  | 374 | }; | 
|  | 375 |  | 
|  | 376 | static int __devinit cmd64x_init_one(struct pci_dev *dev, const struct pci_device_id *id) | 
|  | 377 | { | 
| Bartlomiej Zolnierkiewicz | 039788e | 2007-10-20 00:32:34 +0200 | [diff] [blame] | 378 | struct ide_port_info d; | 
| Bartlomiej Zolnierkiewicz | bfd314a | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 379 | u8 idx = id->driver_data; | 
| Sergei Shtylyov | 7accbff | 2007-05-05 22:03:49 +0200 | [diff] [blame] | 380 |  | 
| Bartlomiej Zolnierkiewicz | bfd314a | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 381 | d = cmd64x_chipsets[idx]; | 
|  | 382 |  | 
| Bartlomiej Zolnierkiewicz | 5e37bdc | 2008-04-26 22:25:24 +0200 | [diff] [blame] | 383 | if (idx == 1) { | 
|  | 384 | /* | 
|  | 385 | * UltraDMA only supported on PCI646U and PCI646U2, which | 
|  | 386 | * correspond to revisions 0x03, 0x05 and 0x07 respectively. | 
|  | 387 | * Actually, although the CMD tech support people won't | 
|  | 388 | * tell me the details, the 0x03 revision cannot support | 
|  | 389 | * UDMA correctly without hardware modifications, and even | 
|  | 390 | * then it only works with Quantum disks due to some | 
|  | 391 | * hold time assumptions in the 646U part which are fixed | 
|  | 392 | * in the 646U2. | 
|  | 393 | * | 
|  | 394 | * So we only do UltraDMA on revision 0x05 and 0x07 chipsets. | 
|  | 395 | */ | 
|  | 396 | if (dev->revision < 5) { | 
|  | 397 | d.udma_mask = 0x00; | 
|  | 398 | /* | 
|  | 399 | * The original PCI0646 didn't have the primary | 
|  | 400 | * channel enable bit, it appeared starting with | 
|  | 401 | * PCI0646U (i.e. revision ID 3). | 
|  | 402 | */ | 
|  | 403 | if (dev->revision < 3) { | 
|  | 404 | d.enablebits[0].reg = 0; | 
| Sergei Shtylyov | 30e5ffc | 2009-06-15 18:52:56 +0200 | [diff] [blame] | 405 | d.port_ops = &cmd64x_port_ops; | 
| Bartlomiej Zolnierkiewicz | 5e37bdc | 2008-04-26 22:25:24 +0200 | [diff] [blame] | 406 | if (dev->revision == 1) | 
|  | 407 | d.dma_ops = &cmd646_rev1_dma_ops; | 
| Bartlomiej Zolnierkiewicz | 5e37bdc | 2008-04-26 22:25:24 +0200 | [diff] [blame] | 408 | } | 
|  | 409 | } | 
|  | 410 | } | 
| Bartlomiej Zolnierkiewicz | bfd314a | 2007-10-19 00:30:09 +0200 | [diff] [blame] | 411 |  | 
| Bartlomiej Zolnierkiewicz | 6cdf6eb | 2008-07-24 22:53:14 +0200 | [diff] [blame] | 412 | return ide_pci_init_one(dev, &d, NULL); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 413 | } | 
|  | 414 |  | 
| Bartlomiej Zolnierkiewicz | 9cbcc5e | 2007-10-16 22:29:56 +0200 | [diff] [blame] | 415 | static const struct pci_device_id cmd64x_pci_tbl[] = { | 
|  | 416 | { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_643), 0 }, | 
|  | 417 | { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_646), 1 }, | 
|  | 418 | { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_648), 2 }, | 
|  | 419 | { PCI_VDEVICE(CMD, PCI_DEVICE_ID_CMD_649), 3 }, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 420 | { 0, }, | 
|  | 421 | }; | 
|  | 422 | MODULE_DEVICE_TABLE(pci, cmd64x_pci_tbl); | 
|  | 423 |  | 
| Bartlomiej Zolnierkiewicz | a9ab09e | 2008-10-13 21:39:41 +0200 | [diff] [blame] | 424 | static struct pci_driver cmd64x_pci_driver = { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 425 | .name		= "CMD64x_IDE", | 
|  | 426 | .id_table	= cmd64x_pci_tbl, | 
|  | 427 | .probe		= cmd64x_init_one, | 
| Bartlomiej Zolnierkiewicz | e2b15b4 | 2008-07-24 22:53:20 +0200 | [diff] [blame] | 428 | .remove		= ide_pci_remove, | 
| Bartlomiej Zolnierkiewicz | feb22b7 | 2008-10-10 22:39:32 +0200 | [diff] [blame] | 429 | .suspend	= ide_pci_suspend, | 
|  | 430 | .resume		= ide_pci_resume, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 431 | }; | 
|  | 432 |  | 
| Bartlomiej Zolnierkiewicz | 82ab1ee | 2007-01-27 13:46:56 +0100 | [diff] [blame] | 433 | static int __init cmd64x_ide_init(void) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 434 | { | 
| Bartlomiej Zolnierkiewicz | a9ab09e | 2008-10-13 21:39:41 +0200 | [diff] [blame] | 435 | return ide_pci_register_driver(&cmd64x_pci_driver); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 436 | } | 
|  | 437 |  | 
| Bartlomiej Zolnierkiewicz | e2b15b4 | 2008-07-24 22:53:20 +0200 | [diff] [blame] | 438 | static void __exit cmd64x_ide_exit(void) | 
|  | 439 | { | 
| Bartlomiej Zolnierkiewicz | a9ab09e | 2008-10-13 21:39:41 +0200 | [diff] [blame] | 440 | pci_unregister_driver(&cmd64x_pci_driver); | 
| Bartlomiej Zolnierkiewicz | e2b15b4 | 2008-07-24 22:53:20 +0200 | [diff] [blame] | 441 | } | 
|  | 442 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 443 | module_init(cmd64x_ide_init); | 
| Bartlomiej Zolnierkiewicz | e2b15b4 | 2008-07-24 22:53:20 +0200 | [diff] [blame] | 444 | module_exit(cmd64x_ide_exit); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 445 |  | 
| Bartlomiej Zolnierkiewicz | 60349ab | 2010-01-18 07:18:26 +0000 | [diff] [blame] | 446 | MODULE_AUTHOR("Eddie Dost, David Miller, Andre Hedrick, Bartlomiej Zolnierkiewicz"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 447 | MODULE_DESCRIPTION("PCI driver module for CMD64x IDE"); | 
|  | 448 | MODULE_LICENSE("GPL"); |