blob: 1e83b24fa461dba7c1ffb94437f5fdffd20b28bd [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 2003, 2004 Ralf Baechle
Ralf Baechle41943182005-05-05 16:45:59 +00007 * Copyright (C) 2004 Maciej W. Rozycki
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 */
9#ifndef __ASM_CPU_FEATURES_H
10#define __ASM_CPU_FEATURES_H
11
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <asm/cpu.h>
13#include <asm/cpu-info.h>
14#include <cpu-feature-overrides.h>
15
Ralf Baechle10cc3522007-10-11 23:46:15 +010016#ifndef current_cpu_type
Ralf Baechle70342282013-01-22 12:59:30 +010017#define current_cpu_type() current_cpu_data.cputype
Ralf Baechle10cc3522007-10-11 23:46:15 +010018#endif
19
Linus Torvalds1da177e2005-04-16 15:20:36 -070020/*
21 * SMP assumption: Options of CPU 0 are a superset of all processors.
22 * This is true for all known MIPS systems.
23 */
24#ifndef cpu_has_tlb
25#define cpu_has_tlb (cpu_data[0].options & MIPS_CPU_TLB)
26#endif
27#ifndef cpu_has_4kex
28#define cpu_has_4kex (cpu_data[0].options & MIPS_CPU_4KEX)
29#endif
Ralf Baechle02cf2112005-10-01 13:06:32 +010030#ifndef cpu_has_3k_cache
31#define cpu_has_3k_cache (cpu_data[0].options & MIPS_CPU_3K_CACHE)
32#endif
33#define cpu_has_6k_cache 0
34#define cpu_has_8k_cache 0
35#ifndef cpu_has_4k_cache
36#define cpu_has_4k_cache (cpu_data[0].options & MIPS_CPU_4K_CACHE)
37#endif
38#ifndef cpu_has_tx39_cache
39#define cpu_has_tx39_cache (cpu_data[0].options & MIPS_CPU_TX39_CACHE)
40#endif
David Daney47d979e2008-12-11 15:33:27 -080041#ifndef cpu_has_octeon_cache
42#define cpu_has_octeon_cache 0
43#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#ifndef cpu_has_fpu
Ralf Baechlef088fc82006-04-05 09:45:47 +010045#define cpu_has_fpu (current_cpu_data.options & MIPS_CPU_FPU)
Atsushi Nemoto53dc8022007-03-10 01:07:45 +090046#define raw_cpu_has_fpu (raw_current_cpu_data.options & MIPS_CPU_FPU)
47#else
48#define raw_cpu_has_fpu cpu_has_fpu
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#endif
50#ifndef cpu_has_32fpr
51#define cpu_has_32fpr (cpu_data[0].options & MIPS_CPU_32FPR)
52#endif
53#ifndef cpu_has_counter
54#define cpu_has_counter (cpu_data[0].options & MIPS_CPU_COUNTER)
55#endif
56#ifndef cpu_has_watch
57#define cpu_has_watch (cpu_data[0].options & MIPS_CPU_WATCH)
58#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070059#ifndef cpu_has_divec
60#define cpu_has_divec (cpu_data[0].options & MIPS_CPU_DIVEC)
61#endif
62#ifndef cpu_has_vce
63#define cpu_has_vce (cpu_data[0].options & MIPS_CPU_VCE)
64#endif
65#ifndef cpu_has_cache_cdex_p
66#define cpu_has_cache_cdex_p (cpu_data[0].options & MIPS_CPU_CACHE_CDEX_P)
67#endif
68#ifndef cpu_has_cache_cdex_s
69#define cpu_has_cache_cdex_s (cpu_data[0].options & MIPS_CPU_CACHE_CDEX_S)
70#endif
71#ifndef cpu_has_prefetch
72#define cpu_has_prefetch (cpu_data[0].options & MIPS_CPU_PREFETCH)
73#endif
74#ifndef cpu_has_mcheck
75#define cpu_has_mcheck (cpu_data[0].options & MIPS_CPU_MCHECK)
76#endif
77#ifndef cpu_has_ejtag
78#define cpu_has_ejtag (cpu_data[0].options & MIPS_CPU_EJTAG)
79#endif
80#ifndef cpu_has_llsc
81#define cpu_has_llsc (cpu_data[0].options & MIPS_CPU_LLSC)
82#endif
David Daneyb791d112009-07-13 11:15:19 -070083#ifndef kernel_uses_llsc
84#define kernel_uses_llsc cpu_has_llsc
85#endif
Ralf Baechle41943182005-05-05 16:45:59 +000086#ifndef cpu_has_mips16
87#define cpu_has_mips16 (cpu_data[0].ases & MIPS_ASE_MIPS16)
88#endif
89#ifndef cpu_has_mdmx
Ralf Baechle70342282013-01-22 12:59:30 +010090#define cpu_has_mdmx (cpu_data[0].ases & MIPS_ASE_MDMX)
Ralf Baechle41943182005-05-05 16:45:59 +000091#endif
92#ifndef cpu_has_mips3d
Ralf Baechle70342282013-01-22 12:59:30 +010093#define cpu_has_mips3d (cpu_data[0].ases & MIPS_ASE_MIPS3D)
Ralf Baechle41943182005-05-05 16:45:59 +000094#endif
95#ifndef cpu_has_smartmips
96#define cpu_has_smartmips (cpu_data[0].ases & MIPS_ASE_SMARTMIPS)
97#endif
Steven J. Hillb2ab4f02012-09-13 16:47:58 -050098#ifndef cpu_has_rixi
99#define cpu_has_rixi (cpu_data[0].options & MIPS_CPU_RIXI)
100#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101#ifndef cpu_has_vtag_icache
102#define cpu_has_vtag_icache (cpu_data[0].icache.flags & MIPS_CACHE_VTAG)
103#endif
104#ifndef cpu_has_dc_aliases
105#define cpu_has_dc_aliases (cpu_data[0].dcache.flags & MIPS_CACHE_ALIASES)
106#endif
107#ifndef cpu_has_ic_fills_f_dc
108#define cpu_has_ic_fills_f_dc (cpu_data[0].icache.flags & MIPS_CACHE_IC_F_DC)
109#endif
Atsushi Nemotode628932006-03-13 18:23:03 +0900110#ifndef cpu_has_pindexed_dcache
Ralf Baechle70342282013-01-22 12:59:30 +0100111#define cpu_has_pindexed_dcache (cpu_data[0].dcache.flags & MIPS_CACHE_PINDEX)
Atsushi Nemotode628932006-03-13 18:23:03 +0900112#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113
114/*
Ralf Baechle70342282013-01-22 12:59:30 +0100115 * I-Cache snoops remote store. This only matters on SMP. Some multiprocessors
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116 * such as the R10000 have I-Caches that snoop local stores; the embedded ones
117 * don't. For maintaining I-cache coherency this means we need to flush the
118 * D-cache all the way back to whever the I-cache does refills from, so the
119 * I-cache has a chance to see the new data at all. Then we have to flush the
120 * I-cache also.
121 * Note we may have been rescheduled and may no longer be running on the CPU
122 * that did the store so we can't optimize this into only doing the flush on
123 * the local CPU.
124 */
125#ifndef cpu_icache_snoops_remote_store
126#ifdef CONFIG_SMP
127#define cpu_icache_snoops_remote_store (cpu_data[0].icache.flags & MIPS_IC_SNOOPS_REMOTE)
128#else
129#define cpu_icache_snoops_remote_store 1
130#endif
131#endif
132
Steven J. Hilla96102b2012-12-07 04:31:36 +0000133# define cpu_has_mips_1 (cpu_data[0].isa_level & MIPS_CPU_ISA_I)
134#ifndef cpu_has_mips_2
135# define cpu_has_mips_2 (cpu_data[0].isa_level & MIPS_CPU_ISA_II)
136#endif
137#ifndef cpu_has_mips_3
138# define cpu_has_mips_3 (cpu_data[0].isa_level & MIPS_CPU_ISA_III)
139#endif
140#ifndef cpu_has_mips_4
141# define cpu_has_mips_4 (cpu_data[0].isa_level & MIPS_CPU_ISA_IV)
142#endif
143#ifndef cpu_has_mips_5
144# define cpu_has_mips_5 (cpu_data[0].isa_level & MIPS_CPU_ISA_V)
145#endif
Ralf Baechle04015722005-12-09 12:20:49 +0000146# ifndef cpu_has_mips32r1
147# define cpu_has_mips32r1 (cpu_data[0].isa_level & MIPS_CPU_ISA_M32R1)
148# endif
149# ifndef cpu_has_mips32r2
150# define cpu_has_mips32r2 (cpu_data[0].isa_level & MIPS_CPU_ISA_M32R2)
151# endif
152# ifndef cpu_has_mips64r1
153# define cpu_has_mips64r1 (cpu_data[0].isa_level & MIPS_CPU_ISA_M64R1)
154# endif
155# ifndef cpu_has_mips64r2
156# define cpu_has_mips64r2 (cpu_data[0].isa_level & MIPS_CPU_ISA_M64R2)
157# endif
158
159/*
160 * Shortcuts ...
161 */
162#define cpu_has_mips32 (cpu_has_mips32r1 | cpu_has_mips32r2)
163#define cpu_has_mips64 (cpu_has_mips64r1 | cpu_has_mips64r2)
Ralf Baechle70342282013-01-22 12:59:30 +0100164#define cpu_has_mips_r1 (cpu_has_mips32r1 | cpu_has_mips64r1)
165#define cpu_has_mips_r2 (cpu_has_mips32r2 | cpu_has_mips64r2)
Ralf Baechlec46b3022008-10-28 09:37:47 +0000166#define cpu_has_mips_r (cpu_has_mips32r1 | cpu_has_mips32r2 | \
167 cpu_has_mips64r1 | cpu_has_mips64r2)
Ralf Baechle04015722005-12-09 12:20:49 +0000168
David Daney41f0e4d2009-05-12 12:41:53 -0700169#ifndef cpu_has_mips_r2_exec_hazard
170#define cpu_has_mips_r2_exec_hazard cpu_has_mips_r2
171#endif
172
Ralf Baechle47740eb2009-04-19 03:21:22 +0200173/*
174 * MIPS32, MIPS64, VR5500, IDT32332, IDT32334 and maybe a few other
Ralf Baechle70342282013-01-22 12:59:30 +0100175 * pre-MIPS32/MIPS53 processors have CLO, CLZ. The IDT RC64574 is 64-bit and
Ralf Baechle417a5eb2010-08-05 13:26:01 +0100176 * has CLO and CLZ but not DCLO nor DCLZ. For 64-bit kernels
Ralf Baechle47740eb2009-04-19 03:21:22 +0200177 * cpu_has_clo_clz also indicates the availability of DCLO and DCLZ.
178 */
179# ifndef cpu_has_clo_clz
180# define cpu_has_clo_clz cpu_has_mips_r
181# endif
182
Ralf Baechlee50c0a8f2005-05-31 11:49:19 +0000183#ifndef cpu_has_dsp
184#define cpu_has_dsp (cpu_data[0].ases & MIPS_ASE_DSP)
185#endif
186
Steven J. Hillee80f7c72012-08-03 10:26:04 -0500187#ifndef cpu_has_dsp2
188#define cpu_has_dsp2 (cpu_data[0].ases & MIPS_ASE_DSP2P)
189#endif
190
Ralf Baechle8f406112005-07-14 07:34:18 +0000191#ifndef cpu_has_mipsmt
Chris Dearman2e128de2006-06-30 12:32:37 +0100192#define cpu_has_mipsmt (cpu_data[0].ases & MIPS_ASE_MIPSMT)
Ralf Baechle8f406112005-07-14 07:34:18 +0000193#endif
194
Ralf Baechlea3692022007-07-10 17:33:02 +0100195#ifndef cpu_has_userlocal
196#define cpu_has_userlocal (cpu_data[0].options & MIPS_CPU_ULRI)
197#endif
198
Ralf Baechle875d43e2005-09-03 15:56:16 -0700199#ifdef CONFIG_32BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200# ifndef cpu_has_nofpuex
201# define cpu_has_nofpuex (cpu_data[0].options & MIPS_CPU_NOFPUEX)
202# endif
203# ifndef cpu_has_64bits
204# define cpu_has_64bits (cpu_data[0].isa_level & MIPS_CPU_ISA_64BIT)
205# endif
206# ifndef cpu_has_64bit_zero_reg
Ralf Baechle70342282013-01-22 12:59:30 +0100207# define cpu_has_64bit_zero_reg (cpu_data[0].isa_level & MIPS_CPU_ISA_64BIT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208# endif
209# ifndef cpu_has_64bit_gp_regs
210# define cpu_has_64bit_gp_regs 0
211# endif
212# ifndef cpu_has_64bit_addresses
213# define cpu_has_64bit_addresses 0
214# endif
Guenter Roeck91dfc422010-02-02 08:52:20 -0800215# ifndef cpu_vmbits
216# define cpu_vmbits 31
217# endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218#endif
219
Ralf Baechle875d43e2005-09-03 15:56:16 -0700220#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221# ifndef cpu_has_nofpuex
222# define cpu_has_nofpuex 0
223# endif
224# ifndef cpu_has_64bits
225# define cpu_has_64bits 1
226# endif
227# ifndef cpu_has_64bit_zero_reg
228# define cpu_has_64bit_zero_reg 1
229# endif
230# ifndef cpu_has_64bit_gp_regs
231# define cpu_has_64bit_gp_regs 1
232# endif
233# ifndef cpu_has_64bit_addresses
234# define cpu_has_64bit_addresses 1
235# endif
Guenter Roeck91dfc422010-02-02 08:52:20 -0800236# ifndef cpu_vmbits
237# define cpu_vmbits cpu_data[0].vmbits
238# define __NEED_VMBITS_PROBE
239# endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240#endif
241
Ralf Baechlef41ae0b2006-06-05 17:24:46 +0100242#if defined(CONFIG_CPU_MIPSR2_IRQ_VI) && !defined(cpu_has_vint)
243# define cpu_has_vint (cpu_data[0].options & MIPS_CPU_VINT)
244#elif !defined(cpu_has_vint)
Ralf Baechle8f406112005-07-14 07:34:18 +0000245# define cpu_has_vint 0
Ralf Baechlef41ae0b2006-06-05 17:24:46 +0100246#endif
247
248#if defined(CONFIG_CPU_MIPSR2_IRQ_EI) && !defined(cpu_has_veic)
249# define cpu_has_veic (cpu_data[0].options & MIPS_CPU_VEIC)
250#elif !defined(cpu_has_veic)
Ralf Baechle8f406112005-07-14 07:34:18 +0000251# define cpu_has_veic 0
252#endif
253
Ralf Baechlefc5d2d22006-07-06 13:04:01 +0100254#ifndef cpu_has_inclusive_pcaches
255#define cpu_has_inclusive_pcaches (cpu_data[0].options & MIPS_CPU_INCLUSIVE_CACHES)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256#endif
257
258#ifndef cpu_dcache_line_size
Pavel Kiryukhin54fd6442007-11-27 19:20:47 +0300259#define cpu_dcache_line_size() cpu_data[0].dcache.linesz
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260#endif
261#ifndef cpu_icache_line_size
Pavel Kiryukhin54fd6442007-11-27 19:20:47 +0300262#define cpu_icache_line_size() cpu_data[0].icache.linesz
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263#endif
264#ifndef cpu_scache_line_size
Pavel Kiryukhin54fd6442007-11-27 19:20:47 +0300265#define cpu_scache_line_size() cpu_data[0].scache.linesz
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266#endif
267
David Daneyfbeda192009-05-13 15:59:55 -0700268#ifndef cpu_hwrena_impl_bits
269#define cpu_hwrena_impl_bits 0
270#endif
271
Al Cooperda4b62c2012-07-13 16:44:51 -0400272#ifndef cpu_has_perf_cntr_intr_bit
273#define cpu_has_perf_cntr_intr_bit (cpu_data[0].options & MIPS_CPU_PCI)
274#endif
275
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276#endif /* __ASM_CPU_FEATURES_H */