blob: 0e931aaffca20ad2213c1fb0dd2923e409cf75c9 [file] [log] [blame]
Paul Mackerras9994a332005-10-10 22:36:14 +10001/*
Paul Mackerras9994a332005-10-10 22:36:14 +10002 * PowerPC version
3 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
4 * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
5 * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
6 * Adapted for Power Macintosh by Paul Mackerras.
7 * Low-level exception handlers and MMU support
8 * rewritten by Paul Mackerras.
9 * Copyright (C) 1996 Paul Mackerras.
10 * MPC8xx modifications Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
11 *
12 * This file contains the system call entry code, context switch
13 * code, and exception/interrupt return code for PowerPC.
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License
17 * as published by the Free Software Foundation; either version
18 * 2 of the License, or (at your option) any later version.
19 */
20
Paul Mackerras9994a332005-10-10 22:36:14 +100021#include <linux/errno.h>
22#include <asm/unistd.h>
23#include <asm/processor.h>
24#include <asm/page.h>
25#include <asm/mmu.h>
26#include <asm/thread_info.h>
27#include <asm/ppc_asm.h>
28#include <asm/asm-offsets.h>
29#include <asm/cputable.h>
Stephen Rothwell3f639ee2006-09-25 18:19:00 +100030#include <asm/firmware.h>
David Woodhouse007d88d2007-01-01 18:45:34 +000031#include <asm/bug.h>
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +100032#include <asm/ptrace.h>
Benjamin Herrenschmidt945feb12008-04-17 14:35:01 +100033#include <asm/irqflags.h>
Abhishek Sagar395a59d2008-06-21 23:47:27 +053034#include <asm/ftrace.h>
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +110035#include <asm/hw_irq.h>
Paul Mackerras9994a332005-10-10 22:36:14 +100036
37/*
38 * System calls.
39 */
40 .section ".toc","aw"
41.SYS_CALL_TABLE:
42 .tc .sys_call_table[TC],.sys_call_table
43
44/* This value is used to mark exception frames on the stack. */
45exception_marker:
Benjamin Herrenschmidtec2b36b2008-04-17 14:34:59 +100046 .tc ID_EXC_MARKER[TC],STACK_FRAME_REGS_MARKER
Paul Mackerras9994a332005-10-10 22:36:14 +100047
48 .section ".text"
49 .align 7
50
51#undef SHOW_SYSCALLS
52
53 .globl system_call_common
54system_call_common:
55 andi. r10,r12,MSR_PR
56 mr r10,r1
57 addi r1,r1,-INT_FRAME_SIZE
58 beq- 1f
59 ld r1,PACAKSAVE(r13)
601: std r10,0(r1)
61 std r11,_NIP(r1)
62 std r12,_MSR(r1)
63 std r0,GPR0(r1)
64 std r10,GPR1(r1)
Paul Mackerrasc6622f62006-02-24 10:06:59 +110065 ACCOUNT_CPU_USER_ENTRY(r10, r11)
Paul Mackerras9994a332005-10-10 22:36:14 +100066 std r2,GPR2(r1)
67 std r3,GPR3(r1)
Anton Blanchardfd6c40f2012-04-05 03:44:48 +000068 mfcr r2
Paul Mackerras9994a332005-10-10 22:36:14 +100069 std r4,GPR4(r1)
70 std r5,GPR5(r1)
71 std r6,GPR6(r1)
72 std r7,GPR7(r1)
73 std r8,GPR8(r1)
74 li r11,0
75 std r11,GPR9(r1)
76 std r11,GPR10(r1)
77 std r11,GPR11(r1)
78 std r11,GPR12(r1)
Anton Blanchard823df432012-04-04 18:24:29 +000079 std r11,_XER(r1)
Anton Blanchard82087412012-04-04 18:26:39 +000080 std r11,_CTR(r1)
Paul Mackerras9994a332005-10-10 22:36:14 +100081 std r9,GPR13(r1)
Paul Mackerras9994a332005-10-10 22:36:14 +100082 mflr r10
Anton Blanchardfd6c40f2012-04-05 03:44:48 +000083 /*
84 * This clears CR0.SO (bit 28), which is the error indication on
85 * return from this system call.
86 */
87 rldimi r2,r11,28,(63-28)
Paul Mackerras9994a332005-10-10 22:36:14 +100088 li r11,0xc01
Paul Mackerras9994a332005-10-10 22:36:14 +100089 std r10,_LINK(r1)
90 std r11,_TRAP(r1)
Paul Mackerras9994a332005-10-10 22:36:14 +100091 std r3,ORIG_GPR3(r1)
Anton Blanchardfd6c40f2012-04-05 03:44:48 +000092 std r2,_CCR(r1)
Paul Mackerras9994a332005-10-10 22:36:14 +100093 ld r2,PACATOC(r13)
94 addi r9,r1,STACK_FRAME_OVERHEAD
95 ld r11,exception_marker@toc(r2)
96 std r11,-16(r9) /* "regshere" marker */
Paul Mackerrascf9efce2010-08-26 19:56:43 +000097#if defined(CONFIG_VIRT_CPU_ACCOUNTING) && defined(CONFIG_PPC_SPLPAR)
98BEGIN_FW_FTR_SECTION
99 beq 33f
100 /* if from user, see if there are any DTL entries to process */
101 ld r10,PACALPPACAPTR(r13) /* get ptr to VPA */
102 ld r11,PACA_DTL_RIDX(r13) /* get log read index */
103 ld r10,LPPACA_DTLIDX(r10) /* get log write index */
104 cmpd cr1,r11,r10
105 beq+ cr1,33f
106 bl .accumulate_stolen_time
107 REST_GPR(0,r1)
108 REST_4GPRS(3,r1)
109 REST_2GPRS(7,r1)
110 addi r9,r1,STACK_FRAME_OVERHEAD
11133:
112END_FW_FTR_SECTION_IFSET(FW_FEATURE_SPLPAR)
113#endif /* CONFIG_VIRT_CPU_ACCOUNTING && CONFIG_PPC_SPLPAR */
114
Benjamin Herrenschmidt1421ae02012-03-01 15:40:23 +1100115 /*
116 * A syscall should always be called with interrupts enabled
117 * so we just unconditionally hard-enable here. When some kind
118 * of irq tracing is used, we additionally check that condition
119 * is correct
120 */
121#if defined(CONFIG_TRACE_IRQFLAGS) && defined(CONFIG_BUG)
122 lbz r10,PACASOFTIRQEN(r13)
123 xori r10,r10,1
1241: tdnei r10,0
125 EMIT_BUG_ENTRY 1b,__FILE__,__LINE__,BUGFLAG_WARNING
126#endif
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000127
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000128#ifdef CONFIG_PPC_BOOK3E
129 wrteei 1
130#else
Benjamin Herrenschmidt1421ae02012-03-01 15:40:23 +1100131 ld r11,PACAKMSR(r13)
Paul Mackerras9994a332005-10-10 22:36:14 +1000132 ori r11,r11,MSR_EE
133 mtmsrd r11,1
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000134#endif /* CONFIG_PPC_BOOK3E */
Paul Mackerras9994a332005-10-10 22:36:14 +1000135
Benjamin Herrenschmidt1421ae02012-03-01 15:40:23 +1100136 /* We do need to set SOFTE in the stack frame or the return
137 * from interrupt will be painful
138 */
139 li r10,1
140 std r10,SOFTE(r1)
141
Paul Mackerras9994a332005-10-10 22:36:14 +1000142#ifdef SHOW_SYSCALLS
143 bl .do_show_syscall
144 REST_GPR(0,r1)
145 REST_4GPRS(3,r1)
146 REST_2GPRS(7,r1)
147 addi r9,r1,STACK_FRAME_OVERHEAD
148#endif
Stuart Yoder9778b692012-07-05 04:41:35 +0000149 CURRENT_THREAD_INFO(r11, r1)
Paul Mackerras9994a332005-10-10 22:36:14 +1000150 ld r10,TI_FLAGS(r11)
Paul Mackerras9994a332005-10-10 22:36:14 +1000151 andi. r11,r10,_TIF_SYSCALL_T_OR_A
152 bne- syscall_dotrace
Anton Blanchardd14299d2012-04-04 18:23:27 +0000153.Lsyscall_dotrace_cont:
Paul Mackerras9994a332005-10-10 22:36:14 +1000154 cmpldi 0,r0,NR_syscalls
155 bge- syscall_enosys
156
157system_call: /* label this so stack traces look sane */
158/*
159 * Need to vector to 32 Bit or default sys_call_table here,
160 * based on caller's run-mode / personality.
161 */
162 ld r11,.SYS_CALL_TABLE@toc(2)
163 andi. r10,r10,_TIF_32BIT
164 beq 15f
165 addi r11,r11,8 /* use 32-bit syscall entries */
166 clrldi r3,r3,32
167 clrldi r4,r4,32
168 clrldi r5,r5,32
169 clrldi r6,r6,32
170 clrldi r7,r7,32
171 clrldi r8,r8,32
17215:
173 slwi r0,r0,4
174 ldx r10,r11,r0 /* Fetch system call handler [ptr] */
175 mtctr r10
176 bctrl /* Call handler */
177
178syscall_exit:
Paul Mackerras9994a332005-10-10 22:36:14 +1000179 std r3,RESULT(r1)
David Woodhouse401d1f02005-11-15 18:52:18 +0000180#ifdef SHOW_SYSCALLS
181 bl .do_show_syscall_exit
182 ld r3,RESULT(r1)
183#endif
Stuart Yoder9778b692012-07-05 04:41:35 +0000184 CURRENT_THREAD_INFO(r12, r1)
Paul Mackerras9994a332005-10-10 22:36:14 +1000185
Paul Mackerras9994a332005-10-10 22:36:14 +1000186 ld r8,_MSR(r1)
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000187#ifdef CONFIG_PPC_BOOK3S
188 /* No MSR:RI on BookE */
Paul Mackerras9994a332005-10-10 22:36:14 +1000189 andi. r10,r8,MSR_RI
190 beq- unrecov_restore
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000191#endif
Benjamin Herrenschmidt1421ae02012-03-01 15:40:23 +1100192 /*
193 * Disable interrupts so current_thread_info()->flags can't change,
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000194 * and so that we don't get interrupted after loading SRR0/1.
195 */
196#ifdef CONFIG_PPC_BOOK3E
197 wrteei 0
198#else
Benjamin Herrenschmidt1421ae02012-03-01 15:40:23 +1100199 ld r10,PACAKMSR(r13)
Anton Blanchardac1dc362012-05-29 12:22:00 +0000200 /*
201 * For performance reasons we clear RI the same time that we
202 * clear EE. We only need to clear RI just before we restore r13
203 * below, but batching it with EE saves us one expensive mtmsrd call.
204 * We have to be careful to restore RI if we branch anywhere from
205 * here (eg syscall_exit_work).
206 */
207 li r9,MSR_RI
208 andc r11,r10,r9
209 mtmsrd r11,1
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000210#endif /* CONFIG_PPC_BOOK3E */
211
Paul Mackerras9994a332005-10-10 22:36:14 +1000212 ld r9,TI_FLAGS(r12)
David Woodhouse401d1f02005-11-15 18:52:18 +0000213 li r11,-_LAST_ERRNO
Paul Mackerras1bd79332006-03-08 13:24:22 +1100214 andi. r0,r9,(_TIF_SYSCALL_T_OR_A|_TIF_SINGLESTEP|_TIF_USER_WORK_MASK|_TIF_PERSYSCALL_MASK)
Paul Mackerras9994a332005-10-10 22:36:14 +1000215 bne- syscall_exit_work
David Woodhouse401d1f02005-11-15 18:52:18 +0000216 cmpld r3,r11
217 ld r5,_CCR(r1)
218 bge- syscall_error
Anton Blanchardd14299d2012-04-04 18:23:27 +0000219.Lsyscall_error_cont:
Paul Mackerras9994a332005-10-10 22:36:14 +1000220 ld r7,_NIP(r1)
Anton Blanchardf89451f2010-08-11 01:40:27 +0000221BEGIN_FTR_SECTION
Paul Mackerras9994a332005-10-10 22:36:14 +1000222 stdcx. r0,0,r1 /* to clear the reservation */
Anton Blanchardf89451f2010-08-11 01:40:27 +0000223END_FTR_SECTION_IFCLR(CPU_FTR_STCX_CHECKS_ADDRESS)
Paul Mackerras9994a332005-10-10 22:36:14 +1000224 andi. r6,r8,MSR_PR
225 ld r4,_LINK(r1)
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000226
Paul Mackerrasc6622f62006-02-24 10:06:59 +1100227 beq- 1f
228 ACCOUNT_CPU_USER_EXIT(r11, r12)
229 ld r13,GPR13(r1) /* only restore r13 if returning to usermode */
Paul Mackerras9994a332005-10-10 22:36:14 +10002301: ld r2,GPR2(r1)
Paul Mackerras9994a332005-10-10 22:36:14 +1000231 ld r1,GPR1(r1)
232 mtlr r4
233 mtcr r5
234 mtspr SPRN_SRR0,r7
235 mtspr SPRN_SRR1,r8
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000236 RFI
Paul Mackerras9994a332005-10-10 22:36:14 +1000237 b . /* prevent speculative execution */
238
David Woodhouse401d1f02005-11-15 18:52:18 +0000239syscall_error:
Paul Mackerras9994a332005-10-10 22:36:14 +1000240 oris r5,r5,0x1000 /* Set SO bit in CR */
David Woodhouse401d1f02005-11-15 18:52:18 +0000241 neg r3,r3
Paul Mackerras9994a332005-10-10 22:36:14 +1000242 std r5,_CCR(r1)
Anton Blanchardd14299d2012-04-04 18:23:27 +0000243 b .Lsyscall_error_cont
David Woodhouse401d1f02005-11-15 18:52:18 +0000244
Paul Mackerras9994a332005-10-10 22:36:14 +1000245/* Traced system call support */
246syscall_dotrace:
247 bl .save_nvgprs
248 addi r3,r1,STACK_FRAME_OVERHEAD
249 bl .do_syscall_trace_enter
Roland McGrath4f72c422008-07-27 16:51:03 +1000250 /*
251 * Restore argument registers possibly just changed.
252 * We use the return value of do_syscall_trace_enter
253 * for the call number to look up in the table (r0).
254 */
255 mr r0,r3
Paul Mackerras9994a332005-10-10 22:36:14 +1000256 ld r3,GPR3(r1)
257 ld r4,GPR4(r1)
258 ld r5,GPR5(r1)
259 ld r6,GPR6(r1)
260 ld r7,GPR7(r1)
261 ld r8,GPR8(r1)
262 addi r9,r1,STACK_FRAME_OVERHEAD
Stuart Yoder9778b692012-07-05 04:41:35 +0000263 CURRENT_THREAD_INFO(r10, r1)
Paul Mackerras9994a332005-10-10 22:36:14 +1000264 ld r10,TI_FLAGS(r10)
Anton Blanchardd14299d2012-04-04 18:23:27 +0000265 b .Lsyscall_dotrace_cont
Paul Mackerras9994a332005-10-10 22:36:14 +1000266
David Woodhouse401d1f02005-11-15 18:52:18 +0000267syscall_enosys:
268 li r3,-ENOSYS
269 b syscall_exit
270
271syscall_exit_work:
Anton Blanchardac1dc362012-05-29 12:22:00 +0000272#ifdef CONFIG_PPC_BOOK3S
273 mtmsrd r10,1 /* Restore RI */
274#endif
David Woodhouse401d1f02005-11-15 18:52:18 +0000275 /* If TIF_RESTOREALL is set, don't scribble on either r3 or ccr.
276 If TIF_NOERROR is set, just save r3 as it is. */
277
278 andi. r0,r9,_TIF_RESTOREALL
Paul Mackerras1bd79332006-03-08 13:24:22 +1100279 beq+ 0f
280 REST_NVGPRS(r1)
281 b 2f
2820: cmpld r3,r11 /* r10 is -LAST_ERRNO */
David Woodhouse401d1f02005-11-15 18:52:18 +0000283 blt+ 1f
284 andi. r0,r9,_TIF_NOERROR
285 bne- 1f
286 ld r5,_CCR(r1)
287 neg r3,r3
288 oris r5,r5,0x1000 /* Set SO bit in CR */
289 std r5,_CCR(r1)
2901: std r3,GPR3(r1)
2912: andi. r0,r9,(_TIF_PERSYSCALL_MASK)
292 beq 4f
293
Paul Mackerras1bd79332006-03-08 13:24:22 +1100294 /* Clear per-syscall TIF flags if any are set. */
David Woodhouse401d1f02005-11-15 18:52:18 +0000295
296 li r11,_TIF_PERSYSCALL_MASK
297 addi r12,r12,TI_FLAGS
2983: ldarx r10,0,r12
299 andc r10,r10,r11
300 stdcx. r10,0,r12
301 bne- 3b
302 subi r12,r12,TI_FLAGS
Paul Mackerras1bd79332006-03-08 13:24:22 +1100303
3044: /* Anything else left to do? */
305 andi. r0,r9,(_TIF_SYSCALL_T_OR_A|_TIF_SINGLESTEP)
David Woodhouse401d1f02005-11-15 18:52:18 +0000306 beq .ret_from_except_lite
307
308 /* Re-enable interrupts */
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000309#ifdef CONFIG_PPC_BOOK3E
310 wrteei 1
311#else
Benjamin Herrenschmidt1421ae02012-03-01 15:40:23 +1100312 ld r10,PACAKMSR(r13)
David Woodhouse401d1f02005-11-15 18:52:18 +0000313 ori r10,r10,MSR_EE
314 mtmsrd r10,1
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000315#endif /* CONFIG_PPC_BOOK3E */
David Woodhouse401d1f02005-11-15 18:52:18 +0000316
Paul Mackerras1bd79332006-03-08 13:24:22 +1100317 bl .save_nvgprs
Paul Mackerras9994a332005-10-10 22:36:14 +1000318 addi r3,r1,STACK_FRAME_OVERHEAD
319 bl .do_syscall_trace_leave
Paul Mackerras1bd79332006-03-08 13:24:22 +1100320 b .ret_from_except
Paul Mackerras9994a332005-10-10 22:36:14 +1000321
322/* Save non-volatile GPRs, if not already saved. */
323_GLOBAL(save_nvgprs)
324 ld r11,_TRAP(r1)
325 andi. r0,r11,1
326 beqlr-
327 SAVE_NVGPRS(r1)
328 clrrdi r0,r11,1
329 std r0,_TRAP(r1)
330 blr
331
David Woodhouse401d1f02005-11-15 18:52:18 +0000332
Paul Mackerras9994a332005-10-10 22:36:14 +1000333/*
334 * The sigsuspend and rt_sigsuspend system calls can call do_signal
335 * and thus put the process into the stopped state where we might
336 * want to examine its user state with ptrace. Therefore we need
337 * to save all the nonvolatile registers (r14 - r31) before calling
338 * the C code. Similarly, fork, vfork and clone need the full
339 * register state on the stack so that it can be copied to the child.
340 */
Paul Mackerras9994a332005-10-10 22:36:14 +1000341
342_GLOBAL(ppc_fork)
343 bl .save_nvgprs
344 bl .sys_fork
345 b syscall_exit
346
347_GLOBAL(ppc_vfork)
348 bl .save_nvgprs
349 bl .sys_vfork
350 b syscall_exit
351
352_GLOBAL(ppc_clone)
353 bl .save_nvgprs
354 bl .sys_clone
355 b syscall_exit
356
Paul Mackerras1bd79332006-03-08 13:24:22 +1100357_GLOBAL(ppc32_swapcontext)
358 bl .save_nvgprs
359 bl .compat_sys_swapcontext
360 b syscall_exit
361
362_GLOBAL(ppc64_swapcontext)
363 bl .save_nvgprs
364 bl .sys_swapcontext
365 b syscall_exit
366
Paul Mackerras9994a332005-10-10 22:36:14 +1000367_GLOBAL(ret_from_fork)
368 bl .schedule_tail
369 REST_NVGPRS(r1)
370 li r3,0
371 b syscall_exit
372
Anton Blanchard71433282012-09-03 16:51:10 +0000373 .section ".toc","aw"
374DSCR_DEFAULT:
375 .tc dscr_default[TC],dscr_default
376
377 .section ".text"
378
Paul Mackerras9994a332005-10-10 22:36:14 +1000379/*
380 * This routine switches between two different tasks. The process
381 * state of one is saved on its kernel stack. Then the state
382 * of the other is restored from its kernel stack. The memory
383 * management hardware is updated to the second process's state.
384 * Finally, we can return to the second process, via ret_from_except.
385 * On entry, r3 points to the THREAD for the current task, r4
386 * points to the THREAD for the new task.
387 *
388 * Note: there are two ways to get to the "going out" portion
389 * of this code; either by coming in via the entry (_switch)
390 * or via "fork" which must set up an environment equivalent
391 * to the "_switch" path. If you change this you'll have to change
392 * the fork code also.
393 *
394 * The code which creates the new task context is in 'copy_thread'
Jon Mason2ef94812006-01-23 10:58:20 -0600395 * in arch/powerpc/kernel/process.c
Paul Mackerras9994a332005-10-10 22:36:14 +1000396 */
397 .align 7
398_GLOBAL(_switch)
399 mflr r0
400 std r0,16(r1)
401 stdu r1,-SWITCH_FRAME_SIZE(r1)
402 /* r3-r13 are caller saved -- Cort */
403 SAVE_8GPRS(14, r1)
404 SAVE_10GPRS(22, r1)
405 mflr r20 /* Return to switch caller */
406 mfmsr r22
407 li r0, MSR_FP
Michael Neulingce48b212008-06-25 14:07:18 +1000408#ifdef CONFIG_VSX
409BEGIN_FTR_SECTION
410 oris r0,r0,MSR_VSX@h /* Disable VSX */
411END_FTR_SECTION_IFSET(CPU_FTR_VSX)
412#endif /* CONFIG_VSX */
Paul Mackerras9994a332005-10-10 22:36:14 +1000413#ifdef CONFIG_ALTIVEC
414BEGIN_FTR_SECTION
415 oris r0,r0,MSR_VEC@h /* Disable altivec */
416 mfspr r24,SPRN_VRSAVE /* save vrsave register value */
417 std r24,THREAD_VRSAVE(r3)
418END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
419#endif /* CONFIG_ALTIVEC */
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +0000420#ifdef CONFIG_PPC64
421BEGIN_FTR_SECTION
422 mfspr r25,SPRN_DSCR
423 std r25,THREAD_DSCR(r3)
424END_FTR_SECTION_IFSET(CPU_FTR_DSCR)
425#endif
Paul Mackerras9994a332005-10-10 22:36:14 +1000426 and. r0,r0,r22
427 beq+ 1f
428 andc r22,r22,r0
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000429 MTMSRD(r22)
Paul Mackerras9994a332005-10-10 22:36:14 +1000430 isync
4311: std r20,_NIP(r1)
432 mfcr r23
433 std r23,_CCR(r1)
434 std r1,KSP(r3) /* Set old stack pointer */
435
436#ifdef CONFIG_SMP
437 /* We need a sync somewhere here to make sure that if the
438 * previous task gets rescheduled on another CPU, it sees all
439 * stores it has performed on this one.
440 */
441 sync
442#endif /* CONFIG_SMP */
443
Anton Blanchardf89451f2010-08-11 01:40:27 +0000444 /*
445 * If we optimise away the clear of the reservation in system
446 * calls because we know the CPU tracks the address of the
447 * reservation, then we need to clear it here to cover the
448 * case that the kernel context switch path has no larx
449 * instructions.
450 */
451BEGIN_FTR_SECTION
452 ldarx r6,0,r1
453END_FTR_SECTION_IFSET(CPU_FTR_STCX_CHECKS_ADDRESS)
454
Paul Mackerras9994a332005-10-10 22:36:14 +1000455 addi r6,r4,-THREAD /* Convert THREAD to 'current' */
456 std r6,PACACURRENT(r13) /* Set new 'current' */
457
458 ld r8,KSP(r4) /* new stack pointer */
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000459#ifdef CONFIG_PPC_BOOK3S
Paul Mackerras9994a332005-10-10 22:36:14 +1000460BEGIN_FTR_SECTION
Michael Ellermanc2303282008-06-24 11:33:05 +1000461 BEGIN_FTR_SECTION_NESTED(95)
Paul Mackerras9994a332005-10-10 22:36:14 +1000462 clrrdi r6,r8,28 /* get its ESID */
463 clrrdi r9,r1,28 /* get current sp ESID */
Michael Ellermanc2303282008-06-24 11:33:05 +1000464 FTR_SECTION_ELSE_NESTED(95)
Paul Mackerras1189be62007-10-11 20:37:10 +1000465 clrrdi r6,r8,40 /* get its 1T ESID */
466 clrrdi r9,r1,40 /* get current sp 1T ESID */
Matt Evans44ae3ab2011-04-06 19:48:50 +0000467 ALT_MMU_FTR_SECTION_END_NESTED_IFCLR(MMU_FTR_1T_SEGMENT, 95)
Michael Ellermanc2303282008-06-24 11:33:05 +1000468FTR_SECTION_ELSE
469 b 2f
Matt Evans44ae3ab2011-04-06 19:48:50 +0000470ALT_MMU_FTR_SECTION_END_IFSET(MMU_FTR_SLB)
Paul Mackerras9994a332005-10-10 22:36:14 +1000471 clrldi. r0,r6,2 /* is new ESID c00000000? */
472 cmpd cr1,r6,r9 /* or is new ESID the same as current ESID? */
473 cror eq,4*cr1+eq,eq
474 beq 2f /* if yes, don't slbie it */
475
476 /* Bolt in the new stack SLB entry */
477 ld r7,KSP_VSID(r4) /* Get new stack's VSID */
478 oris r0,r6,(SLB_ESID_V)@h
479 ori r0,r0,(SLB_NUM_BOLTED-1)@l
Paul Mackerras1189be62007-10-11 20:37:10 +1000480BEGIN_FTR_SECTION
481 li r9,MMU_SEGSIZE_1T /* insert B field */
482 oris r6,r6,(MMU_SEGSIZE_1T << SLBIE_SSIZE_SHIFT)@h
483 rldimi r7,r9,SLB_VSID_SSIZE_SHIFT,0
Matt Evans44ae3ab2011-04-06 19:48:50 +0000484END_MMU_FTR_SECTION_IFSET(MMU_FTR_1T_SEGMENT)
Michael Neuling2f6093c2006-08-07 16:19:19 +1000485
Michael Neuling00efee72007-08-24 16:58:37 +1000486 /* Update the last bolted SLB. No write barriers are needed
487 * here, provided we only update the current CPU's SLB shadow
488 * buffer.
489 */
Michael Neuling2f6093c2006-08-07 16:19:19 +1000490 ld r9,PACA_SLBSHADOWPTR(r13)
Michael Neuling11a27ad2006-08-09 17:00:30 +1000491 li r12,0
492 std r12,SLBSHADOW_STACKESID(r9) /* Clear ESID */
493 std r7,SLBSHADOW_STACKVSID(r9) /* Save VSID */
494 std r0,SLBSHADOW_STACKESID(r9) /* Save ESID */
Michael Neuling2f6093c2006-08-07 16:19:19 +1000495
Matt Evans44ae3ab2011-04-06 19:48:50 +0000496 /* No need to check for MMU_FTR_NO_SLBIE_B here, since when
Olof Johanssonf66bce52007-10-16 00:58:59 +1000497 * we have 1TB segments, the only CPUs known to have the errata
498 * only support less than 1TB of system memory and we'll never
499 * actually hit this code path.
500 */
501
Paul Mackerras9994a332005-10-10 22:36:14 +1000502 slbie r6
503 slbie r6 /* Workaround POWER5 < DD2.1 issue */
504 slbmte r7,r0
505 isync
Paul Mackerras9994a332005-10-10 22:36:14 +10005062:
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000507#endif /* !CONFIG_PPC_BOOK3S */
508
Stuart Yoder9778b692012-07-05 04:41:35 +0000509 CURRENT_THREAD_INFO(r7, r8) /* base of new stack */
Paul Mackerras9994a332005-10-10 22:36:14 +1000510 /* Note: this uses SWITCH_FRAME_SIZE rather than INT_FRAME_SIZE
511 because we don't need to leave the 288-byte ABI gap at the
512 top of the kernel stack. */
513 addi r7,r7,THREAD_SIZE-SWITCH_FRAME_SIZE
514
515 mr r1,r8 /* start using new stack pointer */
516 std r7,PACAKSAVE(r13)
517
Paul Mackerras9994a332005-10-10 22:36:14 +1000518#ifdef CONFIG_ALTIVEC
519BEGIN_FTR_SECTION
520 ld r0,THREAD_VRSAVE(r4)
521 mtspr SPRN_VRSAVE,r0 /* if G4, restore VRSAVE reg */
522END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
523#endif /* CONFIG_ALTIVEC */
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +0000524#ifdef CONFIG_PPC64
525BEGIN_FTR_SECTION
Anton Blanchard71433282012-09-03 16:51:10 +0000526 lwz r6,THREAD_DSCR_INHERIT(r4)
527 ld r7,DSCR_DEFAULT@toc(2)
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +0000528 ld r0,THREAD_DSCR(r4)
Anton Blanchard71433282012-09-03 16:51:10 +0000529 cmpwi r6,0
530 bne 1f
531 ld r0,0(r7)
5321: cmpd r0,r25
533 beq 2f
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +0000534 mtspr SPRN_DSCR,r0
Anton Blanchard71433282012-09-03 16:51:10 +00005352:
Alexey Kardashevskiyefcac652011-03-02 15:18:48 +0000536END_FTR_SECTION_IFSET(CPU_FTR_DSCR)
537#endif
Paul Mackerras9994a332005-10-10 22:36:14 +1000538
Anton Blanchard71433282012-09-03 16:51:10 +0000539 ld r6,_CCR(r1)
540 mtcrf 0xFF,r6
541
Paul Mackerras9994a332005-10-10 22:36:14 +1000542 /* r3-r13 are destroyed -- Cort */
543 REST_8GPRS(14, r1)
544 REST_10GPRS(22, r1)
545
546 /* convert old thread to its task_struct for return value */
547 addi r3,r3,-THREAD
548 ld r7,_NIP(r1) /* Return to _switch caller in new task */
549 mtlr r7
550 addi r1,r1,SWITCH_FRAME_SIZE
551 blr
552
553 .align 7
554_GLOBAL(ret_from_except)
555 ld r11,_TRAP(r1)
556 andi. r0,r11,1
557 bne .ret_from_except_lite
558 REST_NVGPRS(r1)
559
560_GLOBAL(ret_from_except_lite)
561 /*
562 * Disable interrupts so that current_thread_info()->flags
563 * can't change between when we test it and when we return
564 * from the interrupt.
565 */
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000566#ifdef CONFIG_PPC_BOOK3E
567 wrteei 0
568#else
Benjamin Herrenschmidtd9ada912012-03-02 11:33:52 +1100569 ld r10,PACAKMSR(r13) /* Get kernel MSR without EE */
570 mtmsrd r10,1 /* Update machine state */
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000571#endif /* CONFIG_PPC_BOOK3E */
Paul Mackerras9994a332005-10-10 22:36:14 +1000572
Stuart Yoder9778b692012-07-05 04:41:35 +0000573 CURRENT_THREAD_INFO(r9, r1)
Paul Mackerras9994a332005-10-10 22:36:14 +1000574 ld r3,_MSR(r1)
575 ld r4,TI_FLAGS(r9)
Paul Mackerras9994a332005-10-10 22:36:14 +1000576 andi. r3,r3,MSR_PR
Tiejun Chenc58ce2b2012-06-06 20:56:43 +0000577 beq resume_kernel
Paul Mackerras9994a332005-10-10 22:36:14 +1000578
579 /* Check current_thread_info()->flags */
Tiejun Chenc58ce2b2012-06-06 20:56:43 +0000580 andi. r0,r4,_TIF_USER_WORK_MASK
581 beq restore
582
583 andi. r0,r4,_TIF_NEED_RESCHED
584 beq 1f
585 bl .restore_interrupts
586 bl .schedule
587 b .ret_from_except_lite
588
5891: bl .save_nvgprs
590 bl .restore_interrupts
591 addi r3,r1,STACK_FRAME_OVERHEAD
592 bl .do_notify_resume
593 b .ret_from_except
594
595resume_kernel:
Tiejun Chena9c4e542012-09-16 23:54:30 +0000596 /* check current_thread_info, _TIF_EMULATE_STACK_STORE */
597 CURRENT_THREAD_INFO(r9, r1)
598 ld r8,TI_FLAGS(r9)
599 andis. r8,r8,_TIF_EMULATE_STACK_STORE@h
600 beq+ 1f
601
602 addi r8,r1,INT_FRAME_SIZE /* Get the kprobed function entry */
603
604 lwz r3,GPR1(r1)
605 subi r3,r3,INT_FRAME_SIZE /* dst: Allocate a trampoline exception frame */
606 mr r4,r1 /* src: current exception frame */
607 mr r1,r3 /* Reroute the trampoline frame to r1 */
608
609 /* Copy from the original to the trampoline. */
610 li r5,INT_FRAME_SIZE/8 /* size: INT_FRAME_SIZE */
611 li r6,0 /* start offset: 0 */
612 mtctr r5
6132: ldx r0,r6,r4
614 stdx r0,r6,r3
615 addi r6,r6,8
616 bdnz 2b
617
618 /* Do real store operation to complete stwu */
619 lwz r5,GPR1(r1)
620 std r8,0(r5)
621
622 /* Clear _TIF_EMULATE_STACK_STORE flag */
623 lis r11,_TIF_EMULATE_STACK_STORE@h
624 addi r5,r9,TI_FLAGS
625 ldarx r4,0,r5
626 andc r4,r4,r11
627 stdcx. r4,0,r5
628 bne- 0b
6291:
630
Tiejun Chenc58ce2b2012-06-06 20:56:43 +0000631#ifdef CONFIG_PREEMPT
632 /* Check if we need to preempt */
633 andi. r0,r4,_TIF_NEED_RESCHED
634 beq+ restore
635 /* Check that preempt_count() == 0 and interrupts are enabled */
636 lwz r8,TI_PREEMPT(r9)
637 cmpwi cr1,r8,0
638 ld r0,SOFTE(r1)
639 cmpdi r0,0
640 crandc eq,cr1*4+eq,eq
641 bne restore
642
643 /*
644 * Here we are preempting the current task. We want to make
645 * sure we are soft-disabled first
646 */
647 SOFT_DISABLE_INTS(r3,r4)
6481: bl .preempt_schedule_irq
649
650 /* Re-test flags and eventually loop */
Stuart Yoder9778b692012-07-05 04:41:35 +0000651 CURRENT_THREAD_INFO(r9, r1)
Paul Mackerras9994a332005-10-10 22:36:14 +1000652 ld r4,TI_FLAGS(r9)
Tiejun Chenc58ce2b2012-06-06 20:56:43 +0000653 andi. r0,r4,_TIF_NEED_RESCHED
654 bne 1b
655#endif /* CONFIG_PREEMPT */
Paul Mackerras9994a332005-10-10 22:36:14 +1000656
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100657 .globl fast_exc_return_irq
658fast_exc_return_irq:
Paul Mackerras9994a332005-10-10 22:36:14 +1000659restore:
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100660 /*
Benjamin Herrenschmidt7c0482e2012-05-10 16:12:38 +0000661 * This is the main kernel exit path. First we check if we
662 * are about to re-enable interrupts
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100663 */
Michael Ellerman01f38802008-07-16 14:21:34 +1000664 ld r5,SOFTE(r1)
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100665 lbz r6,PACASOFTIRQEN(r13)
Benjamin Herrenschmidt7c0482e2012-05-10 16:12:38 +0000666 cmpwi cr0,r5,0
667 beq restore_irq_off
Paul Mackerras9994a332005-10-10 22:36:14 +1000668
Benjamin Herrenschmidt7c0482e2012-05-10 16:12:38 +0000669 /* We are enabling, were we already enabled ? Yes, just return */
670 cmpwi cr0,r6,1
671 beq cr0,do_restore
Paul Mackerrasb0a779d2006-10-18 10:11:22 +1000672
Benjamin Herrenschmidt7c0482e2012-05-10 16:12:38 +0000673 /*
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100674 * We are about to soft-enable interrupts (we are hard disabled
675 * at this point). We check if there's anything that needs to
676 * be replayed first.
677 */
678 lbz r0,PACAIRQHAPPENED(r13)
679 cmpwi cr0,r0,0
680 bne- restore_check_irq_replay
681
682 /*
683 * Get here when nothing happened while soft-disabled, just
684 * soft-enable and move-on. We will hard-enable as a side
685 * effect of rfi
686 */
687restore_no_replay:
688 TRACE_ENABLE_INTS
689 li r0,1
690 stb r0,PACASOFTIRQEN(r13);
691
692 /*
693 * Final return path. BookE is handled in a different file
694 */
Benjamin Herrenschmidt7c0482e2012-05-10 16:12:38 +0000695do_restore:
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000696#ifdef CONFIG_PPC_BOOK3E
697 b .exception_return_book3e
698#else
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100699 /*
700 * Clear the reservation. If we know the CPU tracks the address of
701 * the reservation then we can potentially save some cycles and use
702 * a larx. On POWER6 and POWER7 this is significantly faster.
703 */
704BEGIN_FTR_SECTION
705 stdcx. r0,0,r1 /* to clear the reservation */
706FTR_SECTION_ELSE
707 ldarx r4,0,r1
708ALT_FTR_SECTION_END_IFCLR(CPU_FTR_STCX_CHECKS_ADDRESS)
709
710 /*
711 * Some code path such as load_up_fpu or altivec return directly
712 * here. They run entirely hard disabled and do not alter the
713 * interrupt state. They also don't use lwarx/stwcx. and thus
714 * are known not to leave dangling reservations.
715 */
716 .globl fast_exception_return
717fast_exception_return:
718 ld r3,_MSR(r1)
Paul Mackerrase56a6e22007-02-07 13:13:26 +1100719 ld r4,_CTR(r1)
720 ld r0,_LINK(r1)
721 mtctr r4
722 mtlr r0
723 ld r4,_XER(r1)
724 mtspr SPRN_XER,r4
725
726 REST_8GPRS(5, r1)
727
728 andi. r0,r3,MSR_RI
729 beq- unrecov_restore
730
Anton Blanchardf89451f2010-08-11 01:40:27 +0000731 /*
Paul Mackerrase56a6e22007-02-07 13:13:26 +1100732 * Clear RI before restoring r13. If we are returning to
733 * userspace and we take an exception after restoring r13,
734 * we end up corrupting the userspace r13 value.
735 */
Benjamin Herrenschmidtd9ada912012-03-02 11:33:52 +1100736 ld r4,PACAKMSR(r13) /* Get kernel MSR without EE */
737 andc r4,r4,r0 /* r0 contains MSR_RI here */
Paul Mackerrase56a6e22007-02-07 13:13:26 +1100738 mtmsrd r4,1
Paul Mackerras9994a332005-10-10 22:36:14 +1000739
740 /*
741 * r13 is our per cpu area, only restore it if we are returning to
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100742 * userspace the value stored in the stack frame may belong to
743 * another CPU.
Paul Mackerras9994a332005-10-10 22:36:14 +1000744 */
Paul Mackerrase56a6e22007-02-07 13:13:26 +1100745 andi. r0,r3,MSR_PR
Paul Mackerras9994a332005-10-10 22:36:14 +1000746 beq 1f
Paul Mackerrase56a6e22007-02-07 13:13:26 +1100747 ACCOUNT_CPU_USER_EXIT(r2, r4)
Paul Mackerras9994a332005-10-10 22:36:14 +1000748 REST_GPR(13, r1)
7491:
Paul Mackerrase56a6e22007-02-07 13:13:26 +1100750 mtspr SPRN_SRR1,r3
Paul Mackerras9994a332005-10-10 22:36:14 +1000751
752 ld r2,_CCR(r1)
753 mtcrf 0xFF,r2
754 ld r2,_NIP(r1)
755 mtspr SPRN_SRR0,r2
756
757 ld r0,GPR0(r1)
758 ld r2,GPR2(r1)
759 ld r3,GPR3(r1)
760 ld r4,GPR4(r1)
761 ld r1,GPR1(r1)
762
763 rfid
764 b . /* prevent speculative execution */
765
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +0000766#endif /* CONFIG_PPC_BOOK3E */
767
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100768 /*
Benjamin Herrenschmidt7c0482e2012-05-10 16:12:38 +0000769 * We are returning to a context with interrupts soft disabled.
770 *
771 * However, we may also about to hard enable, so we need to
772 * make sure that in this case, we also clear PACA_IRQ_HARD_DIS
773 * or that bit can get out of sync and bad things will happen
774 */
775restore_irq_off:
776 ld r3,_MSR(r1)
777 lbz r7,PACAIRQHAPPENED(r13)
778 andi. r0,r3,MSR_EE
779 beq 1f
780 rlwinm r7,r7,0,~PACA_IRQ_HARD_DIS
781 stb r7,PACAIRQHAPPENED(r13)
7821: li r0,0
783 stb r0,PACASOFTIRQEN(r13);
784 TRACE_DISABLE_INTS
785 b do_restore
786
787 /*
Benjamin Herrenschmidt7230c562012-03-06 18:27:59 +1100788 * Something did happen, check if a re-emit is needed
789 * (this also clears paca->irq_happened)
790 */
791restore_check_irq_replay:
792 /* XXX: We could implement a fast path here where we check
793 * for irq_happened being just 0x01, in which case we can
794 * clear it and return. That means that we would potentially
795 * miss a decrementer having wrapped all the way around.
796 *
797 * Still, this might be useful for things like hash_page
798 */
799 bl .__check_irq_replay
800 cmpwi cr0,r3,0
801 beq restore_no_replay
802
803 /*
804 * We need to re-emit an interrupt. We do so by re-using our
805 * existing exception frame. We first change the trap value,
806 * but we need to ensure we preserve the low nibble of it
807 */
808 ld r4,_TRAP(r1)
809 clrldi r4,r4,60
810 or r4,r4,r3
811 std r4,_TRAP(r1)
812
813 /*
814 * Then find the right handler and call it. Interrupts are
815 * still soft-disabled and we keep them that way.
816 */
817 cmpwi cr0,r3,0x500
818 bne 1f
819 addi r3,r1,STACK_FRAME_OVERHEAD;
820 bl .do_IRQ
821 b .ret_from_except
8221: cmpwi cr0,r3,0x900
823 bne 1f
824 addi r3,r1,STACK_FRAME_OVERHEAD;
825 bl .timer_interrupt
826 b .ret_from_except
827#ifdef CONFIG_PPC_BOOK3E
8281: cmpwi cr0,r3,0x280
829 bne 1f
830 addi r3,r1,STACK_FRAME_OVERHEAD;
831 bl .doorbell_exception
832 b .ret_from_except
833#endif /* CONFIG_PPC_BOOK3E */
8341: b .ret_from_except /* What else to do here ? */
835
Paul Mackerras9994a332005-10-10 22:36:14 +1000836unrecov_restore:
837 addi r3,r1,STACK_FRAME_OVERHEAD
838 bl .unrecoverable_exception
839 b unrecov_restore
840
841#ifdef CONFIG_PPC_RTAS
842/*
843 * On CHRP, the Run-Time Abstraction Services (RTAS) have to be
844 * called with the MMU off.
845 *
846 * In addition, we need to be in 32b mode, at least for now.
847 *
848 * Note: r3 is an input parameter to rtas, so don't trash it...
849 */
850_GLOBAL(enter_rtas)
851 mflr r0
852 std r0,16(r1)
853 stdu r1,-RTAS_FRAME_SIZE(r1) /* Save SP and create stack space. */
854
855 /* Because RTAS is running in 32b mode, it clobbers the high order half
856 * of all registers that it saves. We therefore save those registers
857 * RTAS might touch to the stack. (r0, r3-r13 are caller saved)
858 */
859 SAVE_GPR(2, r1) /* Save the TOC */
860 SAVE_GPR(13, r1) /* Save paca */
861 SAVE_8GPRS(14, r1) /* Save the non-volatiles */
862 SAVE_10GPRS(22, r1) /* ditto */
863
864 mfcr r4
865 std r4,_CCR(r1)
866 mfctr r5
867 std r5,_CTR(r1)
868 mfspr r6,SPRN_XER
869 std r6,_XER(r1)
870 mfdar r7
871 std r7,_DAR(r1)
872 mfdsisr r8
873 std r8,_DSISR(r1)
Paul Mackerras9994a332005-10-10 22:36:14 +1000874
Mike Kravetz9fe901d2006-03-27 15:20:00 -0800875 /* Temporary workaround to clear CR until RTAS can be modified to
876 * ignore all bits.
877 */
878 li r0,0
879 mtcr r0
880
David Woodhouse007d88d2007-01-01 18:45:34 +0000881#ifdef CONFIG_BUG
Paul Mackerras9994a332005-10-10 22:36:14 +1000882 /* There is no way it is acceptable to get here with interrupts enabled,
883 * check it with the asm equivalent of WARN_ON
884 */
Paul Mackerrasd04c56f2006-10-04 16:47:49 +1000885 lbz r0,PACASOFTIRQEN(r13)
Paul Mackerras9994a332005-10-10 22:36:14 +10008861: tdnei r0,0
David Woodhouse007d88d2007-01-01 18:45:34 +0000887 EMIT_BUG_ENTRY 1b,__FILE__,__LINE__,BUGFLAG_WARNING
888#endif
889
Paul Mackerrasd04c56f2006-10-04 16:47:49 +1000890 /* Hard-disable interrupts */
891 mfmsr r6
892 rldicl r7,r6,48,1
893 rotldi r7,r7,16
894 mtmsrd r7,1
895
Paul Mackerras9994a332005-10-10 22:36:14 +1000896 /* Unfortunately, the stack pointer and the MSR are also clobbered,
897 * so they are saved in the PACA which allows us to restore
898 * our original state after RTAS returns.
899 */
900 std r1,PACAR1(r13)
901 std r6,PACASAVEDMSR(r13)
902
903 /* Setup our real return addr */
David Gibsone58c3492006-01-13 14:56:25 +1100904 LOAD_REG_ADDR(r4,.rtas_return_loc)
905 clrldi r4,r4,2 /* convert to realmode address */
Paul Mackerras9994a332005-10-10 22:36:14 +1000906 mtlr r4
907
908 li r0,0
909 ori r0,r0,MSR_EE|MSR_SE|MSR_BE|MSR_RI
910 andc r0,r6,r0
911
912 li r9,1
913 rldicr r9,r9,MSR_SF_LG,(63-MSR_SF_LG)
Anton Blanchard44c9f3c2010-02-07 19:37:29 +0000914 ori r9,r9,MSR_IR|MSR_DR|MSR_FE0|MSR_FE1|MSR_FP|MSR_RI
Paul Mackerras9994a332005-10-10 22:36:14 +1000915 andc r6,r0,r9
Paul Mackerras9994a332005-10-10 22:36:14 +1000916 sync /* disable interrupts so SRR0/1 */
917 mtmsrd r0 /* don't get trashed */
918
David Gibsone58c3492006-01-13 14:56:25 +1100919 LOAD_REG_ADDR(r4, rtas)
Paul Mackerras9994a332005-10-10 22:36:14 +1000920 ld r5,RTASENTRY(r4) /* get the rtas->entry value */
921 ld r4,RTASBASE(r4) /* get the rtas->base value */
922
923 mtspr SPRN_SRR0,r5
924 mtspr SPRN_SRR1,r6
925 rfid
926 b . /* prevent speculative execution */
927
928_STATIC(rtas_return_loc)
929 /* relocation is off at this point */
Benjamin Herrenschmidt2dd60d72011-01-20 17:50:21 +1100930 GET_PACA(r4)
David Gibsone58c3492006-01-13 14:56:25 +1100931 clrldi r4,r4,2 /* convert to realmode address */
Paul Mackerras9994a332005-10-10 22:36:14 +1000932
Paul Mackerrase31aa452008-08-30 11:41:12 +1000933 bcl 20,31,$+4
9340: mflr r3
935 ld r3,(1f-0b)(r3) /* get &.rtas_restore_regs */
936
Paul Mackerras9994a332005-10-10 22:36:14 +1000937 mfmsr r6
938 li r0,MSR_RI
939 andc r6,r6,r0
940 sync
941 mtmsrd r6
942
943 ld r1,PACAR1(r4) /* Restore our SP */
Paul Mackerras9994a332005-10-10 22:36:14 +1000944 ld r4,PACASAVEDMSR(r4) /* Restore our MSR */
945
946 mtspr SPRN_SRR0,r3
947 mtspr SPRN_SRR1,r4
948 rfid
949 b . /* prevent speculative execution */
950
Paul Mackerrase31aa452008-08-30 11:41:12 +1000951 .align 3
9521: .llong .rtas_restore_regs
953
Paul Mackerras9994a332005-10-10 22:36:14 +1000954_STATIC(rtas_restore_regs)
955 /* relocation is on at this point */
956 REST_GPR(2, r1) /* Restore the TOC */
957 REST_GPR(13, r1) /* Restore paca */
958 REST_8GPRS(14, r1) /* Restore the non-volatiles */
959 REST_10GPRS(22, r1) /* ditto */
960
Benjamin Herrenschmidt2dd60d72011-01-20 17:50:21 +1100961 GET_PACA(r13)
Paul Mackerras9994a332005-10-10 22:36:14 +1000962
963 ld r4,_CCR(r1)
964 mtcr r4
965 ld r5,_CTR(r1)
966 mtctr r5
967 ld r6,_XER(r1)
968 mtspr SPRN_XER,r6
969 ld r7,_DAR(r1)
970 mtdar r7
971 ld r8,_DSISR(r1)
972 mtdsisr r8
Paul Mackerras9994a332005-10-10 22:36:14 +1000973
974 addi r1,r1,RTAS_FRAME_SIZE /* Unstack our frame */
975 ld r0,16(r1) /* get return address */
976
977 mtlr r0
978 blr /* return to caller */
979
980#endif /* CONFIG_PPC_RTAS */
981
Paul Mackerras9994a332005-10-10 22:36:14 +1000982_GLOBAL(enter_prom)
983 mflr r0
984 std r0,16(r1)
985 stdu r1,-PROM_FRAME_SIZE(r1) /* Save SP and create stack space */
986
987 /* Because PROM is running in 32b mode, it clobbers the high order half
988 * of all registers that it saves. We therefore save those registers
989 * PROM might touch to the stack. (r0, r3-r13 are caller saved)
990 */
Benjamin Herrenschmidt6c171992009-07-23 23:15:07 +0000991 SAVE_GPR(2, r1)
Paul Mackerras9994a332005-10-10 22:36:14 +1000992 SAVE_GPR(13, r1)
993 SAVE_8GPRS(14, r1)
994 SAVE_10GPRS(22, r1)
Benjamin Herrenschmidt6c171992009-07-23 23:15:07 +0000995 mfcr r10
Paul Mackerras9994a332005-10-10 22:36:14 +1000996 mfmsr r11
Benjamin Herrenschmidt6c171992009-07-23 23:15:07 +0000997 std r10,_CCR(r1)
Paul Mackerras9994a332005-10-10 22:36:14 +1000998 std r11,_MSR(r1)
999
1000 /* Get the PROM entrypoint */
Benjamin Herrenschmidt6c171992009-07-23 23:15:07 +00001001 mtlr r4
Paul Mackerras9994a332005-10-10 22:36:14 +10001002
1003 /* Switch MSR to 32 bits mode
1004 */
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +00001005#ifdef CONFIG_PPC_BOOK3E
1006 rlwinm r11,r11,0,1,31
1007 mtmsr r11
1008#else /* CONFIG_PPC_BOOK3E */
Paul Mackerras9994a332005-10-10 22:36:14 +10001009 mfmsr r11
1010 li r12,1
1011 rldicr r12,r12,MSR_SF_LG,(63-MSR_SF_LG)
1012 andc r11,r11,r12
1013 li r12,1
1014 rldicr r12,r12,MSR_ISF_LG,(63-MSR_ISF_LG)
1015 andc r11,r11,r12
1016 mtmsrd r11
Benjamin Herrenschmidt2d27cfd2009-07-23 23:15:59 +00001017#endif /* CONFIG_PPC_BOOK3E */
Paul Mackerras9994a332005-10-10 22:36:14 +10001018 isync
1019
Benjamin Herrenschmidt6c171992009-07-23 23:15:07 +00001020 /* Enter PROM here... */
Paul Mackerras9994a332005-10-10 22:36:14 +10001021 blrl
1022
1023 /* Just make sure that r1 top 32 bits didn't get
1024 * corrupt by OF
1025 */
1026 rldicl r1,r1,0,32
1027
1028 /* Restore the MSR (back to 64 bits) */
1029 ld r0,_MSR(r1)
Benjamin Herrenschmidt6c171992009-07-23 23:15:07 +00001030 MTMSRD(r0)
Paul Mackerras9994a332005-10-10 22:36:14 +10001031 isync
1032
1033 /* Restore other registers */
1034 REST_GPR(2, r1)
1035 REST_GPR(13, r1)
1036 REST_8GPRS(14, r1)
1037 REST_10GPRS(22, r1)
1038 ld r4,_CCR(r1)
1039 mtcr r4
Paul Mackerras9994a332005-10-10 22:36:14 +10001040
1041 addi r1,r1,PROM_FRAME_SIZE
1042 ld r0,16(r1)
1043 mtlr r0
1044 blr
Steven Rostedt4e491d12008-05-14 23:49:44 -04001045
Steven Rostedt606576c2008-10-06 19:06:12 -04001046#ifdef CONFIG_FUNCTION_TRACER
Steven Rostedt4e491d12008-05-14 23:49:44 -04001047#ifdef CONFIG_DYNAMIC_FTRACE
1048_GLOBAL(mcount)
1049_GLOBAL(_mcount)
Steven Rostedt4e491d12008-05-14 23:49:44 -04001050 blr
1051
1052_GLOBAL(ftrace_caller)
1053 /* Taken from output of objdump from lib64/glibc */
1054 mflr r3
1055 ld r11, 0(r1)
1056 stdu r1, -112(r1)
1057 std r3, 128(r1)
1058 ld r4, 16(r11)
Abhishek Sagar395a59d2008-06-21 23:47:27 +05301059 subi r3, r3, MCOUNT_INSN_SIZE
Steven Rostedt4e491d12008-05-14 23:49:44 -04001060.globl ftrace_call
1061ftrace_call:
1062 bl ftrace_stub
1063 nop
Steven Rostedt46542882009-02-10 22:19:54 -08001064#ifdef CONFIG_FUNCTION_GRAPH_TRACER
1065.globl ftrace_graph_call
1066ftrace_graph_call:
1067 b ftrace_graph_stub
1068_GLOBAL(ftrace_graph_stub)
1069#endif
Steven Rostedt4e491d12008-05-14 23:49:44 -04001070 ld r0, 128(r1)
1071 mtlr r0
1072 addi r1, r1, 112
1073_GLOBAL(ftrace_stub)
1074 blr
1075#else
1076_GLOBAL(mcount)
1077 blr
1078
1079_GLOBAL(_mcount)
1080 /* Taken from output of objdump from lib64/glibc */
1081 mflr r3
1082 ld r11, 0(r1)
1083 stdu r1, -112(r1)
1084 std r3, 128(r1)
1085 ld r4, 16(r11)
1086
Abhishek Sagar395a59d2008-06-21 23:47:27 +05301087 subi r3, r3, MCOUNT_INSN_SIZE
Steven Rostedt4e491d12008-05-14 23:49:44 -04001088 LOAD_REG_ADDR(r5,ftrace_trace_function)
1089 ld r5,0(r5)
1090 ld r5,0(r5)
1091 mtctr r5
1092 bctrl
Steven Rostedt4e491d12008-05-14 23:49:44 -04001093 nop
Steven Rostedt6794c782009-02-09 21:10:27 -08001094
1095
1096#ifdef CONFIG_FUNCTION_GRAPH_TRACER
1097 b ftrace_graph_caller
1098#endif
Steven Rostedt4e491d12008-05-14 23:49:44 -04001099 ld r0, 128(r1)
1100 mtlr r0
1101 addi r1, r1, 112
1102_GLOBAL(ftrace_stub)
1103 blr
1104
Steven Rostedt6794c782009-02-09 21:10:27 -08001105#endif /* CONFIG_DYNAMIC_FTRACE */
1106
1107#ifdef CONFIG_FUNCTION_GRAPH_TRACER
Steven Rostedt46542882009-02-10 22:19:54 -08001108_GLOBAL(ftrace_graph_caller)
Steven Rostedt6794c782009-02-09 21:10:27 -08001109 /* load r4 with local address */
1110 ld r4, 128(r1)
1111 subi r4, r4, MCOUNT_INSN_SIZE
1112
1113 /* get the parent address */
1114 ld r11, 112(r1)
1115 addi r3, r11, 16
1116
1117 bl .prepare_ftrace_return
1118 nop
1119
1120 ld r0, 128(r1)
1121 mtlr r0
1122 addi r1, r1, 112
1123 blr
1124
1125_GLOBAL(return_to_handler)
1126 /* need to save return values */
Steven Rostedtbb725342009-02-11 12:45:49 -08001127 std r4, -24(r1)
1128 std r3, -16(r1)
1129 std r31, -8(r1)
1130 mr r31, r1
1131 stdu r1, -112(r1)
1132
1133 bl .ftrace_return_to_handler
1134 nop
1135
1136 /* return value has real return address */
1137 mtlr r3
1138
1139 ld r1, 0(r1)
1140 ld r4, -24(r1)
1141 ld r3, -16(r1)
1142 ld r31, -8(r1)
1143
1144 /* Jump back to real return address */
1145 blr
1146
1147_GLOBAL(mod_return_to_handler)
1148 /* need to save return values */
Steven Rostedt6794c782009-02-09 21:10:27 -08001149 std r4, -32(r1)
1150 std r3, -24(r1)
1151 /* save TOC */
1152 std r2, -16(r1)
1153 std r31, -8(r1)
1154 mr r31, r1
1155 stdu r1, -112(r1)
1156
Steven Rostedtbb725342009-02-11 12:45:49 -08001157 /*
1158 * We are in a module using the module's TOC.
1159 * Switch to our TOC to run inside the core kernel.
1160 */
Steven Rostedtbe10ab12009-09-15 08:30:14 -07001161 ld r2, PACATOC(r13)
Steven Rostedt6794c782009-02-09 21:10:27 -08001162
1163 bl .ftrace_return_to_handler
1164 nop
1165
1166 /* return value has real return address */
1167 mtlr r3
1168
1169 ld r1, 0(r1)
1170 ld r4, -32(r1)
1171 ld r3, -24(r1)
1172 ld r2, -16(r1)
1173 ld r31, -8(r1)
1174
1175 /* Jump back to real return address */
1176 blr
1177#endif /* CONFIG_FUNCTION_GRAPH_TRACER */
1178#endif /* CONFIG_FUNCTION_TRACER */