blob: 5166d94a224051d7d30252022cea11ee40e34d04 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* 8139cp.c: A Linux PCI Ethernet driver for the RealTek 8139C+ chips. */
2/*
3 Copyright 2001-2004 Jeff Garzik <jgarzik@pobox.com>
4
5 Copyright (C) 2001, 2002 David S. Miller (davem@redhat.com) [tg3.c]
6 Copyright (C) 2000, 2001 David S. Miller (davem@redhat.com) [sungem.c]
7 Copyright 2001 Manfred Spraul [natsemi.c]
8 Copyright 1999-2001 by Donald Becker. [natsemi.c]
9 Written 1997-2001 by Donald Becker. [8139too.c]
10 Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>. [acenic.c]
11
12 This software may be used and distributed according to the terms of
13 the GNU General Public License (GPL), incorporated herein by reference.
14 Drivers based on or derived from this code fall under the GPL and must
15 retain the authorship, copyright and license notice. This file is not
16 a complete program and may only be used when the entire operating
17 system is licensed under the GPL.
18
19 See the file COPYING in this distribution for more information.
20
21 Contributors:
Jeff Garzikf3b197a2006-05-26 21:39:03 -040022
Linus Torvalds1da177e2005-04-16 15:20:36 -070023 Wake-on-LAN support - Felipe Damasio <felipewd@terra.com.br>
24 PCI suspend/resume - Felipe Damasio <felipewd@terra.com.br>
25 LinkChg interrupt - Felipe Damasio <felipewd@terra.com.br>
Jeff Garzikf3b197a2006-05-26 21:39:03 -040026
Linus Torvalds1da177e2005-04-16 15:20:36 -070027 TODO:
28 * Test Tx checksumming thoroughly
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30 Low priority TODO:
31 * Complete reset on PciErr
32 * Consider Rx interrupt mitigation using TimerIntr
33 * Investigate using skb->priority with h/w VLAN priority
34 * Investigate using High Priority Tx Queue with skb->priority
35 * Adjust Rx FIFO threshold and Max Rx DMA burst on Rx FIFO error
36 * Adjust Tx FIFO threshold and Max Tx DMA burst on Tx FIFO error
37 * Implement Tx software interrupt mitigation via
38 Tx descriptor bit
39 * The real minimum of CP_MIN_MTU is 4 bytes. However,
40 for this to be supported, one must(?) turn on packet padding.
41 * Support external MII transceivers (patch available)
42
43 NOTES:
44 * TX checksumming is considered experimental. It is off by
45 default, use ethtool to turn it on.
46
47 */
48
Joe Perchesb4f18b32010-02-17 15:01:48 +000049#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
50
Linus Torvalds1da177e2005-04-16 15:20:36 -070051#define DRV_NAME "8139cp"
Andy Gospodarekd5b20692006-09-11 17:39:18 -040052#define DRV_VERSION "1.3"
Linus Torvalds1da177e2005-04-16 15:20:36 -070053#define DRV_RELDATE "Mar 22, 2004"
54
55
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#include <linux/module.h>
Stephen Hemmingere21ba282005-05-12 19:33:26 -040057#include <linux/moduleparam.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070058#include <linux/kernel.h>
59#include <linux/compiler.h>
60#include <linux/netdevice.h>
61#include <linux/etherdevice.h>
62#include <linux/init.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000063#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070064#include <linux/pci.h>
Tobias Klauser8662d062005-05-12 22:19:39 -040065#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070066#include <linux/delay.h>
67#include <linux/ethtool.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090068#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070069#include <linux/mii.h>
70#include <linux/if_vlan.h>
71#include <linux/crc32.h>
72#include <linux/in.h>
73#include <linux/ip.h>
74#include <linux/tcp.h>
75#include <linux/udp.h>
76#include <linux/cache.h>
77#include <asm/io.h>
78#include <asm/irq.h>
79#include <asm/uaccess.h>
80
Linus Torvalds1da177e2005-04-16 15:20:36 -070081/* These identify the driver base version and may not be removed. */
82static char version[] =
Alan Jenkins9cc40852009-09-22 04:05:39 +000083DRV_NAME ": 10/100 PCI Ethernet driver v" DRV_VERSION " (" DRV_RELDATE ")\n";
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
85MODULE_AUTHOR("Jeff Garzik <jgarzik@pobox.com>");
86MODULE_DESCRIPTION("RealTek RTL-8139C+ series 10/100 PCI Ethernet driver");
a78d8922005-05-12 19:35:42 -040087MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088MODULE_LICENSE("GPL");
89
90static int debug = -1;
Stephen Hemmingere21ba282005-05-12 19:33:26 -040091module_param(debug, int, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070092MODULE_PARM_DESC (debug, "8139cp: bitmapped message enable number");
93
94/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
95 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
96static int multicast_filter_limit = 32;
Stephen Hemmingere21ba282005-05-12 19:33:26 -040097module_param(multicast_filter_limit, int, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070098MODULE_PARM_DESC (multicast_filter_limit, "8139cp: maximum number of filtered multicast addresses");
99
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100#define CP_DEF_MSG_ENABLE (NETIF_MSG_DRV | \
101 NETIF_MSG_PROBE | \
102 NETIF_MSG_LINK)
103#define CP_NUM_STATS 14 /* struct cp_dma_stats, plus one */
104#define CP_STATS_SIZE 64 /* size in bytes of DMA stats block */
105#define CP_REGS_SIZE (0xff + 1)
106#define CP_REGS_VER 1 /* version 1 */
107#define CP_RX_RING_SIZE 64
108#define CP_TX_RING_SIZE 64
109#define CP_RING_BYTES \
110 ((sizeof(struct cp_desc) * CP_RX_RING_SIZE) + \
111 (sizeof(struct cp_desc) * CP_TX_RING_SIZE) + \
112 CP_STATS_SIZE)
113#define NEXT_TX(N) (((N) + 1) & (CP_TX_RING_SIZE - 1))
114#define NEXT_RX(N) (((N) + 1) & (CP_RX_RING_SIZE - 1))
115#define TX_BUFFS_AVAIL(CP) \
116 (((CP)->tx_tail <= (CP)->tx_head) ? \
117 (CP)->tx_tail + (CP_TX_RING_SIZE - 1) - (CP)->tx_head : \
118 (CP)->tx_tail - (CP)->tx_head - 1)
119
120#define PKT_BUF_SZ 1536 /* Size of each temporary Rx buffer.*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121#define CP_INTERNAL_PHY 32
122
123/* The following settings are log_2(bytes)-4: 0 == 16 bytes .. 6==1024, 7==end of packet. */
124#define RX_FIFO_THRESH 5 /* Rx buffer level before first PCI xfer. */
125#define RX_DMA_BURST 4 /* Maximum PCI burst, '4' is 256 */
126#define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
127#define TX_EARLY_THRESH 256 /* Early Tx threshold, in bytes */
128
129/* Time in jiffies before concluding the transmitter is hung. */
130#define TX_TIMEOUT (6*HZ)
131
132/* hardware minimum and maximum for a single frame's data payload */
133#define CP_MIN_MTU 60 /* TODO: allow lower, but pad */
134#define CP_MAX_MTU 4096
135
136enum {
137 /* NIC register offsets */
138 MAC0 = 0x00, /* Ethernet hardware address. */
139 MAR0 = 0x08, /* Multicast filter. */
140 StatsAddr = 0x10, /* 64-bit start addr of 64-byte DMA stats blk */
141 TxRingAddr = 0x20, /* 64-bit start addr of Tx ring */
142 HiTxRingAddr = 0x28, /* 64-bit start addr of high priority Tx ring */
143 Cmd = 0x37, /* Command register */
144 IntrMask = 0x3C, /* Interrupt mask */
145 IntrStatus = 0x3E, /* Interrupt status */
146 TxConfig = 0x40, /* Tx configuration */
147 ChipVersion = 0x43, /* 8-bit chip version, inside TxConfig */
148 RxConfig = 0x44, /* Rx configuration */
149 RxMissed = 0x4C, /* 24 bits valid, write clears */
150 Cfg9346 = 0x50, /* EEPROM select/control; Cfg reg [un]lock */
151 Config1 = 0x52, /* Config1 */
152 Config3 = 0x59, /* Config3 */
153 Config4 = 0x5A, /* Config4 */
154 MultiIntr = 0x5C, /* Multiple interrupt select */
155 BasicModeCtrl = 0x62, /* MII BMCR */
156 BasicModeStatus = 0x64, /* MII BMSR */
157 NWayAdvert = 0x66, /* MII ADVERTISE */
158 NWayLPAR = 0x68, /* MII LPA */
159 NWayExpansion = 0x6A, /* MII Expansion */
160 Config5 = 0xD8, /* Config5 */
161 TxPoll = 0xD9, /* Tell chip to check Tx descriptors for work */
162 RxMaxSize = 0xDA, /* Max size of an Rx packet (8169 only) */
163 CpCmd = 0xE0, /* C+ Command register (C+ mode only) */
164 IntrMitigate = 0xE2, /* rx/tx interrupt mitigation control */
165 RxRingAddr = 0xE4, /* 64-bit start addr of Rx ring */
166 TxThresh = 0xEC, /* Early Tx threshold */
167 OldRxBufAddr = 0x30, /* DMA address of Rx ring buffer (C mode) */
168 OldTSD0 = 0x10, /* DMA address of first Tx desc (C mode) */
169
170 /* Tx and Rx status descriptors */
171 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
172 RingEnd = (1 << 30), /* End of descriptor ring */
173 FirstFrag = (1 << 29), /* First segment of a packet */
174 LastFrag = (1 << 28), /* Final segment of a packet */
Jeff Garzikfcec3452005-05-12 19:28:49 -0400175 LargeSend = (1 << 27), /* TCP Large Send Offload (TSO) */
176 MSSShift = 16, /* MSS value position */
177 MSSMask = 0xfff, /* MSS value: 11 bits */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 TxError = (1 << 23), /* Tx error summary */
179 RxError = (1 << 20), /* Rx error summary */
180 IPCS = (1 << 18), /* Calculate IP checksum */
181 UDPCS = (1 << 17), /* Calculate UDP/IP checksum */
182 TCPCS = (1 << 16), /* Calculate TCP/IP checksum */
183 TxVlanTag = (1 << 17), /* Add VLAN tag */
184 RxVlanTagged = (1 << 16), /* Rx VLAN tag available */
185 IPFail = (1 << 15), /* IP checksum failed */
186 UDPFail = (1 << 14), /* UDP/IP checksum failed */
187 TCPFail = (1 << 13), /* TCP/IP checksum failed */
188 NormalTxPoll = (1 << 6), /* One or more normal Tx packets to send */
189 PID1 = (1 << 17), /* 2 protocol id bits: 0==non-IP, */
190 PID0 = (1 << 16), /* 1==UDP/IP, 2==TCP/IP, 3==IP */
191 RxProtoTCP = 1,
192 RxProtoUDP = 2,
193 RxProtoIP = 3,
194 TxFIFOUnder = (1 << 25), /* Tx FIFO underrun */
195 TxOWC = (1 << 22), /* Tx Out-of-window collision */
196 TxLinkFail = (1 << 21), /* Link failed during Tx of packet */
197 TxMaxCol = (1 << 20), /* Tx aborted due to excessive collisions */
198 TxColCntShift = 16, /* Shift, to get 4-bit Tx collision cnt */
199 TxColCntMask = 0x01 | 0x02 | 0x04 | 0x08, /* 4-bit collision count */
200 RxErrFrame = (1 << 27), /* Rx frame alignment error */
201 RxMcast = (1 << 26), /* Rx multicast packet rcv'd */
202 RxErrCRC = (1 << 18), /* Rx CRC error */
203 RxErrRunt = (1 << 19), /* Rx error, packet < 64 bytes */
204 RxErrLong = (1 << 21), /* Rx error, packet > 4096 bytes */
205 RxErrFIFO = (1 << 22), /* Rx error, FIFO overflowed, pkt bad */
206
207 /* StatsAddr register */
208 DumpStats = (1 << 3), /* Begin stats dump */
209
210 /* RxConfig register */
211 RxCfgFIFOShift = 13, /* Shift, to get Rx FIFO thresh value */
212 RxCfgDMAShift = 8, /* Shift, to get Rx Max DMA value */
213 AcceptErr = 0x20, /* Accept packets with CRC errors */
214 AcceptRunt = 0x10, /* Accept runt (<64 bytes) packets */
215 AcceptBroadcast = 0x08, /* Accept broadcast packets */
216 AcceptMulticast = 0x04, /* Accept multicast packets */
217 AcceptMyPhys = 0x02, /* Accept pkts with our MAC as dest */
218 AcceptAllPhys = 0x01, /* Accept all pkts w/ physical dest */
219
220 /* IntrMask / IntrStatus registers */
221 PciErr = (1 << 15), /* System error on the PCI bus */
222 TimerIntr = (1 << 14), /* Asserted when TCTR reaches TimerInt value */
223 LenChg = (1 << 13), /* Cable length change */
224 SWInt = (1 << 8), /* Software-requested interrupt */
225 TxEmpty = (1 << 7), /* No Tx descriptors available */
226 RxFIFOOvr = (1 << 6), /* Rx FIFO Overflow */
227 LinkChg = (1 << 5), /* Packet underrun, or link change */
228 RxEmpty = (1 << 4), /* No Rx descriptors available */
229 TxErr = (1 << 3), /* Tx error */
230 TxOK = (1 << 2), /* Tx packet sent */
231 RxErr = (1 << 1), /* Rx error */
232 RxOK = (1 << 0), /* Rx packet received */
233 IntrResvd = (1 << 10), /* reserved, according to RealTek engineers,
234 but hardware likes to raise it */
235
236 IntrAll = PciErr | TimerIntr | LenChg | SWInt | TxEmpty |
237 RxFIFOOvr | LinkChg | RxEmpty | TxErr | TxOK |
238 RxErr | RxOK | IntrResvd,
239
240 /* C mode command register */
241 CmdReset = (1 << 4), /* Enable to reset; self-clearing */
242 RxOn = (1 << 3), /* Rx mode enable */
243 TxOn = (1 << 2), /* Tx mode enable */
244
245 /* C+ mode command register */
246 RxVlanOn = (1 << 6), /* Rx VLAN de-tagging enable */
247 RxChkSum = (1 << 5), /* Rx checksum offload enable */
248 PCIDAC = (1 << 4), /* PCI Dual Address Cycle (64-bit PCI) */
249 PCIMulRW = (1 << 3), /* Enable PCI read/write multiple */
250 CpRxOn = (1 << 1), /* Rx mode enable */
251 CpTxOn = (1 << 0), /* Tx mode enable */
252
253 /* Cfg9436 EEPROM control register */
254 Cfg9346_Lock = 0x00, /* Lock ConfigX/MII register access */
255 Cfg9346_Unlock = 0xC0, /* Unlock ConfigX/MII register access */
256
257 /* TxConfig register */
258 IFG = (1 << 25) | (1 << 24), /* standard IEEE interframe gap */
259 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
260
261 /* Early Tx Threshold register */
262 TxThreshMask = 0x3f, /* Mask bits 5-0 */
263 TxThreshMax = 2048, /* Max early Tx threshold */
264
265 /* Config1 register */
266 DriverLoaded = (1 << 5), /* Software marker, driver is loaded */
267 LWACT = (1 << 4), /* LWAKE active mode */
268 PMEnable = (1 << 0), /* Enable various PM features of chip */
269
270 /* Config3 register */
271 PARMEnable = (1 << 6), /* Enable auto-loading of PHY parms */
272 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
273 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
274
275 /* Config4 register */
276 LWPTN = (1 << 1), /* LWAKE Pattern */
277 LWPME = (1 << 4), /* LANWAKE vs PMEB */
278
279 /* Config5 register */
280 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
281 MWF = (1 << 5), /* Accept Multicast wakeup frame */
282 UWF = (1 << 4), /* Accept Unicast wakeup frame */
283 LANWake = (1 << 1), /* Enable LANWake signal */
284 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
285
286 cp_norx_intr_mask = PciErr | LinkChg | TxOK | TxErr | TxEmpty,
287 cp_rx_intr_mask = RxOK | RxErr | RxEmpty | RxFIFOOvr,
288 cp_intr_mask = cp_rx_intr_mask | cp_norx_intr_mask,
289};
290
291static const unsigned int cp_rx_config =
292 (RX_FIFO_THRESH << RxCfgFIFOShift) |
293 (RX_DMA_BURST << RxCfgDMAShift);
294
295struct cp_desc {
Al Viro03233b92007-08-23 02:31:17 +0100296 __le32 opts1;
Al Virocf983012007-08-22 21:18:56 -0400297 __le32 opts2;
Al Viro03233b92007-08-23 02:31:17 +0100298 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299};
300
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301struct cp_dma_stats {
Al Viro03233b92007-08-23 02:31:17 +0100302 __le64 tx_ok;
303 __le64 rx_ok;
304 __le64 tx_err;
305 __le32 rx_err;
306 __le16 rx_fifo;
307 __le16 frame_align;
308 __le32 tx_ok_1col;
309 __le32 tx_ok_mcol;
310 __le64 rx_ok_phys;
311 __le64 rx_ok_bcast;
312 __le32 rx_ok_mcast;
313 __le16 tx_abort;
314 __le16 tx_underrun;
Eric Dumazetba2d3582010-06-02 18:10:09 +0000315} __packed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316
317struct cp_extra_stats {
318 unsigned long rx_frags;
319};
320
321struct cp_private {
322 void __iomem *regs;
323 struct net_device *dev;
324 spinlock_t lock;
325 u32 msg_enable;
326
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700327 struct napi_struct napi;
328
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 struct pci_dev *pdev;
330 u32 rx_config;
331 u16 cpcmd;
332
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 struct cp_extra_stats cp_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334
Francois Romieud03d3762006-01-29 01:31:36 +0100335 unsigned rx_head ____cacheline_aligned;
336 unsigned rx_tail;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337 struct cp_desc *rx_ring;
Francois Romieu0ba894d2006-08-14 19:55:07 +0200338 struct sk_buff *rx_skb[CP_RX_RING_SIZE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339
340 unsigned tx_head ____cacheline_aligned;
341 unsigned tx_tail;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342 struct cp_desc *tx_ring;
Francois Romieu48907e32006-09-10 23:33:44 +0200343 struct sk_buff *tx_skb[CP_TX_RING_SIZE];
Francois Romieud03d3762006-01-29 01:31:36 +0100344
345 unsigned rx_buf_sz;
346 unsigned wol_enabled : 1; /* Is Wake-on-LAN enabled? */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347
Francois Romieud03d3762006-01-29 01:31:36 +0100348 dma_addr_t ring_dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349
350 struct mii_if_info mii_if;
351};
352
353#define cpr8(reg) readb(cp->regs + (reg))
354#define cpr16(reg) readw(cp->regs + (reg))
355#define cpr32(reg) readl(cp->regs + (reg))
356#define cpw8(reg,val) writeb((val), cp->regs + (reg))
357#define cpw16(reg,val) writew((val), cp->regs + (reg))
358#define cpw32(reg,val) writel((val), cp->regs + (reg))
359#define cpw8_f(reg,val) do { \
360 writeb((val), cp->regs + (reg)); \
361 readb(cp->regs + (reg)); \
362 } while (0)
363#define cpw16_f(reg,val) do { \
364 writew((val), cp->regs + (reg)); \
365 readw(cp->regs + (reg)); \
366 } while (0)
367#define cpw32_f(reg,val) do { \
368 writel((val), cp->regs + (reg)); \
369 readl(cp->regs + (reg)); \
370 } while (0)
371
372
373static void __cp_set_rx_mode (struct net_device *dev);
374static void cp_tx (struct cp_private *cp);
375static void cp_clean_rings (struct cp_private *cp);
Steffen Klassert7502cd12005-05-12 19:34:31 -0400376#ifdef CONFIG_NET_POLL_CONTROLLER
377static void cp_poll_controller(struct net_device *dev);
378#endif
Philip Craig722fdb32006-06-21 11:33:27 +1000379static int cp_get_eeprom_len(struct net_device *dev);
380static int cp_get_eeprom(struct net_device *dev,
381 struct ethtool_eeprom *eeprom, u8 *data);
382static int cp_set_eeprom(struct net_device *dev,
383 struct ethtool_eeprom *eeprom, u8 *data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000385static DEFINE_PCI_DEVICE_TABLE(cp_pci_tbl) = {
Francois Romieucccb20d2006-08-16 13:07:18 +0200386 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, PCI_DEVICE_ID_REALTEK_8139), },
387 { PCI_DEVICE(PCI_VENDOR_ID_TTTECH, PCI_DEVICE_ID_TTTECH_MC322), },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388 { },
389};
390MODULE_DEVICE_TABLE(pci, cp_pci_tbl);
391
392static struct {
393 const char str[ETH_GSTRING_LEN];
394} ethtool_stats_keys[] = {
395 { "tx_ok" },
396 { "rx_ok" },
397 { "tx_err" },
398 { "rx_err" },
399 { "rx_fifo" },
400 { "frame_align" },
401 { "tx_ok_1col" },
402 { "tx_ok_mcol" },
403 { "rx_ok_phys" },
404 { "rx_ok_bcast" },
405 { "rx_ok_mcast" },
406 { "tx_abort" },
407 { "tx_underrun" },
408 { "rx_frags" },
409};
410
411
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412static inline void cp_set_rxbufsize (struct cp_private *cp)
413{
414 unsigned int mtu = cp->dev->mtu;
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400415
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416 if (mtu > ETH_DATA_LEN)
417 /* MTU + ethernet header + FCS + optional VLAN tag */
418 cp->rx_buf_sz = mtu + ETH_HLEN + 8;
419 else
420 cp->rx_buf_sz = PKT_BUF_SZ;
421}
422
423static inline void cp_rx_skb (struct cp_private *cp, struct sk_buff *skb,
424 struct cp_desc *desc)
425{
françois romieu6864ddb2011-07-15 00:21:44 +0000426 u32 opts2 = le32_to_cpu(desc->opts2);
427
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428 skb->protocol = eth_type_trans (skb, cp->dev);
429
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300430 cp->dev->stats.rx_packets++;
431 cp->dev->stats.rx_bytes += skb->len;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432
françois romieu6864ddb2011-07-15 00:21:44 +0000433 if (opts2 & RxVlanTagged)
434 __vlan_hwaccel_put_tag(skb, swab16(opts2 & 0xffff));
435
436 napi_gro_receive(&cp->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437}
438
439static void cp_rx_err_acct (struct cp_private *cp, unsigned rx_tail,
440 u32 status, u32 len)
441{
Joe Perchesb4f18b32010-02-17 15:01:48 +0000442 netif_dbg(cp, rx_err, cp->dev, "rx err, slot %d status 0x%x len %d\n",
443 rx_tail, status, len);
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300444 cp->dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 if (status & RxErrFrame)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300446 cp->dev->stats.rx_frame_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447 if (status & RxErrCRC)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300448 cp->dev->stats.rx_crc_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 if ((status & RxErrRunt) || (status & RxErrLong))
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300450 cp->dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 if ((status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag))
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300452 cp->dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 if (status & RxErrFIFO)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300454 cp->dev->stats.rx_fifo_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455}
456
457static inline unsigned int cp_rx_csum_ok (u32 status)
458{
459 unsigned int protocol = (status >> 16) & 0x3;
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400460
Shan Wei24b7ea92010-11-17 11:55:08 -0800461 if (((protocol == RxProtoTCP) && !(status & TCPFail)) ||
462 ((protocol == RxProtoUDP) && !(status & UDPFail)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463 return 1;
Shan Wei24b7ea92010-11-17 11:55:08 -0800464 else
465 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466}
467
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700468static int cp_rx_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469{
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700470 struct cp_private *cp = container_of(napi, struct cp_private, napi);
471 struct net_device *dev = cp->dev;
472 unsigned int rx_tail = cp->rx_tail;
473 int rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474
475rx_status_loop:
476 rx = 0;
477 cpw16(IntrStatus, cp_rx_intr_mask);
478
479 while (1) {
480 u32 status, len;
481 dma_addr_t mapping;
482 struct sk_buff *skb, *new_skb;
483 struct cp_desc *desc;
Francois Romieu839d1622009-08-12 22:18:14 -0700484 const unsigned buflen = cp->rx_buf_sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485
Francois Romieu0ba894d2006-08-14 19:55:07 +0200486 skb = cp->rx_skb[rx_tail];
Eric Sesterhenn5d9428d2006-04-02 13:52:48 +0200487 BUG_ON(!skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488
489 desc = &cp->rx_ring[rx_tail];
490 status = le32_to_cpu(desc->opts1);
491 if (status & DescOwn)
492 break;
493
494 len = (status & 0x1fff) - 4;
Francois Romieu3598b572006-01-29 01:31:13 +0100495 mapping = le64_to_cpu(desc->addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496
497 if ((status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag)) {
498 /* we don't support incoming fragmented frames.
499 * instead, we attempt to ensure that the
500 * pre-allocated RX skbs are properly sized such
501 * that RX fragments are never encountered
502 */
503 cp_rx_err_acct(cp, rx_tail, status, len);
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300504 dev->stats.rx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505 cp->cp_stats.rx_frags++;
506 goto rx_next;
507 }
508
509 if (status & (RxError | RxErrFIFO)) {
510 cp_rx_err_acct(cp, rx_tail, status, len);
511 goto rx_next;
512 }
513
Joe Perchesb4f18b32010-02-17 15:01:48 +0000514 netif_dbg(cp, rx_status, dev, "rx slot %d status 0x%x len %d\n",
515 rx_tail, status, len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516
Eric Dumazet89d71a62009-10-13 05:34:20 +0000517 new_skb = netdev_alloc_skb_ip_align(dev, buflen);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518 if (!new_skb) {
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300519 dev->stats.rx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520 goto rx_next;
521 }
522
Jeff Garzik6cc92cd2007-08-08 02:16:04 -0400523 dma_unmap_single(&cp->pdev->dev, mapping,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524 buflen, PCI_DMA_FROMDEVICE);
525
526 /* Handle checksum offloading for incoming packets. */
527 if (cp_rx_csum_ok(status))
528 skb->ip_summed = CHECKSUM_UNNECESSARY;
529 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -0700530 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531
532 skb_put(skb, len);
533
Jeff Garzik6cc92cd2007-08-08 02:16:04 -0400534 mapping = dma_map_single(&cp->pdev->dev, new_skb->data, buflen,
Francois Romieu3598b572006-01-29 01:31:13 +0100535 PCI_DMA_FROMDEVICE);
Francois Romieu0ba894d2006-08-14 19:55:07 +0200536 cp->rx_skb[rx_tail] = new_skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537
538 cp_rx_skb(cp, skb, desc);
539 rx++;
540
541rx_next:
542 cp->rx_ring[rx_tail].opts2 = 0;
543 cp->rx_ring[rx_tail].addr = cpu_to_le64(mapping);
544 if (rx_tail == (CP_RX_RING_SIZE - 1))
545 desc->opts1 = cpu_to_le32(DescOwn | RingEnd |
546 cp->rx_buf_sz);
547 else
548 desc->opts1 = cpu_to_le32(DescOwn | cp->rx_buf_sz);
549 rx_tail = NEXT_RX(rx_tail);
550
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700551 if (rx >= budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552 break;
553 }
554
555 cp->rx_tail = rx_tail;
556
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557 /* if we did not reach work limit, then we're done with
558 * this round of polling
559 */
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700560 if (rx < budget) {
Francois Romieud15e9c42006-12-17 23:03:15 +0100561 unsigned long flags;
562
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563 if (cpr16(IntrStatus) & cp_rx_intr_mask)
564 goto rx_status_loop;
565
Eric Dumazet2e71a6f2012-10-06 08:08:49 +0000566 napi_gro_flush(napi, false);
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700567 spin_lock_irqsave(&cp->lock, flags);
Ben Hutchings288379f2009-01-19 16:43:59 -0800568 __napi_complete(napi);
Figo.zhang349124a2010-06-07 21:13:22 +0000569 cpw16_f(IntrMask, cp_intr_mask);
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700570 spin_unlock_irqrestore(&cp->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571 }
572
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700573 return rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574}
575
David Howells7d12e782006-10-05 14:55:46 +0100576static irqreturn_t cp_interrupt (int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577{
578 struct net_device *dev = dev_instance;
579 struct cp_private *cp;
580 u16 status;
581
582 if (unlikely(dev == NULL))
583 return IRQ_NONE;
584 cp = netdev_priv(dev);
585
586 status = cpr16(IntrStatus);
587 if (!status || (status == 0xFFFF))
588 return IRQ_NONE;
589
Joe Perchesb4f18b32010-02-17 15:01:48 +0000590 netif_dbg(cp, intr, dev, "intr, status %04x cmd %02x cpcmd %04x\n",
591 status, cpr8(Cmd), cpr16(CpCmd));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592
593 cpw16(IntrStatus, status & ~cp_rx_intr_mask);
594
595 spin_lock(&cp->lock);
596
597 /* close possible race's with dev_close */
598 if (unlikely(!netif_running(dev))) {
599 cpw16(IntrMask, 0);
600 spin_unlock(&cp->lock);
601 return IRQ_HANDLED;
602 }
603
604 if (status & (RxOK | RxErr | RxEmpty | RxFIFOOvr))
Ben Hutchings288379f2009-01-19 16:43:59 -0800605 if (napi_schedule_prep(&cp->napi)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606 cpw16_f(IntrMask, cp_norx_intr_mask);
Ben Hutchings288379f2009-01-19 16:43:59 -0800607 __napi_schedule(&cp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608 }
609
610 if (status & (TxOK | TxErr | TxEmpty | SWInt))
611 cp_tx(cp);
612 if (status & LinkChg)
Richard Knutsson2501f842007-05-19 22:26:40 +0200613 mii_check_media(&cp->mii_if, netif_msg_link(cp), false);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614
615 spin_unlock(&cp->lock);
616
617 if (status & PciErr) {
618 u16 pci_status;
619
620 pci_read_config_word(cp->pdev, PCI_STATUS, &pci_status);
621 pci_write_config_word(cp->pdev, PCI_STATUS, pci_status);
Joe Perchesb4f18b32010-02-17 15:01:48 +0000622 netdev_err(dev, "PCI bus error, status=%04x, PCI status=%04x\n",
623 status, pci_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624
625 /* TODO: reset hardware */
626 }
627
628 return IRQ_HANDLED;
629}
630
Steffen Klassert7502cd12005-05-12 19:34:31 -0400631#ifdef CONFIG_NET_POLL_CONTROLLER
632/*
633 * Polling receive - used by netconsole and other diagnostic tools
634 * to allow network i/o with interrupts disabled.
635 */
636static void cp_poll_controller(struct net_device *dev)
637{
Francois Romieua69afe32012-03-09 11:58:08 +0100638 struct cp_private *cp = netdev_priv(dev);
639 const int irq = cp->pdev->irq;
640
641 disable_irq(irq);
642 cp_interrupt(irq, dev);
643 enable_irq(irq);
Steffen Klassert7502cd12005-05-12 19:34:31 -0400644}
645#endif
646
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647static void cp_tx (struct cp_private *cp)
648{
649 unsigned tx_head = cp->tx_head;
650 unsigned tx_tail = cp->tx_tail;
651
652 while (tx_tail != tx_head) {
Francois Romieu3598b572006-01-29 01:31:13 +0100653 struct cp_desc *txd = cp->tx_ring + tx_tail;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654 struct sk_buff *skb;
655 u32 status;
656
657 rmb();
Francois Romieu3598b572006-01-29 01:31:13 +0100658 status = le32_to_cpu(txd->opts1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659 if (status & DescOwn)
660 break;
661
Francois Romieu48907e32006-09-10 23:33:44 +0200662 skb = cp->tx_skb[tx_tail];
Eric Sesterhenn5d9428d2006-04-02 13:52:48 +0200663 BUG_ON(!skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664
Jeff Garzik6cc92cd2007-08-08 02:16:04 -0400665 dma_unmap_single(&cp->pdev->dev, le64_to_cpu(txd->addr),
Francois Romieu48907e32006-09-10 23:33:44 +0200666 le32_to_cpu(txd->opts1) & 0xffff,
667 PCI_DMA_TODEVICE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700668
669 if (status & LastFrag) {
670 if (status & (TxError | TxFIFOUnder)) {
Joe Perchesb4f18b32010-02-17 15:01:48 +0000671 netif_dbg(cp, tx_err, cp->dev,
672 "tx err, status 0x%x\n", status);
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300673 cp->dev->stats.tx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674 if (status & TxOWC)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300675 cp->dev->stats.tx_window_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676 if (status & TxMaxCol)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300677 cp->dev->stats.tx_aborted_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 if (status & TxLinkFail)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300679 cp->dev->stats.tx_carrier_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680 if (status & TxFIFOUnder)
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300681 cp->dev->stats.tx_fifo_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682 } else {
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300683 cp->dev->stats.collisions +=
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 ((status >> TxColCntShift) & TxColCntMask);
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300685 cp->dev->stats.tx_packets++;
686 cp->dev->stats.tx_bytes += skb->len;
Joe Perchesb4f18b32010-02-17 15:01:48 +0000687 netif_dbg(cp, tx_done, cp->dev,
688 "tx done, slot %d\n", tx_tail);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689 }
690 dev_kfree_skb_irq(skb);
691 }
692
Francois Romieu48907e32006-09-10 23:33:44 +0200693 cp->tx_skb[tx_tail] = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694
695 tx_tail = NEXT_TX(tx_tail);
696 }
697
698 cp->tx_tail = tx_tail;
699
700 if (TX_BUFFS_AVAIL(cp) > (MAX_SKB_FRAGS + 1))
701 netif_wake_queue(cp->dev);
702}
703
françois romieu6864ddb2011-07-15 00:21:44 +0000704static inline u32 cp_tx_vlan_tag(struct sk_buff *skb)
705{
706 return vlan_tx_tag_present(skb) ?
707 TxVlanTag | swab16(vlan_tx_tag_get(skb)) : 0x00;
708}
709
Stephen Hemminger613573252009-08-31 19:50:58 +0000710static netdev_tx_t cp_start_xmit (struct sk_buff *skb,
711 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712{
713 struct cp_private *cp = netdev_priv(dev);
714 unsigned entry;
Jeff Garzikfcec3452005-05-12 19:28:49 -0400715 u32 eor, flags;
Chris Lalancette553af562007-01-16 16:41:44 -0500716 unsigned long intr_flags;
françois romieu6864ddb2011-07-15 00:21:44 +0000717 __le32 opts2;
Jeff Garzikfcec3452005-05-12 19:28:49 -0400718 int mss = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719
Chris Lalancette553af562007-01-16 16:41:44 -0500720 spin_lock_irqsave(&cp->lock, intr_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721
722 /* This is a hard error, log it. */
723 if (TX_BUFFS_AVAIL(cp) <= (skb_shinfo(skb)->nr_frags + 1)) {
724 netif_stop_queue(dev);
Chris Lalancette553af562007-01-16 16:41:44 -0500725 spin_unlock_irqrestore(&cp->lock, intr_flags);
Joe Perchesb4f18b32010-02-17 15:01:48 +0000726 netdev_err(dev, "BUG! Tx Ring full when queue awake!\n");
Patrick McHardy5b548142009-06-12 06:22:29 +0000727 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 }
729
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 entry = cp->tx_head;
731 eor = (entry == (CP_TX_RING_SIZE - 1)) ? RingEnd : 0;
Michał Mirosław044a8902011-04-09 00:58:18 +0000732 mss = skb_shinfo(skb)->gso_size;
Jeff Garzikfcec3452005-05-12 19:28:49 -0400733
françois romieu6864ddb2011-07-15 00:21:44 +0000734 opts2 = cpu_to_le32(cp_tx_vlan_tag(skb));
735
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 if (skb_shinfo(skb)->nr_frags == 0) {
737 struct cp_desc *txd = &cp->tx_ring[entry];
738 u32 len;
739 dma_addr_t mapping;
740
741 len = skb->len;
Jeff Garzik6cc92cd2007-08-08 02:16:04 -0400742 mapping = dma_map_single(&cp->pdev->dev, skb->data, len, PCI_DMA_TODEVICE);
françois romieu6864ddb2011-07-15 00:21:44 +0000743 txd->opts2 = opts2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744 txd->addr = cpu_to_le64(mapping);
745 wmb();
746
Jeff Garzikfcec3452005-05-12 19:28:49 -0400747 flags = eor | len | DescOwn | FirstFrag | LastFrag;
748
749 if (mss)
750 flags |= LargeSend | ((mss & MSSMask) << MSSShift);
Patrick McHardy84fa7932006-08-29 16:44:56 -0700751 else if (skb->ip_summed == CHECKSUM_PARTIAL) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -0700752 const struct iphdr *ip = ip_hdr(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753 if (ip->protocol == IPPROTO_TCP)
Jeff Garzikfcec3452005-05-12 19:28:49 -0400754 flags |= IPCS | TCPCS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755 else if (ip->protocol == IPPROTO_UDP)
Jeff Garzikfcec3452005-05-12 19:28:49 -0400756 flags |= IPCS | UDPCS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 else
Francois Romieu57344182005-05-12 19:31:31 -0400758 WARN_ON(1); /* we need a WARN() */
Jeff Garzikfcec3452005-05-12 19:28:49 -0400759 }
760
761 txd->opts1 = cpu_to_le32(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762 wmb();
763
Francois Romieu48907e32006-09-10 23:33:44 +0200764 cp->tx_skb[entry] = skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765 entry = NEXT_TX(entry);
766 } else {
767 struct cp_desc *txd;
768 u32 first_len, first_eor;
769 dma_addr_t first_mapping;
770 int frag, first_entry = entry;
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -0700771 const struct iphdr *ip = ip_hdr(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772
773 /* We must give this initial chunk to the device last.
774 * Otherwise we could race with the device.
775 */
776 first_eor = eor;
777 first_len = skb_headlen(skb);
Jeff Garzik6cc92cd2007-08-08 02:16:04 -0400778 first_mapping = dma_map_single(&cp->pdev->dev, skb->data,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779 first_len, PCI_DMA_TODEVICE);
Francois Romieu48907e32006-09-10 23:33:44 +0200780 cp->tx_skb[entry] = skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781 entry = NEXT_TX(entry);
782
783 for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +0000784 const skb_frag_t *this_frag = &skb_shinfo(skb)->frags[frag];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785 u32 len;
786 u32 ctrl;
787 dma_addr_t mapping;
788
Eric Dumazet9e903e02011-10-18 21:00:24 +0000789 len = skb_frag_size(this_frag);
Jeff Garzik6cc92cd2007-08-08 02:16:04 -0400790 mapping = dma_map_single(&cp->pdev->dev,
Ian Campbelldeb8a062011-08-29 23:18:18 +0000791 skb_frag_address(this_frag),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792 len, PCI_DMA_TODEVICE);
793 eor = (entry == (CP_TX_RING_SIZE - 1)) ? RingEnd : 0;
794
Jeff Garzikfcec3452005-05-12 19:28:49 -0400795 ctrl = eor | len | DescOwn;
796
797 if (mss)
798 ctrl |= LargeSend |
799 ((mss & MSSMask) << MSSShift);
Patrick McHardy84fa7932006-08-29 16:44:56 -0700800 else if (skb->ip_summed == CHECKSUM_PARTIAL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801 if (ip->protocol == IPPROTO_TCP)
Jeff Garzikfcec3452005-05-12 19:28:49 -0400802 ctrl |= IPCS | TCPCS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803 else if (ip->protocol == IPPROTO_UDP)
Jeff Garzikfcec3452005-05-12 19:28:49 -0400804 ctrl |= IPCS | UDPCS;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805 else
806 BUG();
Jeff Garzikfcec3452005-05-12 19:28:49 -0400807 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808
809 if (frag == skb_shinfo(skb)->nr_frags - 1)
810 ctrl |= LastFrag;
811
812 txd = &cp->tx_ring[entry];
françois romieu6864ddb2011-07-15 00:21:44 +0000813 txd->opts2 = opts2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814 txd->addr = cpu_to_le64(mapping);
815 wmb();
816
817 txd->opts1 = cpu_to_le32(ctrl);
818 wmb();
819
Francois Romieu48907e32006-09-10 23:33:44 +0200820 cp->tx_skb[entry] = skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821 entry = NEXT_TX(entry);
822 }
823
824 txd = &cp->tx_ring[first_entry];
françois romieu6864ddb2011-07-15 00:21:44 +0000825 txd->opts2 = opts2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826 txd->addr = cpu_to_le64(first_mapping);
827 wmb();
828
Patrick McHardy84fa7932006-08-29 16:44:56 -0700829 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700830 if (ip->protocol == IPPROTO_TCP)
831 txd->opts1 = cpu_to_le32(first_eor | first_len |
832 FirstFrag | DescOwn |
833 IPCS | TCPCS);
834 else if (ip->protocol == IPPROTO_UDP)
835 txd->opts1 = cpu_to_le32(first_eor | first_len |
836 FirstFrag | DescOwn |
837 IPCS | UDPCS);
838 else
839 BUG();
840 } else
841 txd->opts1 = cpu_to_le32(first_eor | first_len |
842 FirstFrag | DescOwn);
843 wmb();
844 }
845 cp->tx_head = entry;
Joe Perchesb4f18b32010-02-17 15:01:48 +0000846 netif_dbg(cp, tx_queued, cp->dev, "tx queued, slot %d, skblen %d\n",
847 entry, skb->len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848 if (TX_BUFFS_AVAIL(cp) <= (MAX_SKB_FRAGS + 1))
849 netif_stop_queue(dev);
850
Chris Lalancette553af562007-01-16 16:41:44 -0500851 spin_unlock_irqrestore(&cp->lock, intr_flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852
853 cpw8(TxPoll, NormalTxPoll);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854
Patrick McHardy6ed10652009-06-23 06:03:08 +0000855 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856}
857
858/* Set or clear the multicast filter for this adaptor.
859 This routine is not state sensitive and need not be SMP locked. */
860
861static void __cp_set_rx_mode (struct net_device *dev)
862{
863 struct cp_private *cp = netdev_priv(dev);
864 u32 mc_filter[2]; /* Multicast hash filter */
Jiri Pirkoa56ed412010-02-05 02:47:28 +0000865 int rx_mode;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866
867 /* Note: do not reorder, GCC is clever about common statements. */
868 if (dev->flags & IFF_PROMISC) {
869 /* Unconditionally log net taps. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870 rx_mode =
871 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
872 AcceptAllPhys;
873 mc_filter[1] = mc_filter[0] = 0xffffffff;
Jiri Pirkoa56ed412010-02-05 02:47:28 +0000874 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
Joe Perches8e95a202009-12-03 07:58:21 +0000875 (dev->flags & IFF_ALLMULTI)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876 /* Too many to filter perfectly -- accept all multicasts. */
877 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
878 mc_filter[1] = mc_filter[0] = 0xffffffff;
879 } else {
Jiri Pirko22bedad2010-04-01 21:22:57 +0000880 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881 rx_mode = AcceptBroadcast | AcceptMyPhys;
882 mc_filter[1] = mc_filter[0] = 0;
Jiri Pirko22bedad2010-04-01 21:22:57 +0000883 netdev_for_each_mc_addr(ha, dev) {
884 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885
886 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
887 rx_mode |= AcceptMulticast;
888 }
889 }
890
891 /* We can safely update without stopping the chip. */
Jason Wangf872b232011-12-30 23:44:42 +0000892 cp->rx_config = cp_rx_config | rx_mode;
893 cpw32_f(RxConfig, cp->rx_config);
894
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895 cpw32_f (MAR0 + 0, mc_filter[0]);
896 cpw32_f (MAR0 + 4, mc_filter[1]);
897}
898
899static void cp_set_rx_mode (struct net_device *dev)
900{
901 unsigned long flags;
902 struct cp_private *cp = netdev_priv(dev);
903
904 spin_lock_irqsave (&cp->lock, flags);
905 __cp_set_rx_mode(dev);
906 spin_unlock_irqrestore (&cp->lock, flags);
907}
908
909static void __cp_get_stats(struct cp_private *cp)
910{
911 /* only lower 24 bits valid; write any value to clear */
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300912 cp->dev->stats.rx_missed_errors += (cpr32 (RxMissed) & 0xffffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913 cpw32 (RxMissed, 0);
914}
915
916static struct net_device_stats *cp_get_stats(struct net_device *dev)
917{
918 struct cp_private *cp = netdev_priv(dev);
919 unsigned long flags;
920
921 /* The chip only need report frame silently dropped. */
922 spin_lock_irqsave(&cp->lock, flags);
923 if (netif_running(dev) && netif_device_present(dev))
924 __cp_get_stats(cp);
925 spin_unlock_irqrestore(&cp->lock, flags);
926
Paulius Zaleckas237225f2008-05-05 16:05:17 +0300927 return &dev->stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928}
929
930static void cp_stop_hw (struct cp_private *cp)
931{
932 cpw16(IntrStatus, ~(cpr16(IntrStatus)));
933 cpw16_f(IntrMask, 0);
934 cpw8(Cmd, 0);
935 cpw16_f(CpCmd, 0);
936 cpw16_f(IntrStatus, ~(cpr16(IntrStatus)));
937
938 cp->rx_tail = 0;
939 cp->tx_head = cp->tx_tail = 0;
940}
941
942static void cp_reset_hw (struct cp_private *cp)
943{
944 unsigned work = 1000;
945
946 cpw8(Cmd, CmdReset);
947
948 while (work--) {
949 if (!(cpr8(Cmd) & CmdReset))
950 return;
951
Nishanth Aravamudan3173c892005-09-11 02:09:55 -0700952 schedule_timeout_uninterruptible(10);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953 }
954
Joe Perchesb4f18b32010-02-17 15:01:48 +0000955 netdev_err(cp->dev, "hardware reset timeout\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956}
957
958static inline void cp_start_hw (struct cp_private *cp)
959{
David Woodhousea9dbe402012-11-21 10:27:19 +0000960 dma_addr_t ring_dma;
961
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962 cpw16(CpCmd, cp->cpcmd);
David Woodhousea9dbe402012-11-21 10:27:19 +0000963
964 /*
965 * These (at least TxRingAddr) need to be configured after the
966 * corresponding bits in CpCmd are enabled. Datasheet v1.6 §6.33
967 * (C+ Command Register) recommends that these and more be configured
968 * *after* the [RT]xEnable bits in CpCmd are set. And on some hardware
969 * it's been observed that the TxRingAddr is actually reset to garbage
970 * when C+ mode Tx is enabled in CpCmd.
971 */
972 cpw32_f(HiTxRingAddr, 0);
973 cpw32_f(HiTxRingAddr + 4, 0);
974
975 ring_dma = cp->ring_dma;
976 cpw32_f(RxRingAddr, ring_dma & 0xffffffff);
977 cpw32_f(RxRingAddr + 4, (ring_dma >> 16) >> 16);
978
979 ring_dma += sizeof(struct cp_desc) * CP_RX_RING_SIZE;
980 cpw32_f(TxRingAddr, ring_dma & 0xffffffff);
981 cpw32_f(TxRingAddr + 4, (ring_dma >> 16) >> 16);
982
983 /*
984 * Strictly speaking, the datasheet says this should be enabled
985 * *before* setting the descriptor addresses. But what, then, would
986 * prevent it from doing DMA to random unconfigured addresses?
987 * This variant appears to work fine.
988 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700989 cpw8(Cmd, RxOn | TxOn);
990}
991
Jason Wanga8c9cb12012-04-11 22:10:54 +0000992static void cp_enable_irq(struct cp_private *cp)
993{
994 cpw16_f(IntrMask, cp_intr_mask);
995}
996
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997static void cp_init_hw (struct cp_private *cp)
998{
999 struct net_device *dev = cp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000
1001 cp_reset_hw(cp);
1002
1003 cpw8_f (Cfg9346, Cfg9346_Unlock);
1004
1005 /* Restore our idea of the MAC address. */
Al Viro03233b92007-08-23 02:31:17 +01001006 cpw32_f (MAC0 + 0, le32_to_cpu (*(__le32 *) (dev->dev_addr + 0)));
1007 cpw32_f (MAC0 + 4, le32_to_cpu (*(__le32 *) (dev->dev_addr + 4)));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008
1009 cp_start_hw(cp);
1010 cpw8(TxThresh, 0x06); /* XXX convert magic num to a constant */
1011
1012 __cp_set_rx_mode(dev);
1013 cpw32_f (TxConfig, IFG | (TX_DMA_BURST << TxDMAShift));
1014
1015 cpw8(Config1, cpr8(Config1) | DriverLoaded | PMEnable);
1016 /* Disable Wake-on-LAN. Can be turned on with ETHTOOL_SWOL */
1017 cpw8(Config3, PARMEnable);
1018 cp->wol_enabled = 0;
1019
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001020 cpw8(Config5, cpr8(Config5) & PMEStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022 cpw16(MultiIntr, 0);
1023
Linus Torvalds1da177e2005-04-16 15:20:36 -07001024 cpw8_f(Cfg9346, Cfg9346_Lock);
1025}
1026
Kevin Loa52be1c2008-08-27 11:35:15 +08001027static int cp_refill_rx(struct cp_private *cp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001028{
Kevin Loa52be1c2008-08-27 11:35:15 +08001029 struct net_device *dev = cp->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001030 unsigned i;
1031
1032 for (i = 0; i < CP_RX_RING_SIZE; i++) {
1033 struct sk_buff *skb;
Francois Romieu3598b572006-01-29 01:31:13 +01001034 dma_addr_t mapping;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035
Eric Dumazet89d71a62009-10-13 05:34:20 +00001036 skb = netdev_alloc_skb_ip_align(dev, cp->rx_buf_sz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001037 if (!skb)
1038 goto err_out;
1039
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001040 mapping = dma_map_single(&cp->pdev->dev, skb->data,
1041 cp->rx_buf_sz, PCI_DMA_FROMDEVICE);
Francois Romieu0ba894d2006-08-14 19:55:07 +02001042 cp->rx_skb[i] = skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043
1044 cp->rx_ring[i].opts2 = 0;
Francois Romieu3598b572006-01-29 01:31:13 +01001045 cp->rx_ring[i].addr = cpu_to_le64(mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001046 if (i == (CP_RX_RING_SIZE - 1))
1047 cp->rx_ring[i].opts1 =
1048 cpu_to_le32(DescOwn | RingEnd | cp->rx_buf_sz);
1049 else
1050 cp->rx_ring[i].opts1 =
1051 cpu_to_le32(DescOwn | cp->rx_buf_sz);
1052 }
1053
1054 return 0;
1055
1056err_out:
1057 cp_clean_rings(cp);
1058 return -ENOMEM;
1059}
1060
Francois Romieu576cfa92006-02-27 23:15:06 +01001061static void cp_init_rings_index (struct cp_private *cp)
1062{
1063 cp->rx_tail = 0;
1064 cp->tx_head = cp->tx_tail = 0;
1065}
1066
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067static int cp_init_rings (struct cp_private *cp)
1068{
1069 memset(cp->tx_ring, 0, sizeof(struct cp_desc) * CP_TX_RING_SIZE);
1070 cp->tx_ring[CP_TX_RING_SIZE - 1].opts1 = cpu_to_le32(RingEnd);
1071
Francois Romieu576cfa92006-02-27 23:15:06 +01001072 cp_init_rings_index(cp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073
1074 return cp_refill_rx (cp);
1075}
1076
1077static int cp_alloc_rings (struct cp_private *cp)
1078{
1079 void *mem;
1080
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001081 mem = dma_alloc_coherent(&cp->pdev->dev, CP_RING_BYTES,
1082 &cp->ring_dma, GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083 if (!mem)
1084 return -ENOMEM;
1085
1086 cp->rx_ring = mem;
1087 cp->tx_ring = &cp->rx_ring[CP_RX_RING_SIZE];
1088
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089 return cp_init_rings(cp);
1090}
1091
1092static void cp_clean_rings (struct cp_private *cp)
1093{
Francois Romieu3598b572006-01-29 01:31:13 +01001094 struct cp_desc *desc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095 unsigned i;
1096
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097 for (i = 0; i < CP_RX_RING_SIZE; i++) {
Francois Romieu0ba894d2006-08-14 19:55:07 +02001098 if (cp->rx_skb[i]) {
Francois Romieu3598b572006-01-29 01:31:13 +01001099 desc = cp->rx_ring + i;
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001100 dma_unmap_single(&cp->pdev->dev,le64_to_cpu(desc->addr),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101 cp->rx_buf_sz, PCI_DMA_FROMDEVICE);
Francois Romieu0ba894d2006-08-14 19:55:07 +02001102 dev_kfree_skb(cp->rx_skb[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103 }
1104 }
1105
1106 for (i = 0; i < CP_TX_RING_SIZE; i++) {
Francois Romieu48907e32006-09-10 23:33:44 +02001107 if (cp->tx_skb[i]) {
1108 struct sk_buff *skb = cp->tx_skb[i];
Francois Romieu57344182005-05-12 19:31:31 -04001109
Francois Romieu3598b572006-01-29 01:31:13 +01001110 desc = cp->tx_ring + i;
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001111 dma_unmap_single(&cp->pdev->dev,le64_to_cpu(desc->addr),
Francois Romieu48907e32006-09-10 23:33:44 +02001112 le32_to_cpu(desc->opts1) & 0xffff,
1113 PCI_DMA_TODEVICE);
Francois Romieu3598b572006-01-29 01:31:13 +01001114 if (le32_to_cpu(desc->opts1) & LastFrag)
Francois Romieu57344182005-05-12 19:31:31 -04001115 dev_kfree_skb(skb);
Paulius Zaleckas237225f2008-05-05 16:05:17 +03001116 cp->dev->stats.tx_dropped++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117 }
1118 }
1119
Francois Romieu57344182005-05-12 19:31:31 -04001120 memset(cp->rx_ring, 0, sizeof(struct cp_desc) * CP_RX_RING_SIZE);
1121 memset(cp->tx_ring, 0, sizeof(struct cp_desc) * CP_TX_RING_SIZE);
1122
Francois Romieu0ba894d2006-08-14 19:55:07 +02001123 memset(cp->rx_skb, 0, sizeof(struct sk_buff *) * CP_RX_RING_SIZE);
Francois Romieu48907e32006-09-10 23:33:44 +02001124 memset(cp->tx_skb, 0, sizeof(struct sk_buff *) * CP_TX_RING_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125}
1126
1127static void cp_free_rings (struct cp_private *cp)
1128{
1129 cp_clean_rings(cp);
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001130 dma_free_coherent(&cp->pdev->dev, CP_RING_BYTES, cp->rx_ring,
1131 cp->ring_dma);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132 cp->rx_ring = NULL;
1133 cp->tx_ring = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134}
1135
1136static int cp_open (struct net_device *dev)
1137{
1138 struct cp_private *cp = netdev_priv(dev);
Francois Romieua69afe32012-03-09 11:58:08 +01001139 const int irq = cp->pdev->irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140 int rc;
1141
Joe Perchesb4f18b32010-02-17 15:01:48 +00001142 netif_dbg(cp, ifup, dev, "enabling interface\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143
1144 rc = cp_alloc_rings(cp);
1145 if (rc)
1146 return rc;
1147
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001148 napi_enable(&cp->napi);
1149
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150 cp_init_hw(cp);
1151
Francois Romieua69afe32012-03-09 11:58:08 +01001152 rc = request_irq(irq, cp_interrupt, IRQF_SHARED, dev->name, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153 if (rc)
1154 goto err_out_hw;
1155
Jason Wanga8c9cb12012-04-11 22:10:54 +00001156 cp_enable_irq(cp);
1157
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158 netif_carrier_off(dev);
Richard Knutsson2501f842007-05-19 22:26:40 +02001159 mii_check_media(&cp->mii_if, netif_msg_link(cp), true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160 netif_start_queue(dev);
1161
1162 return 0;
1163
1164err_out_hw:
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001165 napi_disable(&cp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166 cp_stop_hw(cp);
1167 cp_free_rings(cp);
1168 return rc;
1169}
1170
1171static int cp_close (struct net_device *dev)
1172{
1173 struct cp_private *cp = netdev_priv(dev);
1174 unsigned long flags;
1175
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001176 napi_disable(&cp->napi);
1177
Joe Perchesb4f18b32010-02-17 15:01:48 +00001178 netif_dbg(cp, ifdown, dev, "disabling interface\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179
1180 spin_lock_irqsave(&cp->lock, flags);
1181
1182 netif_stop_queue(dev);
1183 netif_carrier_off(dev);
1184
1185 cp_stop_hw(cp);
1186
1187 spin_unlock_irqrestore(&cp->lock, flags);
1188
Francois Romieua69afe32012-03-09 11:58:08 +01001189 free_irq(cp->pdev->irq, dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190
1191 cp_free_rings(cp);
1192 return 0;
1193}
1194
Francois Romieu9030c0d2007-07-13 23:05:35 +02001195static void cp_tx_timeout(struct net_device *dev)
1196{
1197 struct cp_private *cp = netdev_priv(dev);
1198 unsigned long flags;
1199 int rc;
1200
Joe Perchesb4f18b32010-02-17 15:01:48 +00001201 netdev_warn(dev, "Transmit timeout, status %2x %4x %4x %4x\n",
1202 cpr8(Cmd), cpr16(CpCmd),
1203 cpr16(IntrStatus), cpr16(IntrMask));
Francois Romieu9030c0d2007-07-13 23:05:35 +02001204
1205 spin_lock_irqsave(&cp->lock, flags);
1206
1207 cp_stop_hw(cp);
1208 cp_clean_rings(cp);
1209 rc = cp_init_rings(cp);
1210 cp_start_hw(cp);
1211
1212 netif_wake_queue(dev);
1213
1214 spin_unlock_irqrestore(&cp->lock, flags);
Francois Romieu9030c0d2007-07-13 23:05:35 +02001215}
1216
Linus Torvalds1da177e2005-04-16 15:20:36 -07001217#ifdef BROKEN
1218static int cp_change_mtu(struct net_device *dev, int new_mtu)
1219{
1220 struct cp_private *cp = netdev_priv(dev);
1221 int rc;
1222 unsigned long flags;
1223
1224 /* check for invalid MTU, according to hardware limits */
1225 if (new_mtu < CP_MIN_MTU || new_mtu > CP_MAX_MTU)
1226 return -EINVAL;
1227
1228 /* if network interface not up, no need for complexity */
1229 if (!netif_running(dev)) {
1230 dev->mtu = new_mtu;
1231 cp_set_rxbufsize(cp); /* set new rx buf size */
1232 return 0;
1233 }
1234
1235 spin_lock_irqsave(&cp->lock, flags);
1236
1237 cp_stop_hw(cp); /* stop h/w and free rings */
1238 cp_clean_rings(cp);
1239
1240 dev->mtu = new_mtu;
1241 cp_set_rxbufsize(cp); /* set new rx buf size */
1242
1243 rc = cp_init_rings(cp); /* realloc and restart h/w */
1244 cp_start_hw(cp);
1245
1246 spin_unlock_irqrestore(&cp->lock, flags);
1247
1248 return rc;
1249}
1250#endif /* BROKEN */
1251
Arjan van de Venf71e1302006-03-03 21:33:57 -05001252static const char mii_2_8139_map[8] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253 BasicModeCtrl,
1254 BasicModeStatus,
1255 0,
1256 0,
1257 NWayAdvert,
1258 NWayLPAR,
1259 NWayExpansion,
1260 0
1261};
1262
1263static int mdio_read(struct net_device *dev, int phy_id, int location)
1264{
1265 struct cp_private *cp = netdev_priv(dev);
1266
1267 return location < 8 && mii_2_8139_map[location] ?
1268 readw(cp->regs + mii_2_8139_map[location]) : 0;
1269}
1270
1271
1272static void mdio_write(struct net_device *dev, int phy_id, int location,
1273 int value)
1274{
1275 struct cp_private *cp = netdev_priv(dev);
1276
1277 if (location == 0) {
1278 cpw8(Cfg9346, Cfg9346_Unlock);
1279 cpw16(BasicModeCtrl, value);
1280 cpw8(Cfg9346, Cfg9346_Lock);
1281 } else if (location < 8 && mii_2_8139_map[location])
1282 cpw16(mii_2_8139_map[location], value);
1283}
1284
1285/* Set the ethtool Wake-on-LAN settings */
1286static int netdev_set_wol (struct cp_private *cp,
1287 const struct ethtool_wolinfo *wol)
1288{
1289 u8 options;
1290
1291 options = cpr8 (Config3) & ~(LinkUp | MagicPacket);
1292 /* If WOL is being disabled, no need for complexity */
1293 if (wol->wolopts) {
1294 if (wol->wolopts & WAKE_PHY) options |= LinkUp;
1295 if (wol->wolopts & WAKE_MAGIC) options |= MagicPacket;
1296 }
1297
1298 cpw8 (Cfg9346, Cfg9346_Unlock);
1299 cpw8 (Config3, options);
1300 cpw8 (Cfg9346, Cfg9346_Lock);
1301
1302 options = 0; /* Paranoia setting */
1303 options = cpr8 (Config5) & ~(UWF | MWF | BWF);
1304 /* If WOL is being disabled, no need for complexity */
1305 if (wol->wolopts) {
1306 if (wol->wolopts & WAKE_UCAST) options |= UWF;
1307 if (wol->wolopts & WAKE_BCAST) options |= BWF;
1308 if (wol->wolopts & WAKE_MCAST) options |= MWF;
1309 }
1310
1311 cpw8 (Config5, options);
1312
1313 cp->wol_enabled = (wol->wolopts) ? 1 : 0;
1314
1315 return 0;
1316}
1317
1318/* Get the ethtool Wake-on-LAN settings */
1319static void netdev_get_wol (struct cp_private *cp,
1320 struct ethtool_wolinfo *wol)
1321{
1322 u8 options;
1323
1324 wol->wolopts = 0; /* Start from scratch */
1325 wol->supported = WAKE_PHY | WAKE_BCAST | WAKE_MAGIC |
1326 WAKE_MCAST | WAKE_UCAST;
1327 /* We don't need to go on if WOL is disabled */
1328 if (!cp->wol_enabled) return;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001329
Linus Torvalds1da177e2005-04-16 15:20:36 -07001330 options = cpr8 (Config3);
1331 if (options & LinkUp) wol->wolopts |= WAKE_PHY;
1332 if (options & MagicPacket) wol->wolopts |= WAKE_MAGIC;
1333
1334 options = 0; /* Paranoia setting */
1335 options = cpr8 (Config5);
1336 if (options & UWF) wol->wolopts |= WAKE_UCAST;
1337 if (options & BWF) wol->wolopts |= WAKE_BCAST;
1338 if (options & MWF) wol->wolopts |= WAKE_MCAST;
1339}
1340
1341static void cp_get_drvinfo (struct net_device *dev, struct ethtool_drvinfo *info)
1342{
1343 struct cp_private *cp = netdev_priv(dev);
1344
Rick Jones68aad782011-11-07 13:29:27 +00001345 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
1346 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
1347 strlcpy(info->bus_info, pci_name(cp->pdev), sizeof(info->bus_info));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348}
1349
Rick Jones1d0861a2011-10-07 06:42:21 +00001350static void cp_get_ringparam(struct net_device *dev,
1351 struct ethtool_ringparam *ring)
1352{
1353 ring->rx_max_pending = CP_RX_RING_SIZE;
1354 ring->tx_max_pending = CP_TX_RING_SIZE;
1355 ring->rx_pending = CP_RX_RING_SIZE;
1356 ring->tx_pending = CP_TX_RING_SIZE;
1357}
1358
Linus Torvalds1da177e2005-04-16 15:20:36 -07001359static int cp_get_regs_len(struct net_device *dev)
1360{
1361 return CP_REGS_SIZE;
1362}
1363
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001364static int cp_get_sset_count (struct net_device *dev, int sset)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001365{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001366 switch (sset) {
1367 case ETH_SS_STATS:
1368 return CP_NUM_STATS;
1369 default:
1370 return -EOPNOTSUPP;
1371 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001372}
1373
1374static int cp_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1375{
1376 struct cp_private *cp = netdev_priv(dev);
1377 int rc;
1378 unsigned long flags;
1379
1380 spin_lock_irqsave(&cp->lock, flags);
1381 rc = mii_ethtool_gset(&cp->mii_if, cmd);
1382 spin_unlock_irqrestore(&cp->lock, flags);
1383
1384 return rc;
1385}
1386
1387static int cp_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
1388{
1389 struct cp_private *cp = netdev_priv(dev);
1390 int rc;
1391 unsigned long flags;
1392
1393 spin_lock_irqsave(&cp->lock, flags);
1394 rc = mii_ethtool_sset(&cp->mii_if, cmd);
1395 spin_unlock_irqrestore(&cp->lock, flags);
1396
1397 return rc;
1398}
1399
1400static int cp_nway_reset(struct net_device *dev)
1401{
1402 struct cp_private *cp = netdev_priv(dev);
1403 return mii_nway_restart(&cp->mii_if);
1404}
1405
1406static u32 cp_get_msglevel(struct net_device *dev)
1407{
1408 struct cp_private *cp = netdev_priv(dev);
1409 return cp->msg_enable;
1410}
1411
1412static void cp_set_msglevel(struct net_device *dev, u32 value)
1413{
1414 struct cp_private *cp = netdev_priv(dev);
1415 cp->msg_enable = value;
1416}
1417
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001418static int cp_set_features(struct net_device *dev, netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001419{
1420 struct cp_private *cp = netdev_priv(dev);
Michał Mirosław044a8902011-04-09 00:58:18 +00001421 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422
Michał Mirosław044a8902011-04-09 00:58:18 +00001423 if (!((dev->features ^ features) & NETIF_F_RXCSUM))
1424 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001425
Michał Mirosław044a8902011-04-09 00:58:18 +00001426 spin_lock_irqsave(&cp->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001427
Michał Mirosław044a8902011-04-09 00:58:18 +00001428 if (features & NETIF_F_RXCSUM)
1429 cp->cpcmd |= RxChkSum;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001430 else
Michał Mirosław044a8902011-04-09 00:58:18 +00001431 cp->cpcmd &= ~RxChkSum;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001432
françois romieu6864ddb2011-07-15 00:21:44 +00001433 if (features & NETIF_F_HW_VLAN_RX)
1434 cp->cpcmd |= RxVlanOn;
1435 else
1436 cp->cpcmd &= ~RxVlanOn;
1437
Michał Mirosław044a8902011-04-09 00:58:18 +00001438 cpw16_f(CpCmd, cp->cpcmd);
1439 spin_unlock_irqrestore(&cp->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001440
1441 return 0;
1442}
1443
1444static void cp_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1445 void *p)
1446{
1447 struct cp_private *cp = netdev_priv(dev);
1448 unsigned long flags;
1449
1450 if (regs->len < CP_REGS_SIZE)
1451 return /* -EINVAL */;
1452
1453 regs->version = CP_REGS_VER;
1454
1455 spin_lock_irqsave(&cp->lock, flags);
1456 memcpy_fromio(p, cp->regs, CP_REGS_SIZE);
1457 spin_unlock_irqrestore(&cp->lock, flags);
1458}
1459
1460static void cp_get_wol (struct net_device *dev, struct ethtool_wolinfo *wol)
1461{
1462 struct cp_private *cp = netdev_priv(dev);
1463 unsigned long flags;
1464
1465 spin_lock_irqsave (&cp->lock, flags);
1466 netdev_get_wol (cp, wol);
1467 spin_unlock_irqrestore (&cp->lock, flags);
1468}
1469
1470static int cp_set_wol (struct net_device *dev, struct ethtool_wolinfo *wol)
1471{
1472 struct cp_private *cp = netdev_priv(dev);
1473 unsigned long flags;
1474 int rc;
1475
1476 spin_lock_irqsave (&cp->lock, flags);
1477 rc = netdev_set_wol (cp, wol);
1478 spin_unlock_irqrestore (&cp->lock, flags);
1479
1480 return rc;
1481}
1482
1483static void cp_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
1484{
1485 switch (stringset) {
1486 case ETH_SS_STATS:
1487 memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
1488 break;
1489 default:
1490 BUG();
1491 break;
1492 }
1493}
1494
1495static void cp_get_ethtool_stats (struct net_device *dev,
1496 struct ethtool_stats *estats, u64 *tmp_stats)
1497{
1498 struct cp_private *cp = netdev_priv(dev);
Stephen Hemminger8b512922005-09-14 09:45:44 -07001499 struct cp_dma_stats *nic_stats;
1500 dma_addr_t dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001501 int i;
1502
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001503 nic_stats = dma_alloc_coherent(&cp->pdev->dev, sizeof(*nic_stats),
1504 &dma, GFP_KERNEL);
Stephen Hemminger8b512922005-09-14 09:45:44 -07001505 if (!nic_stats)
1506 return;
Stephen Hemminger97f568d2005-06-26 18:02:44 -04001507
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508 /* begin NIC statistics dump */
Stephen Hemminger8b512922005-09-14 09:45:44 -07001509 cpw32(StatsAddr + 4, (u64)dma >> 32);
Yang Hongyang284901a2009-04-06 19:01:15 -07001510 cpw32(StatsAddr, ((u64)dma & DMA_BIT_MASK(32)) | DumpStats);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001511 cpr32(StatsAddr);
1512
Stephen Hemminger97f568d2005-06-26 18:02:44 -04001513 for (i = 0; i < 1000; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001514 if ((cpr32(StatsAddr) & DumpStats) == 0)
1515 break;
Stephen Hemminger97f568d2005-06-26 18:02:44 -04001516 udelay(10);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517 }
Stephen Hemminger97f568d2005-06-26 18:02:44 -04001518 cpw32(StatsAddr, 0);
1519 cpw32(StatsAddr + 4, 0);
Stephen Hemminger8b512922005-09-14 09:45:44 -07001520 cpr32(StatsAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001521
1522 i = 0;
Stephen Hemminger8b512922005-09-14 09:45:44 -07001523 tmp_stats[i++] = le64_to_cpu(nic_stats->tx_ok);
1524 tmp_stats[i++] = le64_to_cpu(nic_stats->rx_ok);
1525 tmp_stats[i++] = le64_to_cpu(nic_stats->tx_err);
1526 tmp_stats[i++] = le32_to_cpu(nic_stats->rx_err);
1527 tmp_stats[i++] = le16_to_cpu(nic_stats->rx_fifo);
1528 tmp_stats[i++] = le16_to_cpu(nic_stats->frame_align);
1529 tmp_stats[i++] = le32_to_cpu(nic_stats->tx_ok_1col);
1530 tmp_stats[i++] = le32_to_cpu(nic_stats->tx_ok_mcol);
1531 tmp_stats[i++] = le64_to_cpu(nic_stats->rx_ok_phys);
1532 tmp_stats[i++] = le64_to_cpu(nic_stats->rx_ok_bcast);
1533 tmp_stats[i++] = le32_to_cpu(nic_stats->rx_ok_mcast);
1534 tmp_stats[i++] = le16_to_cpu(nic_stats->tx_abort);
1535 tmp_stats[i++] = le16_to_cpu(nic_stats->tx_underrun);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536 tmp_stats[i++] = cp->cp_stats.rx_frags;
Eric Sesterhenn5d9428d2006-04-02 13:52:48 +02001537 BUG_ON(i != CP_NUM_STATS);
Stephen Hemminger8b512922005-09-14 09:45:44 -07001538
Jeff Garzik6cc92cd2007-08-08 02:16:04 -04001539 dma_free_coherent(&cp->pdev->dev, sizeof(*nic_stats), nic_stats, dma);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001540}
1541
Jeff Garzik7282d492006-09-13 14:30:00 -04001542static const struct ethtool_ops cp_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001543 .get_drvinfo = cp_get_drvinfo,
1544 .get_regs_len = cp_get_regs_len,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001545 .get_sset_count = cp_get_sset_count,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001546 .get_settings = cp_get_settings,
1547 .set_settings = cp_set_settings,
1548 .nway_reset = cp_nway_reset,
1549 .get_link = ethtool_op_get_link,
1550 .get_msglevel = cp_get_msglevel,
1551 .set_msglevel = cp_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552 .get_regs = cp_get_regs,
1553 .get_wol = cp_get_wol,
1554 .set_wol = cp_set_wol,
1555 .get_strings = cp_get_strings,
1556 .get_ethtool_stats = cp_get_ethtool_stats,
Philip Craig722fdb32006-06-21 11:33:27 +10001557 .get_eeprom_len = cp_get_eeprom_len,
1558 .get_eeprom = cp_get_eeprom,
1559 .set_eeprom = cp_set_eeprom,
Rick Jones1d0861a2011-10-07 06:42:21 +00001560 .get_ringparam = cp_get_ringparam,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001561};
1562
1563static int cp_ioctl (struct net_device *dev, struct ifreq *rq, int cmd)
1564{
1565 struct cp_private *cp = netdev_priv(dev);
1566 int rc;
1567 unsigned long flags;
1568
1569 if (!netif_running(dev))
1570 return -EINVAL;
1571
1572 spin_lock_irqsave(&cp->lock, flags);
1573 rc = generic_mii_ioctl(&cp->mii_if, if_mii(rq), cmd, NULL);
1574 spin_unlock_irqrestore(&cp->lock, flags);
1575 return rc;
1576}
1577
Jiri Pirkoc048aaf2009-03-13 11:47:48 -07001578static int cp_set_mac_address(struct net_device *dev, void *p)
1579{
1580 struct cp_private *cp = netdev_priv(dev);
1581 struct sockaddr *addr = p;
1582
1583 if (!is_valid_ether_addr(addr->sa_data))
1584 return -EADDRNOTAVAIL;
1585
1586 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
1587
1588 spin_lock_irq(&cp->lock);
1589
1590 cpw8_f(Cfg9346, Cfg9346_Unlock);
1591 cpw32_f(MAC0 + 0, le32_to_cpu (*(__le32 *) (dev->dev_addr + 0)));
1592 cpw32_f(MAC0 + 4, le32_to_cpu (*(__le32 *) (dev->dev_addr + 4)));
1593 cpw8_f(Cfg9346, Cfg9346_Lock);
1594
1595 spin_unlock_irq(&cp->lock);
1596
1597 return 0;
1598}
1599
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600/* Serial EEPROM section. */
1601
1602/* EEPROM_Ctrl bits. */
1603#define EE_SHIFT_CLK 0x04 /* EEPROM shift clock. */
1604#define EE_CS 0x08 /* EEPROM chip select. */
1605#define EE_DATA_WRITE 0x02 /* EEPROM chip data in. */
1606#define EE_WRITE_0 0x00
1607#define EE_WRITE_1 0x02
1608#define EE_DATA_READ 0x01 /* EEPROM chip data out. */
1609#define EE_ENB (0x80 | EE_CS)
1610
1611/* Delay between EEPROM clock transitions.
1612 No extra delay is needed with 33Mhz PCI, but 66Mhz may change this.
1613 */
1614
Jason Wang7d03f5a2011-12-30 23:44:33 +00001615#define eeprom_delay() readb(ee_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001616
1617/* The EEPROM commands include the alway-set leading bit. */
Philip Craig722fdb32006-06-21 11:33:27 +10001618#define EE_EXTEND_CMD (4)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001619#define EE_WRITE_CMD (5)
1620#define EE_READ_CMD (6)
1621#define EE_ERASE_CMD (7)
1622
Philip Craig722fdb32006-06-21 11:33:27 +10001623#define EE_EWDS_ADDR (0)
1624#define EE_WRAL_ADDR (1)
1625#define EE_ERAL_ADDR (2)
1626#define EE_EWEN_ADDR (3)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001627
Philip Craig722fdb32006-06-21 11:33:27 +10001628#define CP_EEPROM_MAGIC PCI_DEVICE_ID_REALTEK_8139
1629
1630static void eeprom_cmd_start(void __iomem *ee_addr)
1631{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001632 writeb (EE_ENB & ~EE_CS, ee_addr);
1633 writeb (EE_ENB, ee_addr);
1634 eeprom_delay ();
Philip Craig722fdb32006-06-21 11:33:27 +10001635}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636
Philip Craig722fdb32006-06-21 11:33:27 +10001637static void eeprom_cmd(void __iomem *ee_addr, int cmd, int cmd_len)
1638{
1639 int i;
1640
1641 /* Shift the command bits out. */
1642 for (i = cmd_len - 1; i >= 0; i--) {
1643 int dataval = (cmd & (1 << i)) ? EE_DATA_WRITE : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001644 writeb (EE_ENB | dataval, ee_addr);
1645 eeprom_delay ();
1646 writeb (EE_ENB | dataval | EE_SHIFT_CLK, ee_addr);
1647 eeprom_delay ();
1648 }
1649 writeb (EE_ENB, ee_addr);
1650 eeprom_delay ();
Philip Craig722fdb32006-06-21 11:33:27 +10001651}
1652
1653static void eeprom_cmd_end(void __iomem *ee_addr)
1654{
Jason Wang0bc777bc2012-05-31 18:19:48 +00001655 writeb(0, ee_addr);
Philip Craig722fdb32006-06-21 11:33:27 +10001656 eeprom_delay ();
1657}
1658
1659static void eeprom_extend_cmd(void __iomem *ee_addr, int extend_cmd,
1660 int addr_len)
1661{
1662 int cmd = (EE_EXTEND_CMD << addr_len) | (extend_cmd << (addr_len - 2));
1663
1664 eeprom_cmd_start(ee_addr);
1665 eeprom_cmd(ee_addr, cmd, 3 + addr_len);
1666 eeprom_cmd_end(ee_addr);
1667}
1668
1669static u16 read_eeprom (void __iomem *ioaddr, int location, int addr_len)
1670{
1671 int i;
1672 u16 retval = 0;
1673 void __iomem *ee_addr = ioaddr + Cfg9346;
1674 int read_cmd = location | (EE_READ_CMD << addr_len);
1675
1676 eeprom_cmd_start(ee_addr);
1677 eeprom_cmd(ee_addr, read_cmd, 3 + addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001678
1679 for (i = 16; i > 0; i--) {
1680 writeb (EE_ENB | EE_SHIFT_CLK, ee_addr);
1681 eeprom_delay ();
1682 retval =
1683 (retval << 1) | ((readb (ee_addr) & EE_DATA_READ) ? 1 :
1684 0);
1685 writeb (EE_ENB, ee_addr);
1686 eeprom_delay ();
1687 }
1688
Philip Craig722fdb32006-06-21 11:33:27 +10001689 eeprom_cmd_end(ee_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001690
1691 return retval;
1692}
1693
Philip Craig722fdb32006-06-21 11:33:27 +10001694static void write_eeprom(void __iomem *ioaddr, int location, u16 val,
1695 int addr_len)
1696{
1697 int i;
1698 void __iomem *ee_addr = ioaddr + Cfg9346;
1699 int write_cmd = location | (EE_WRITE_CMD << addr_len);
1700
1701 eeprom_extend_cmd(ee_addr, EE_EWEN_ADDR, addr_len);
1702
1703 eeprom_cmd_start(ee_addr);
1704 eeprom_cmd(ee_addr, write_cmd, 3 + addr_len);
1705 eeprom_cmd(ee_addr, val, 16);
1706 eeprom_cmd_end(ee_addr);
1707
1708 eeprom_cmd_start(ee_addr);
1709 for (i = 0; i < 20000; i++)
1710 if (readb(ee_addr) & EE_DATA_READ)
1711 break;
1712 eeprom_cmd_end(ee_addr);
1713
1714 eeprom_extend_cmd(ee_addr, EE_EWDS_ADDR, addr_len);
1715}
1716
1717static int cp_get_eeprom_len(struct net_device *dev)
1718{
1719 struct cp_private *cp = netdev_priv(dev);
1720 int size;
1721
1722 spin_lock_irq(&cp->lock);
1723 size = read_eeprom(cp->regs, 0, 8) == 0x8129 ? 256 : 128;
1724 spin_unlock_irq(&cp->lock);
1725
1726 return size;
1727}
1728
1729static int cp_get_eeprom(struct net_device *dev,
1730 struct ethtool_eeprom *eeprom, u8 *data)
1731{
1732 struct cp_private *cp = netdev_priv(dev);
1733 unsigned int addr_len;
1734 u16 val;
1735 u32 offset = eeprom->offset >> 1;
1736 u32 len = eeprom->len;
1737 u32 i = 0;
1738
1739 eeprom->magic = CP_EEPROM_MAGIC;
1740
1741 spin_lock_irq(&cp->lock);
1742
1743 addr_len = read_eeprom(cp->regs, 0, 8) == 0x8129 ? 8 : 6;
1744
1745 if (eeprom->offset & 1) {
1746 val = read_eeprom(cp->regs, offset, addr_len);
1747 data[i++] = (u8)(val >> 8);
1748 offset++;
1749 }
1750
1751 while (i < len - 1) {
1752 val = read_eeprom(cp->regs, offset, addr_len);
1753 data[i++] = (u8)val;
1754 data[i++] = (u8)(val >> 8);
1755 offset++;
1756 }
1757
1758 if (i < len) {
1759 val = read_eeprom(cp->regs, offset, addr_len);
1760 data[i] = (u8)val;
1761 }
1762
1763 spin_unlock_irq(&cp->lock);
1764 return 0;
1765}
1766
1767static int cp_set_eeprom(struct net_device *dev,
1768 struct ethtool_eeprom *eeprom, u8 *data)
1769{
1770 struct cp_private *cp = netdev_priv(dev);
1771 unsigned int addr_len;
1772 u16 val;
1773 u32 offset = eeprom->offset >> 1;
1774 u32 len = eeprom->len;
1775 u32 i = 0;
1776
1777 if (eeprom->magic != CP_EEPROM_MAGIC)
1778 return -EINVAL;
1779
1780 spin_lock_irq(&cp->lock);
1781
1782 addr_len = read_eeprom(cp->regs, 0, 8) == 0x8129 ? 8 : 6;
1783
1784 if (eeprom->offset & 1) {
1785 val = read_eeprom(cp->regs, offset, addr_len) & 0xff;
1786 val |= (u16)data[i++] << 8;
1787 write_eeprom(cp->regs, offset, val, addr_len);
1788 offset++;
1789 }
1790
1791 while (i < len - 1) {
1792 val = (u16)data[i++];
1793 val |= (u16)data[i++] << 8;
1794 write_eeprom(cp->regs, offset, val, addr_len);
1795 offset++;
1796 }
1797
1798 if (i < len) {
1799 val = read_eeprom(cp->regs, offset, addr_len) & 0xff00;
1800 val |= (u16)data[i];
1801 write_eeprom(cp->regs, offset, val, addr_len);
1802 }
1803
1804 spin_unlock_irq(&cp->lock);
1805 return 0;
1806}
1807
Linus Torvalds1da177e2005-04-16 15:20:36 -07001808/* Put the board into D3cold state and wait for WakeUp signal */
1809static void cp_set_d3_state (struct cp_private *cp)
1810{
1811 pci_enable_wake (cp->pdev, 0, 1); /* Enable PME# generation */
1812 pci_set_power_state (cp->pdev, PCI_D3hot);
1813}
1814
Stephen Hemminger48dfcde2008-11-19 22:09:07 -08001815static const struct net_device_ops cp_netdev_ops = {
1816 .ndo_open = cp_open,
1817 .ndo_stop = cp_close,
1818 .ndo_validate_addr = eth_validate_addr,
Jiri Pirkoc048aaf2009-03-13 11:47:48 -07001819 .ndo_set_mac_address = cp_set_mac_address,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00001820 .ndo_set_rx_mode = cp_set_rx_mode,
Stephen Hemminger48dfcde2008-11-19 22:09:07 -08001821 .ndo_get_stats = cp_get_stats,
1822 .ndo_do_ioctl = cp_ioctl,
Stephen Hemminger00829822008-11-20 20:14:53 -08001823 .ndo_start_xmit = cp_start_xmit,
Stephen Hemminger48dfcde2008-11-19 22:09:07 -08001824 .ndo_tx_timeout = cp_tx_timeout,
Michał Mirosław044a8902011-04-09 00:58:18 +00001825 .ndo_set_features = cp_set_features,
Stephen Hemminger48dfcde2008-11-19 22:09:07 -08001826#ifdef BROKEN
1827 .ndo_change_mtu = cp_change_mtu,
1828#endif
Stephen Hemmingerfe96aaa2009-01-09 11:13:14 +00001829
Stephen Hemminger48dfcde2008-11-19 22:09:07 -08001830#ifdef CONFIG_NET_POLL_CONTROLLER
1831 .ndo_poll_controller = cp_poll_controller,
1832#endif
1833};
1834
Linus Torvalds1da177e2005-04-16 15:20:36 -07001835static int cp_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
1836{
1837 struct net_device *dev;
1838 struct cp_private *cp;
1839 int rc;
1840 void __iomem *regs;
Greg Kroah-Hartman2427ddd2006-06-12 17:07:52 -07001841 resource_size_t pciaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001842 unsigned int addr_len, i, pci_using_dac;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001843
1844#ifndef MODULE
1845 static int version_printed;
1846 if (version_printed++ == 0)
Alexander Beregalovb93d5842009-05-26 12:35:27 +00001847 pr_info("%s", version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001848#endif
1849
Linus Torvalds1da177e2005-04-16 15:20:36 -07001850 if (pdev->vendor == PCI_VENDOR_ID_REALTEK &&
Auke Kok44c10132007-06-08 15:46:36 -07001851 pdev->device == PCI_DEVICE_ID_REALTEK_8139 && pdev->revision < 0x20) {
Stephen Hemmingerde4549c2008-10-21 18:04:27 -07001852 dev_info(&pdev->dev,
Joe Perchesb4f18b32010-02-17 15:01:48 +00001853 "This (id %04x:%04x rev %02x) is not an 8139C+ compatible chip, use 8139too\n",
1854 pdev->vendor, pdev->device, pdev->revision);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001855 return -ENODEV;
1856 }
1857
1858 dev = alloc_etherdev(sizeof(struct cp_private));
1859 if (!dev)
1860 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001861 SET_NETDEV_DEV(dev, &pdev->dev);
1862
1863 cp = netdev_priv(dev);
1864 cp->pdev = pdev;
1865 cp->dev = dev;
1866 cp->msg_enable = (debug < 0 ? CP_DEF_MSG_ENABLE : debug);
1867 spin_lock_init (&cp->lock);
1868 cp->mii_if.dev = dev;
1869 cp->mii_if.mdio_read = mdio_read;
1870 cp->mii_if.mdio_write = mdio_write;
1871 cp->mii_if.phy_id = CP_INTERNAL_PHY;
1872 cp->mii_if.phy_id_mask = 0x1f;
1873 cp->mii_if.reg_num_mask = 0x1f;
1874 cp_set_rxbufsize(cp);
1875
1876 rc = pci_enable_device(pdev);
1877 if (rc)
1878 goto err_out_free;
1879
1880 rc = pci_set_mwi(pdev);
1881 if (rc)
1882 goto err_out_disable;
1883
1884 rc = pci_request_regions(pdev, DRV_NAME);
1885 if (rc)
1886 goto err_out_mwi;
1887
1888 pciaddr = pci_resource_start(pdev, 1);
1889 if (!pciaddr) {
1890 rc = -EIO;
Jeff Garzik9b91cf92006-06-27 11:39:50 -04001891 dev_err(&pdev->dev, "no MMIO resource\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001892 goto err_out_res;
1893 }
1894 if (pci_resource_len(pdev, 1) < CP_REGS_SIZE) {
1895 rc = -EIO;
Jeff Garzik9b91cf92006-06-27 11:39:50 -04001896 dev_err(&pdev->dev, "MMIO resource (%llx) too small\n",
Jeff Garzik2e8a5382006-06-27 10:47:51 -04001897 (unsigned long long)pci_resource_len(pdev, 1));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001898 goto err_out_res;
1899 }
1900
1901 /* Configure DMA attributes. */
1902 if ((sizeof(dma_addr_t) > 4) &&
Yang Hongyang6a355282009-04-06 19:01:13 -07001903 !pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)) &&
1904 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001905 pci_using_dac = 1;
1906 } else {
1907 pci_using_dac = 0;
1908
Yang Hongyang284901a2009-04-06 19:01:15 -07001909 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001910 if (rc) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04001911 dev_err(&pdev->dev,
Joe Perchesb4f18b32010-02-17 15:01:48 +00001912 "No usable DMA configuration, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001913 goto err_out_res;
1914 }
Yang Hongyang284901a2009-04-06 19:01:15 -07001915 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001916 if (rc) {
Jeff Garzik9b91cf92006-06-27 11:39:50 -04001917 dev_err(&pdev->dev,
Joe Perchesb4f18b32010-02-17 15:01:48 +00001918 "No usable consistent DMA configuration, aborting\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001919 goto err_out_res;
1920 }
1921 }
1922
1923 cp->cpcmd = (pci_using_dac ? PCIDAC : 0) |
1924 PCIMulRW | RxChkSum | CpRxOn | CpTxOn;
1925
Michał Mirosław044a8902011-04-09 00:58:18 +00001926 dev->features |= NETIF_F_RXCSUM;
1927 dev->hw_features |= NETIF_F_RXCSUM;
1928
Linus Torvalds1da177e2005-04-16 15:20:36 -07001929 regs = ioremap(pciaddr, CP_REGS_SIZE);
1930 if (!regs) {
1931 rc = -EIO;
Andrew Morton4626dd42006-07-06 23:58:26 -07001932 dev_err(&pdev->dev, "Cannot map PCI MMIO (%Lx@%Lx)\n",
Joe Perchesb4f18b32010-02-17 15:01:48 +00001933 (unsigned long long)pci_resource_len(pdev, 1),
Jeff Garzik2e8a5382006-06-27 10:47:51 -04001934 (unsigned long long)pciaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001935 goto err_out_res;
1936 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001937 cp->regs = regs;
1938
1939 cp_stop_hw(cp);
1940
1941 /* read MAC address from EEPROM */
1942 addr_len = read_eeprom (regs, 0, 8) == 0x8129 ? 8 : 6;
1943 for (i = 0; i < 3; i++)
Al Viro03233b92007-08-23 02:31:17 +01001944 ((__le16 *) (dev->dev_addr))[i] =
1945 cpu_to_le16(read_eeprom (regs, i + 7, addr_len));
John W. Linvillebb0ce602005-09-12 10:48:54 -04001946 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001947
Stephen Hemminger48dfcde2008-11-19 22:09:07 -08001948 dev->netdev_ops = &cp_netdev_ops;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001949 netif_napi_add(dev, &cp->napi, cp_rx_poll, 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001950 dev->ethtool_ops = &cp_ethtool_ops;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001951 dev->watchdog_timeo = TX_TIMEOUT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001952
Linus Torvalds1da177e2005-04-16 15:20:36 -07001953 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001954
1955 if (pci_using_dac)
1956 dev->features |= NETIF_F_HIGHDMA;
1957
Michał Mirosław044a8902011-04-09 00:58:18 +00001958 /* disabled by default until verified */
françois romieu6864ddb2011-07-15 00:21:44 +00001959 dev->hw_features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
1960 NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
1961 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
1962 NETIF_F_HIGHDMA;
Jeff Garzikfcec3452005-05-12 19:28:49 -04001963
Linus Torvalds1da177e2005-04-16 15:20:36 -07001964 rc = register_netdev(dev);
1965 if (rc)
1966 goto err_out_iomap;
1967
Francois Romieua69afe32012-03-09 11:58:08 +01001968 netdev_info(dev, "RTL-8139C+ at 0x%p, %pM, IRQ %d\n",
1969 regs, dev->dev_addr, pdev->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001970
1971 pci_set_drvdata(pdev, dev);
1972
1973 /* enable busmastering and memory-write-invalidate */
1974 pci_set_master(pdev);
1975
Jeff Garzik2e8a5382006-06-27 10:47:51 -04001976 if (cp->wol_enabled)
1977 cp_set_d3_state (cp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001978
1979 return 0;
1980
1981err_out_iomap:
1982 iounmap(regs);
1983err_out_res:
1984 pci_release_regions(pdev);
1985err_out_mwi:
1986 pci_clear_mwi(pdev);
1987err_out_disable:
1988 pci_disable_device(pdev);
1989err_out_free:
1990 free_netdev(dev);
1991 return rc;
1992}
1993
1994static void cp_remove_one (struct pci_dev *pdev)
1995{
1996 struct net_device *dev = pci_get_drvdata(pdev);
1997 struct cp_private *cp = netdev_priv(dev);
1998
Linus Torvalds1da177e2005-04-16 15:20:36 -07001999 unregister_netdev(dev);
2000 iounmap(cp->regs);
Jeff Garzik2e8a5382006-06-27 10:47:51 -04002001 if (cp->wol_enabled)
2002 pci_set_power_state (pdev, PCI_D0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002003 pci_release_regions(pdev);
2004 pci_clear_mwi(pdev);
2005 pci_disable_device(pdev);
2006 pci_set_drvdata(pdev, NULL);
2007 free_netdev(dev);
2008}
2009
2010#ifdef CONFIG_PM
Pavel Machek05adc3b2005-04-16 15:25:25 -07002011static int cp_suspend (struct pci_dev *pdev, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002012{
François Romieu7668a492006-08-15 20:10:57 +02002013 struct net_device *dev = pci_get_drvdata(pdev);
2014 struct cp_private *cp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002015 unsigned long flags;
2016
François Romieu7668a492006-08-15 20:10:57 +02002017 if (!netif_running(dev))
2018 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002019
2020 netif_device_detach (dev);
2021 netif_stop_queue (dev);
2022
2023 spin_lock_irqsave (&cp->lock, flags);
2024
2025 /* Disable Rx and Tx */
2026 cpw16 (IntrMask, 0);
2027 cpw8 (Cmd, cpr8 (Cmd) & (~RxOn | ~TxOn));
2028
2029 spin_unlock_irqrestore (&cp->lock, flags);
2030
Francois Romieu576cfa92006-02-27 23:15:06 +01002031 pci_save_state(pdev);
2032 pci_enable_wake(pdev, pci_choose_state(pdev, state), cp->wol_enabled);
2033 pci_set_power_state(pdev, pci_choose_state(pdev, state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002034
2035 return 0;
2036}
2037
2038static int cp_resume (struct pci_dev *pdev)
2039{
Francois Romieu576cfa92006-02-27 23:15:06 +01002040 struct net_device *dev = pci_get_drvdata (pdev);
2041 struct cp_private *cp = netdev_priv(dev);
Pierre Ossmana4cf0762005-07-04 00:22:53 +02002042 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002043
Francois Romieu576cfa92006-02-27 23:15:06 +01002044 if (!netif_running(dev))
2045 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002046
2047 netif_device_attach (dev);
Francois Romieu576cfa92006-02-27 23:15:06 +01002048
2049 pci_set_power_state(pdev, PCI_D0);
2050 pci_restore_state(pdev);
2051 pci_enable_wake(pdev, PCI_D0, 0);
2052
2053 /* FIXME: sh*t may happen if the Rx ring buffer is depleted */
2054 cp_init_rings_index (cp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002055 cp_init_hw (cp);
Jason Wanga8c9cb12012-04-11 22:10:54 +00002056 cp_enable_irq(cp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002057 netif_start_queue (dev);
Pierre Ossmana4cf0762005-07-04 00:22:53 +02002058
2059 spin_lock_irqsave (&cp->lock, flags);
2060
Richard Knutsson2501f842007-05-19 22:26:40 +02002061 mii_check_media(&cp->mii_if, netif_msg_link(cp), false);
Pierre Ossmana4cf0762005-07-04 00:22:53 +02002062
2063 spin_unlock_irqrestore (&cp->lock, flags);
Jeff Garzikf3b197a2006-05-26 21:39:03 -04002064
Linus Torvalds1da177e2005-04-16 15:20:36 -07002065 return 0;
2066}
2067#endif /* CONFIG_PM */
2068
2069static struct pci_driver cp_driver = {
2070 .name = DRV_NAME,
2071 .id_table = cp_pci_tbl,
2072 .probe = cp_init_one,
2073 .remove = cp_remove_one,
2074#ifdef CONFIG_PM
2075 .resume = cp_resume,
2076 .suspend = cp_suspend,
2077#endif
2078};
2079
2080static int __init cp_init (void)
2081{
2082#ifdef MODULE
Alexander Beregalovb93d5842009-05-26 12:35:27 +00002083 pr_info("%s", version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002084#endif
Jeff Garzik29917622006-08-19 17:48:59 -04002085 return pci_register_driver(&cp_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002086}
2087
2088static void __exit cp_exit (void)
2089{
2090 pci_unregister_driver (&cp_driver);
2091}
2092
2093module_init(cp_init);
2094module_exit(cp_exit);