blob: 016d3d41f23aae5dc2ab43dae3aaa7965f358c92 [file] [log] [blame]
Andy Yan20b09c22009-05-08 17:46:40 -04001/*
2 * Marvell 88SE94xx hardware specific
3 *
4 * Copyright 2007 Red Hat, Inc.
5 * Copyright 2008 Marvell. <kewei@marvell.com>
Xiangliang Yu0b15fb12011-04-26 06:36:51 -07006 * Copyright 2009-2011 Marvell. <yuxiangl@marvell.com>
Andy Yan20b09c22009-05-08 17:46:40 -04007 *
8 * This file is licensed under GPLv2.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; version 2 of the
13 * License.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
18 * General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307
23 * USA
24*/
25
26#include "mv_sas.h"
27#include "mv_94xx.h"
28#include "mv_chips.h"
29
30static void mvs_94xx_detect_porttype(struct mvs_info *mvi, int i)
31{
32 u32 reg;
33 struct mvs_phy *phy = &mvi->phy[i];
34 u32 phy_status;
35
36 mvs_write_port_vsr_addr(mvi, i, VSR_PHY_MODE3);
37 reg = mvs_read_port_vsr_data(mvi, i);
38 phy_status = ((reg & 0x3f0000) >> 16) & 0xff;
39 phy->phy_type &= ~(PORT_TYPE_SAS | PORT_TYPE_SATA);
40 switch (phy_status) {
41 case 0x10:
42 phy->phy_type |= PORT_TYPE_SAS;
43 break;
44 case 0x1d:
45 default:
46 phy->phy_type |= PORT_TYPE_SATA;
47 break;
48 }
49}
50
Xiangliang Yuf1f82a92011-05-24 22:28:31 +080051void set_phy_tuning(struct mvs_info *mvi, int phy_id,
52 struct phy_tuning phy_tuning)
53{
54 u32 tmp, setting_0 = 0, setting_1 = 0;
55 u8 i;
56
57 /* Remap information for B0 chip:
58 *
59 * R0Ch -> R118h[15:0] (Adapted DFE F3 - F5 coefficient)
60 * R0Dh -> R118h[31:16] (Generation 1 Setting 0)
61 * R0Eh -> R11Ch[15:0] (Generation 1 Setting 1)
62 * R0Fh -> R11Ch[31:16] (Generation 2 Setting 0)
63 * R10h -> R120h[15:0] (Generation 2 Setting 1)
64 * R11h -> R120h[31:16] (Generation 3 Setting 0)
65 * R12h -> R124h[15:0] (Generation 3 Setting 1)
66 * R13h -> R124h[31:16] (Generation 4 Setting 0 (Reserved))
67 */
68
69 /* A0 has a different set of registers */
70 if (mvi->pdev->revision == VANIR_A0_REV)
71 return;
72
73 for (i = 0; i < 3; i++) {
74 /* loop 3 times, set Gen 1, Gen 2, Gen 3 */
75 switch (i) {
76 case 0:
77 setting_0 = GENERATION_1_SETTING;
78 setting_1 = GENERATION_1_2_SETTING;
79 break;
80 case 1:
81 setting_0 = GENERATION_1_2_SETTING;
82 setting_1 = GENERATION_2_3_SETTING;
83 break;
84 case 2:
85 setting_0 = GENERATION_2_3_SETTING;
86 setting_1 = GENERATION_3_4_SETTING;
87 break;
88 }
89
90 /* Set:
91 *
92 * Transmitter Emphasis Enable
93 * Transmitter Emphasis Amplitude
94 * Transmitter Amplitude
95 */
96 mvs_write_port_vsr_addr(mvi, phy_id, setting_0);
97 tmp = mvs_read_port_vsr_data(mvi, phy_id);
98 tmp &= ~(0xFBE << 16);
99 tmp |= (((phy_tuning.trans_emp_en << 11) |
100 (phy_tuning.trans_emp_amp << 7) |
101 (phy_tuning.trans_amp << 1)) << 16);
102 mvs_write_port_vsr_data(mvi, phy_id, tmp);
103
104 /* Set Transmitter Amplitude Adjust */
105 mvs_write_port_vsr_addr(mvi, phy_id, setting_1);
106 tmp = mvs_read_port_vsr_data(mvi, phy_id);
107 tmp &= ~(0xC000);
108 tmp |= (phy_tuning.trans_amp_adj << 14);
109 mvs_write_port_vsr_data(mvi, phy_id, tmp);
110 }
111}
112
113void set_phy_ffe_tuning(struct mvs_info *mvi, int phy_id,
114 struct ffe_control ffe)
115{
116 u32 tmp;
117
118 /* Don't run this if A0/B0 */
119 if ((mvi->pdev->revision == VANIR_A0_REV)
120 || (mvi->pdev->revision == VANIR_B0_REV))
121 return;
122
123 /* FFE Resistor and Capacitor */
124 /* R10Ch DFE Resolution Control/Squelch and FFE Setting
125 *
126 * FFE_FORCE [7]
127 * FFE_RES_SEL [6:4]
128 * FFE_CAP_SEL [3:0]
129 */
130 mvs_write_port_vsr_addr(mvi, phy_id, VSR_PHY_FFE_CONTROL);
131 tmp = mvs_read_port_vsr_data(mvi, phy_id);
132 tmp &= ~0xFF;
133
134 /* Read from HBA_Info_Page */
135 tmp |= ((0x1 << 7) |
136 (ffe.ffe_rss_sel << 4) |
137 (ffe.ffe_cap_sel << 0));
138
139 mvs_write_port_vsr_data(mvi, phy_id, tmp);
140
141 /* R064h PHY Mode Register 1
142 *
143 * DFE_DIS 18
144 */
145 mvs_write_port_vsr_addr(mvi, phy_id, VSR_REF_CLOCK_CRTL);
146 tmp = mvs_read_port_vsr_data(mvi, phy_id);
147 tmp &= ~0x40001;
148 /* Hard coding */
149 /* No defines in HBA_Info_Page */
150 tmp |= (0 << 18);
151 mvs_write_port_vsr_data(mvi, phy_id, tmp);
152
153 /* R110h DFE F0-F1 Coefficient Control/DFE Update Control
154 *
155 * DFE_UPDATE_EN [11:6]
156 * DFE_FX_FORCE [5:0]
157 */
158 mvs_write_port_vsr_addr(mvi, phy_id, VSR_PHY_DFE_UPDATE_CRTL);
159 tmp = mvs_read_port_vsr_data(mvi, phy_id);
160 tmp &= ~0xFFF;
161 /* Hard coding */
162 /* No defines in HBA_Info_Page */
163 tmp |= ((0x3F << 6) | (0x0 << 0));
164 mvs_write_port_vsr_data(mvi, phy_id, tmp);
165
166 /* R1A0h Interface and Digital Reference Clock Control/Reserved_50h
167 *
168 * FFE_TRAIN_EN 3
169 */
170 mvs_write_port_vsr_addr(mvi, phy_id, VSR_REF_CLOCK_CRTL);
171 tmp = mvs_read_port_vsr_data(mvi, phy_id);
172 tmp &= ~0x8;
173 /* Hard coding */
174 /* No defines in HBA_Info_Page */
175 tmp |= (0 << 3);
176 mvs_write_port_vsr_data(mvi, phy_id, tmp);
177}
178
179/*Notice: this function must be called when phy is disabled*/
180void set_phy_rate(struct mvs_info *mvi, int phy_id, u8 rate)
181{
182 union reg_phy_cfg phy_cfg, phy_cfg_tmp;
183 mvs_write_port_vsr_addr(mvi, phy_id, VSR_PHY_MODE2);
184 phy_cfg_tmp.v = mvs_read_port_vsr_data(mvi, phy_id);
185 phy_cfg.v = 0;
186 phy_cfg.u.disable_phy = phy_cfg_tmp.u.disable_phy;
187 phy_cfg.u.sas_support = 1;
188 phy_cfg.u.sata_support = 1;
189 phy_cfg.u.sata_host_mode = 1;
190
191 switch (rate) {
192 case 0x0:
193 /* support 1.5 Gbps */
194 phy_cfg.u.speed_support = 1;
195 phy_cfg.u.snw_3_support = 0;
196 phy_cfg.u.tx_lnk_parity = 1;
197 phy_cfg.u.tx_spt_phs_lnk_rate = 0x30;
198 break;
199 case 0x1:
200
201 /* support 1.5, 3.0 Gbps */
202 phy_cfg.u.speed_support = 3;
203 phy_cfg.u.tx_spt_phs_lnk_rate = 0x3c;
204 phy_cfg.u.tx_lgcl_lnk_rate = 0x08;
205 break;
206 case 0x2:
207 default:
208 /* support 1.5, 3.0, 6.0 Gbps */
209 phy_cfg.u.speed_support = 7;
210 phy_cfg.u.snw_3_support = 1;
211 phy_cfg.u.tx_lnk_parity = 1;
212 phy_cfg.u.tx_spt_phs_lnk_rate = 0x3f;
213 phy_cfg.u.tx_lgcl_lnk_rate = 0x09;
214 break;
215 }
216 mvs_write_port_vsr_data(mvi, phy_id, phy_cfg.v);
217}
218
219static void __devinit
220mvs_94xx_config_reg_from_hba(struct mvs_info *mvi, int phy_id)
221{
222 u32 temp;
223 temp = (u32)(*(u32 *)&mvi->hba_info_param.phy_tuning[phy_id]);
224 if (temp == 0xFFFFFFFFL) {
225 mvi->hba_info_param.phy_tuning[phy_id].trans_emp_amp = 0x6;
226 mvi->hba_info_param.phy_tuning[phy_id].trans_amp = 0x1A;
227 mvi->hba_info_param.phy_tuning[phy_id].trans_amp_adj = 0x3;
228 }
229
230 temp = (u8)(*(u8 *)&mvi->hba_info_param.ffe_ctl[phy_id]);
231 if (temp == 0xFFL) {
232 switch (mvi->pdev->revision) {
233 case VANIR_A0_REV:
234 case VANIR_B0_REV:
235 mvi->hba_info_param.ffe_ctl[phy_id].ffe_rss_sel = 0x7;
236 mvi->hba_info_param.ffe_ctl[phy_id].ffe_cap_sel = 0x7;
237 break;
238 case VANIR_C0_REV:
239 case VANIR_C1_REV:
240 case VANIR_C2_REV:
241 default:
242 mvi->hba_info_param.ffe_ctl[phy_id].ffe_rss_sel = 0x7;
243 mvi->hba_info_param.ffe_ctl[phy_id].ffe_cap_sel = 0xC;
244 break;
245 }
246 }
247
248 temp = (u8)(*(u8 *)&mvi->hba_info_param.phy_rate[phy_id]);
249 if (temp == 0xFFL)
250 /*set default phy_rate = 6Gbps*/
251 mvi->hba_info_param.phy_rate[phy_id] = 0x2;
252
253 set_phy_tuning(mvi, phy_id,
254 mvi->hba_info_param.phy_tuning[phy_id]);
255 set_phy_ffe_tuning(mvi, phy_id,
256 mvi->hba_info_param.ffe_ctl[phy_id]);
257 set_phy_rate(mvi, phy_id,
258 mvi->hba_info_param.phy_rate[phy_id]);
259}
260
Andy Yan20b09c22009-05-08 17:46:40 -0400261static void __devinit mvs_94xx_enable_xmt(struct mvs_info *mvi, int phy_id)
262{
263 void __iomem *regs = mvi->regs;
264 u32 tmp;
265
266 tmp = mr32(MVS_PCS);
267 tmp |= 1 << (phy_id + PCS_EN_PORT_XMT_SHIFT2);
268 mw32(MVS_PCS, tmp);
269}
270
271static void mvs_94xx_phy_reset(struct mvs_info *mvi, u32 phy_id, int hard)
272{
273 u32 tmp;
Xiangliang Yu84fbd0c2011-05-24 22:37:25 +0800274 u32 delay = 5000;
275 if (hard == MVS_PHY_TUNE) {
276 mvs_write_port_cfg_addr(mvi, phy_id, PHYR_SATA_CTL);
277 tmp = mvs_read_port_cfg_data(mvi, phy_id);
278 mvs_write_port_cfg_data(mvi, phy_id, tmp|0x20000000);
279 mvs_write_port_cfg_data(mvi, phy_id, tmp|0x100000);
280 return;
281 }
Andy Yan20b09c22009-05-08 17:46:40 -0400282 tmp = mvs_read_port_irq_stat(mvi, phy_id);
283 tmp &= ~PHYEV_RDY_CH;
284 mvs_write_port_irq_stat(mvi, phy_id, tmp);
285 if (hard) {
286 tmp = mvs_read_phy_ctl(mvi, phy_id);
287 tmp |= PHY_RST_HARD;
288 mvs_write_phy_ctl(mvi, phy_id, tmp);
289 do {
290 tmp = mvs_read_phy_ctl(mvi, phy_id);
Xiangliang Yu84fbd0c2011-05-24 22:37:25 +0800291 udelay(10);
292 delay--;
293 } while ((tmp & PHY_RST_HARD) && delay);
294 if (!delay)
295 mv_dprintk("phy hard reset failed.\n");
Andy Yan20b09c22009-05-08 17:46:40 -0400296 } else {
Xiangliang Yu84fbd0c2011-05-24 22:37:25 +0800297 tmp = mvs_read_phy_ctl(mvi, phy_id);
Andy Yan20b09c22009-05-08 17:46:40 -0400298 tmp |= PHY_RST;
Xiangliang Yu84fbd0c2011-05-24 22:37:25 +0800299 mvs_write_phy_ctl(mvi, phy_id, tmp);
Andy Yan20b09c22009-05-08 17:46:40 -0400300 }
301}
302
303static void mvs_94xx_phy_disable(struct mvs_info *mvi, u32 phy_id)
304{
305 u32 tmp;
306 mvs_write_port_vsr_addr(mvi, phy_id, VSR_PHY_MODE2);
307 tmp = mvs_read_port_vsr_data(mvi, phy_id);
308 mvs_write_port_vsr_data(mvi, phy_id, tmp | 0x00800000);
309}
310
311static void mvs_94xx_phy_enable(struct mvs_info *mvi, u32 phy_id)
312{
Xiangliang Yuf1f82a92011-05-24 22:28:31 +0800313 u32 tmp;
314 u8 revision = 0;
315
316 revision = mvi->pdev->revision;
317 if (revision == VANIR_A0_REV) {
318 mvs_write_port_vsr_addr(mvi, phy_id, CMD_HOST_RD_DATA);
319 mvs_write_port_vsr_data(mvi, phy_id, 0x8300ffc1);
320 }
321 if (revision == VANIR_B0_REV) {
322 mvs_write_port_vsr_addr(mvi, phy_id, CMD_APP_MEM_CTL);
323 mvs_write_port_vsr_data(mvi, phy_id, 0x08001006);
324 mvs_write_port_vsr_addr(mvi, phy_id, CMD_HOST_RD_DATA);
325 mvs_write_port_vsr_data(mvi, phy_id, 0x0000705f);
326 }
327
Andy Yan20b09c22009-05-08 17:46:40 -0400328 mvs_write_port_vsr_addr(mvi, phy_id, VSR_PHY_MODE2);
Xiangliang Yuf1f82a92011-05-24 22:28:31 +0800329 tmp = mvs_read_port_vsr_data(mvi, phy_id);
330 tmp |= bit(0);
331 mvs_write_port_vsr_data(mvi, phy_id, tmp & 0xfd7fffff);
Andy Yan20b09c22009-05-08 17:46:40 -0400332}
333
334static int __devinit mvs_94xx_init(struct mvs_info *mvi)
335{
336 void __iomem *regs = mvi->regs;
337 int i;
338 u32 tmp, cctl;
Xiangliang Yuf1f82a92011-05-24 22:28:31 +0800339 u8 revision;
Andy Yan20b09c22009-05-08 17:46:40 -0400340
Xiangliang Yuf1f82a92011-05-24 22:28:31 +0800341 revision = mvi->pdev->revision;
Andy Yan20b09c22009-05-08 17:46:40 -0400342 mvs_show_pcie_usage(mvi);
343 if (mvi->flags & MVF_FLAG_SOC) {
344 tmp = mr32(MVS_PHY_CTL);
345 tmp &= ~PCTL_PWR_OFF;
346 tmp |= PCTL_PHY_DSBL;
347 mw32(MVS_PHY_CTL, tmp);
348 }
349
350 /* Init Chip */
351 /* make sure RST is set; HBA_RST /should/ have done that for us */
352 cctl = mr32(MVS_CTL) & 0xFFFF;
353 if (cctl & CCTL_RST)
354 cctl &= ~CCTL_RST;
355 else
356 mw32_f(MVS_CTL, cctl | CCTL_RST);
357
358 if (mvi->flags & MVF_FLAG_SOC) {
359 tmp = mr32(MVS_PHY_CTL);
360 tmp &= ~PCTL_PWR_OFF;
361 tmp |= PCTL_COM_ON;
362 tmp &= ~PCTL_PHY_DSBL;
363 tmp |= PCTL_LINK_RST;
364 mw32(MVS_PHY_CTL, tmp);
365 msleep(100);
366 tmp &= ~PCTL_LINK_RST;
367 mw32(MVS_PHY_CTL, tmp);
368 msleep(100);
369 }
370
Xiangliang Yuf1f82a92011-05-24 22:28:31 +0800371 /* disable Multiplexing, enable phy implemented */
372 mw32(MVS_PORTS_IMP, 0xFF);
373
374 if (revision == VANIR_A0_REV) {
375 mw32(MVS_PA_VSR_ADDR, CMD_CMWK_OOB_DET);
376 mw32(MVS_PA_VSR_PORT, 0x00018080);
377 }
378 mw32(MVS_PA_VSR_ADDR, VSR_PHY_MODE2);
379 if (revision == VANIR_A0_REV || revision == VANIR_B0_REV)
380 /* set 6G/3G/1.5G, multiplexing, without SSC */
381 mw32(MVS_PA_VSR_PORT, 0x0084d4fe);
382 else
383 /* set 6G/3G/1.5G, multiplexing, with and without SSC */
384 mw32(MVS_PA_VSR_PORT, 0x0084fffe);
385
386 if (revision == VANIR_B0_REV) {
387 mw32(MVS_PA_VSR_ADDR, CMD_APP_MEM_CTL);
388 mw32(MVS_PA_VSR_PORT, 0x08001006);
389 mw32(MVS_PA_VSR_ADDR, CMD_HOST_RD_DATA);
390 mw32(MVS_PA_VSR_PORT, 0x0000705f);
391 }
392
Andy Yan20b09c22009-05-08 17:46:40 -0400393 /* reset control */
394 mw32(MVS_PCS, 0); /* MVS_PCS */
395 mw32(MVS_STP_REG_SET_0, 0);
396 mw32(MVS_STP_REG_SET_1, 0);
397
398 /* init phys */
399 mvs_phy_hacks(mvi);
400
Xiangliang Yu07f098e2011-09-29 00:34:11 -0700401 /* disable non data frame retry */
402 tmp = mvs_cr32(mvi, CMD_SAS_CTL1);
403 if ((revision == VANIR_A0_REV) ||
404 (revision == VANIR_B0_REV) ||
405 (revision == VANIR_C0_REV)) {
406 tmp &= ~0xffff;
407 tmp |= 0x007f;
408 mvs_cw32(mvi, CMD_SAS_CTL1, tmp);
409 }
410
Andy Yan20b09c22009-05-08 17:46:40 -0400411 /* set LED blink when IO*/
Xiangliang Yua4632aa2011-05-24 22:36:02 +0800412 mw32(MVS_PA_VSR_ADDR, VSR_PHY_ACT_LED);
Andy Yan20b09c22009-05-08 17:46:40 -0400413 tmp = mr32(MVS_PA_VSR_PORT);
414 tmp &= 0xFFFF00FF;
415 tmp |= 0x00003300;
416 mw32(MVS_PA_VSR_PORT, tmp);
417
418 mw32(MVS_CMD_LIST_LO, mvi->slot_dma);
419 mw32(MVS_CMD_LIST_HI, (mvi->slot_dma >> 16) >> 16);
420
421 mw32(MVS_RX_FIS_LO, mvi->rx_fis_dma);
422 mw32(MVS_RX_FIS_HI, (mvi->rx_fis_dma >> 16) >> 16);
423
424 mw32(MVS_TX_CFG, MVS_CHIP_SLOT_SZ);
425 mw32(MVS_TX_LO, mvi->tx_dma);
426 mw32(MVS_TX_HI, (mvi->tx_dma >> 16) >> 16);
427
428 mw32(MVS_RX_CFG, MVS_RX_RING_SZ);
429 mw32(MVS_RX_LO, mvi->rx_dma);
430 mw32(MVS_RX_HI, (mvi->rx_dma >> 16) >> 16);
431
432 for (i = 0; i < mvi->chip->n_phy; i++) {
433 mvs_94xx_phy_disable(mvi, i);
434 /* set phy local SAS address */
435 mvs_set_sas_addr(mvi, i, CONFIG_ID_FRAME3, CONFIG_ID_FRAME4,
Xiangliang Yu84fbd0c2011-05-24 22:37:25 +0800436 cpu_to_le64(mvi->phy[i].dev_sas_addr));
Andy Yan20b09c22009-05-08 17:46:40 -0400437
438 mvs_94xx_enable_xmt(mvi, i);
Xiangliang Yuf1f82a92011-05-24 22:28:31 +0800439 mvs_94xx_config_reg_from_hba(mvi, i);
Andy Yan20b09c22009-05-08 17:46:40 -0400440 mvs_94xx_phy_enable(mvi, i);
441
Xiangliang Yua4632aa2011-05-24 22:36:02 +0800442 mvs_94xx_phy_reset(mvi, i, PHY_RST_HARD);
Andy Yan20b09c22009-05-08 17:46:40 -0400443 msleep(500);
444 mvs_94xx_detect_porttype(mvi, i);
445 }
446
447 if (mvi->flags & MVF_FLAG_SOC) {
448 /* set select registers */
449 writel(0x0E008000, regs + 0x000);
450 writel(0x59000008, regs + 0x004);
451 writel(0x20, regs + 0x008);
452 writel(0x20, regs + 0x00c);
453 writel(0x20, regs + 0x010);
454 writel(0x20, regs + 0x014);
455 writel(0x20, regs + 0x018);
456 writel(0x20, regs + 0x01c);
457 }
458 for (i = 0; i < mvi->chip->n_phy; i++) {
459 /* clear phy int status */
460 tmp = mvs_read_port_irq_stat(mvi, i);
461 tmp &= ~PHYEV_SIG_FIS;
462 mvs_write_port_irq_stat(mvi, i, tmp);
463
464 /* set phy int mask */
465 tmp = PHYEV_RDY_CH | PHYEV_BROAD_CH |
466 PHYEV_ID_DONE | PHYEV_DCDR_ERR | PHYEV_CRC_ERR ;
467 mvs_write_port_irq_mask(mvi, i, tmp);
468
469 msleep(100);
470 mvs_update_phyinfo(mvi, i, 1);
471 }
472
Andy Yan20b09c22009-05-08 17:46:40 -0400473 /* little endian for open address and command table, etc. */
Andy Yan20b09c22009-05-08 17:46:40 -0400474 cctl = mr32(MVS_CTL);
475 cctl |= CCTL_ENDIAN_CMD;
Andy Yan20b09c22009-05-08 17:46:40 -0400476 cctl &= ~CCTL_ENDIAN_OPEN;
477 cctl |= CCTL_ENDIAN_RSP;
478 mw32_f(MVS_CTL, cctl);
479
480 /* reset CMD queue */
481 tmp = mr32(MVS_PCS);
482 tmp |= PCS_CMD_RST;
Xiangliang Yu84fbd0c2011-05-24 22:37:25 +0800483 tmp &= ~PCS_SELF_CLEAR;
Andy Yan20b09c22009-05-08 17:46:40 -0400484 mw32(MVS_PCS, tmp);
Xiangliang Yue144f7e2011-05-24 22:38:10 +0800485 /*
486 * the max count is 0x1ff, while our max slot is 0x200,
Andy Yan20b09c22009-05-08 17:46:40 -0400487 * it will make count 0.
488 */
489 tmp = 0;
Xiangliang Yu84fbd0c2011-05-24 22:37:25 +0800490 if (MVS_CHIP_SLOT_SZ > 0x1ff)
491 mw32(MVS_INT_COAL, 0x1ff | COAL_EN);
492 else
493 mw32(MVS_INT_COAL, MVS_CHIP_SLOT_SZ | COAL_EN);
Andy Yan20b09c22009-05-08 17:46:40 -0400494
Xiangliang Yue144f7e2011-05-24 22:38:10 +0800495 /* default interrupt coalescing time is 128us */
Xiangliang Yu83c7b612011-05-24 22:31:47 +0800496 tmp = 0x10000 | interrupt_coalescing;
Andy Yan20b09c22009-05-08 17:46:40 -0400497 mw32(MVS_INT_COAL_TMOUT, tmp);
498
499 /* ladies and gentlemen, start your engines */
500 mw32(MVS_TX_CFG, 0);
501 mw32(MVS_TX_CFG, MVS_CHIP_SLOT_SZ | TX_EN);
502 mw32(MVS_RX_CFG, MVS_RX_RING_SZ | RX_EN);
503 /* enable CMD/CMPL_Q/RESP mode */
504 mw32(MVS_PCS, PCS_SATA_RETRY_2 | PCS_FIS_RX_EN |
505 PCS_CMD_EN | PCS_CMD_STOP_ERR);
506
507 /* enable completion queue interrupt */
508 tmp = (CINT_PORT_MASK | CINT_DONE | CINT_MEM | CINT_SRS | CINT_CI_STOP |
Xiangliang Yu534ff102011-05-24 22:26:50 +0800509 CINT_DMA_PCIE | CINT_NON_SPEC_NCQ_ERROR);
Andy Yan20b09c22009-05-08 17:46:40 -0400510 tmp |= CINT_PHY_MASK;
511 mw32(MVS_INT_MASK, tmp);
512
Xiangliang Yuaa117dd2011-09-29 00:34:32 -0700513 /* change the connection open-close behavior (bit 9)
514 * set bit8 to 1 for performance tuning */
515 tmp = mvs_cr32(mvi, CMD_SL_MODE0);
516 tmp |= 0x00000300;
517 /* set bit0 to 0 to enable retry for no_dest reject case */
518 tmp &= 0xFFFFFFFE;
519 mvs_cw32(mvi, CMD_SL_MODE0, tmp);
520
Andy Yan20b09c22009-05-08 17:46:40 -0400521 /* Enable SRS interrupt */
522 mw32(MVS_INT_MASK_SRS_0, 0xFFFF);
523
524 return 0;
525}
526
527static int mvs_94xx_ioremap(struct mvs_info *mvi)
528{
529 if (!mvs_ioremap(mvi, 2, -1)) {
530 mvi->regs_ex = mvi->regs + 0x10200;
531 mvi->regs += 0x20000;
532 if (mvi->id == 1)
533 mvi->regs += 0x4000;
534 return 0;
535 }
536 return -1;
537}
538
539static void mvs_94xx_iounmap(struct mvs_info *mvi)
540{
541 if (mvi->regs) {
542 mvi->regs -= 0x20000;
543 if (mvi->id == 1)
544 mvi->regs -= 0x4000;
545 mvs_iounmap(mvi->regs);
546 }
547}
548
549static void mvs_94xx_interrupt_enable(struct mvs_info *mvi)
550{
551 void __iomem *regs = mvi->regs_ex;
552 u32 tmp;
553
554 tmp = mr32(MVS_GBL_CTL);
555 tmp |= (IRQ_SAS_A | IRQ_SAS_B);
556 mw32(MVS_GBL_INT_STAT, tmp);
557 writel(tmp, regs + 0x0C);
558 writel(tmp, regs + 0x10);
559 writel(tmp, regs + 0x14);
560 writel(tmp, regs + 0x18);
561 mw32(MVS_GBL_CTL, tmp);
562}
563
564static void mvs_94xx_interrupt_disable(struct mvs_info *mvi)
565{
566 void __iomem *regs = mvi->regs_ex;
567 u32 tmp;
568
569 tmp = mr32(MVS_GBL_CTL);
570
571 tmp &= ~(IRQ_SAS_A | IRQ_SAS_B);
572 mw32(MVS_GBL_INT_STAT, tmp);
573 writel(tmp, regs + 0x0C);
574 writel(tmp, regs + 0x10);
575 writel(tmp, regs + 0x14);
576 writel(tmp, regs + 0x18);
577 mw32(MVS_GBL_CTL, tmp);
578}
579
580static u32 mvs_94xx_isr_status(struct mvs_info *mvi, int irq)
581{
582 void __iomem *regs = mvi->regs_ex;
583 u32 stat = 0;
584 if (!(mvi->flags & MVF_FLAG_SOC)) {
585 stat = mr32(MVS_GBL_INT_STAT);
586
587 if (!(stat & (IRQ_SAS_A | IRQ_SAS_B)))
588 return 0;
589 }
590 return stat;
591}
592
593static irqreturn_t mvs_94xx_isr(struct mvs_info *mvi, int irq, u32 stat)
594{
595 void __iomem *regs = mvi->regs;
596
597 if (((stat & IRQ_SAS_A) && mvi->id == 0) ||
598 ((stat & IRQ_SAS_B) && mvi->id == 1)) {
599 mw32_f(MVS_INT_STAT, CINT_DONE);
Xiangliang Yu6f8ac162011-06-30 22:27:36 +0800600
Andy Yan20b09c22009-05-08 17:46:40 -0400601 spin_lock(&mvi->lock);
Andy Yan20b09c22009-05-08 17:46:40 -0400602 mvs_int_full(mvi);
Andy Yan20b09c22009-05-08 17:46:40 -0400603 spin_unlock(&mvi->lock);
Andy Yan20b09c22009-05-08 17:46:40 -0400604 }
605 return IRQ_HANDLED;
606}
607
608static void mvs_94xx_command_active(struct mvs_info *mvi, u32 slot_idx)
609{
610 u32 tmp;
Xiangliang Yua4632aa2011-05-24 22:36:02 +0800611 tmp = mvs_cr32(mvi, MVS_COMMAND_ACTIVE+(slot_idx >> 3));
612 if (tmp && 1 << (slot_idx % 32)) {
613 mv_printk("command active %08X, slot [%x].\n", tmp, slot_idx);
614 mvs_cw32(mvi, MVS_COMMAND_ACTIVE + (slot_idx >> 3),
615 1 << (slot_idx % 32));
616 do {
617 tmp = mvs_cr32(mvi,
618 MVS_COMMAND_ACTIVE + (slot_idx >> 3));
619 } while (tmp & 1 << (slot_idx % 32));
620 }
621}
622
623void mvs_94xx_clear_srs_irq(struct mvs_info *mvi, u8 reg_set, u8 clear_all)
624{
625 void __iomem *regs = mvi->regs;
626 u32 tmp;
627
628 if (clear_all) {
629 tmp = mr32(MVS_INT_STAT_SRS_0);
630 if (tmp) {
631 mv_dprintk("check SRS 0 %08X.\n", tmp);
632 mw32(MVS_INT_STAT_SRS_0, tmp);
633 }
634 tmp = mr32(MVS_INT_STAT_SRS_1);
635 if (tmp) {
636 mv_dprintk("check SRS 1 %08X.\n", tmp);
637 mw32(MVS_INT_STAT_SRS_1, tmp);
638 }
639 } else {
640 if (reg_set > 31)
641 tmp = mr32(MVS_INT_STAT_SRS_1);
642 else
643 tmp = mr32(MVS_INT_STAT_SRS_0);
644
645 if (tmp & (1 << (reg_set % 32))) {
646 mv_dprintk("register set 0x%x was stopped.\n", reg_set);
647 if (reg_set > 31)
648 mw32(MVS_INT_STAT_SRS_1, 1 << (reg_set % 32));
649 else
650 mw32(MVS_INT_STAT_SRS_0, 1 << (reg_set % 32));
651 }
652 }
Andy Yan20b09c22009-05-08 17:46:40 -0400653}
654
655static void mvs_94xx_issue_stop(struct mvs_info *mvi, enum mvs_port_type type,
656 u32 tfs)
657{
658 void __iomem *regs = mvi->regs;
659 u32 tmp;
Xiangliang Yua4632aa2011-05-24 22:36:02 +0800660 mvs_94xx_clear_srs_irq(mvi, 0, 1);
Andy Yan20b09c22009-05-08 17:46:40 -0400661
Xiangliang Yua4632aa2011-05-24 22:36:02 +0800662 tmp = mr32(MVS_INT_STAT);
663 mw32(MVS_INT_STAT, tmp | CINT_CI_STOP);
Andy Yan20b09c22009-05-08 17:46:40 -0400664 tmp = mr32(MVS_PCS) | 0xFF00;
665 mw32(MVS_PCS, tmp);
666}
667
Xiangliang Yu534ff102011-05-24 22:26:50 +0800668static void mvs_94xx_non_spec_ncq_error(struct mvs_info *mvi)
669{
670 void __iomem *regs = mvi->regs;
671 u32 err_0, err_1;
672 u8 i;
673 struct mvs_device *device;
674
675 err_0 = mr32(MVS_NON_NCQ_ERR_0);
676 err_1 = mr32(MVS_NON_NCQ_ERR_1);
677
678 mv_dprintk("non specific ncq error err_0:%x,err_1:%x.\n",
679 err_0, err_1);
680 for (i = 0; i < 32; i++) {
681 if (err_0 & bit(i)) {
682 device = mvs_find_dev_by_reg_set(mvi, i);
683 if (device)
684 mvs_release_task(mvi, device->sas_device);
685 }
686 if (err_1 & bit(i)) {
687 device = mvs_find_dev_by_reg_set(mvi, i+32);
688 if (device)
689 mvs_release_task(mvi, device->sas_device);
690 }
691 }
692
693 mw32(MVS_NON_NCQ_ERR_0, err_0);
694 mw32(MVS_NON_NCQ_ERR_1, err_1);
695}
696
Andy Yan20b09c22009-05-08 17:46:40 -0400697static void mvs_94xx_free_reg_set(struct mvs_info *mvi, u8 *tfs)
698{
699 void __iomem *regs = mvi->regs;
Andy Yan20b09c22009-05-08 17:46:40 -0400700 u8 reg_set = *tfs;
701
702 if (*tfs == MVS_ID_NOT_MAPPED)
703 return;
704
705 mvi->sata_reg_set &= ~bit(reg_set);
Xiangliang Yu84fbd0c2011-05-24 22:37:25 +0800706 if (reg_set < 32)
Andy Yan20b09c22009-05-08 17:46:40 -0400707 w_reg_set_enable(reg_set, (u32)mvi->sata_reg_set);
Xiangliang Yu84fbd0c2011-05-24 22:37:25 +0800708 else
709 w_reg_set_enable(reg_set, (u32)(mvi->sata_reg_set >> 32));
Andy Yan20b09c22009-05-08 17:46:40 -0400710
711 *tfs = MVS_ID_NOT_MAPPED;
712
713 return;
714}
715
716static u8 mvs_94xx_assign_reg_set(struct mvs_info *mvi, u8 *tfs)
717{
718 int i;
719 void __iomem *regs = mvi->regs;
720
721 if (*tfs != MVS_ID_NOT_MAPPED)
722 return 0;
723
724 i = mv_ffc64(mvi->sata_reg_set);
Xiangliang Yu84fbd0c2011-05-24 22:37:25 +0800725 if (i >= 32) {
Andy Yan20b09c22009-05-08 17:46:40 -0400726 mvi->sata_reg_set |= bit(i);
727 w_reg_set_enable(i, (u32)(mvi->sata_reg_set >> 32));
728 *tfs = i;
729 return 0;
730 } else if (i >= 0) {
731 mvi->sata_reg_set |= bit(i);
732 w_reg_set_enable(i, (u32)mvi->sata_reg_set);
733 *tfs = i;
734 return 0;
735 }
736 return MVS_ID_NOT_MAPPED;
737}
738
739static void mvs_94xx_make_prd(struct scatterlist *scatter, int nr, void *prd)
740{
741 int i;
742 struct scatterlist *sg;
743 struct mvs_prd *buf_prd = prd;
Xiangliang Yu84fbd0c2011-05-24 22:37:25 +0800744 struct mvs_prd_imt im_len;
745 *(u32 *)&im_len = 0;
Andy Yan20b09c22009-05-08 17:46:40 -0400746 for_each_sg(scatter, sg, nr, i) {
747 buf_prd->addr = cpu_to_le64(sg_dma_address(sg));
Xiangliang Yu84fbd0c2011-05-24 22:37:25 +0800748 im_len.len = sg_dma_len(sg);
749 buf_prd->im_len = cpu_to_le32(*(u32 *)&im_len);
Andy Yan20b09c22009-05-08 17:46:40 -0400750 buf_prd++;
751 }
752}
753
754static int mvs_94xx_oob_done(struct mvs_info *mvi, int i)
755{
756 u32 phy_st;
757 phy_st = mvs_read_phy_ctl(mvi, i);
Xiangliang Yue144f7e2011-05-24 22:38:10 +0800758 if (phy_st & PHY_READY_MASK)
Andy Yan20b09c22009-05-08 17:46:40 -0400759 return 1;
760 return 0;
761}
762
763static void mvs_94xx_get_dev_identify_frame(struct mvs_info *mvi, int port_id,
764 struct sas_identify_frame *id)
765{
766 int i;
767 u32 id_frame[7];
768
769 for (i = 0; i < 7; i++) {
770 mvs_write_port_cfg_addr(mvi, port_id,
771 CONFIG_ID_FRAME0 + i * 4);
Xiangliang Yu84fbd0c2011-05-24 22:37:25 +0800772 id_frame[i] = cpu_to_le32(mvs_read_port_cfg_data(mvi, port_id));
Andy Yan20b09c22009-05-08 17:46:40 -0400773 }
774 memcpy(id, id_frame, 28);
775}
776
777static void mvs_94xx_get_att_identify_frame(struct mvs_info *mvi, int port_id,
778 struct sas_identify_frame *id)
779{
780 int i;
781 u32 id_frame[7];
782
Andy Yan20b09c22009-05-08 17:46:40 -0400783 for (i = 0; i < 7; i++) {
784 mvs_write_port_cfg_addr(mvi, port_id,
785 CONFIG_ATT_ID_FRAME0 + i * 4);
Xiangliang Yu84fbd0c2011-05-24 22:37:25 +0800786 id_frame[i] = cpu_to_le32(mvs_read_port_cfg_data(mvi, port_id));
Andy Yan20b09c22009-05-08 17:46:40 -0400787 mv_dprintk("94xx phy %d atta frame %d %x.\n",
788 port_id + mvi->id * mvi->chip->n_phy, i, id_frame[i]);
789 }
Andy Yan20b09c22009-05-08 17:46:40 -0400790 memcpy(id, id_frame, 28);
791}
792
793static u32 mvs_94xx_make_dev_info(struct sas_identify_frame *id)
794{
795 u32 att_dev_info = 0;
796
797 att_dev_info |= id->dev_type;
798 if (id->stp_iport)
799 att_dev_info |= PORT_DEV_STP_INIT;
800 if (id->smp_iport)
801 att_dev_info |= PORT_DEV_SMP_INIT;
802 if (id->ssp_iport)
803 att_dev_info |= PORT_DEV_SSP_INIT;
804 if (id->stp_tport)
805 att_dev_info |= PORT_DEV_STP_TRGT;
806 if (id->smp_tport)
807 att_dev_info |= PORT_DEV_SMP_TRGT;
808 if (id->ssp_tport)
809 att_dev_info |= PORT_DEV_SSP_TRGT;
810
811 att_dev_info |= (u32)id->phy_id<<24;
812 return att_dev_info;
813}
814
815static u32 mvs_94xx_make_att_info(struct sas_identify_frame *id)
816{
817 return mvs_94xx_make_dev_info(id);
818}
819
820static void mvs_94xx_fix_phy_info(struct mvs_info *mvi, int i,
821 struct sas_identify_frame *id)
822{
823 struct mvs_phy *phy = &mvi->phy[i];
824 struct asd_sas_phy *sas_phy = &phy->sas_phy;
825 mv_dprintk("get all reg link rate is 0x%x\n", phy->phy_status);
826 sas_phy->linkrate =
827 (phy->phy_status & PHY_NEG_SPP_PHYS_LINK_RATE_MASK) >>
828 PHY_NEG_SPP_PHYS_LINK_RATE_MASK_OFFSET;
829 sas_phy->linkrate += 0x8;
830 mv_dprintk("get link rate is %d\n", sas_phy->linkrate);
831 phy->minimum_linkrate = SAS_LINK_RATE_1_5_GBPS;
832 phy->maximum_linkrate = SAS_LINK_RATE_6_0_GBPS;
833 mvs_94xx_get_dev_identify_frame(mvi, i, id);
834 phy->dev_info = mvs_94xx_make_dev_info(id);
835
836 if (phy->phy_type & PORT_TYPE_SAS) {
837 mvs_94xx_get_att_identify_frame(mvi, i, id);
838 phy->att_dev_info = mvs_94xx_make_att_info(id);
839 phy->att_dev_sas_addr = *(u64 *)id->sas_addr;
840 } else {
841 phy->att_dev_info = PORT_DEV_STP_TRGT | 1;
842 }
843
Xiangliang Yu477f6d12011-09-29 00:33:49 -0700844 /* enable spin up bit */
845 mvs_write_port_cfg_addr(mvi, i, PHYR_PHY_STAT);
846 mvs_write_port_cfg_data(mvi, i, 0x04);
847
Andy Yan20b09c22009-05-08 17:46:40 -0400848}
849
850void mvs_94xx_phy_set_link_rate(struct mvs_info *mvi, u32 phy_id,
851 struct sas_phy_linkrates *rates)
852{
Xiangliang Yua4632aa2011-05-24 22:36:02 +0800853 u32 lrmax = 0;
854 u32 tmp;
855
856 tmp = mvs_read_phy_ctl(mvi, phy_id);
857 lrmax = (rates->maximum_linkrate - SAS_LINK_RATE_1_5_GBPS) << 12;
858
859 if (lrmax) {
860 tmp &= ~(0x3 << 12);
861 tmp |= lrmax;
862 }
863 mvs_write_phy_ctl(mvi, phy_id, tmp);
864 mvs_94xx_phy_reset(mvi, phy_id, PHY_RST_HARD);
Andy Yan20b09c22009-05-08 17:46:40 -0400865}
866
867static void mvs_94xx_clear_active_cmds(struct mvs_info *mvi)
868{
869 u32 tmp;
870 void __iomem *regs = mvi->regs;
871 tmp = mr32(MVS_STP_REG_SET_0);
872 mw32(MVS_STP_REG_SET_0, 0);
873 mw32(MVS_STP_REG_SET_0, tmp);
874 tmp = mr32(MVS_STP_REG_SET_1);
875 mw32(MVS_STP_REG_SET_1, 0);
876 mw32(MVS_STP_REG_SET_1, tmp);
877}
878
879
880u32 mvs_94xx_spi_read_data(struct mvs_info *mvi)
881{
882 void __iomem *regs = mvi->regs_ex - 0x10200;
883 return mr32(SPI_RD_DATA_REG_94XX);
884}
885
886void mvs_94xx_spi_write_data(struct mvs_info *mvi, u32 data)
887{
888 void __iomem *regs = mvi->regs_ex - 0x10200;
889 mw32(SPI_RD_DATA_REG_94XX, data);
890}
891
892
893int mvs_94xx_spi_buildcmd(struct mvs_info *mvi,
894 u32 *dwCmd,
895 u8 cmd,
896 u8 read,
897 u8 length,
898 u32 addr
899 )
900{
901 void __iomem *regs = mvi->regs_ex - 0x10200;
902 u32 dwTmp;
903
904 dwTmp = ((u32)cmd << 8) | ((u32)length << 4);
905 if (read)
906 dwTmp |= SPI_CTRL_READ_94XX;
907
908 if (addr != MV_MAX_U32) {
909 mw32(SPI_ADDR_REG_94XX, (addr & 0x0003FFFFL));
910 dwTmp |= SPI_ADDR_VLD_94XX;
911 }
912
913 *dwCmd = dwTmp;
914 return 0;
915}
916
917
918int mvs_94xx_spi_issuecmd(struct mvs_info *mvi, u32 cmd)
919{
920 void __iomem *regs = mvi->regs_ex - 0x10200;
921 mw32(SPI_CTRL_REG_94XX, cmd | SPI_CTRL_SpiStart_94XX);
922
923 return 0;
924}
925
926int mvs_94xx_spi_waitdataready(struct mvs_info *mvi, u32 timeout)
927{
928 void __iomem *regs = mvi->regs_ex - 0x10200;
929 u32 i, dwTmp;
930
931 for (i = 0; i < timeout; i++) {
932 dwTmp = mr32(SPI_CTRL_REG_94XX);
933 if (!(dwTmp & SPI_CTRL_SpiStart_94XX))
934 return 0;
935 msleep(10);
936 }
937
938 return -1;
939}
940
Xiangliang Yu8882f082011-05-24 22:33:11 +0800941void mvs_94xx_fix_dma(struct mvs_info *mvi, u32 phy_mask,
942 int buf_len, int from, void *prd)
Andy Yan20b09c22009-05-08 17:46:40 -0400943{
944 int i;
945 struct mvs_prd *buf_prd = prd;
Xiangliang Yu8882f082011-05-24 22:33:11 +0800946 dma_addr_t buf_dma;
Xiangliang Yu84fbd0c2011-05-24 22:37:25 +0800947 struct mvs_prd_imt im_len;
948
949 *(u32 *)&im_len = 0;
Andy Yan20b09c22009-05-08 17:46:40 -0400950 buf_prd += from;
Xiangliang Yu8882f082011-05-24 22:33:11 +0800951
Xiangliang Yu84fbd0c2011-05-24 22:37:25 +0800952#define PRD_CHAINED_ENTRY 0x01
Xiangliang Yu8882f082011-05-24 22:33:11 +0800953 if ((mvi->pdev->revision == VANIR_A0_REV) ||
954 (mvi->pdev->revision == VANIR_B0_REV))
955 buf_dma = (phy_mask <= 0x08) ?
956 mvi->bulk_buffer_dma : mvi->bulk_buffer_dma1;
957 else
958 return;
959
Xiangliang Yu84fbd0c2011-05-24 22:37:25 +0800960 for (i = from; i < MAX_SG_ENTRY; i++, ++buf_prd) {
961 if (i == MAX_SG_ENTRY - 1) {
962 buf_prd->addr = cpu_to_le64(virt_to_phys(buf_prd - 1));
963 im_len.len = 2;
964 im_len.misc_ctl = PRD_CHAINED_ENTRY;
965 } else {
966 buf_prd->addr = cpu_to_le64(buf_dma);
967 im_len.len = buf_len;
968 }
969 buf_prd->im_len = cpu_to_le32(*(u32 *)&im_len);
Andy Yan20b09c22009-05-08 17:46:40 -0400970 }
971}
Andy Yan20b09c22009-05-08 17:46:40 -0400972
Xiangliang Yu83c7b612011-05-24 22:31:47 +0800973static void mvs_94xx_tune_interrupt(struct mvs_info *mvi, u32 time)
974{
975 void __iomem *regs = mvi->regs;
976 u32 tmp = 0;
Xiangliang Yue144f7e2011-05-24 22:38:10 +0800977 /*
978 * the max count is 0x1ff, while our max slot is 0x200,
Xiangliang Yu83c7b612011-05-24 22:31:47 +0800979 * it will make count 0.
980 */
981 if (time == 0) {
982 mw32(MVS_INT_COAL, 0);
983 mw32(MVS_INT_COAL_TMOUT, 0x10000);
984 } else {
985 if (MVS_CHIP_SLOT_SZ > 0x1ff)
986 mw32(MVS_INT_COAL, 0x1ff|COAL_EN);
987 else
988 mw32(MVS_INT_COAL, MVS_CHIP_SLOT_SZ|COAL_EN);
989
990 tmp = 0x10000 | time;
991 mw32(MVS_INT_COAL_TMOUT, tmp);
992 }
993
994}
995
Andy Yan20b09c22009-05-08 17:46:40 -0400996const struct mvs_dispatch mvs_94xx_dispatch = {
997 "mv94xx",
998 mvs_94xx_init,
999 NULL,
1000 mvs_94xx_ioremap,
1001 mvs_94xx_iounmap,
1002 mvs_94xx_isr,
1003 mvs_94xx_isr_status,
1004 mvs_94xx_interrupt_enable,
1005 mvs_94xx_interrupt_disable,
1006 mvs_read_phy_ctl,
1007 mvs_write_phy_ctl,
1008 mvs_read_port_cfg_data,
1009 mvs_write_port_cfg_data,
1010 mvs_write_port_cfg_addr,
1011 mvs_read_port_vsr_data,
1012 mvs_write_port_vsr_data,
1013 mvs_write_port_vsr_addr,
1014 mvs_read_port_irq_stat,
1015 mvs_write_port_irq_stat,
1016 mvs_read_port_irq_mask,
1017 mvs_write_port_irq_mask,
Andy Yan20b09c22009-05-08 17:46:40 -04001018 mvs_94xx_command_active,
Srinivas9dc9fd92010-02-15 00:00:00 -06001019 mvs_94xx_clear_srs_irq,
Andy Yan20b09c22009-05-08 17:46:40 -04001020 mvs_94xx_issue_stop,
1021 mvs_start_delivery,
1022 mvs_rx_update,
1023 mvs_int_full,
1024 mvs_94xx_assign_reg_set,
1025 mvs_94xx_free_reg_set,
1026 mvs_get_prd_size,
1027 mvs_get_prd_count,
1028 mvs_94xx_make_prd,
1029 mvs_94xx_detect_porttype,
1030 mvs_94xx_oob_done,
1031 mvs_94xx_fix_phy_info,
1032 NULL,
1033 mvs_94xx_phy_set_link_rate,
1034 mvs_hw_max_link_rate,
1035 mvs_94xx_phy_disable,
1036 mvs_94xx_phy_enable,
1037 mvs_94xx_phy_reset,
1038 NULL,
1039 mvs_94xx_clear_active_cmds,
1040 mvs_94xx_spi_read_data,
1041 mvs_94xx_spi_write_data,
1042 mvs_94xx_spi_buildcmd,
1043 mvs_94xx_spi_issuecmd,
1044 mvs_94xx_spi_waitdataready,
Andy Yan20b09c22009-05-08 17:46:40 -04001045 mvs_94xx_fix_dma,
Xiangliang Yu83c7b612011-05-24 22:31:47 +08001046 mvs_94xx_tune_interrupt,
Xiangliang Yu534ff102011-05-24 22:26:50 +08001047 mvs_94xx_non_spec_ncq_error,
Andy Yan20b09c22009-05-08 17:46:40 -04001048};
1049