blob: a851e3433afe1f1d31323d54df60122a7cbd0a5b [file] [log] [blame]
Catalin Marinasbbe88882007-05-08 22:27:46 +01001/*
2 * linux/arch/arm/mm/proc-v7.S
3 *
4 * Copyright (C) 2001 Deep Blue Solutions Ltd.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * This is the "shell" of the ARMv7 processor support.
11 */
Tim Abbott991da172009-04-27 14:02:22 -040012#include <linux/init.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010013#include <linux/linkage.h>
14#include <asm/assembler.h>
15#include <asm/asm-offsets.h>
Russell King5ec94072008-09-07 19:15:31 +010016#include <asm/hwcap.h>
Catalin Marinasbbe88882007-05-08 22:27:46 +010017#include <asm/pgtable-hwdef.h>
18#include <asm/pgtable.h>
19
20#include "proc-macros.S"
21
Catalin Marinas1b6ba462011-11-22 17:30:29 +000022#ifdef CONFIG_ARM_LPAE
23#include "proc-v7-3level.S"
24#else
Catalin Marinas8d2cd3a2011-11-22 17:30:28 +000025#include "proc-v7-2level.S"
Catalin Marinas1b6ba462011-11-22 17:30:29 +000026#endif
Jon Callan73b63ef2008-11-06 13:23:09 +000027
Catalin Marinasbbe88882007-05-08 22:27:46 +010028ENTRY(cpu_v7_proc_init)
29 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010030ENDPROC(cpu_v7_proc_init)
Catalin Marinasbbe88882007-05-08 22:27:46 +010031
32ENTRY(cpu_v7_proc_fin)
Tony Lindgren1f667c62010-01-19 17:01:33 +010033 mrc p15, 0, r0, c1, c0, 0 @ ctrl register
34 bic r0, r0, #0x1000 @ ...i............
35 bic r0, r0, #0x0006 @ .............ca.
36 mcr p15, 0, r0, c1, c0, 0 @ disable caches
Russell King9ca03a22010-07-26 12:22:12 +010037 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010038ENDPROC(cpu_v7_proc_fin)
Catalin Marinasbbe88882007-05-08 22:27:46 +010039
40/*
41 * cpu_v7_reset(loc)
42 *
43 * Perform a soft reset of the system. Put the CPU into the
44 * same state as it would be if it had been reset, and branch
45 * to what would be the reset vector.
46 *
47 * - loc - location to jump to for soft reset
Will Deaconf4daf062011-06-06 12:27:34 +010048 *
49 * This code must be executed using a flat identity mapping with
50 * caches disabled.
Catalin Marinasbbe88882007-05-08 22:27:46 +010051 */
52 .align 5
Will Deacon1a4baaf2011-11-15 13:25:04 +000053 .pushsection .idmap.text, "ax"
Catalin Marinasbbe88882007-05-08 22:27:46 +010054ENTRY(cpu_v7_reset)
Will Deaconf4daf062011-06-06 12:27:34 +010055 mrc p15, 0, r1, c1, c0, 0 @ ctrl register
56 bic r1, r1, #0x1 @ ...............m
Will Deacon0f81bb62011-08-26 16:34:51 +010057 THUMB( bic r1, r1, #1 << 30 ) @ SCTLR.TE (Thumb exceptions)
Will Deaconf4daf062011-06-06 12:27:34 +010058 mcr p15, 0, r1, c1, c0, 0 @ disable MMU
59 isb
Dave Martin153cd8e2012-10-16 11:54:00 +010060 bx r0
Catalin Marinas93ed3972008-08-28 11:22:32 +010061ENDPROC(cpu_v7_reset)
Will Deacon1a4baaf2011-11-15 13:25:04 +000062 .popsection
Catalin Marinasbbe88882007-05-08 22:27:46 +010063
64/*
65 * cpu_v7_do_idle()
66 *
67 * Idle the processor (eg, wait for interrupt).
68 *
69 * IRQs are already disabled.
70 */
71ENTRY(cpu_v7_do_idle)
Catalin Marinas8553cb62008-11-10 14:14:11 +000072 dsb @ WFI may enter a low-power mode
Catalin Marinas000b5022008-10-03 11:09:10 +010073 wfi
Catalin Marinasbbe88882007-05-08 22:27:46 +010074 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010075ENDPROC(cpu_v7_do_idle)
Catalin Marinasbbe88882007-05-08 22:27:46 +010076
77ENTRY(cpu_v7_dcache_clean_area)
Will Deaconae8a8b92013-04-03 17:16:57 +010078 ALT_SMP(mov pc, lr) @ MP extensions imply L1 PTW
79 ALT_UP(W(nop))
Catalin Marinasbbe88882007-05-08 22:27:46 +010080 dcache_line_size r2, r3
811: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
82 add r0, r0, r2
83 subs r1, r1, r2
84 bhi 1b
85 dsb
Catalin Marinasbbe88882007-05-08 22:27:46 +010086 mov pc, lr
Catalin Marinas93ed3972008-08-28 11:22:32 +010087ENDPROC(cpu_v7_dcache_clean_area)
Catalin Marinasbbe88882007-05-08 22:27:46 +010088
Dave Martin78a8f3c2011-06-23 17:26:19 +010089 string cpu_v7_name, "ARMv7 Processor"
Catalin Marinasbbe88882007-05-08 22:27:46 +010090 .align
91
Russell Kingf6b0fa02011-02-06 15:48:39 +000092/* Suspend/resume support: derived from arch/arm/mach-s5pv210/sleep.S */
93.globl cpu_v7_suspend_size
Catalin Marinas1b6ba462011-11-22 17:30:29 +000094.equ cpu_v7_suspend_size, 4 * 8
Arnd Bergmann15e0d9e2011-10-01 21:09:39 +020095#ifdef CONFIG_ARM_CPU_SUSPEND
Russell Kingf6b0fa02011-02-06 15:48:39 +000096ENTRY(cpu_v7_do_suspend)
Russell Kingde8e71c2011-08-27 22:39:09 +010097 stmfd sp!, {r4 - r10, lr}
Russell Kingf6b0fa02011-02-06 15:48:39 +000098 mrc p15, 0, r4, c13, c0, 0 @ FCSE/PID
Russell King1aede682011-08-28 10:30:34 +010099 mrc p15, 0, r5, c13, c0, 3 @ User r/o thread ID
100 stmia r0!, {r4 - r5}
Will Deaconaa1aadc2012-02-23 13:51:38 +0000101#ifdef CONFIG_MMU
Russell Kingf6b0fa02011-02-06 15:48:39 +0000102 mrc p15, 0, r6, c3, c0, 0 @ Domain ID
Russell Kingde8e71c2011-08-27 22:39:09 +0100103 mrc p15, 0, r7, c2, c0, 1 @ TTB 1
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000104 mrc p15, 0, r11, c2, c0, 2 @ TTB control register
Will Deaconaa1aadc2012-02-23 13:51:38 +0000105#endif
Russell Kingde8e71c2011-08-27 22:39:09 +0100106 mrc p15, 0, r8, c1, c0, 0 @ Control register
107 mrc p15, 0, r9, c1, c0, 1 @ Auxiliary control register
108 mrc p15, 0, r10, c1, c0, 2 @ Co-processor access control
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000109 stmia r0, {r6 - r11}
Russell Kingde8e71c2011-08-27 22:39:09 +0100110 ldmfd sp!, {r4 - r10, pc}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000111ENDPROC(cpu_v7_do_suspend)
112
113ENTRY(cpu_v7_do_resume)
114 mov ip, #0
Russell Kingf6b0fa02011-02-06 15:48:39 +0000115 mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache
Russell King1aede682011-08-28 10:30:34 +0100116 mcr p15, 0, ip, c13, c0, 1 @ set reserved context ID
117 ldmia r0!, {r4 - r5}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000118 mcr p15, 0, r4, c13, c0, 0 @ FCSE/PID
Russell King1aede682011-08-28 10:30:34 +0100119 mcr p15, 0, r5, c13, c0, 3 @ User r/o thread ID
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000120 ldmia r0, {r6 - r11}
Will Deaconaa1aadc2012-02-23 13:51:38 +0000121#ifdef CONFIG_MMU
122 mcr p15, 0, ip, c8, c7, 0 @ invalidate TLBs
Russell Kingf6b0fa02011-02-06 15:48:39 +0000123 mcr p15, 0, r6, c3, c0, 0 @ Domain ID
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000124#ifndef CONFIG_ARM_LPAE
Russell Kingde8e71c2011-08-27 22:39:09 +0100125 ALT_SMP(orr r1, r1, #TTB_FLAGS_SMP)
126 ALT_UP(orr r1, r1, #TTB_FLAGS_UP)
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000127#endif
Russell Kingde8e71c2011-08-27 22:39:09 +0100128 mcr p15, 0, r1, c2, c0, 0 @ TTB 0
129 mcr p15, 0, r7, c2, c0, 1 @ TTB 1
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000130 mcr p15, 0, r11, c2, c0, 2 @ TTB control register
Russell Kingf6b0fa02011-02-06 15:48:39 +0000131 ldr r4, =PRRR @ PRRR
132 ldr r5, =NMRR @ NMRR
133 mcr p15, 0, r4, c10, c2, 0 @ write PRRR
134 mcr p15, 0, r5, c10, c2, 1 @ write NMRR
Will Deaconaa1aadc2012-02-23 13:51:38 +0000135#endif /* CONFIG_MMU */
136 mrc p15, 0, r4, c1, c0, 1 @ Read Auxiliary control register
137 teq r4, r9 @ Is it already set?
138 mcrne p15, 0, r9, c1, c0, 1 @ No, so write it
139 mcr p15, 0, r10, c1, c0, 2 @ Co-processor access control
Russell Kingf6b0fa02011-02-06 15:48:39 +0000140 isb
Russell Kingf35235a2011-08-27 00:37:38 +0100141 dsb
Russell Kingde8e71c2011-08-27 22:39:09 +0100142 mov r0, r8 @ control register
Russell Kingf6b0fa02011-02-06 15:48:39 +0000143 b cpu_resume_mmu
144ENDPROC(cpu_v7_do_resume)
Russell Kingf6b0fa02011-02-06 15:48:39 +0000145#endif
146
Russell King5085f3f2010-10-01 15:37:05 +0100147 __CPUINIT
Catalin Marinasbbe88882007-05-08 22:27:46 +0100148
149/*
150 * __v7_setup
151 *
152 * Initialise TLB, Caches, and MMU state ready to switch the MMU
153 * on. Return in r0 the new CP15 C1 control register setting.
154 *
Catalin Marinasbbe88882007-05-08 22:27:46 +0100155 * This should be able to cover all ARMv7 cores.
156 *
157 * It is assumed that:
158 * - cache type register is implemented
159 */
Pawel Moll15eb1692011-05-20 14:39:29 +0100160__v7_ca5mp_setup:
Daniel Walker14eff182010-09-17 16:42:10 +0100161__v7_ca9mp_setup:
Will Deacon7665d9d2011-01-12 17:10:45 +0000162 mov r10, #(1 << 0) @ TLB ops broadcasting
163 b 1f
Pawel Mollb4244732011-12-09 20:00:39 +0100164__v7_ca7mp_setup:
Will Deacon7665d9d2011-01-12 17:10:45 +0000165__v7_ca15mp_setup:
166 mov r10, #0
1671:
Jon Callan73b63ef2008-11-06 13:23:09 +0000168#ifdef CONFIG_SMP
Russell Kingf00ec482010-09-04 10:47:48 +0100169 ALT_SMP(mrc p15, 0, r0, c1, c0, 1)
170 ALT_UP(mov r0, #(1 << 6)) @ fake it for UP
Tony Thompson1b3a02e2009-11-04 12:16:38 +0000171 tst r0, #(1 << 6) @ SMP/nAMP mode enabled?
Will Deacon7665d9d2011-01-12 17:10:45 +0000172 orreq r0, r0, #(1 << 6) @ Enable SMP/nAMP mode
173 orreq r0, r0, r10 @ Enable CPU-specific SMP bits
174 mcreq p15, 0, r0, c1, c0, 1
Jon Callan73b63ef2008-11-06 13:23:09 +0000175#endif
Haojian Zhuangd106de32013-01-05 13:57:38 +0100176 b __v7_setup
Gregory CLEMENTde490192012-10-03 11:58:07 +0200177
178__v7_pj4b_setup:
179#ifdef CONFIG_CPU_PJ4B
180
181/* Auxiliary Debug Modes Control 1 Register */
182#define PJ4B_STATIC_BP (1 << 2) /* Enable Static BP */
183#define PJ4B_INTER_PARITY (1 << 8) /* Disable Internal Parity Handling */
184#define PJ4B_BCK_OFF_STREX (1 << 5) /* Enable the back off of STREX instr */
185#define PJ4B_CLEAN_LINE (1 << 16) /* Disable data transfer for clean line */
186
187/* Auxiliary Debug Modes Control 2 Register */
188#define PJ4B_FAST_LDR (1 << 23) /* Disable fast LDR */
189#define PJ4B_SNOOP_DATA (1 << 25) /* Do not interleave write and snoop data */
190#define PJ4B_CWF (1 << 27) /* Disable Critical Word First feature */
191#define PJ4B_OUTSDNG_NC (1 << 29) /* Disable outstanding non cacheable rqst */
192#define PJ4B_L1_REP_RR (1 << 30) /* L1 replacement - Strict round robin */
193#define PJ4B_AUX_DBG_CTRL2 (PJ4B_SNOOP_DATA | PJ4B_CWF |\
194 PJ4B_OUTSDNG_NC | PJ4B_L1_REP_RR)
195
196/* Auxiliary Functional Modes Control Register 0 */
197#define PJ4B_SMP_CFB (1 << 1) /* Set SMP mode. Join the coherency fabric */
198#define PJ4B_L1_PAR_CHK (1 << 2) /* Support L1 parity checking */
199#define PJ4B_BROADCAST_CACHE (1 << 8) /* Broadcast Cache and TLB maintenance */
200
201/* Auxiliary Debug Modes Control 0 Register */
202#define PJ4B_WFI_WFE (1 << 22) /* WFI/WFE - serve the DVM and back to idle */
203
204 /* Auxiliary Debug Modes Control 1 Register */
205 mrc p15, 1, r0, c15, c1, 1
206 orr r0, r0, #PJ4B_CLEAN_LINE
207 orr r0, r0, #PJ4B_BCK_OFF_STREX
208 orr r0, r0, #PJ4B_INTER_PARITY
209 bic r0, r0, #PJ4B_STATIC_BP
210 mcr p15, 1, r0, c15, c1, 1
211
212 /* Auxiliary Debug Modes Control 2 Register */
213 mrc p15, 1, r0, c15, c1, 2
214 bic r0, r0, #PJ4B_FAST_LDR
215 orr r0, r0, #PJ4B_AUX_DBG_CTRL2
216 mcr p15, 1, r0, c15, c1, 2
217
218 /* Auxiliary Functional Modes Control Register 0 */
219 mrc p15, 1, r0, c15, c2, 0
220#ifdef CONFIG_SMP
221 orr r0, r0, #PJ4B_SMP_CFB
222#endif
223 orr r0, r0, #PJ4B_L1_PAR_CHK
224 orr r0, r0, #PJ4B_BROADCAST_CACHE
225 mcr p15, 1, r0, c15, c2, 0
226
227 /* Auxiliary Debug Modes Control 0 Register */
228 mrc p15, 1, r0, c15, c1, 0
229 orr r0, r0, #PJ4B_WFI_WFE
230 mcr p15, 1, r0, c15, c1, 0
231
232#endif /* CONFIG_CPU_PJ4B */
233
Daniel Walker14eff182010-09-17 16:42:10 +0100234__v7_setup:
Catalin Marinasbbe88882007-05-08 22:27:46 +0100235 adr r12, __v7_setup_stack @ the local stack
236 stmia r12, {r0-r5, r7, r9, r11, lr}
Santosh Shilimkar6323fa22012-09-10 15:07:26 +0530237 bl v7_flush_dcache_louis
Catalin Marinasbbe88882007-05-08 22:27:46 +0100238 ldmia r12, {r0-r5, r7, r9, r11, lr}
Russell King1946d6e2009-06-01 12:50:33 +0100239
240 mrc p15, 0, r0, c0, c0, 0 @ read main ID register
241 and r10, r0, #0xff000000 @ ARM?
242 teq r10, #0x41000000
Will Deacon9f050272010-09-14 09:51:43 +0100243 bne 3f
Russell King1946d6e2009-06-01 12:50:33 +0100244 and r5, r0, #0x00f00000 @ variant
245 and r6, r0, #0x0000000f @ revision
Will Deacon64918482010-09-14 09:50:03 +0100246 orr r6, r6, r5, lsr #20-4 @ combine variant and revision
247 ubfx r0, r0, #4, #12 @ primary part number
Russell King1946d6e2009-06-01 12:50:33 +0100248
Will Deacon64918482010-09-14 09:50:03 +0100249 /* Cortex-A8 Errata */
250 ldr r10, =0x00000c08 @ Cortex-A8 primary part number
251 teq r0, r10
252 bne 2f
Rob Herring62e4d352012-12-21 22:42:40 +0100253#if defined(CONFIG_ARM_ERRATA_430973) && !defined(CONFIG_ARCH_MULTIPLATFORM)
254
Russell King1946d6e2009-06-01 12:50:33 +0100255 teq r5, #0x00100000 @ only present in r1p*
256 mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
257 orreq r10, r10, #(1 << 6) @ set IBE to 1
258 mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
Catalin Marinas7ce236f2009-04-30 17:06:09 +0100259#endif
Catalin Marinas855c5512009-04-30 17:06:15 +0100260#ifdef CONFIG_ARM_ERRATA_458693
Will Deacon64918482010-09-14 09:50:03 +0100261 teq r6, #0x20 @ only present in r2p0
Russell King1946d6e2009-06-01 12:50:33 +0100262 mrceq p15, 0, r10, c1, c0, 1 @ read aux control register
263 orreq r10, r10, #(1 << 5) @ set L1NEON to 1
264 orreq r10, r10, #(1 << 9) @ set PLDNOP to 1
265 mcreq p15, 0, r10, c1, c0, 1 @ write aux control register
Catalin Marinas855c5512009-04-30 17:06:15 +0100266#endif
Catalin Marinas0516e462009-04-30 17:06:20 +0100267#ifdef CONFIG_ARM_ERRATA_460075
Will Deacon64918482010-09-14 09:50:03 +0100268 teq r6, #0x20 @ only present in r2p0
Russell King1946d6e2009-06-01 12:50:33 +0100269 mrceq p15, 1, r10, c9, c0, 2 @ read L2 cache aux ctrl register
270 tsteq r10, #1 << 22
271 orreq r10, r10, #(1 << 22) @ set the Write Allocate disable bit
272 mcreq p15, 1, r10, c9, c0, 2 @ write the L2 cache aux ctrl register
Catalin Marinas0516e462009-04-30 17:06:20 +0100273#endif
Will Deacon9f050272010-09-14 09:51:43 +0100274 b 3f
Russell King1946d6e2009-06-01 12:50:33 +0100275
Will Deacon9f050272010-09-14 09:51:43 +0100276 /* Cortex-A9 Errata */
2772: ldr r10, =0x00000c09 @ Cortex-A9 primary part number
278 teq r0, r10
279 bne 3f
280#ifdef CONFIG_ARM_ERRATA_742230
281 cmp r6, #0x22 @ only present up to r2p2
282 mrcle p15, 0, r10, c15, c0, 1 @ read diagnostic register
283 orrle r10, r10, #1 << 4 @ set bit #4
284 mcrle p15, 0, r10, c15, c0, 1 @ write diagnostic register
285#endif
Will Deacona672e992010-09-14 09:53:02 +0100286#ifdef CONFIG_ARM_ERRATA_742231
287 teq r6, #0x20 @ present in r2p0
288 teqne r6, #0x21 @ present in r2p1
289 teqne r6, #0x22 @ present in r2p2
290 mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
291 orreq r10, r10, #1 << 12 @ set bit #12
292 orreq r10, r10, #1 << 22 @ set bit #22
293 mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
294#endif
Will Deacon475d92f2010-09-28 14:02:02 +0100295#ifdef CONFIG_ARM_ERRATA_743622
Will Deaconefbc74a2012-02-24 12:12:38 +0100296 teq r5, #0x00200000 @ only present in r2p*
Will Deacon475d92f2010-09-28 14:02:02 +0100297 mrceq p15, 0, r10, c15, c0, 1 @ read diagnostic register
298 orreq r10, r10, #1 << 6 @ set bit #6
299 mcreq p15, 0, r10, c15, c0, 1 @ write diagnostic register
300#endif
Dave Martinba90c512011-12-08 13:41:06 +0100301#if defined(CONFIG_ARM_ERRATA_751472) && defined(CONFIG_SMP)
302 ALT_SMP(cmp r6, #0x30) @ present prior to r3p0
303 ALT_UP_B(1f)
Will Deacon9a27c272011-02-18 16:36:35 +0100304 mrclt p15, 0, r10, c15, c0, 1 @ read diagnostic register
305 orrlt r10, r10, #1 << 11 @ set bit #11
306 mcrlt p15, 0, r10, c15, c0, 1 @ write diagnostic register
Dave Martinba90c512011-12-08 13:41:06 +01003071:
Will Deacon9a27c272011-02-18 16:36:35 +0100308#endif
Will Deacon9f050272010-09-14 09:51:43 +0100309
3103: mov r10, #0
Catalin Marinasbbe88882007-05-08 22:27:46 +0100311 mcr p15, 0, r10, c7, c5, 0 @ I+BTB cache invalidate
Catalin Marinasbbe88882007-05-08 22:27:46 +0100312 dsb
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100313#ifdef CONFIG_MMU
Catalin Marinasbbe88882007-05-08 22:27:46 +0100314 mcr p15, 0, r10, c8, c7, 0 @ invalidate I + D TLBs
Catalin Marinas8d2cd3a2011-11-22 17:30:28 +0000315 v7_ttb_setup r10, r4, r8, r5 @ TTBCR, TTBRx setup
Russell Kingf6b0fa02011-02-06 15:48:39 +0000316 ldr r5, =PRRR @ PRRR
317 ldr r6, =NMRR @ NMRR
Russell King3f69c0c2008-09-15 17:23:10 +0100318 mcr p15, 0, r5, c10, c2, 0 @ write PRRR
319 mcr p15, 0, r6, c10, c2, 1 @ write NMRR
Catalin Marinasbdaaaec2009-07-24 12:35:06 +0100320#endif
Jonathan Austin078c0452012-04-12 17:45:25 +0100321#ifndef CONFIG_ARM_THUMBEE
322 mrc p15, 0, r0, c0, c1, 0 @ read ID_PFR0 for ThumbEE
323 and r0, r0, #(0xf << 12) @ ThumbEE enabled field
324 teq r0, #(1 << 12) @ check if ThumbEE is present
325 bne 1f
326 mov r5, #0
327 mcr p14, 6, r5, c1, c0, 0 @ Initialize TEEHBR to 0
328 mrc p14, 6, r0, c0, c0, 0 @ load TEECR
329 orr r0, r0, #1 @ set the 1st bit in order to
330 mcr p14, 6, r0, c0, c0, 0 @ stop userspace TEEHBR access
3311:
332#endif
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100333 adr r5, v7_crval
334 ldmia r5, {r5, r6}
Catalin Marinas26584852009-05-30 14:00:18 +0100335#ifdef CONFIG_CPU_ENDIAN_BE8
336 orr r6, r6, #1 << 25 @ big-endian page tables
337#endif
Leif Lindholm64d2dc32010-09-16 18:00:47 +0100338#ifdef CONFIG_SWP_EMULATE
339 orr r5, r5, #(1 << 10) @ set SW bit in "clear"
340 bic r6, r6, #(1 << 10) @ clear it in "mmuset"
341#endif
Catalin Marinas2eb8c822007-07-20 11:43:02 +0100342 mrc p15, 0, r0, c1, c0, 0 @ read control register
343 bic r0, r0, r5 @ clear bits them
344 orr r0, r0, r6 @ set them
Catalin Marinas347c8b72009-07-24 12:32:56 +0100345 THUMB( orr r0, r0, #1 << 30 ) @ Thumb exceptions
Catalin Marinasbbe88882007-05-08 22:27:46 +0100346 mov pc, lr @ return to head.S:__ret
Catalin Marinas93ed3972008-08-28 11:22:32 +0100347ENDPROC(__v7_setup)
Catalin Marinasbbe88882007-05-08 22:27:46 +0100348
Catalin Marinas8d2cd3a2011-11-22 17:30:28 +0000349 .align 2
Catalin Marinasbbe88882007-05-08 22:27:46 +0100350__v7_setup_stack:
351 .space 4 * 11 @ 11 registers
352
Russell King5085f3f2010-10-01 15:37:05 +0100353 __INITDATA
354
Dave Martin78a8f3c2011-06-23 17:26:19 +0100355 @ define struct processor (see <asm/proc-fns.h> and proc-macros.S)
356 define_processor_functions v7, dabort=v7_early_abort, pabort=v7_pabort, suspend=1
Catalin Marinasbbe88882007-05-08 22:27:46 +0100357
Russell King5085f3f2010-10-01 15:37:05 +0100358 .section ".rodata"
359
Dave Martin78a8f3c2011-06-23 17:26:19 +0100360 string cpu_arch_name, "armv7"
361 string cpu_elf_name, "v7"
Catalin Marinasbbe88882007-05-08 22:27:46 +0100362 .align
363
364 .section ".proc.info.init", #alloc, #execinstr
365
Pawel Molldc939cd2011-05-20 14:39:28 +0100366 /*
367 * Standard v7 proc info content
368 */
369.macro __v7_proc initfunc, mm_mmuflags = 0, io_mmuflags = 0, hwcaps = 0
370 ALT_SMP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000371 PMD_SECT_AF | PMD_FLAGS_SMP | \mm_mmuflags)
Pawel Molldc939cd2011-05-20 14:39:28 +0100372 ALT_UP(.long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | PMD_SECT_AP_READ | \
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000373 PMD_SECT_AF | PMD_FLAGS_UP | \mm_mmuflags)
374 .long PMD_TYPE_SECT | PMD_SECT_AP_WRITE | \
375 PMD_SECT_AP_READ | PMD_SECT_AF | \io_mmuflags
Pawel Molldc939cd2011-05-20 14:39:28 +0100376 W(b) \initfunc
Daniel Walker14eff182010-09-17 16:42:10 +0100377 .long cpu_arch_name
378 .long cpu_elf_name
Pawel Molldc939cd2011-05-20 14:39:28 +0100379 .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB | HWCAP_FAST_MULT | \
380 HWCAP_EDSP | HWCAP_TLS | \hwcaps
Daniel Walker14eff182010-09-17 16:42:10 +0100381 .long cpu_v7_name
382 .long v7_processor_functions
383 .long v7wbi_tlb_fns
384 .long v6_user_fns
385 .long v7_cache_fns
Pawel Molldc939cd2011-05-20 14:39:28 +0100386.endm
387
Catalin Marinas1b6ba462011-11-22 17:30:29 +0000388#ifndef CONFIG_ARM_LPAE
Pawel Molldc939cd2011-05-20 14:39:28 +0100389 /*
Pawel Moll15eb1692011-05-20 14:39:29 +0100390 * ARM Ltd. Cortex A5 processor.
391 */
392 .type __v7_ca5mp_proc_info, #object
393__v7_ca5mp_proc_info:
394 .long 0x410fc050
395 .long 0xff0ffff0
396 __v7_proc __v7_ca5mp_setup
397 .size __v7_ca5mp_proc_info, . - __v7_ca5mp_proc_info
398
399 /*
Pawel Molldc939cd2011-05-20 14:39:28 +0100400 * ARM Ltd. Cortex A9 processor.
401 */
402 .type __v7_ca9mp_proc_info, #object
403__v7_ca9mp_proc_info:
404 .long 0x410fc090
405 .long 0xff0ffff0
406 __v7_proc __v7_ca9mp_setup
Daniel Walker14eff182010-09-17 16:42:10 +0100407 .size __v7_ca9mp_proc_info, . - __v7_ca9mp_proc_info
Gregory CLEMENTde490192012-10-03 11:58:07 +0200408
Gregory CLEMENTb361d612013-04-09 13:37:20 +0100409#endif /* CONFIG_ARM_LPAE */
410
Gregory CLEMENTde490192012-10-03 11:58:07 +0200411 /*
412 * Marvell PJ4B processor.
413 */
414 .type __v7_pj4b_proc_info, #object
415__v7_pj4b_proc_info:
416 .long 0x562f5840
417 .long 0xfffffff0
418 __v7_proc __v7_pj4b_setup
419 .size __v7_pj4b_proc_info, . - __v7_pj4b_proc_info
Daniel Walker14eff182010-09-17 16:42:10 +0100420
Catalin Marinasbbe88882007-05-08 22:27:46 +0100421 /*
Will Deacon868dbf92012-01-20 12:01:14 +0100422 * ARM Ltd. Cortex A7 processor.
423 */
424 .type __v7_ca7mp_proc_info, #object
425__v7_ca7mp_proc_info:
426 .long 0x410fc070
427 .long 0xff0ffff0
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100428 __v7_proc __v7_ca7mp_setup
Will Deacon868dbf92012-01-20 12:01:14 +0100429 .size __v7_ca7mp_proc_info, . - __v7_ca7mp_proc_info
430
431 /*
Will Deacon7665d9d2011-01-12 17:10:45 +0000432 * ARM Ltd. Cortex A15 processor.
433 */
434 .type __v7_ca15mp_proc_info, #object
435__v7_ca15mp_proc_info:
436 .long 0x410fc0f0
437 .long 0xff0ffff0
Stephen Boyd8164f7a2013-03-18 19:44:15 +0100438 __v7_proc __v7_ca15mp_setup
Will Deacon7665d9d2011-01-12 17:10:45 +0000439 .size __v7_ca15mp_proc_info, . - __v7_ca15mp_proc_info
440
441 /*
Stepan Moskovchenko120ecfa2013-03-18 19:44:16 +0100442 * Qualcomm Inc. Krait processors.
443 */
444 .type __krait_proc_info, #object
445__krait_proc_info:
446 .long 0x510f0400 @ Required ID value
447 .long 0xff0ffc00 @ Mask for ID
448 /*
449 * Some Krait processors don't indicate support for SDIV and UDIV
450 * instructions in the ARM instruction set, even though they actually
451 * do support them.
452 */
453 __v7_proc __v7_setup, hwcaps = HWCAP_IDIV
454 .size __krait_proc_info, . - __krait_proc_info
455
456 /*
Catalin Marinasbbe88882007-05-08 22:27:46 +0100457 * Match any ARMv7 processor core.
458 */
459 .type __v7_proc_info, #object
460__v7_proc_info:
461 .long 0x000f0000 @ Required ID value
462 .long 0x000f0000 @ Mask for ID
Pawel Molldc939cd2011-05-20 14:39:28 +0100463 __v7_proc __v7_setup
Catalin Marinasbbe88882007-05-08 22:27:46 +0100464 .size __v7_proc_info, . - __v7_proc_info