blob: ce6ae218f41f59ea68c4cf4afe948d293203775f [file] [log] [blame]
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -07001/*
2 * General-Purpose Memory Controller for OMAP2
3 *
4 * Copyright (C) 2005-2006 Nokia Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
11#ifndef __OMAP2_GPMC_H
12#define __OMAP2_GPMC_H
13
Afzal Mohammedbc3668e2012-09-29 12:26:13 +053014#include <linux/platform_data/mtd-nand-omap2.h>
15
Paul Walmsleyfd1dc872008-10-06 15:49:17 +030016/* Maximum Number of Chip Selects */
17#define GPMC_CS_NUM 8
18
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070019#define GPMC_CS_CONFIG1 0x00
20#define GPMC_CS_CONFIG2 0x04
21#define GPMC_CS_CONFIG3 0x08
22#define GPMC_CS_CONFIG4 0x0c
23#define GPMC_CS_CONFIG5 0x10
24#define GPMC_CS_CONFIG6 0x14
25#define GPMC_CS_CONFIG7 0x18
26#define GPMC_CS_NAND_COMMAND 0x1c
27#define GPMC_CS_NAND_ADDRESS 0x20
28#define GPMC_CS_NAND_DATA 0x24
29
Sukumar Ghorai948d38e2010-07-09 09:14:44 +000030/* Control Commands */
31#define GPMC_CONFIG_RDY_BSY 0x00000001
32#define GPMC_CONFIG_DEV_SIZE 0x00000002
33#define GPMC_CONFIG_DEV_TYPE 0x00000003
34#define GPMC_SET_IRQ_STATUS 0x00000004
35#define GPMC_CONFIG_WP 0x00000005
36
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +053037#define GPMC_ENABLE_IRQ 0x0000000d
38
Sukumar Ghorai948d38e2010-07-09 09:14:44 +000039/* ECC commands */
40#define GPMC_ECC_READ 0 /* Reset Hardware ECC for read */
41#define GPMC_ECC_WRITE 1 /* Reset Hardware ECC for write */
42#define GPMC_ECC_READSYN 2 /* Reset before syndrom is read back */
Tony Lindgren646e3ed2008-10-06 15:49:36 +030043
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070044#define GPMC_CONFIG1_WRAPBURST_SUPP (1 << 31)
David Brownell1c22cc12006-12-06 17:13:55 -080045#define GPMC_CONFIG1_READMULTIPLE_SUPP (1 << 30)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070046#define GPMC_CONFIG1_READTYPE_ASYNC (0 << 29)
47#define GPMC_CONFIG1_READTYPE_SYNC (1 << 29)
David Brownell1c22cc12006-12-06 17:13:55 -080048#define GPMC_CONFIG1_WRITEMULTIPLE_SUPP (1 << 28)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070049#define GPMC_CONFIG1_WRITETYPE_ASYNC (0 << 27)
50#define GPMC_CONFIG1_WRITETYPE_SYNC (1 << 27)
51#define GPMC_CONFIG1_CLKACTIVATIONTIME(val) ((val & 3) << 25)
52#define GPMC_CONFIG1_PAGE_LEN(val) ((val & 3) << 23)
53#define GPMC_CONFIG1_WAIT_READ_MON (1 << 22)
54#define GPMC_CONFIG1_WAIT_WRITE_MON (1 << 21)
55#define GPMC_CONFIG1_WAIT_MON_IIME(val) ((val & 3) << 18)
56#define GPMC_CONFIG1_WAIT_PIN_SEL(val) ((val & 3) << 16)
57#define GPMC_CONFIG1_DEVICESIZE(val) ((val & 3) << 12)
58#define GPMC_CONFIG1_DEVICESIZE_16 GPMC_CONFIG1_DEVICESIZE(1)
59#define GPMC_CONFIG1_DEVICETYPE(val) ((val & 3) << 10)
60#define GPMC_CONFIG1_DEVICETYPE_NOR GPMC_CONFIG1_DEVICETYPE(0)
Mark Jacksonc9fb8092013-03-05 10:13:40 +000061#define GPMC_CONFIG1_MUXTYPE(val) ((val & 3) << 8)
62#define GPMC_CONFIG1_MUXNONMUX GPMC_CONFIG1_MUXTYPE(0)
Jon Hunterc3be5b42013-02-21 13:46:22 -060063#define GPMC_CONFIG1_MUXAAD GPMC_CONFIG1_MUXTYPE(GPMC_MUX_AAD)
64#define GPMC_CONFIG1_MUXADDDATA GPMC_CONFIG1_MUXTYPE(GPMC_MUX_AD)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070065#define GPMC_CONFIG1_TIME_PARA_GRAN (1 << 4)
66#define GPMC_CONFIG1_FCLK_DIV(val) (val & 3)
67#define GPMC_CONFIG1_FCLK_DIV2 (GPMC_CONFIG1_FCLK_DIV(1))
68#define GPMC_CONFIG1_FCLK_DIV3 (GPMC_CONFIG1_FCLK_DIV(2))
69#define GPMC_CONFIG1_FCLK_DIV4 (GPMC_CONFIG1_FCLK_DIV(3))
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +053070#define GPMC_CONFIG7_CSVALID (1 << 6)
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070071
Sukumar Ghorai948d38e2010-07-09 09:14:44 +000072#define GPMC_DEVICETYPE_NOR 0
73#define GPMC_DEVICETYPE_NAND 2
74#define GPMC_CONFIG_WRITEPROTECT 0x00000010
Sukumar Ghorai948d38e2010-07-09 09:14:44 +000075#define WR_RD_PIN_MONITORING 0x00600000
Sukumar Ghoraidb97eb7d2011-01-28 15:42:05 +053076#define GPMC_IRQ_FIFOEVENTENABLE 0x01
77#define GPMC_IRQ_COUNT_EVENT 0x02
Sukumar Ghorai948d38e2010-07-09 09:14:44 +000078
Jon Hunteraa8d4762013-02-21 15:25:23 -060079#define GPMC_BURST_4 4 /* 4 word burst */
80#define GPMC_BURST_8 8 /* 8 word burst */
81#define GPMC_BURST_16 16 /* 16 word burst */
82#define GPMC_DEVWIDTH_8BIT 1 /* 8-bit device width */
83#define GPMC_DEVWIDTH_16BIT 2 /* 16-bit device width */
Jon Hunterc3be5b42013-02-21 13:46:22 -060084#define GPMC_MUX_AAD 1 /* Addr-Addr-Data multiplex */
85#define GPMC_MUX_AD 2 /* Addr-Data multiplex */
Sukumar Ghorai317379a2011-01-28 15:42:07 +053086
Afzal Mohammed559d94b2012-05-28 17:51:37 +053087/* bool type time settings */
88struct gpmc_bool_timings {
89 bool cycle2cyclediffcsen;
90 bool cycle2cyclesamecsen;
91 bool we_extra_delay;
92 bool oe_extra_delay;
93 bool adv_extra_delay;
94 bool cs_extra_delay;
95 bool time_para_granularity;
96};
97
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -070098/*
Adrian Huntera3551f52010-12-09 10:48:27 +020099 * Note that all values in this struct are in nanoseconds except sync_clk
100 * (which is in picoseconds), while the register values are in gpmc_fck cycles.
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700101 */
102struct gpmc_timings {
Adrian Huntera3551f52010-12-09 10:48:27 +0200103 /* Minimum clock period for synchronous mode (in picoseconds) */
104 u32 sync_clk;
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700105
106 /* Chip-select signal timings corresponding to GPMC_CS_CONFIG2 */
Afzal Mohammed246da262012-08-02 20:02:10 +0530107 u32 cs_on; /* Assertion time */
108 u32 cs_rd_off; /* Read deassertion time */
109 u32 cs_wr_off; /* Write deassertion time */
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700110
111 /* ADV signal timings corresponding to GPMC_CONFIG3 */
Afzal Mohammed246da262012-08-02 20:02:10 +0530112 u32 adv_on; /* Assertion time */
113 u32 adv_rd_off; /* Read deassertion time */
114 u32 adv_wr_off; /* Write deassertion time */
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700115
116 /* WE signals timings corresponding to GPMC_CONFIG4 */
Afzal Mohammed246da262012-08-02 20:02:10 +0530117 u32 we_on; /* WE assertion time */
118 u32 we_off; /* WE deassertion time */
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700119
120 /* OE signals timings corresponding to GPMC_CONFIG4 */
Afzal Mohammed246da262012-08-02 20:02:10 +0530121 u32 oe_on; /* OE assertion time */
122 u32 oe_off; /* OE deassertion time */
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700123
124 /* Access time and cycle time timings corresponding to GPMC_CONFIG5 */
Afzal Mohammed246da262012-08-02 20:02:10 +0530125 u32 page_burst_access; /* Multiple access word delay */
126 u32 access; /* Start-cycle to first data valid delay */
127 u32 rd_cycle; /* Total read cycle time */
128 u32 wr_cycle; /* Total write cycle time */
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300129
Afzal Mohammed246da262012-08-02 20:02:10 +0530130 u32 bus_turnaround;
131 u32 cycle2cycle_delay;
Afzal Mohammed559d94b2012-05-28 17:51:37 +0530132
Afzal Mohammed246da262012-08-02 20:02:10 +0530133 u32 wait_monitoring;
134 u32 clk_activation;
Afzal Mohammed559d94b2012-05-28 17:51:37 +0530135
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300136 /* The following are only on OMAP3430 */
Afzal Mohammed246da262012-08-02 20:02:10 +0530137 u32 wr_access; /* WRACCESSTIME */
138 u32 wr_data_mux_bus; /* WRDATAONADMUXBUS */
Afzal Mohammed559d94b2012-05-28 17:51:37 +0530139
140 struct gpmc_bool_timings bool_timings;
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700141};
142
Afzal Mohammed246da262012-08-02 20:02:10 +0530143/* Device timings in picoseconds */
144struct gpmc_device_timings {
145 u32 t_ceasu; /* address setup to CS valid */
146 u32 t_avdasu; /* address setup to ADV valid */
147 /* XXX: try to combine t_avdp_r & t_avdp_w. Issue is
148 * of tusb using these timings even for sync whilst
149 * ideally for adv_rd/(wr)_off it should have considered
150 * t_avdh instead. This indirectly necessitates r/w
151 * variations of t_avdp as it is possible to have one
152 * sync & other async
153 */
154 u32 t_avdp_r; /* ADV low time (what about t_cer ?) */
155 u32 t_avdp_w;
156 u32 t_aavdh; /* address hold time */
157 u32 t_oeasu; /* address setup to OE valid */
158 u32 t_aa; /* access time from ADV assertion */
159 u32 t_iaa; /* initial access time */
160 u32 t_oe; /* access time from OE assertion */
161 u32 t_ce; /* access time from CS asertion */
162 u32 t_rd_cycle; /* read cycle time */
163 u32 t_cez_r; /* read CS deassertion to high Z */
164 u32 t_cez_w; /* write CS deassertion to high Z */
165 u32 t_oez; /* OE deassertion to high Z */
166 u32 t_weasu; /* address setup to WE valid */
167 u32 t_wpl; /* write assertion time */
168 u32 t_wph; /* write deassertion time */
169 u32 t_wr_cycle; /* write cycle time */
170
171 u32 clk;
172 u32 t_bacc; /* burst access valid clock to output delay */
173 u32 t_ces; /* CS setup time to clk */
174 u32 t_avds; /* ADV setup time to clk */
175 u32 t_avdh; /* ADV hold time from clk */
176 u32 t_ach; /* address hold time from clk */
177 u32 t_rdyo; /* clk to ready valid */
178
179 u32 t_ce_rdyz; /* XXX: description ?, or use t_cez instead */
180 u32 t_ce_avd; /* CS on to ADV on delay */
181
182 /* XXX: check the possibility of combining
183 * cyc_aavhd_oe & cyc_aavdh_we
184 */
185 u8 cyc_aavdh_oe;/* read address hold time in cycles */
186 u8 cyc_aavdh_we;/* write address hold time in cycles */
187 u8 cyc_oe; /* access time from OE assertion in cycles */
188 u8 cyc_wpl; /* write deassertion time in cycles */
189 u32 cyc_iaa; /* initial access time in cycles */
190
Afzal Mohammed246da262012-08-02 20:02:10 +0530191 /* extra delays */
192 bool ce_xdelay;
193 bool avd_xdelay;
194 bool oe_xdelay;
195 bool we_xdelay;
196};
197
Jon Hunterc3be5b42013-02-21 13:46:22 -0600198struct gpmc_settings {
199 bool burst_wrap; /* enables wrap bursting */
200 bool burst_read; /* enables read page/burst mode */
201 bool burst_write; /* enables write page/burst mode */
202 bool device_nand; /* device is NAND */
203 bool sync_read; /* enables synchronous reads */
204 bool sync_write; /* enables synchronous writes */
205 bool wait_on_read; /* monitor wait on reads */
206 bool wait_on_write; /* monitor wait on writes */
207 u32 burst_len; /* page/burst length */
208 u32 device_width; /* device bus width (8 or 16 bit) */
209 u32 mux_add_data; /* multiplex address & data */
210 u32 wait_pin; /* wait-pin to be used */
211};
212
Afzal Mohammed246da262012-08-02 20:02:10 +0530213extern int gpmc_calc_timings(struct gpmc_timings *gpmc_t,
Jon Hunterc3be5b42013-02-21 13:46:22 -0600214 struct gpmc_settings *gpmc_s,
215 struct gpmc_device_timings *dev_t);
Afzal Mohammed246da262012-08-02 20:02:10 +0530216
Afzal Mohammed52bd1382012-08-30 12:53:22 -0700217extern void gpmc_update_nand_reg(struct gpmc_nand_regs *reg, int cs);
Afzal Mohammed6b6c32f2012-08-30 12:53:23 -0700218extern int gpmc_get_client_irq(unsigned irq_config);
Afzal Mohammed52bd1382012-08-30 12:53:22 -0700219
Paul Walmsleyfd1dc872008-10-06 15:49:17 +0300220extern unsigned int gpmc_ticks_to_ns(unsigned int ticks);
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700221
222extern void gpmc_cs_write_reg(int cs, int idx, u32 val);
Afzal Mohammed1b47ca12012-08-19 18:29:45 +0530223extern int gpmc_calc_divider(unsigned int sync_clk);
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700224extern int gpmc_cs_set_timings(int cs, const struct gpmc_timings *t);
Jon Hunteraa8d4762013-02-21 15:25:23 -0600225extern int gpmc_cs_program_settings(int cs, struct gpmc_settings *p);
Imre Deakf37e4582006-09-25 12:41:33 +0300226extern int gpmc_cs_request(int cs, unsigned long size, unsigned long *base);
227extern void gpmc_cs_free(int cs);
Rajendra Nayaka2d3e7b2008-09-26 17:47:33 +0530228extern void omap3_gpmc_save_context(void);
229extern void omap3_gpmc_restore_context(void);
Sukumar Ghorai948d38e2010-07-09 09:14:44 +0000230extern int gpmc_cs_configure(int cs, int cmd, int wval);
Ivan Djelic8d602cf2012-04-26 14:17:49 +0200231
Juha Yrjola4bbbc1a2006-06-26 16:16:16 -0700232#endif