blob: f9c5b0343cf3d5e5c67146c660a6a422ab1a8b3f [file] [log] [blame]
Ben Dooksaf337f32010-04-28 18:03:57 +09001/* linux/arch/arm/plat-s3c24xx/s3c2443-clock.c
2 *
3 * Copyright (c) 2007, 2010 Simtec Electronics
4 * Ben Dooks <ben@simtec.co.uk>
5 *
6 * S3C2443 Clock control suport - common code
7 */
8
9#include <linux/init.h>
10#include <linux/clk.h>
11#include <linux/io.h>
12
13#include <mach/regs-s3c2443-clock.h>
14
15#include <plat/s3c2443.h>
16#include <plat/clock.h>
17#include <plat/clock-clksrc.h>
18#include <plat/cpu.h>
19
20#include <plat/cpu-freq.h>
21
22
23static int s3c2443_gate(void __iomem *reg, struct clk *clk, int enable)
24{
25 u32 ctrlbit = clk->ctrlbit;
26 u32 con = __raw_readl(reg);
27
28 if (enable)
29 con |= ctrlbit;
30 else
31 con &= ~ctrlbit;
32
33 __raw_writel(con, reg);
34 return 0;
35}
36
37int s3c2443_clkcon_enable_h(struct clk *clk, int enable)
38{
39 return s3c2443_gate(S3C2443_HCLKCON, clk, enable);
40}
41
42int s3c2443_clkcon_enable_p(struct clk *clk, int enable)
43{
44 return s3c2443_gate(S3C2443_PCLKCON, clk, enable);
45}
46
47int s3c2443_clkcon_enable_s(struct clk *clk, int enable)
48{
49 return s3c2443_gate(S3C2443_SCLKCON, clk, enable);
50}
51
52/* mpllref is a direct descendant of clk_xtal by default, but it is not
53 * elided as the EPLL can be either sourced by the XTAL or EXTCLK and as
54 * such directly equating the two source clocks is impossible.
55 */
56struct clk clk_mpllref = {
57 .name = "mpllref",
58 .parent = &clk_xtal,
Ben Dooksaf337f32010-04-28 18:03:57 +090059};
60
61static struct clk *clk_epllref_sources[] = {
62 [0] = &clk_mpllref,
63 [1] = &clk_mpllref,
64 [2] = &clk_xtal,
65 [3] = &clk_ext,
66};
67
68struct clksrc_clk clk_epllref = {
69 .clk = {
70 .name = "epllref",
Ben Dooksaf337f32010-04-28 18:03:57 +090071 },
72 .sources = &(struct clksrc_sources) {
73 .sources = clk_epllref_sources,
74 .nr_sources = ARRAY_SIZE(clk_epllref_sources),
75 },
76 .reg_src = { .reg = S3C2443_CLKSRC, .size = 2, .shift = 7 },
77};
78
79/* esysclk
80 *
81 * this is sourced from either the EPLL or the EPLLref clock
82*/
83
84static struct clk *clk_sysclk_sources[] = {
85 [0] = &clk_epllref.clk,
86 [1] = &clk_epll,
87};
88
89struct clksrc_clk clk_esysclk = {
90 .clk = {
91 .name = "esysclk",
92 .parent = &clk_epll,
Ben Dooksaf337f32010-04-28 18:03:57 +090093 },
94 .sources = &(struct clksrc_sources) {
95 .sources = clk_sysclk_sources,
96 .nr_sources = ARRAY_SIZE(clk_sysclk_sources),
97 },
98 .reg_src = { .reg = S3C2443_CLKSRC, .size = 1, .shift = 6 },
99};
100
101static unsigned long s3c2443_getrate_mdivclk(struct clk *clk)
102{
103 unsigned long parent_rate = clk_get_rate(clk->parent);
104 unsigned long div = __raw_readl(S3C2443_CLKDIV0);
105
106 div &= S3C2443_CLKDIV0_EXTDIV_MASK;
107 div >>= (S3C2443_CLKDIV0_EXTDIV_SHIFT-1); /* x2 */
108
109 return parent_rate / (div + 1);
110}
111
112static struct clk clk_mdivclk = {
113 .name = "mdivclk",
114 .parent = &clk_mpllref,
Ben Dooksaf337f32010-04-28 18:03:57 +0900115 .ops = &(struct clk_ops) {
116 .get_rate = s3c2443_getrate_mdivclk,
117 },
118};
119
120static struct clk *clk_msysclk_sources[] = {
121 [0] = &clk_mpllref,
122 [1] = &clk_mpll,
123 [2] = &clk_mdivclk,
124 [3] = &clk_mpllref,
125};
126
127struct clksrc_clk clk_msysclk = {
128 .clk = {
129 .name = "msysclk",
130 .parent = &clk_xtal,
Ben Dooksaf337f32010-04-28 18:03:57 +0900131 },
132 .sources = &(struct clksrc_sources) {
133 .sources = clk_msysclk_sources,
134 .nr_sources = ARRAY_SIZE(clk_msysclk_sources),
135 },
136 .reg_src = { .reg = S3C2443_CLKSRC, .size = 2, .shift = 3 },
137};
138
139/* prediv
140 *
141 * this divides the msysclk down to pass to h/p/etc.
142 */
143
144static unsigned long s3c2443_prediv_getrate(struct clk *clk)
145{
146 unsigned long rate = clk_get_rate(clk->parent);
147 unsigned long clkdiv0 = __raw_readl(S3C2443_CLKDIV0);
148
149 clkdiv0 &= S3C2443_CLKDIV0_PREDIV_MASK;
150 clkdiv0 >>= S3C2443_CLKDIV0_PREDIV_SHIFT;
151
152 return rate / (clkdiv0 + 1);
153}
154
155static struct clk clk_prediv = {
156 .name = "prediv",
Ben Dooksaf337f32010-04-28 18:03:57 +0900157 .parent = &clk_msysclk.clk,
158 .ops = &(struct clk_ops) {
159 .get_rate = s3c2443_prediv_getrate,
160 },
161};
162
Heiko St?bneraab08ee2011-10-14 15:08:56 +0900163/* armdiv
164 *
165 * this clock is sourced from msysclk and can have a number of
166 * divider values applied to it to then be fed into armclk.
167*/
168
Heiko Stuebnerd9a3bfb2011-10-14 15:08:56 +0900169static unsigned int *armdiv;
170static int nr_armdiv;
171static int armdivmask;
172
Heiko St?bneraab08ee2011-10-14 15:08:56 +0900173static unsigned long s3c2443_armclk_roundrate(struct clk *clk,
174 unsigned long rate)
175{
176 unsigned long parent = clk_get_rate(clk->parent);
177 unsigned long calc;
178 unsigned best = 256; /* bigger than any value */
179 unsigned div;
180 int ptr;
181
182 for (ptr = 0; ptr < nr_armdiv; ptr++) {
183 div = armdiv[ptr];
184 calc = parent / div;
185 if (calc <= rate && div < best)
186 best = div;
187 }
188
189 return parent / best;
190}
191
192static int s3c2443_armclk_setrate(struct clk *clk, unsigned long rate)
193{
194 unsigned long parent = clk_get_rate(clk->parent);
195 unsigned long calc;
196 unsigned div;
197 unsigned best = 256; /* bigger than any value */
198 int ptr;
199 int val = -1;
200
201 for (ptr = 0; ptr < nr_armdiv; ptr++) {
202 div = armdiv[ptr];
203 calc = parent / div;
204 if (calc <= rate && div < best) {
205 best = div;
206 val = ptr;
207 }
208 }
209
210 if (val >= 0) {
211 unsigned long clkcon0;
212
213 clkcon0 = __raw_readl(S3C2443_CLKDIV0);
214 clkcon0 &= ~armdivmask;
215 clkcon0 |= val << S3C2443_CLKDIV0_ARMDIV_SHIFT;
216 __raw_writel(clkcon0, S3C2443_CLKDIV0);
217 }
218
219 return (val == -1) ? -EINVAL : 0;
220}
221
222static struct clk clk_armdiv = {
223 .name = "armdiv",
224 .parent = &clk_msysclk.clk,
225 .ops = &(struct clk_ops) {
226 .round_rate = s3c2443_armclk_roundrate,
227 .set_rate = s3c2443_armclk_setrate,
228 },
229};
230
231/* armclk
232 *
233 * this is the clock fed into the ARM core itself, from armdiv or from hclk.
234 */
235
236static struct clk *clk_arm_sources[] = {
237 [0] = &clk_armdiv,
238 [1] = &clk_h,
239};
240
241static struct clksrc_clk clk_arm = {
242 .clk = {
243 .name = "armclk",
244 },
245 .sources = &(struct clksrc_sources) {
246 .sources = clk_arm_sources,
247 .nr_sources = ARRAY_SIZE(clk_arm_sources),
248 },
249 .reg_src = { .reg = S3C2443_CLKDIV0, .size = 1, .shift = 13 },
250};
251
Ben Dooksaf337f32010-04-28 18:03:57 +0900252/* usbhost
253 *
254 * usb host bus-clock, usually 48MHz to provide USB bus clock timing
255*/
256
257static struct clksrc_clk clk_usb_bus_host = {
258 .clk = {
259 .name = "usb-bus-host-parent",
Ben Dooksaf337f32010-04-28 18:03:57 +0900260 .parent = &clk_esysclk.clk,
261 .ctrlbit = S3C2443_SCLKCON_USBHOST,
262 .enable = s3c2443_clkcon_enable_s,
263 },
264 .reg_div = { .reg = S3C2443_CLKDIV1, .size = 2, .shift = 4 },
265};
266
267/* common clksrc clocks */
268
269static struct clksrc_clk clksrc_clks[] = {
270 {
271 /* ART baud-rate clock sourced from esysclk via a divisor */
272 .clk = {
273 .name = "uartclk",
Ben Dooksaf337f32010-04-28 18:03:57 +0900274 .parent = &clk_esysclk.clk,
275 },
276 .reg_div = { .reg = S3C2443_CLKDIV1, .size = 4, .shift = 8 },
277 }, {
278 /* camera interface bus-clock, divided down from esysclk */
279 .clk = {
280 .name = "camif-upll", /* same as 2440 name */
Ben Dooksaf337f32010-04-28 18:03:57 +0900281 .parent = &clk_esysclk.clk,
282 .ctrlbit = S3C2443_SCLKCON_CAMCLK,
283 .enable = s3c2443_clkcon_enable_s,
284 },
285 .reg_div = { .reg = S3C2443_CLKDIV1, .size = 4, .shift = 26 },
286 }, {
287 .clk = {
288 .name = "display-if",
Ben Dooksaf337f32010-04-28 18:03:57 +0900289 .parent = &clk_esysclk.clk,
290 .ctrlbit = S3C2443_SCLKCON_DISPCLK,
291 .enable = s3c2443_clkcon_enable_s,
292 },
293 .reg_div = { .reg = S3C2443_CLKDIV1, .size = 8, .shift = 16 },
294 },
295};
296
Heiko Stuebnere3b454f2011-09-27 08:44:37 +0900297static struct clk clk_i2s_ext = {
298 .name = "i2s-ext",
299};
300
301/* i2s_eplldiv
302 *
303 * This clock is the output from the I2S divisor of ESYSCLK, and is separate
304 * from the mux that comes after it (cannot merge into one single clock)
305*/
306
307static struct clksrc_clk clk_i2s_eplldiv = {
308 .clk = {
309 .name = "i2s-eplldiv",
310 .parent = &clk_esysclk.clk,
311 },
312 .reg_div = { .reg = S3C2443_CLKDIV1, .size = 4, .shift = 12, },
313};
314
315/* i2s-ref
316 *
317 * i2s bus reference clock, selectable from external, esysclk or epllref
318 *
319 * Note, this used to be two clocks, but was compressed into one.
320*/
321
322static struct clk *clk_i2s_srclist[] = {
323 [0] = &clk_i2s_eplldiv.clk,
324 [1] = &clk_i2s_ext,
325 [2] = &clk_epllref.clk,
326 [3] = &clk_epllref.clk,
327};
328
329static struct clksrc_clk clk_i2s = {
330 .clk = {
331 .name = "i2s-if",
332 .ctrlbit = S3C2443_SCLKCON_I2SCLK,
333 .enable = s3c2443_clkcon_enable_s,
334
335 },
336 .sources = &(struct clksrc_sources) {
337 .sources = clk_i2s_srclist,
338 .nr_sources = ARRAY_SIZE(clk_i2s_srclist),
339 },
340 .reg_src = { .reg = S3C2443_CLKSRC, .size = 2, .shift = 14 },
341};
Ben Dooksaf337f32010-04-28 18:03:57 +0900342
343static struct clk init_clocks_off[] = {
344 {
Heiko Stuebnere3b454f2011-09-27 08:44:37 +0900345 .name = "iis",
346 .parent = &clk_p,
347 .enable = s3c2443_clkcon_enable_p,
348 .ctrlbit = S3C2443_PCLKCON_IIS,
349 }, {
Heiko Stuebner8b069b72011-09-27 08:45:23 +0900350 .name = "hsspi",
351 .parent = &clk_p,
352 .enable = s3c2443_clkcon_enable_p,
353 .ctrlbit = S3C2443_PCLKCON_HSSPI,
354 }, {
Ben Dooksaf337f32010-04-28 18:03:57 +0900355 .name = "adc",
Ben Dooksaf337f32010-04-28 18:03:57 +0900356 .parent = &clk_p,
357 .enable = s3c2443_clkcon_enable_p,
358 .ctrlbit = S3C2443_PCLKCON_ADC,
359 }, {
360 .name = "i2c",
Ben Dooksaf337f32010-04-28 18:03:57 +0900361 .parent = &clk_p,
362 .enable = s3c2443_clkcon_enable_p,
363 .ctrlbit = S3C2443_PCLKCON_IIC,
364 }
365};
366
367static struct clk init_clocks[] = {
368 {
369 .name = "dma",
Ben Dooksaf337f32010-04-28 18:03:57 +0900370 .parent = &clk_h,
371 .enable = s3c2443_clkcon_enable_h,
372 .ctrlbit = S3C2443_HCLKCON_DMA0,
373 }, {
374 .name = "dma",
Ben Dooksaf337f32010-04-28 18:03:57 +0900375 .parent = &clk_h,
376 .enable = s3c2443_clkcon_enable_h,
377 .ctrlbit = S3C2443_HCLKCON_DMA1,
378 }, {
379 .name = "dma",
Ben Dooksaf337f32010-04-28 18:03:57 +0900380 .parent = &clk_h,
381 .enable = s3c2443_clkcon_enable_h,
382 .ctrlbit = S3C2443_HCLKCON_DMA2,
383 }, {
384 .name = "dma",
Ben Dooksaf337f32010-04-28 18:03:57 +0900385 .parent = &clk_h,
386 .enable = s3c2443_clkcon_enable_h,
387 .ctrlbit = S3C2443_HCLKCON_DMA3,
388 }, {
389 .name = "dma",
Ben Dooksaf337f32010-04-28 18:03:57 +0900390 .parent = &clk_h,
391 .enable = s3c2443_clkcon_enable_h,
392 .ctrlbit = S3C2443_HCLKCON_DMA4,
393 }, {
394 .name = "dma",
Ben Dooksaf337f32010-04-28 18:03:57 +0900395 .parent = &clk_h,
396 .enable = s3c2443_clkcon_enable_h,
397 .ctrlbit = S3C2443_HCLKCON_DMA5,
398 }, {
399 .name = "hsmmc",
Ben Dooksaf337f32010-04-28 18:03:57 +0900400 .parent = &clk_h,
401 .enable = s3c2443_clkcon_enable_h,
402 .ctrlbit = S3C2443_HCLKCON_HSMMC,
403 }, {
404 .name = "gpio",
Ben Dooksaf337f32010-04-28 18:03:57 +0900405 .parent = &clk_p,
406 .enable = s3c2443_clkcon_enable_p,
407 .ctrlbit = S3C2443_PCLKCON_GPIO,
408 }, {
409 .name = "usb-host",
Ben Dooksaf337f32010-04-28 18:03:57 +0900410 .parent = &clk_h,
411 .enable = s3c2443_clkcon_enable_h,
412 .ctrlbit = S3C2443_HCLKCON_USBH,
413 }, {
414 .name = "usb-device",
Ben Dooksaf337f32010-04-28 18:03:57 +0900415 .parent = &clk_h,
416 .enable = s3c2443_clkcon_enable_h,
417 .ctrlbit = S3C2443_HCLKCON_USBD,
418 }, {
419 .name = "lcd",
Ben Dooksaf337f32010-04-28 18:03:57 +0900420 .parent = &clk_h,
421 .enable = s3c2443_clkcon_enable_h,
422 .ctrlbit = S3C2443_HCLKCON_LCDC,
423
424 }, {
425 .name = "timers",
Ben Dooksaf337f32010-04-28 18:03:57 +0900426 .parent = &clk_p,
427 .enable = s3c2443_clkcon_enable_p,
428 .ctrlbit = S3C2443_PCLKCON_PWMT,
429 }, {
430 .name = "cfc",
Ben Dooksaf337f32010-04-28 18:03:57 +0900431 .parent = &clk_h,
432 .enable = s3c2443_clkcon_enable_h,
433 .ctrlbit = S3C2443_HCLKCON_CFC,
434 }, {
435 .name = "ssmc",
Ben Dooksaf337f32010-04-28 18:03:57 +0900436 .parent = &clk_h,
437 .enable = s3c2443_clkcon_enable_h,
438 .ctrlbit = S3C2443_HCLKCON_SSMC,
439 }, {
440 .name = "uart",
Thomas Abrahame83626f2011-06-14 19:12:26 +0900441 .devname = "s3c2440-uart.0",
Ben Dooksaf337f32010-04-28 18:03:57 +0900442 .parent = &clk_p,
443 .enable = s3c2443_clkcon_enable_p,
444 .ctrlbit = S3C2443_PCLKCON_UART0,
445 }, {
446 .name = "uart",
Thomas Abrahame83626f2011-06-14 19:12:26 +0900447 .devname = "s3c2440-uart.1",
Ben Dooksaf337f32010-04-28 18:03:57 +0900448 .parent = &clk_p,
449 .enable = s3c2443_clkcon_enable_p,
450 .ctrlbit = S3C2443_PCLKCON_UART1,
451 }, {
452 .name = "uart",
Thomas Abrahame83626f2011-06-14 19:12:26 +0900453 .devname = "s3c2440-uart.2",
Ben Dooksaf337f32010-04-28 18:03:57 +0900454 .parent = &clk_p,
455 .enable = s3c2443_clkcon_enable_p,
456 .ctrlbit = S3C2443_PCLKCON_UART2,
457 }, {
458 .name = "uart",
Thomas Abrahame83626f2011-06-14 19:12:26 +0900459 .devname = "s3c2440-uart.3",
Ben Dooksaf337f32010-04-28 18:03:57 +0900460 .parent = &clk_p,
461 .enable = s3c2443_clkcon_enable_p,
462 .ctrlbit = S3C2443_PCLKCON_UART3,
463 }, {
464 .name = "rtc",
Ben Dooksaf337f32010-04-28 18:03:57 +0900465 .parent = &clk_p,
466 .enable = s3c2443_clkcon_enable_p,
467 .ctrlbit = S3C2443_PCLKCON_RTC,
468 }, {
469 .name = "watchdog",
Ben Dooksaf337f32010-04-28 18:03:57 +0900470 .parent = &clk_p,
471 .ctrlbit = S3C2443_PCLKCON_WDT,
472 }, {
473 .name = "ac97",
Ben Dooksaf337f32010-04-28 18:03:57 +0900474 .parent = &clk_p,
475 .ctrlbit = S3C2443_PCLKCON_AC97,
476 }, {
477 .name = "nand",
Ben Dooksaf337f32010-04-28 18:03:57 +0900478 .parent = &clk_h,
479 }, {
480 .name = "usb-bus-host",
Ben Dooksaf337f32010-04-28 18:03:57 +0900481 .parent = &clk_usb_bus_host.clk,
482 }
483};
484
485static inline unsigned long s3c2443_get_hdiv(unsigned long clkcon0)
486{
487 clkcon0 &= S3C2443_CLKDIV0_HCLKDIV_MASK;
488
489 return clkcon0 + 1;
490}
491
492/* EPLLCON compatible enough to get on/off information */
493
494void __init_or_cpufreq s3c2443_common_setup_clocks(pll_fn get_mpll,
495 fdiv_fn get_fdiv)
496{
497 unsigned long epllcon = __raw_readl(S3C2443_EPLLCON);
498 unsigned long mpllcon = __raw_readl(S3C2443_MPLLCON);
499 unsigned long clkdiv0 = __raw_readl(S3C2443_CLKDIV0);
500 struct clk *xtal_clk;
501 unsigned long xtal;
502 unsigned long pll;
503 unsigned long fclk;
504 unsigned long hclk;
505 unsigned long pclk;
506 int ptr;
507
508 xtal_clk = clk_get(NULL, "xtal");
509 xtal = clk_get_rate(xtal_clk);
510 clk_put(xtal_clk);
511
512 pll = get_mpll(mpllcon, xtal);
513 clk_msysclk.clk.rate = pll;
514
515 fclk = pll / get_fdiv(clkdiv0);
516 hclk = s3c2443_prediv_getrate(&clk_prediv);
517 hclk /= s3c2443_get_hdiv(clkdiv0);
518 pclk = hclk / ((clkdiv0 & S3C2443_CLKDIV0_HALF_PCLK) ? 2 : 1);
519
520 s3c24xx_setup_clocks(fclk, hclk, pclk);
521
522 printk("CPU: MPLL %s %ld.%03ld MHz, cpu %ld.%03ld MHz, mem %ld.%03ld MHz, pclk %ld.%03ld MHz\n",
523 (mpllcon & S3C2443_PLLCON_OFF) ? "off":"on",
524 print_mhz(pll), print_mhz(fclk),
525 print_mhz(hclk), print_mhz(pclk));
526
527 for (ptr = 0; ptr < ARRAY_SIZE(clksrc_clks); ptr++)
528 s3c_set_clksrc(&clksrc_clks[ptr], true);
529
530 /* ensure usb bus clock is within correct rate of 48MHz */
531
532 if (clk_get_rate(&clk_usb_bus_host.clk) != (48 * 1000 * 1000)) {
533 printk(KERN_INFO "Warning: USB host bus not at 48MHz\n");
534 clk_set_rate(&clk_usb_bus_host.clk, 48*1000*1000);
535 }
536
537 printk("CPU: EPLL %s %ld.%03ld MHz, usb-bus %ld.%03ld MHz\n",
538 (epllcon & S3C2443_PLLCON_OFF) ? "off":"on",
539 print_mhz(clk_get_rate(&clk_epll)),
540 print_mhz(clk_get_rate(&clk_usb_bus)));
541}
542
543static struct clk *clks[] __initdata = {
544 &clk_prediv,
545 &clk_mpllref,
546 &clk_mdivclk,
547 &clk_ext,
548 &clk_epll,
549 &clk_usb_bus,
Heiko St?bneraab08ee2011-10-14 15:08:56 +0900550 &clk_armdiv,
Ben Dooksaf337f32010-04-28 18:03:57 +0900551};
552
553static struct clksrc_clk *clksrcs[] __initdata = {
Heiko Stuebnere3b454f2011-09-27 08:44:37 +0900554 &clk_i2s_eplldiv,
555 &clk_i2s,
Ben Dooksaf337f32010-04-28 18:03:57 +0900556 &clk_usb_bus_host,
557 &clk_epllref,
558 &clk_esysclk,
559 &clk_msysclk,
Heiko St?bneraab08ee2011-10-14 15:08:56 +0900560 &clk_arm,
Ben Dooksaf337f32010-04-28 18:03:57 +0900561};
562
563void __init s3c2443_common_init_clocks(int xtal, pll_fn get_mpll,
Heiko Stuebnerd9a3bfb2011-10-14 15:08:56 +0900564 fdiv_fn get_fdiv,
565 unsigned int *divs, int nr_divs,
566 int divmask)
Ben Dooksaf337f32010-04-28 18:03:57 +0900567{
568 int ptr;
569
Heiko Stuebnerd9a3bfb2011-10-14 15:08:56 +0900570 armdiv = divs;
571 nr_armdiv = nr_divs;
572 armdivmask = divmask;
573
Ben Dooksaf337f32010-04-28 18:03:57 +0900574 /* s3c2443 parents h and p clocks from prediv */
575 clk_h.parent = &clk_prediv;
576 clk_p.parent = &clk_prediv;
577
578 clk_usb_bus.parent = &clk_usb_bus_host.clk;
579 clk_epll.parent = &clk_epllref.clk;
580
581 s3c24xx_register_baseclocks(xtal);
582 s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
583
584 for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
585 s3c_register_clksrc(clksrcs[ptr], 1);
586
587 s3c_register_clksrc(clksrc_clks, ARRAY_SIZE(clksrc_clks));
588 s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
589
590 /* See s3c2443/etc notes on disabling clocks at init time */
591 s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
592 s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
593
594 s3c2443_common_setup_clocks(get_mpll, get_fdiv);
595}