blob: bf1b469d5847cc0097513464f2006f47e0ee6107 [file] [log] [blame]
Ingo Molnarc140df92008-01-30 13:30:09 +01001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Firmware replacement code.
Ingo Molnarc140df92008-01-30 13:30:09 +01003 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Work around broken BIOSes that don't set an aperture or only set the
Ingo Molnarc140df92008-01-30 13:30:09 +01005 * aperture in the AGP bridge.
6 * If all fails map the aperture over some low memory. This is cheaper than
7 * doing bounce buffering. The memory is lost. This is done at early boot
8 * because only the bootmem allocator can allocate 32+MB.
9 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 * Copyright 2002 Andi Kleen, SuSE Labs.
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/kernel.h>
13#include <linux/types.h>
14#include <linux/init.h>
15#include <linux/bootmem.h>
16#include <linux/mmzone.h>
17#include <linux/pci_ids.h>
18#include <linux/pci.h>
19#include <linux/bitops.h>
Aaron Durbin56dd6692006-09-26 10:52:40 +020020#include <linux/ioport.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <asm/e820.h>
22#include <asm/io.h>
Joerg Roedel395624f2007-10-24 12:49:47 +020023#include <asm/gart.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <asm/pci-direct.h>
Andi Kleenca8642f2006-01-11 22:44:27 +010025#include <asm/dma.h>
Andi Kleena32073b2006-06-26 13:56:40 +020026#include <asm/k8.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Joerg Roedel0440d4c2007-10-24 12:49:50 +020028int gart_iommu_aperture;
29int gart_iommu_aperture_disabled __initdata = 0;
30int gart_iommu_aperture_allowed __initdata = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
32int fallback_aper_order __initdata = 1; /* 64MB */
Ingo Molnarc140df92008-01-30 13:30:09 +010033int fallback_aper_force __initdata = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070034
35int fix_aperture __initdata = 1;
36
Aaron Durbin56dd6692006-09-26 10:52:40 +020037static struct resource gart_resource = {
38 .name = "GART",
39 .flags = IORESOURCE_MEM,
40};
41
42static void __init insert_aperture_resource(u32 aper_base, u32 aper_size)
43{
44 gart_resource.start = aper_base;
45 gart_resource.end = aper_base + aper_size - 1;
46 insert_resource(&iomem_resource, &gart_resource);
47}
48
Andrew Morton42442ed2005-06-08 15:49:25 -070049/* This code runs before the PCI subsystem is initialized, so just
50 access the northbridge directly. */
Linus Torvalds1da177e2005-04-16 15:20:36 -070051
Ingo Molnarc140df92008-01-30 13:30:09 +010052static u32 __init allocate_aperture(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070053{
Linus Torvalds1da177e2005-04-16 15:20:36 -070054 u32 aper_size;
Ingo Molnarc140df92008-01-30 13:30:09 +010055 void *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Ingo Molnarc140df92008-01-30 13:30:09 +010057 if (fallback_aper_order > 7)
58 fallback_aper_order = 7;
59 aper_size = (32 * 1024 * 1024) << fallback_aper_order;
Linus Torvalds1da177e2005-04-16 15:20:36 -070060
Ingo Molnarc140df92008-01-30 13:30:09 +010061 /*
62 * Aperture has to be naturally aligned. This means a 2GB aperture
63 * won't have much chance of finding a place in the lower 4GB of
64 * memory. Unfortunately we cannot move it up because that would
65 * make the IOMMU useless.
Linus Torvalds1da177e2005-04-16 15:20:36 -070066 */
James Puthukattukaran82d1bb72007-05-02 19:27:13 +020067 p = __alloc_bootmem_nopanic(aper_size, aper_size, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070068 if (!p || __pa(p)+aper_size > 0xffffffff) {
Ingo Molnar31183ba2008-01-30 13:30:10 +010069 printk(KERN_ERR
70 "Cannot allocate aperture memory hole (%p,%uK)\n",
71 p, aper_size>>10);
Linus Torvalds1da177e2005-04-16 15:20:36 -070072 if (p)
James Puthukattukaran82d1bb72007-05-02 19:27:13 +020073 free_bootmem(__pa(p), aper_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -070074 return 0;
75 }
Ingo Molnar31183ba2008-01-30 13:30:10 +010076 printk(KERN_INFO "Mapping aperture over %d KB of RAM @ %lx\n",
77 aper_size >> 10, __pa(p));
Aaron Durbin56dd6692006-09-26 10:52:40 +020078 insert_aperture_resource((u32)__pa(p), aper_size);
Ingo Molnarc140df92008-01-30 13:30:09 +010079
80 return (u32)__pa(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -070081}
82
Andi Kleena32073b2006-06-26 13:56:40 +020083static int __init aperture_valid(u64 aper_base, u32 aper_size)
Ingo Molnarc140df92008-01-30 13:30:09 +010084{
85 if (!aper_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -070086 return 0;
Ingo Molnar31183ba2008-01-30 13:30:10 +010087
Ingo Molnarc140df92008-01-30 13:30:09 +010088 if (aper_size < 64*1024*1024) {
Ingo Molnar31183ba2008-01-30 13:30:10 +010089 printk(KERN_ERR "Aperture too small (%d MB)\n", aper_size>>20);
Linus Torvalds1da177e2005-04-16 15:20:36 -070090 return 0;
91 }
Andrew Hastings547c5352007-05-11 11:23:19 +020092 if (aper_base + aper_size > 0x100000000UL) {
Ingo Molnar31183ba2008-01-30 13:30:10 +010093 printk(KERN_ERR "Aperture beyond 4GB. Ignoring.\n");
Ingo Molnarc140df92008-01-30 13:30:09 +010094 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070095 }
Arjan van de Veneee5a9f2006-04-07 19:49:24 +020096 if (e820_any_mapped(aper_base, aper_base + aper_size, E820_RAM)) {
Ingo Molnar31183ba2008-01-30 13:30:10 +010097 printk(KERN_ERR "Aperture pointing to e820 RAM. Ignoring.\n");
Ingo Molnarc140df92008-01-30 13:30:09 +010098 return 0;
99 }
Ingo Molnar31183ba2008-01-30 13:30:10 +0100100
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101 return 1;
Ingo Molnarc140df92008-01-30 13:30:09 +0100102}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103
Andrew Morton42442ed2005-06-08 15:49:25 -0700104/* Find a PCI capability */
Ingo Molnarc140df92008-01-30 13:30:09 +0100105static __u32 __init find_cap(int num, int slot, int func, int cap)
106{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107 int bytes;
Ingo Molnarc140df92008-01-30 13:30:09 +0100108 u8 pos;
109
110 if (!(read_pci_config_16(num, slot, func, PCI_STATUS) &
111 PCI_STATUS_CAP_LIST))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112 return 0;
Ingo Molnarc140df92008-01-30 13:30:09 +0100113
114 pos = read_pci_config_byte(num, slot, func, PCI_CAPABILITY_LIST);
115 for (bytes = 0; bytes < 48 && pos >= 0x40; bytes++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116 u8 id;
Ingo Molnarc140df92008-01-30 13:30:09 +0100117
118 pos &= ~3;
119 id = read_pci_config_byte(num, slot, func, pos+PCI_CAP_LIST_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120 if (id == 0xff)
121 break;
Ingo Molnarc140df92008-01-30 13:30:09 +0100122 if (id == cap)
123 return pos;
124 pos = read_pci_config_byte(num, slot, func,
125 pos+PCI_CAP_LIST_NEXT);
126 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127 return 0;
Ingo Molnarc140df92008-01-30 13:30:09 +0100128}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129
130/* Read a standard AGPv3 bridge header */
131static __u32 __init read_agp(int num, int slot, int func, int cap, u32 *order)
Ingo Molnarc140df92008-01-30 13:30:09 +0100132{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133 u32 apsize;
134 u32 apsizereg;
135 int nbits;
136 u32 aper_low, aper_hi;
137 u64 aper;
138
Ingo Molnar31183ba2008-01-30 13:30:10 +0100139 printk(KERN_INFO "AGP bridge at %02x:%02x:%02x\n", num, slot, func);
Ingo Molnarc140df92008-01-30 13:30:09 +0100140 apsizereg = read_pci_config_16(num, slot, func, cap + 0x14);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141 if (apsizereg == 0xffffffff) {
Ingo Molnar31183ba2008-01-30 13:30:10 +0100142 printk(KERN_ERR "APSIZE in AGP bridge unreadable\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143 return 0;
144 }
145
146 apsize = apsizereg & 0xfff;
147 /* Some BIOS use weird encodings not in the AGPv3 table. */
Ingo Molnarc140df92008-01-30 13:30:09 +0100148 if (apsize & 0xff)
149 apsize |= 0xf00;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150 nbits = hweight16(apsize);
151 *order = 7 - nbits;
152 if ((int)*order < 0) /* < 32MB */
153 *order = 0;
Ingo Molnarc140df92008-01-30 13:30:09 +0100154
155 aper_low = read_pci_config(num, slot, func, 0x10);
156 aper_hi = read_pci_config(num, slot, func, 0x14);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157 aper = (aper_low & ~((1<<22)-1)) | ((u64)aper_hi << 32);
158
Ingo Molnar31183ba2008-01-30 13:30:10 +0100159 printk(KERN_INFO "Aperture from AGP @ %Lx size %u MB (APSIZE %x)\n",
160 aper, 32 << *order, apsizereg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161
Andi Kleena32073b2006-06-26 13:56:40 +0200162 if (!aperture_valid(aper, (32*1024*1024) << *order))
Ingo Molnarc140df92008-01-30 13:30:09 +0100163 return 0;
164 return (u32)aper;
165}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166
Ingo Molnarc140df92008-01-30 13:30:09 +0100167/*
168 * Look for an AGP bridge. Windows only expects the aperture in the
169 * AGP bridge and some BIOS forget to initialize the Northbridge too.
170 * Work around this here.
171 *
172 * Do an PCI bus scan by hand because we're running before the PCI
173 * subsystem.
174 *
175 * All K8 AGP bridges are AGPv3 compliant, so we can do this scan
176 * generically. It's probably overkill to always scan all slots because
177 * the AGP bridges should be always an own bus on the HT hierarchy,
178 * but do it here for future safety.
179 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180static __u32 __init search_agp_bridge(u32 *order, int *valid_agp)
181{
182 int num, slot, func;
183
184 /* Poor man's PCI discovery */
Ingo Molnarc140df92008-01-30 13:30:09 +0100185 for (num = 0; num < 256; num++) {
186 for (slot = 0; slot < 32; slot++) {
187 for (func = 0; func < 8; func++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188 u32 class, cap;
189 u8 type;
Ingo Molnarc140df92008-01-30 13:30:09 +0100190 class = read_pci_config(num, slot, func,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191 PCI_CLASS_REVISION);
192 if (class == 0xffffffff)
Ingo Molnarc140df92008-01-30 13:30:09 +0100193 break;
194
195 switch (class >> 16) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700196 case PCI_CLASS_BRIDGE_HOST:
197 case PCI_CLASS_BRIDGE_OTHER: /* needed? */
198 /* AGP bridge? */
Ingo Molnarc140df92008-01-30 13:30:09 +0100199 cap = find_cap(num, slot, func,
200 PCI_CAP_ID_AGP);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201 if (!cap)
202 break;
Ingo Molnarc140df92008-01-30 13:30:09 +0100203 *valid_agp = 1;
204 return read_agp(num, slot, func, cap,
205 order);
206 }
207
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 /* No multi-function device? */
Ingo Molnarc140df92008-01-30 13:30:09 +0100209 type = read_pci_config_byte(num, slot, func,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210 PCI_HEADER_TYPE);
211 if (!(type & 0x80))
212 break;
Ingo Molnarc140df92008-01-30 13:30:09 +0100213 }
214 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215 }
Ingo Molnar31183ba2008-01-30 13:30:10 +0100216 printk(KERN_INFO "No AGP bridge found\n");
Ingo Molnarc140df92008-01-30 13:30:09 +0100217
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218 return 0;
219}
220
Yinghai Luaaf23042008-01-30 13:33:09 +0100221static int gart_fix_e820 __initdata = 1;
222
223static int __init parse_gart_mem(char *p)
224{
225 if (!p)
226 return -EINVAL;
227
228 if (!strncmp(p, "off", 3))
229 gart_fix_e820 = 0;
230 else if (!strncmp(p, "on", 2))
231 gart_fix_e820 = 1;
232
233 return 0;
234}
235early_param("gart_fix_e820", parse_gart_mem);
236
237void __init early_gart_iommu_check(void)
238{
239 /*
240 * in case it is enabled before, esp for kexec/kdump,
241 * previous kernel already enable that. memset called
242 * by allocate_aperture/__alloc_bootmem_nopanic cause restart.
243 * or second kernel have different position for GART hole. and new
244 * kernel could use hole as RAM that is still used by GART set by
245 * first kernel
246 * or BIOS forget to put that in reserved.
247 * try to update e820 to make that region as reserved.
248 */
249 int fix, num;
250 u32 ctl;
251 u32 aper_size = 0, aper_order = 0, last_aper_order = 0;
252 u64 aper_base = 0, last_aper_base = 0;
253 int aper_enabled = 0, last_aper_enabled = 0;
254
255 if (!early_pci_allowed())
256 return;
257
258 fix = 0;
259 for (num = 24; num < 32; num++) {
260 if (!early_is_k8_nb(read_pci_config(0, num, 3, 0x00)))
261 continue;
262
263 ctl = read_pci_config(0, num, 3, 0x90);
264 aper_enabled = ctl & 1;
265 aper_order = (ctl >> 1) & 7;
266 aper_size = (32 * 1024 * 1024) << aper_order;
267 aper_base = read_pci_config(0, num, 3, 0x94) & 0x7fff;
268 aper_base <<= 25;
269
270 if ((last_aper_order && aper_order != last_aper_order) ||
271 (last_aper_base && aper_base != last_aper_base) ||
272 (last_aper_enabled && aper_enabled != last_aper_enabled)) {
273 fix = 1;
274 break;
275 }
276 last_aper_order = aper_order;
277 last_aper_base = aper_base;
278 last_aper_enabled = aper_enabled;
279 }
280
281 if (!fix && !aper_enabled)
282 return;
283
284 if (!aper_base || !aper_size || aper_base + aper_size > 0x100000000UL)
285 fix = 1;
286
287 if (gart_fix_e820 && !fix && aper_enabled) {
288 if (e820_any_mapped(aper_base, aper_base + aper_size,
289 E820_RAM)) {
290 /* reserved it, so we can resuse it in second kernel */
291 printk(KERN_INFO "update e820 for GART\n");
292 add_memory_region(aper_base, aper_size, E820_RESERVED);
293 update_e820();
294 }
295 return;
296 }
297
298 /* different nodes have different setting, disable them all at first*/
299 for (num = 24; num < 32; num++) {
300 if (!early_is_k8_nb(read_pci_config(0, num, 3, 0x00)))
301 continue;
302
303 ctl = read_pci_config(0, num, 3, 0x90);
304 ctl &= ~1;
305 write_pci_config(0, num, 3, 0x90, ctl);
306 }
307
308}
309
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200310void __init gart_iommu_hole_init(void)
Ingo Molnarc140df92008-01-30 13:30:09 +0100311{
Andi Kleen50895c52005-11-05 17:25:53 +0100312 u32 aper_size, aper_alloc = 0, aper_order = 0, last_aper_order = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313 u64 aper_base, last_aper_base = 0;
Ingo Molnarc140df92008-01-30 13:30:09 +0100314 int fix, num, valid_agp = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200316 if (gart_iommu_aperture_disabled || !fix_aperture ||
317 !early_pci_allowed())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 return;
319
Dan Aloni753811d2007-07-21 17:11:36 +0200320 printk(KERN_INFO "Checking aperture...\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321
322 fix = 0;
Ingo Molnarc140df92008-01-30 13:30:09 +0100323 for (num = 24; num < 32; num++) {
Andi Kleena32073b2006-06-26 13:56:40 +0200324 if (!early_is_k8_nb(read_pci_config(0, num, 3, 0x00)))
325 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326
Jon Mason8d4f6b92006-06-26 13:58:05 +0200327 iommu_detected = 1;
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200328 gart_iommu_aperture = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329
Ingo Molnarc140df92008-01-30 13:30:09 +0100330 aper_order = (read_pci_config(0, num, 3, 0x90) >> 1) & 7;
331 aper_size = (32 * 1024 * 1024) << aper_order;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 aper_base = read_pci_config(0, num, 3, 0x94) & 0x7fff;
Ingo Molnarc140df92008-01-30 13:30:09 +0100333 aper_base <<= 25;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334
Ingo Molnar31183ba2008-01-30 13:30:10 +0100335 printk(KERN_INFO "CPU %d: aperture @ %Lx size %u MB\n",
336 num-24, aper_base, aper_size>>20);
Ingo Molnarc140df92008-01-30 13:30:09 +0100337
Andi Kleena32073b2006-06-26 13:56:40 +0200338 if (!aperture_valid(aper_base, aper_size)) {
Ingo Molnarc140df92008-01-30 13:30:09 +0100339 fix = 1;
340 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 }
342
343 if ((last_aper_order && aper_order != last_aper_order) ||
344 (last_aper_base && aper_base != last_aper_base)) {
345 fix = 1;
346 break;
347 }
348 last_aper_order = aper_order;
349 last_aper_base = aper_base;
Ingo Molnarc140df92008-01-30 13:30:09 +0100350 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351
Aaron Durbin56dd6692006-09-26 10:52:40 +0200352 if (!fix && !fallback_aper_force) {
353 if (last_aper_base) {
354 unsigned long n = (32 * 1024 * 1024) << last_aper_order;
Ingo Molnarc140df92008-01-30 13:30:09 +0100355
Aaron Durbin56dd6692006-09-26 10:52:40 +0200356 insert_aperture_resource((u32)last_aper_base, n);
357 }
Ingo Molnarc140df92008-01-30 13:30:09 +0100358 return;
Aaron Durbin56dd6692006-09-26 10:52:40 +0200359 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360
361 if (!fallback_aper_force)
Ingo Molnarc140df92008-01-30 13:30:09 +0100362 aper_alloc = search_agp_bridge(&aper_order, &valid_agp);
363
364 if (aper_alloc) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365 /* Got the aperture from the AGP bridge */
Andi Kleen63f02fd2005-09-12 18:49:24 +0200366 } else if (swiotlb && !valid_agp) {
367 /* Do nothing */
Jon Mason60b08c62006-02-26 04:18:22 +0100368 } else if ((!no_iommu && end_pfn > MAX_DMA32_PFN) ||
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 force_iommu ||
370 valid_agp ||
Ingo Molnarc140df92008-01-30 13:30:09 +0100371 fallback_aper_force) {
Ingo Molnar31183ba2008-01-30 13:30:10 +0100372 printk(KERN_ERR
373 "Your BIOS doesn't leave a aperture memory hole\n");
374 printk(KERN_ERR
375 "Please enable the IOMMU option in the BIOS setup\n");
376 printk(KERN_ERR
377 "This costs you %d MB of RAM\n",
378 32 << fallback_aper_order);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379
380 aper_order = fallback_aper_order;
381 aper_alloc = allocate_aperture();
Ingo Molnarc140df92008-01-30 13:30:09 +0100382 if (!aper_alloc) {
383 /*
384 * Could disable AGP and IOMMU here, but it's
385 * probably not worth it. But the later users
386 * cannot deal with bad apertures and turning
387 * on the aperture over memory causes very
388 * strange problems, so it's better to panic
389 * early.
390 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391 panic("Not enough memory for aperture");
392 }
Ingo Molnarc140df92008-01-30 13:30:09 +0100393 } else {
394 return;
395 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396
397 /* Fix up the north bridges */
Ingo Molnarc140df92008-01-30 13:30:09 +0100398 for (num = 24; num < 32; num++) {
Andi Kleena32073b2006-06-26 13:56:40 +0200399 if (!early_is_k8_nb(read_pci_config(0, num, 3, 0x00)))
Ingo Molnarc140df92008-01-30 13:30:09 +0100400 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401
Ingo Molnarc140df92008-01-30 13:30:09 +0100402 /*
403 * Don't enable translation yet. That is done later.
404 * Assume this BIOS didn't initialise the GART so
405 * just overwrite all previous bits
406 */
407 write_pci_config(0, num, 3, 0x90, aper_order<<1);
408 write_pci_config(0, num, 3, 0x94, aper_alloc>>25);
409 }
410}