blob: 180dfce41b2090167d0373514f7994f47ffe9110 [file] [log] [blame]
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001/*
2 Copyright (C) 2004 - 2009 rt2x00 SourceForge Project
3 <http://rt2x00.serialmonkey.com>
4
5 This program is free software; you can redistribute it and/or modify
6 it under the terms of the GNU General Public License as published by
7 the Free Software Foundation; either version 2 of the License, or
8 (at your option) any later version.
9
10 This program is distributed in the hope that it will be useful,
11 but WITHOUT ANY WARRANTY; without even the implied warranty of
12 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 GNU General Public License for more details.
14
15 You should have received a copy of the GNU General Public License
16 along with this program; if not, write to the
17 Free Software Foundation, Inc.,
18 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
21/*
22 Module: rt2800usb
23 Abstract: Data structures and registers for the rt2800usb module.
24 Supported chipsets: RT2800U.
25 */
26
27#ifndef RT2800USB_H
28#define RT2800USB_H
29
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +010030static inline void rt2800_register_read(struct rt2x00_dev *rt2x00dev,
31 const unsigned int offset,
32 u32 *value)
33{
34 rt2x00usb_register_read(rt2x00dev, offset, value);
35}
36
37static inline void rt2800_register_write(struct rt2x00_dev *rt2x00dev,
38 const unsigned int offset,
39 u32 value)
40{
41 rt2x00usb_register_write(rt2x00dev, offset, value);
42}
43
44static inline void rt2800_register_write_lock(struct rt2x00_dev *rt2x00dev,
45 const unsigned int offset,
46 u32 value)
47{
48 rt2x00usb_register_write_lock(rt2x00dev, offset, value);
49}
50
Bartlomiej Zolnierkiewicz678b4ee2009-11-04 18:33:20 +010051static inline void rt2800_register_multiread(struct rt2x00_dev *rt2x00dev,
52 const unsigned int offset,
53 void *value, const u32 length)
54{
55 rt2x00usb_register_multiread(rt2x00dev, offset, value, length);
56}
57
58static inline void rt2800_register_multiwrite(struct rt2x00_dev *rt2x00dev,
59 const unsigned int offset,
60 void *value, const u32 length)
61{
62 rt2x00usb_register_multiwrite(rt2x00dev, offset, value, length);
63}
64
Bartlomiej Zolnierkiewiczab209b92009-11-04 18:33:34 +010065static inline int rt2800_regbusy_read(struct rt2x00_dev *rt2x00dev,
66 const unsigned int offset,
67 struct rt2x00_field32 field,
68 u32 *reg)
69{
70 return rt2x00usb_regbusy_read(rt2x00dev, offset, field, reg);
71}
72
Ivo van Doornd53d9e62009-04-26 15:47:48 +020073/*
74 * RF chip defines.
75 *
76 * RF2820 2.4G 2T3R
77 * RF2850 2.4G/5G 2T3R
78 * RF2720 2.4G 1T2R
79 * RF2750 2.4G/5G 1T2R
80 * RF3020 2.4G 1T1R
81 * RF2020 2.4G B/G
Ivo van Doorn05a32732009-08-17 18:54:47 +020082 * RF3021 2.4G 1T2R
83 * RF3022 2.4G 2T2R
84 * RF3052 2.4G 2T2R
Ivo van Doornd53d9e62009-04-26 15:47:48 +020085 */
86#define RF2820 0x0001
87#define RF2850 0x0002
88#define RF2720 0x0003
89#define RF2750 0x0004
90#define RF3020 0x0005
91#define RF2020 0x0006
Ivo van Doorn05a32732009-08-17 18:54:47 +020092#define RF3021 0x0007
93#define RF3022 0x0008
94#define RF3052 0x0009
Ivo van Doornd53d9e62009-04-26 15:47:48 +020095
96/*
97 * RT2870 version
98 */
99#define RT2860C_VERSION 0x28600100
100#define RT2860D_VERSION 0x28600101
101#define RT2880E_VERSION 0x28720200
102#define RT2883_VERSION 0x28830300
103#define RT3070_VERSION 0x30700200
104
105/*
106 * Signal information.
Bartlomiej Zolnierkiewiczd07624f2009-11-04 18:35:39 +0100107 * Default offset is required for RSSI <-> dBm conversion.
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200108 */
109#define DEFAULT_RSSI_OFFSET 120 /* FIXME */
110
111/*
112 * Register layout information.
113 */
114#define CSR_REG_BASE 0x1000
115#define CSR_REG_SIZE 0x0800
116#define EEPROM_BASE 0x0000
117#define EEPROM_SIZE 0x0110
118#define BBP_BASE 0x0000
119#define BBP_SIZE 0x0080
120#define RF_BASE 0x0004
121#define RF_SIZE 0x0010
122
123/*
124 * Number of TX queues.
125 */
126#define NUM_TX_QUEUES 4
127
128/*
129 * USB registers.
130 */
131
132/*
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200133 * INT_SOURCE_CSR: Interrupt source register.
134 * Write one to clear corresponding bit.
135 * TX_FIFO_STATUS: FIFO Statistics is full, sw should read 0x171c
136 */
137#define INT_SOURCE_CSR 0x0200
138#define INT_SOURCE_CSR_RXDELAYINT FIELD32(0x00000001)
139#define INT_SOURCE_CSR_TXDELAYINT FIELD32(0x00000002)
140#define INT_SOURCE_CSR_RX_DONE FIELD32(0x00000004)
141#define INT_SOURCE_CSR_AC0_DMA_DONE FIELD32(0x00000008)
142#define INT_SOURCE_CSR_AC1_DMA_DONE FIELD32(0x00000010)
143#define INT_SOURCE_CSR_AC2_DMA_DONE FIELD32(0x00000020)
144#define INT_SOURCE_CSR_AC3_DMA_DONE FIELD32(0x00000040)
145#define INT_SOURCE_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
146#define INT_SOURCE_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
147#define INT_SOURCE_CSR_MCU_COMMAND FIELD32(0x00000200)
148#define INT_SOURCE_CSR_RXTX_COHERENT FIELD32(0x00000400)
149#define INT_SOURCE_CSR_TBTT FIELD32(0x00000800)
150#define INT_SOURCE_CSR_PRE_TBTT FIELD32(0x00001000)
151#define INT_SOURCE_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
152#define INT_SOURCE_CSR_AUTO_WAKEUP FIELD32(0x00004000)
153#define INT_SOURCE_CSR_GPTIMER FIELD32(0x00008000)
154#define INT_SOURCE_CSR_RX_COHERENT FIELD32(0x00010000)
155#define INT_SOURCE_CSR_TX_COHERENT FIELD32(0x00020000)
156
157/*
158 * INT_MASK_CSR: Interrupt MASK register. 1: the interrupt is mask OFF.
159 */
160#define INT_MASK_CSR 0x0204
161#define INT_MASK_CSR_RXDELAYINT FIELD32(0x00000001)
162#define INT_MASK_CSR_TXDELAYINT FIELD32(0x00000002)
163#define INT_MASK_CSR_RX_DONE FIELD32(0x00000004)
164#define INT_MASK_CSR_AC0_DMA_DONE FIELD32(0x00000008)
165#define INT_MASK_CSR_AC1_DMA_DONE FIELD32(0x00000010)
166#define INT_MASK_CSR_AC2_DMA_DONE FIELD32(0x00000020)
167#define INT_MASK_CSR_AC3_DMA_DONE FIELD32(0x00000040)
168#define INT_MASK_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
169#define INT_MASK_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
170#define INT_MASK_CSR_MCU_COMMAND FIELD32(0x00000200)
171#define INT_MASK_CSR_RXTX_COHERENT FIELD32(0x00000400)
172#define INT_MASK_CSR_TBTT FIELD32(0x00000800)
173#define INT_MASK_CSR_PRE_TBTT FIELD32(0x00001000)
174#define INT_MASK_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
175#define INT_MASK_CSR_AUTO_WAKEUP FIELD32(0x00004000)
176#define INT_MASK_CSR_GPTIMER FIELD32(0x00008000)
177#define INT_MASK_CSR_RX_COHERENT FIELD32(0x00010000)
178#define INT_MASK_CSR_TX_COHERENT FIELD32(0x00020000)
179
180/*
181 * WPDMA_GLO_CFG
182 */
183#define WPDMA_GLO_CFG 0x0208
184#define WPDMA_GLO_CFG_ENABLE_TX_DMA FIELD32(0x00000001)
185#define WPDMA_GLO_CFG_TX_DMA_BUSY FIELD32(0x00000002)
186#define WPDMA_GLO_CFG_ENABLE_RX_DMA FIELD32(0x00000004)
187#define WPDMA_GLO_CFG_RX_DMA_BUSY FIELD32(0x00000008)
188#define WPDMA_GLO_CFG_WP_DMA_BURST_SIZE FIELD32(0x00000030)
189#define WPDMA_GLO_CFG_TX_WRITEBACK_DONE FIELD32(0x00000040)
190#define WPDMA_GLO_CFG_BIG_ENDIAN FIELD32(0x00000080)
191#define WPDMA_GLO_CFG_RX_HDR_SCATTER FIELD32(0x0000ff00)
192#define WPDMA_GLO_CFG_HDR_SEG_LEN FIELD32(0xffff0000)
193
194/*
195 * WPDMA_RST_IDX
196 */
197#define WPDMA_RST_IDX 0x020c
198#define WPDMA_RST_IDX_DTX_IDX0 FIELD32(0x00000001)
199#define WPDMA_RST_IDX_DTX_IDX1 FIELD32(0x00000002)
200#define WPDMA_RST_IDX_DTX_IDX2 FIELD32(0x00000004)
201#define WPDMA_RST_IDX_DTX_IDX3 FIELD32(0x00000008)
202#define WPDMA_RST_IDX_DTX_IDX4 FIELD32(0x00000010)
203#define WPDMA_RST_IDX_DTX_IDX5 FIELD32(0x00000020)
204#define WPDMA_RST_IDX_DRX_IDX0 FIELD32(0x00010000)
205
206/*
207 * DELAY_INT_CFG
208 */
209#define DELAY_INT_CFG 0x0210
210#define DELAY_INT_CFG_RXMAX_PTIME FIELD32(0x000000ff)
211#define DELAY_INT_CFG_RXMAX_PINT FIELD32(0x00007f00)
212#define DELAY_INT_CFG_RXDLY_INT_EN FIELD32(0x00008000)
213#define DELAY_INT_CFG_TXMAX_PTIME FIELD32(0x00ff0000)
214#define DELAY_INT_CFG_TXMAX_PINT FIELD32(0x7f000000)
215#define DELAY_INT_CFG_TXDLY_INT_EN FIELD32(0x80000000)
216
217/*
218 * WMM_AIFSN_CFG: Aifsn for each EDCA AC
219 * AIFSN0: AC_BE
220 * AIFSN1: AC_BK
221 * AIFSN1: AC_VI
222 * AIFSN1: AC_VO
223 */
224#define WMM_AIFSN_CFG 0x0214
225#define WMM_AIFSN_CFG_AIFSN0 FIELD32(0x0000000f)
226#define WMM_AIFSN_CFG_AIFSN1 FIELD32(0x000000f0)
227#define WMM_AIFSN_CFG_AIFSN2 FIELD32(0x00000f00)
228#define WMM_AIFSN_CFG_AIFSN3 FIELD32(0x0000f000)
229
230/*
231 * WMM_CWMIN_CSR: CWmin for each EDCA AC
232 * CWMIN0: AC_BE
233 * CWMIN1: AC_BK
234 * CWMIN1: AC_VI
235 * CWMIN1: AC_VO
236 */
237#define WMM_CWMIN_CFG 0x0218
238#define WMM_CWMIN_CFG_CWMIN0 FIELD32(0x0000000f)
239#define WMM_CWMIN_CFG_CWMIN1 FIELD32(0x000000f0)
240#define WMM_CWMIN_CFG_CWMIN2 FIELD32(0x00000f00)
241#define WMM_CWMIN_CFG_CWMIN3 FIELD32(0x0000f000)
242
243/*
244 * WMM_CWMAX_CSR: CWmax for each EDCA AC
245 * CWMAX0: AC_BE
246 * CWMAX1: AC_BK
247 * CWMAX1: AC_VI
248 * CWMAX1: AC_VO
249 */
250#define WMM_CWMAX_CFG 0x021c
251#define WMM_CWMAX_CFG_CWMAX0 FIELD32(0x0000000f)
252#define WMM_CWMAX_CFG_CWMAX1 FIELD32(0x000000f0)
253#define WMM_CWMAX_CFG_CWMAX2 FIELD32(0x00000f00)
254#define WMM_CWMAX_CFG_CWMAX3 FIELD32(0x0000f000)
255
256/*
257 * AC_TXOP0: AC_BK/AC_BE TXOP register
258 * AC0TXOP: AC_BK in unit of 32us
259 * AC1TXOP: AC_BE in unit of 32us
260 */
261#define WMM_TXOP0_CFG 0x0220
262#define WMM_TXOP0_CFG_AC0TXOP FIELD32(0x0000ffff)
263#define WMM_TXOP0_CFG_AC1TXOP FIELD32(0xffff0000)
264
265/*
266 * AC_TXOP1: AC_VO/AC_VI TXOP register
267 * AC2TXOP: AC_VI in unit of 32us
268 * AC3TXOP: AC_VO in unit of 32us
269 */
270#define WMM_TXOP1_CFG 0x0224
271#define WMM_TXOP1_CFG_AC2TXOP FIELD32(0x0000ffff)
272#define WMM_TXOP1_CFG_AC3TXOP FIELD32(0xffff0000)
273
274/*
275 * GPIO_CTRL_CFG:
276 */
277#define GPIO_CTRL_CFG 0x0228
278#define GPIO_CTRL_CFG_BIT0 FIELD32(0x00000001)
279#define GPIO_CTRL_CFG_BIT1 FIELD32(0x00000002)
280#define GPIO_CTRL_CFG_BIT2 FIELD32(0x00000004)
281#define GPIO_CTRL_CFG_BIT3 FIELD32(0x00000008)
282#define GPIO_CTRL_CFG_BIT4 FIELD32(0x00000010)
283#define GPIO_CTRL_CFG_BIT5 FIELD32(0x00000020)
284#define GPIO_CTRL_CFG_BIT6 FIELD32(0x00000040)
285#define GPIO_CTRL_CFG_BIT7 FIELD32(0x00000080)
286#define GPIO_CTRL_CFG_BIT8 FIELD32(0x00000100)
287
288/*
289 * MCU_CMD_CFG
290 */
291#define MCU_CMD_CFG 0x022c
292
293/*
294 * AC_BK register offsets
295 */
296#define TX_BASE_PTR0 0x0230
297#define TX_MAX_CNT0 0x0234
298#define TX_CTX_IDX0 0x0238
299#define TX_DTX_IDX0 0x023c
300
301/*
302 * AC_BE register offsets
303 */
304#define TX_BASE_PTR1 0x0240
305#define TX_MAX_CNT1 0x0244
306#define TX_CTX_IDX1 0x0248
307#define TX_DTX_IDX1 0x024c
308
309/*
310 * AC_VI register offsets
311 */
312#define TX_BASE_PTR2 0x0250
313#define TX_MAX_CNT2 0x0254
314#define TX_CTX_IDX2 0x0258
315#define TX_DTX_IDX2 0x025c
316
317/*
318 * AC_VO register offsets
319 */
320#define TX_BASE_PTR3 0x0260
321#define TX_MAX_CNT3 0x0264
322#define TX_CTX_IDX3 0x0268
323#define TX_DTX_IDX3 0x026c
324
325/*
326 * HCCA register offsets
327 */
328#define TX_BASE_PTR4 0x0270
329#define TX_MAX_CNT4 0x0274
330#define TX_CTX_IDX4 0x0278
331#define TX_DTX_IDX4 0x027c
332
333/*
334 * MGMT register offsets
335 */
336#define TX_BASE_PTR5 0x0280
337#define TX_MAX_CNT5 0x0284
338#define TX_CTX_IDX5 0x0288
339#define TX_DTX_IDX5 0x028c
340
341/*
342 * RX register offsets
343 */
344#define RX_BASE_PTR 0x0290
345#define RX_MAX_CNT 0x0294
346#define RX_CRX_IDX 0x0298
347#define RX_DRX_IDX 0x029c
348
349/*
350 * USB_DMA_CFG
351 * RX_BULK_AGG_TIMEOUT: Rx Bulk Aggregation TimeOut in unit of 33ns.
352 * RX_BULK_AGG_LIMIT: Rx Bulk Aggregation Limit in unit of 256 bytes.
353 * PHY_CLEAR: phy watch dog enable.
354 * TX_CLEAR: Clear USB DMA TX path.
355 * TXOP_HALT: Halt TXOP count down when TX buffer is full.
356 * RX_BULK_AGG_EN: Enable Rx Bulk Aggregation.
357 * RX_BULK_EN: Enable USB DMA Rx.
358 * TX_BULK_EN: Enable USB DMA Tx.
359 * EP_OUT_VALID: OUT endpoint data valid.
360 * RX_BUSY: USB DMA RX FSM busy.
361 * TX_BUSY: USB DMA TX FSM busy.
362 */
363#define USB_DMA_CFG 0x02a0
364#define USB_DMA_CFG_RX_BULK_AGG_TIMEOUT FIELD32(0x000000ff)
365#define USB_DMA_CFG_RX_BULK_AGG_LIMIT FIELD32(0x0000ff00)
366#define USB_DMA_CFG_PHY_CLEAR FIELD32(0x00010000)
367#define USB_DMA_CFG_TX_CLEAR FIELD32(0x00080000)
368#define USB_DMA_CFG_TXOP_HALT FIELD32(0x00100000)
369#define USB_DMA_CFG_RX_BULK_AGG_EN FIELD32(0x00200000)
370#define USB_DMA_CFG_RX_BULK_EN FIELD32(0x00400000)
371#define USB_DMA_CFG_TX_BULK_EN FIELD32(0x00800000)
372#define USB_DMA_CFG_EP_OUT_VALID FIELD32(0x3f000000)
373#define USB_DMA_CFG_RX_BUSY FIELD32(0x40000000)
374#define USB_DMA_CFG_TX_BUSY FIELD32(0x80000000)
375
376/*
377 * USB_CYC_CFG
378 */
379#define USB_CYC_CFG 0x02a4
380#define USB_CYC_CFG_CLOCK_CYCLE FIELD32(0x000000ff)
381
382/*
383 * PBF_SYS_CTRL
384 * HOST_RAM_WRITE: enable Host program ram write selection
385 */
386#define PBF_SYS_CTRL 0x0400
387#define PBF_SYS_CTRL_READY FIELD32(0x00000080)
388#define PBF_SYS_CTRL_HOST_RAM_WRITE FIELD32(0x00010000)
389
390/*
Bartlomiej Zolnierkiewiczd07624f2009-11-04 18:35:39 +0100391 * HOST-MCU shared memory
392 */
393#define HOST_CMD_CSR 0x0404
394#define HOST_CMD_CSR_HOST_COMMAND FIELD32(0x000000ff)
395
396/*
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200397 * PBF registers
398 * Most are for debug. Driver doesn't touch PBF register.
399 */
400#define PBF_CFG 0x0408
401#define PBF_MAX_PCNT 0x040c
402#define PBF_CTRL 0x0410
403#define PBF_INT_STA 0x0414
404#define PBF_INT_ENA 0x0418
405
406/*
407 * BCN_OFFSET0:
408 */
409#define BCN_OFFSET0 0x042c
410#define BCN_OFFSET0_BCN0 FIELD32(0x000000ff)
411#define BCN_OFFSET0_BCN1 FIELD32(0x0000ff00)
412#define BCN_OFFSET0_BCN2 FIELD32(0x00ff0000)
413#define BCN_OFFSET0_BCN3 FIELD32(0xff000000)
414
415/*
416 * BCN_OFFSET1:
417 */
418#define BCN_OFFSET1 0x0430
419#define BCN_OFFSET1_BCN4 FIELD32(0x000000ff)
420#define BCN_OFFSET1_BCN5 FIELD32(0x0000ff00)
421#define BCN_OFFSET1_BCN6 FIELD32(0x00ff0000)
422#define BCN_OFFSET1_BCN7 FIELD32(0xff000000)
423
424/*
425 * PBF registers
426 * Most are for debug. Driver doesn't touch PBF register.
427 */
428#define TXRXQ_PCNT 0x0438
429#define PBF_DBG 0x043c
430
431/*
432 * RF registers
433 */
434#define RF_CSR_CFG 0x0500
435#define RF_CSR_CFG_DATA FIELD32(0x000000ff)
436#define RF_CSR_CFG_REGNUM FIELD32(0x00001f00)
437#define RF_CSR_CFG_WRITE FIELD32(0x00010000)
438#define RF_CSR_CFG_BUSY FIELD32(0x00020000)
439
440/*
441 * MAC Control/Status Registers(CSR).
442 * Some values are set in TU, whereas 1 TU == 1024 us.
443 */
444
445/*
446 * MAC_CSR0: ASIC revision number.
447 * ASIC_REV: 0
448 * ASIC_VER: 2870
449 */
450#define MAC_CSR0 0x1000
451#define MAC_CSR0_ASIC_REV FIELD32(0x0000ffff)
452#define MAC_CSR0_ASIC_VER FIELD32(0xffff0000)
453
454/*
455 * MAC_SYS_CTRL:
456 */
457#define MAC_SYS_CTRL 0x1004
458#define MAC_SYS_CTRL_RESET_CSR FIELD32(0x00000001)
459#define MAC_SYS_CTRL_RESET_BBP FIELD32(0x00000002)
460#define MAC_SYS_CTRL_ENABLE_TX FIELD32(0x00000004)
461#define MAC_SYS_CTRL_ENABLE_RX FIELD32(0x00000008)
462#define MAC_SYS_CTRL_CONTINUOUS_TX FIELD32(0x00000010)
463#define MAC_SYS_CTRL_LOOPBACK FIELD32(0x00000020)
464#define MAC_SYS_CTRL_WLAN_HALT FIELD32(0x00000040)
465#define MAC_SYS_CTRL_RX_TIMESTAMP FIELD32(0x00000080)
466
467/*
468 * MAC_ADDR_DW0: STA MAC register 0
469 */
470#define MAC_ADDR_DW0 0x1008
471#define MAC_ADDR_DW0_BYTE0 FIELD32(0x000000ff)
472#define MAC_ADDR_DW0_BYTE1 FIELD32(0x0000ff00)
473#define MAC_ADDR_DW0_BYTE2 FIELD32(0x00ff0000)
474#define MAC_ADDR_DW0_BYTE3 FIELD32(0xff000000)
475
476/*
477 * MAC_ADDR_DW1: STA MAC register 1
478 * UNICAST_TO_ME_MASK:
479 * Used to mask off bits from byte 5 of the MAC address
480 * to determine the UNICAST_TO_ME bit for RX frames.
481 * The full mask is complemented by BSS_ID_MASK:
482 * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK
483 */
484#define MAC_ADDR_DW1 0x100c
485#define MAC_ADDR_DW1_BYTE4 FIELD32(0x000000ff)
486#define MAC_ADDR_DW1_BYTE5 FIELD32(0x0000ff00)
487#define MAC_ADDR_DW1_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
488
489/*
490 * MAC_BSSID_DW0: BSSID register 0
491 */
492#define MAC_BSSID_DW0 0x1010
493#define MAC_BSSID_DW0_BYTE0 FIELD32(0x000000ff)
494#define MAC_BSSID_DW0_BYTE1 FIELD32(0x0000ff00)
495#define MAC_BSSID_DW0_BYTE2 FIELD32(0x00ff0000)
496#define MAC_BSSID_DW0_BYTE3 FIELD32(0xff000000)
497
498/*
499 * MAC_BSSID_DW1: BSSID register 1
500 * BSS_ID_MASK:
501 * 0: 1-BSSID mode (BSS index = 0)
502 * 1: 2-BSSID mode (BSS index: Byte5, bit 0)
503 * 2: 4-BSSID mode (BSS index: byte5, bit 0 - 1)
504 * 3: 8-BSSID mode (BSS index: byte5, bit 0 - 2)
505 * This mask is used to mask off bits 0, 1 and 2 of byte 5 of the
506 * BSSID. This will make sure that those bits will be ignored
507 * when determining the MY_BSS of RX frames.
508 */
509#define MAC_BSSID_DW1 0x1014
510#define MAC_BSSID_DW1_BYTE4 FIELD32(0x000000ff)
511#define MAC_BSSID_DW1_BYTE5 FIELD32(0x0000ff00)
512#define MAC_BSSID_DW1_BSS_ID_MASK FIELD32(0x00030000)
513#define MAC_BSSID_DW1_BSS_BCN_NUM FIELD32(0x001c0000)
514
515/*
516 * MAX_LEN_CFG: Maximum frame length register.
517 * MAX_MPDU: rt2860b max 16k bytes
518 * MAX_PSDU: Maximum PSDU length
519 * (power factor) 0:2^13, 1:2^14, 2:2^15, 3:2^16
520 */
521#define MAX_LEN_CFG 0x1018
522#define MAX_LEN_CFG_MAX_MPDU FIELD32(0x00000fff)
523#define MAX_LEN_CFG_MAX_PSDU FIELD32(0x00003000)
524#define MAX_LEN_CFG_MIN_PSDU FIELD32(0x0000c000)
525#define MAX_LEN_CFG_MIN_MPDU FIELD32(0x000f0000)
526
527/*
528 * BBP_CSR_CFG: BBP serial control register
529 * VALUE: Register value to program into BBP
530 * REG_NUM: Selected BBP register
531 * READ_CONTROL: 0 write BBP, 1 read BBP
532 * BUSY: ASIC is busy executing BBP commands
533 * BBP_PAR_DUR: 0 4 MAC clocks, 1 8 MAC clocks
534 * BBP_RW_MODE: 0 serial, 1 paralell
535 */
536#define BBP_CSR_CFG 0x101c
537#define BBP_CSR_CFG_VALUE FIELD32(0x000000ff)
538#define BBP_CSR_CFG_REGNUM FIELD32(0x0000ff00)
539#define BBP_CSR_CFG_READ_CONTROL FIELD32(0x00010000)
540#define BBP_CSR_CFG_BUSY FIELD32(0x00020000)
541#define BBP_CSR_CFG_BBP_PAR_DUR FIELD32(0x00040000)
542#define BBP_CSR_CFG_BBP_RW_MODE FIELD32(0x00080000)
543
544/*
545 * RF_CSR_CFG0: RF control register
546 * REGID_AND_VALUE: Register value to program into RF
547 * BITWIDTH: Selected RF register
548 * STANDBYMODE: 0 high when standby, 1 low when standby
549 * SEL: 0 RF_LE0 activate, 1 RF_LE1 activate
550 * BUSY: ASIC is busy executing RF commands
551 */
552#define RF_CSR_CFG0 0x1020
553#define RF_CSR_CFG0_REGID_AND_VALUE FIELD32(0x00ffffff)
554#define RF_CSR_CFG0_BITWIDTH FIELD32(0x1f000000)
555#define RF_CSR_CFG0_REG_VALUE_BW FIELD32(0x1fffffff)
556#define RF_CSR_CFG0_STANDBYMODE FIELD32(0x20000000)
557#define RF_CSR_CFG0_SEL FIELD32(0x40000000)
558#define RF_CSR_CFG0_BUSY FIELD32(0x80000000)
559
560/*
561 * RF_CSR_CFG1: RF control register
562 * REGID_AND_VALUE: Register value to program into RF
563 * RFGAP: Gap between BB_CONTROL_RF and RF_LE
564 * 0: 3 system clock cycle (37.5usec)
565 * 1: 5 system clock cycle (62.5usec)
566 */
567#define RF_CSR_CFG1 0x1024
568#define RF_CSR_CFG1_REGID_AND_VALUE FIELD32(0x00ffffff)
569#define RF_CSR_CFG1_RFGAP FIELD32(0x1f000000)
570
571/*
572 * RF_CSR_CFG2: RF control register
573 * VALUE: Register value to program into RF
574 * RFGAP: Gap between BB_CONTROL_RF and RF_LE
575 * 0: 3 system clock cycle (37.5usec)
576 * 1: 5 system clock cycle (62.5usec)
577 */
578#define RF_CSR_CFG2 0x1028
579#define RF_CSR_CFG2_VALUE FIELD32(0x00ffffff)
580
581/*
582 * LED_CFG: LED control
583 * color LED's:
584 * 0: off
585 * 1: blinking upon TX2
586 * 2: periodic slow blinking
587 * 3: always on
588 * LED polarity:
589 * 0: active low
590 * 1: active high
591 */
592#define LED_CFG 0x102c
593#define LED_CFG_ON_PERIOD FIELD32(0x000000ff)
594#define LED_CFG_OFF_PERIOD FIELD32(0x0000ff00)
595#define LED_CFG_SLOW_BLINK_PERIOD FIELD32(0x003f0000)
596#define LED_CFG_R_LED_MODE FIELD32(0x03000000)
597#define LED_CFG_G_LED_MODE FIELD32(0x0c000000)
598#define LED_CFG_Y_LED_MODE FIELD32(0x30000000)
599#define LED_CFG_LED_POLAR FIELD32(0x40000000)
600
601/*
602 * XIFS_TIME_CFG: MAC timing
603 * CCKM_SIFS_TIME: unit 1us. Applied after CCK RX/TX
604 * OFDM_SIFS_TIME: unit 1us. Applied after OFDM RX/TX
605 * OFDM_XIFS_TIME: unit 1us. Applied after OFDM RX
606 * when MAC doesn't reference BBP signal BBRXEND
607 * EIFS: unit 1us
608 * BB_RXEND_ENABLE: reference RXEND signal to begin XIFS defer
609 *
610 */
611#define XIFS_TIME_CFG 0x1100
612#define XIFS_TIME_CFG_CCKM_SIFS_TIME FIELD32(0x000000ff)
613#define XIFS_TIME_CFG_OFDM_SIFS_TIME FIELD32(0x0000ff00)
614#define XIFS_TIME_CFG_OFDM_XIFS_TIME FIELD32(0x000f0000)
615#define XIFS_TIME_CFG_EIFS FIELD32(0x1ff00000)
616#define XIFS_TIME_CFG_BB_RXEND_ENABLE FIELD32(0x20000000)
617
618/*
619 * BKOFF_SLOT_CFG:
620 */
621#define BKOFF_SLOT_CFG 0x1104
622#define BKOFF_SLOT_CFG_SLOT_TIME FIELD32(0x000000ff)
623#define BKOFF_SLOT_CFG_CC_DELAY_TIME FIELD32(0x0000ff00)
624
625/*
626 * NAV_TIME_CFG:
627 */
628#define NAV_TIME_CFG 0x1108
629#define NAV_TIME_CFG_SIFS FIELD32(0x000000ff)
630#define NAV_TIME_CFG_SLOT_TIME FIELD32(0x0000ff00)
631#define NAV_TIME_CFG_EIFS FIELD32(0x01ff0000)
632#define NAV_TIME_ZERO_SIFS FIELD32(0x02000000)
633
634/*
635 * CH_TIME_CFG: count as channel busy
636 */
637#define CH_TIME_CFG 0x110c
638
639/*
640 * PBF_LIFE_TIMER: TX/RX MPDU timestamp timer (free run) Unit: 1us
641 */
642#define PBF_LIFE_TIMER 0x1110
643
644/*
645 * BCN_TIME_CFG:
646 * BEACON_INTERVAL: in unit of 1/16 TU
647 * TSF_TICKING: Enable TSF auto counting
648 * TSF_SYNC: Enable TSF sync, 00: disable, 01: infra mode, 10: ad-hoc mode
649 * BEACON_GEN: Enable beacon generator
650 */
651#define BCN_TIME_CFG 0x1114
652#define BCN_TIME_CFG_BEACON_INTERVAL FIELD32(0x0000ffff)
653#define BCN_TIME_CFG_TSF_TICKING FIELD32(0x00010000)
654#define BCN_TIME_CFG_TSF_SYNC FIELD32(0x00060000)
655#define BCN_TIME_CFG_TBTT_ENABLE FIELD32(0x00080000)
656#define BCN_TIME_CFG_BEACON_GEN FIELD32(0x00100000)
657#define BCN_TIME_CFG_TX_TIME_COMPENSATE FIELD32(0xf0000000)
658
659/*
660 * TBTT_SYNC_CFG:
661 */
662#define TBTT_SYNC_CFG 0x1118
663
664/*
665 * TSF_TIMER_DW0: Local lsb TSF timer, read-only
666 */
667#define TSF_TIMER_DW0 0x111c
668#define TSF_TIMER_DW0_LOW_WORD FIELD32(0xffffffff)
669
670/*
671 * TSF_TIMER_DW1: Local msb TSF timer, read-only
672 */
673#define TSF_TIMER_DW1 0x1120
674#define TSF_TIMER_DW1_HIGH_WORD FIELD32(0xffffffff)
675
676/*
677 * TBTT_TIMER: TImer remains till next TBTT, read-only
678 */
679#define TBTT_TIMER 0x1124
680
681/*
682 * INT_TIMER_CFG:
683 */
684#define INT_TIMER_CFG 0x1128
685
686/*
687 * INT_TIMER_EN: GP-timer and pre-tbtt Int enable
688 */
689#define INT_TIMER_EN 0x112c
690
691/*
692 * CH_IDLE_STA: channel idle time
693 */
694#define CH_IDLE_STA 0x1130
695
696/*
697 * CH_BUSY_STA: channel busy time
698 */
699#define CH_BUSY_STA 0x1134
700
701/*
702 * MAC_STATUS_CFG:
703 * BBP_RF_BUSY: When set to 0, BBP and RF are stable.
704 * if 1 or higher one of the 2 registers is busy.
705 */
706#define MAC_STATUS_CFG 0x1200
707#define MAC_STATUS_CFG_BBP_RF_BUSY FIELD32(0x00000003)
708
709/*
710 * PWR_PIN_CFG:
711 */
712#define PWR_PIN_CFG 0x1204
713
714/*
715 * AUTOWAKEUP_CFG: Manual power control / status register
716 * TBCN_BEFORE_WAKE: ForceWake has high privilege than PutToSleep when both set
717 * AUTOWAKE: 0:sleep, 1:awake
718 */
719#define AUTOWAKEUP_CFG 0x1208
720#define AUTOWAKEUP_CFG_AUTO_LEAD_TIME FIELD32(0x000000ff)
721#define AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE FIELD32(0x00007f00)
722#define AUTOWAKEUP_CFG_AUTOWAKE FIELD32(0x00008000)
723
724/*
725 * EDCA_AC0_CFG:
726 */
727#define EDCA_AC0_CFG 0x1300
728#define EDCA_AC0_CFG_TX_OP FIELD32(0x000000ff)
729#define EDCA_AC0_CFG_AIFSN FIELD32(0x00000f00)
730#define EDCA_AC0_CFG_CWMIN FIELD32(0x0000f000)
731#define EDCA_AC0_CFG_CWMAX FIELD32(0x000f0000)
732
733/*
734 * EDCA_AC1_CFG:
735 */
736#define EDCA_AC1_CFG 0x1304
737#define EDCA_AC1_CFG_TX_OP FIELD32(0x000000ff)
738#define EDCA_AC1_CFG_AIFSN FIELD32(0x00000f00)
739#define EDCA_AC1_CFG_CWMIN FIELD32(0x0000f000)
740#define EDCA_AC1_CFG_CWMAX FIELD32(0x000f0000)
741
742/*
743 * EDCA_AC2_CFG:
744 */
745#define EDCA_AC2_CFG 0x1308
746#define EDCA_AC2_CFG_TX_OP FIELD32(0x000000ff)
747#define EDCA_AC2_CFG_AIFSN FIELD32(0x00000f00)
748#define EDCA_AC2_CFG_CWMIN FIELD32(0x0000f000)
749#define EDCA_AC2_CFG_CWMAX FIELD32(0x000f0000)
750
751/*
752 * EDCA_AC3_CFG:
753 */
754#define EDCA_AC3_CFG 0x130c
755#define EDCA_AC3_CFG_TX_OP FIELD32(0x000000ff)
756#define EDCA_AC3_CFG_AIFSN FIELD32(0x00000f00)
757#define EDCA_AC3_CFG_CWMIN FIELD32(0x0000f000)
758#define EDCA_AC3_CFG_CWMAX FIELD32(0x000f0000)
759
760/*
761 * EDCA_TID_AC_MAP:
762 */
763#define EDCA_TID_AC_MAP 0x1310
764
765/*
766 * TX_PWR_CFG_0:
767 */
768#define TX_PWR_CFG_0 0x1314
769#define TX_PWR_CFG_0_1MBS FIELD32(0x0000000f)
770#define TX_PWR_CFG_0_2MBS FIELD32(0x000000f0)
771#define TX_PWR_CFG_0_55MBS FIELD32(0x00000f00)
772#define TX_PWR_CFG_0_11MBS FIELD32(0x0000f000)
773#define TX_PWR_CFG_0_6MBS FIELD32(0x000f0000)
774#define TX_PWR_CFG_0_9MBS FIELD32(0x00f00000)
775#define TX_PWR_CFG_0_12MBS FIELD32(0x0f000000)
776#define TX_PWR_CFG_0_18MBS FIELD32(0xf0000000)
777
778/*
779 * TX_PWR_CFG_1:
780 */
781#define TX_PWR_CFG_1 0x1318
782#define TX_PWR_CFG_1_24MBS FIELD32(0x0000000f)
783#define TX_PWR_CFG_1_36MBS FIELD32(0x000000f0)
784#define TX_PWR_CFG_1_48MBS FIELD32(0x00000f00)
785#define TX_PWR_CFG_1_54MBS FIELD32(0x0000f000)
786#define TX_PWR_CFG_1_MCS0 FIELD32(0x000f0000)
787#define TX_PWR_CFG_1_MCS1 FIELD32(0x00f00000)
788#define TX_PWR_CFG_1_MCS2 FIELD32(0x0f000000)
789#define TX_PWR_CFG_1_MCS3 FIELD32(0xf0000000)
790
791/*
792 * TX_PWR_CFG_2:
793 */
794#define TX_PWR_CFG_2 0x131c
795#define TX_PWR_CFG_2_MCS4 FIELD32(0x0000000f)
796#define TX_PWR_CFG_2_MCS5 FIELD32(0x000000f0)
797#define TX_PWR_CFG_2_MCS6 FIELD32(0x00000f00)
798#define TX_PWR_CFG_2_MCS7 FIELD32(0x0000f000)
799#define TX_PWR_CFG_2_MCS8 FIELD32(0x000f0000)
800#define TX_PWR_CFG_2_MCS9 FIELD32(0x00f00000)
801#define TX_PWR_CFG_2_MCS10 FIELD32(0x0f000000)
802#define TX_PWR_CFG_2_MCS11 FIELD32(0xf0000000)
803
804/*
805 * TX_PWR_CFG_3:
806 */
807#define TX_PWR_CFG_3 0x1320
808#define TX_PWR_CFG_3_MCS12 FIELD32(0x0000000f)
809#define TX_PWR_CFG_3_MCS13 FIELD32(0x000000f0)
810#define TX_PWR_CFG_3_MCS14 FIELD32(0x00000f00)
811#define TX_PWR_CFG_3_MCS15 FIELD32(0x0000f000)
812#define TX_PWR_CFG_3_UKNOWN1 FIELD32(0x000f0000)
813#define TX_PWR_CFG_3_UKNOWN2 FIELD32(0x00f00000)
814#define TX_PWR_CFG_3_UKNOWN3 FIELD32(0x0f000000)
815#define TX_PWR_CFG_3_UKNOWN4 FIELD32(0xf0000000)
816
817/*
818 * TX_PWR_CFG_4:
819 */
820#define TX_PWR_CFG_4 0x1324
821#define TX_PWR_CFG_4_UKNOWN5 FIELD32(0x0000000f)
822#define TX_PWR_CFG_4_UKNOWN6 FIELD32(0x000000f0)
823#define TX_PWR_CFG_4_UKNOWN7 FIELD32(0x00000f00)
824#define TX_PWR_CFG_4_UKNOWN8 FIELD32(0x0000f000)
825
826/*
827 * TX_PIN_CFG:
828 */
829#define TX_PIN_CFG 0x1328
830#define TX_PIN_CFG_PA_PE_A0_EN FIELD32(0x00000001)
831#define TX_PIN_CFG_PA_PE_G0_EN FIELD32(0x00000002)
832#define TX_PIN_CFG_PA_PE_A1_EN FIELD32(0x00000004)
833#define TX_PIN_CFG_PA_PE_G1_EN FIELD32(0x00000008)
834#define TX_PIN_CFG_PA_PE_A0_POL FIELD32(0x00000010)
835#define TX_PIN_CFG_PA_PE_G0_POL FIELD32(0x00000020)
836#define TX_PIN_CFG_PA_PE_A1_POL FIELD32(0x00000040)
837#define TX_PIN_CFG_PA_PE_G1_POL FIELD32(0x00000080)
838#define TX_PIN_CFG_LNA_PE_A0_EN FIELD32(0x00000100)
839#define TX_PIN_CFG_LNA_PE_G0_EN FIELD32(0x00000200)
840#define TX_PIN_CFG_LNA_PE_A1_EN FIELD32(0x00000400)
841#define TX_PIN_CFG_LNA_PE_G1_EN FIELD32(0x00000800)
842#define TX_PIN_CFG_LNA_PE_A0_POL FIELD32(0x00001000)
843#define TX_PIN_CFG_LNA_PE_G0_POL FIELD32(0x00002000)
844#define TX_PIN_CFG_LNA_PE_A1_POL FIELD32(0x00004000)
845#define TX_PIN_CFG_LNA_PE_G1_POL FIELD32(0x00008000)
846#define TX_PIN_CFG_RFTR_EN FIELD32(0x00010000)
847#define TX_PIN_CFG_RFTR_POL FIELD32(0x00020000)
848#define TX_PIN_CFG_TRSW_EN FIELD32(0x00040000)
849#define TX_PIN_CFG_TRSW_POL FIELD32(0x00080000)
850
851/*
852 * TX_BAND_CFG: 0x1 use upper 20MHz, 0x0 use lower 20MHz
853 */
854#define TX_BAND_CFG 0x132c
855#define TX_BAND_CFG_HT40_PLUS FIELD32(0x00000001)
856#define TX_BAND_CFG_A FIELD32(0x00000002)
857#define TX_BAND_CFG_BG FIELD32(0x00000004)
858
859/*
860 * TX_SW_CFG0:
861 */
862#define TX_SW_CFG0 0x1330
863
864/*
865 * TX_SW_CFG1:
866 */
867#define TX_SW_CFG1 0x1334
868
869/*
870 * TX_SW_CFG2:
871 */
872#define TX_SW_CFG2 0x1338
873
874/*
875 * TXOP_THRES_CFG:
876 */
877#define TXOP_THRES_CFG 0x133c
878
879/*
880 * TXOP_CTRL_CFG:
881 */
882#define TXOP_CTRL_CFG 0x1340
883
884/*
885 * TX_RTS_CFG:
886 * RTS_THRES: unit:byte
887 * RTS_FBK_EN: enable rts rate fallback
888 */
889#define TX_RTS_CFG 0x1344
890#define TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT FIELD32(0x000000ff)
891#define TX_RTS_CFG_RTS_THRES FIELD32(0x00ffff00)
892#define TX_RTS_CFG_RTS_FBK_EN FIELD32(0x01000000)
893
894/*
895 * TX_TIMEOUT_CFG:
896 * MPDU_LIFETIME: expiration time = 2^(9+MPDU LIFE TIME) us
897 * RX_ACK_TIMEOUT: unit:slot. Used for TX procedure
898 * TX_OP_TIMEOUT: TXOP timeout value for TXOP truncation.
899 * it is recommended that:
900 * (SLOT_TIME) > (TX_OP_TIMEOUT) > (RX_ACK_TIMEOUT)
901 */
902#define TX_TIMEOUT_CFG 0x1348
903#define TX_TIMEOUT_CFG_MPDU_LIFETIME FIELD32(0x000000f0)
904#define TX_TIMEOUT_CFG_RX_ACK_TIMEOUT FIELD32(0x0000ff00)
905#define TX_TIMEOUT_CFG_TX_OP_TIMEOUT FIELD32(0x00ff0000)
906
907/*
908 * TX_RTY_CFG:
909 * SHORT_RTY_LIMIT: short retry limit
910 * LONG_RTY_LIMIT: long retry limit
911 * LONG_RTY_THRE: Long retry threshoold
912 * NON_AGG_RTY_MODE: Non-Aggregate MPDU retry mode
913 * 0:expired by retry limit, 1: expired by mpdu life timer
914 * AGG_RTY_MODE: Aggregate MPDU retry mode
915 * 0:expired by retry limit, 1: expired by mpdu life timer
916 * TX_AUTO_FB_ENABLE: Tx retry PHY rate auto fallback enable
917 */
918#define TX_RTY_CFG 0x134c
919#define TX_RTY_CFG_SHORT_RTY_LIMIT FIELD32(0x000000ff)
920#define TX_RTY_CFG_LONG_RTY_LIMIT FIELD32(0x0000ff00)
921#define TX_RTY_CFG_LONG_RTY_THRE FIELD32(0x0fff0000)
922#define TX_RTY_CFG_NON_AGG_RTY_MODE FIELD32(0x10000000)
923#define TX_RTY_CFG_AGG_RTY_MODE FIELD32(0x20000000)
924#define TX_RTY_CFG_TX_AUTO_FB_ENABLE FIELD32(0x40000000)
925
926/*
927 * TX_LINK_CFG:
928 * REMOTE_MFB_LIFETIME: remote MFB life time. unit: 32us
929 * MFB_ENABLE: TX apply remote MFB 1:enable
930 * REMOTE_UMFS_ENABLE: remote unsolicit MFB enable
931 * 0: not apply remote remote unsolicit (MFS=7)
932 * TX_MRQ_EN: MCS request TX enable
933 * TX_RDG_EN: RDG TX enable
934 * TX_CF_ACK_EN: Piggyback CF-ACK enable
935 * REMOTE_MFB: remote MCS feedback
936 * REMOTE_MFS: remote MCS feedback sequence number
937 */
938#define TX_LINK_CFG 0x1350
939#define TX_LINK_CFG_REMOTE_MFB_LIFETIME FIELD32(0x000000ff)
940#define TX_LINK_CFG_MFB_ENABLE FIELD32(0x00000100)
941#define TX_LINK_CFG_REMOTE_UMFS_ENABLE FIELD32(0x00000200)
942#define TX_LINK_CFG_TX_MRQ_EN FIELD32(0x00000400)
943#define TX_LINK_CFG_TX_RDG_EN FIELD32(0x00000800)
944#define TX_LINK_CFG_TX_CF_ACK_EN FIELD32(0x00001000)
945#define TX_LINK_CFG_REMOTE_MFB FIELD32(0x00ff0000)
946#define TX_LINK_CFG_REMOTE_MFS FIELD32(0xff000000)
947
948/*
949 * HT_FBK_CFG0:
950 */
951#define HT_FBK_CFG0 0x1354
952#define HT_FBK_CFG0_HTMCS0FBK FIELD32(0x0000000f)
953#define HT_FBK_CFG0_HTMCS1FBK FIELD32(0x000000f0)
954#define HT_FBK_CFG0_HTMCS2FBK FIELD32(0x00000f00)
955#define HT_FBK_CFG0_HTMCS3FBK FIELD32(0x0000f000)
956#define HT_FBK_CFG0_HTMCS4FBK FIELD32(0x000f0000)
957#define HT_FBK_CFG0_HTMCS5FBK FIELD32(0x00f00000)
958#define HT_FBK_CFG0_HTMCS6FBK FIELD32(0x0f000000)
959#define HT_FBK_CFG0_HTMCS7FBK FIELD32(0xf0000000)
960
961/*
962 * HT_FBK_CFG1:
963 */
964#define HT_FBK_CFG1 0x1358
965#define HT_FBK_CFG1_HTMCS8FBK FIELD32(0x0000000f)
966#define HT_FBK_CFG1_HTMCS9FBK FIELD32(0x000000f0)
967#define HT_FBK_CFG1_HTMCS10FBK FIELD32(0x00000f00)
968#define HT_FBK_CFG1_HTMCS11FBK FIELD32(0x0000f000)
969#define HT_FBK_CFG1_HTMCS12FBK FIELD32(0x000f0000)
970#define HT_FBK_CFG1_HTMCS13FBK FIELD32(0x00f00000)
971#define HT_FBK_CFG1_HTMCS14FBK FIELD32(0x0f000000)
972#define HT_FBK_CFG1_HTMCS15FBK FIELD32(0xf0000000)
973
974/*
975 * LG_FBK_CFG0:
976 */
977#define LG_FBK_CFG0 0x135c
978#define LG_FBK_CFG0_OFDMMCS0FBK FIELD32(0x0000000f)
979#define LG_FBK_CFG0_OFDMMCS1FBK FIELD32(0x000000f0)
980#define LG_FBK_CFG0_OFDMMCS2FBK FIELD32(0x00000f00)
981#define LG_FBK_CFG0_OFDMMCS3FBK FIELD32(0x0000f000)
982#define LG_FBK_CFG0_OFDMMCS4FBK FIELD32(0x000f0000)
983#define LG_FBK_CFG0_OFDMMCS5FBK FIELD32(0x00f00000)
984#define LG_FBK_CFG0_OFDMMCS6FBK FIELD32(0x0f000000)
985#define LG_FBK_CFG0_OFDMMCS7FBK FIELD32(0xf0000000)
986
987/*
988 * LG_FBK_CFG1:
989 */
990#define LG_FBK_CFG1 0x1360
991#define LG_FBK_CFG0_CCKMCS0FBK FIELD32(0x0000000f)
992#define LG_FBK_CFG0_CCKMCS1FBK FIELD32(0x000000f0)
993#define LG_FBK_CFG0_CCKMCS2FBK FIELD32(0x00000f00)
994#define LG_FBK_CFG0_CCKMCS3FBK FIELD32(0x0000f000)
995
996/*
997 * CCK_PROT_CFG: CCK Protection
998 * PROTECT_RATE: Protection control frame rate for CCK TX(RTS/CTS/CFEnd)
999 * PROTECT_CTRL: Protection control frame type for CCK TX
1000 * 0:none, 1:RTS/CTS, 2:CTS-to-self
1001 * PROTECT_NAV: TXOP protection type for CCK TX
1002 * 0:none, 1:ShortNAVprotect, 2:LongNAVProtect
1003 * TX_OP_ALLOW_CCK: CCK TXOP allowance, 0:disallow
1004 * TX_OP_ALLOW_OFDM: CCK TXOP allowance, 0:disallow
1005 * TX_OP_ALLOW_MM20: CCK TXOP allowance, 0:disallow
1006 * TX_OP_ALLOW_MM40: CCK TXOP allowance, 0:disallow
1007 * TX_OP_ALLOW_GF20: CCK TXOP allowance, 0:disallow
1008 * TX_OP_ALLOW_GF40: CCK TXOP allowance, 0:disallow
1009 * RTS_TH_EN: RTS threshold enable on CCK TX
1010 */
1011#define CCK_PROT_CFG 0x1364
1012#define CCK_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1013#define CCK_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1014#define CCK_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1015#define CCK_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1016#define CCK_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1017#define CCK_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1018#define CCK_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1019#define CCK_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1020#define CCK_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1021#define CCK_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1022
1023/*
1024 * OFDM_PROT_CFG: OFDM Protection
1025 */
1026#define OFDM_PROT_CFG 0x1368
1027#define OFDM_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1028#define OFDM_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1029#define OFDM_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1030#define OFDM_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1031#define OFDM_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1032#define OFDM_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1033#define OFDM_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1034#define OFDM_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1035#define OFDM_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1036#define OFDM_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1037
1038/*
1039 * MM20_PROT_CFG: MM20 Protection
1040 */
1041#define MM20_PROT_CFG 0x136c
1042#define MM20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1043#define MM20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1044#define MM20_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1045#define MM20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1046#define MM20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1047#define MM20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1048#define MM20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1049#define MM20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1050#define MM20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1051#define MM20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1052
1053/*
1054 * MM40_PROT_CFG: MM40 Protection
1055 */
1056#define MM40_PROT_CFG 0x1370
1057#define MM40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1058#define MM40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1059#define MM40_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1060#define MM40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1061#define MM40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1062#define MM40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1063#define MM40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1064#define MM40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1065#define MM40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1066#define MM40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1067
1068/*
1069 * GF20_PROT_CFG: GF20 Protection
1070 */
1071#define GF20_PROT_CFG 0x1374
1072#define GF20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1073#define GF20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1074#define GF20_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1075#define GF20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1076#define GF20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1077#define GF20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1078#define GF20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1079#define GF20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1080#define GF20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1081#define GF20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1082
1083/*
1084 * GF40_PROT_CFG: GF40 Protection
1085 */
1086#define GF40_PROT_CFG 0x1378
1087#define GF40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1088#define GF40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1089#define GF40_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1090#define GF40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1091#define GF40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1092#define GF40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1093#define GF40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1094#define GF40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1095#define GF40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1096#define GF40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1097
1098/*
1099 * EXP_CTS_TIME:
1100 */
1101#define EXP_CTS_TIME 0x137c
1102
1103/*
1104 * EXP_ACK_TIME:
1105 */
1106#define EXP_ACK_TIME 0x1380
1107
1108/*
1109 * RX_FILTER_CFG: RX configuration register.
1110 */
1111#define RX_FILTER_CFG 0x1400
1112#define RX_FILTER_CFG_DROP_CRC_ERROR FIELD32(0x00000001)
1113#define RX_FILTER_CFG_DROP_PHY_ERROR FIELD32(0x00000002)
1114#define RX_FILTER_CFG_DROP_NOT_TO_ME FIELD32(0x00000004)
1115#define RX_FILTER_CFG_DROP_NOT_MY_BSSD FIELD32(0x00000008)
1116#define RX_FILTER_CFG_DROP_VER_ERROR FIELD32(0x00000010)
1117#define RX_FILTER_CFG_DROP_MULTICAST FIELD32(0x00000020)
1118#define RX_FILTER_CFG_DROP_BROADCAST FIELD32(0x00000040)
1119#define RX_FILTER_CFG_DROP_DUPLICATE FIELD32(0x00000080)
1120#define RX_FILTER_CFG_DROP_CF_END_ACK FIELD32(0x00000100)
1121#define RX_FILTER_CFG_DROP_CF_END FIELD32(0x00000200)
1122#define RX_FILTER_CFG_DROP_ACK FIELD32(0x00000400)
1123#define RX_FILTER_CFG_DROP_CTS FIELD32(0x00000800)
1124#define RX_FILTER_CFG_DROP_RTS FIELD32(0x00001000)
1125#define RX_FILTER_CFG_DROP_PSPOLL FIELD32(0x00002000)
1126#define RX_FILTER_CFG_DROP_BA FIELD32(0x00004000)
1127#define RX_FILTER_CFG_DROP_BAR FIELD32(0x00008000)
1128#define RX_FILTER_CFG_DROP_CNTL FIELD32(0x00010000)
1129
1130/*
1131 * AUTO_RSP_CFG:
1132 * AUTORESPONDER: 0: disable, 1: enable
1133 * BAC_ACK_POLICY: 0:long, 1:short preamble
1134 * CTS_40_MMODE: Response CTS 40MHz duplicate mode
1135 * CTS_40_MREF: Response CTS 40MHz duplicate mode
1136 * AR_PREAMBLE: Auto responder preamble 0:long, 1:short preamble
1137 * DUAL_CTS_EN: Power bit value in control frame
1138 * ACK_CTS_PSM_BIT:Power bit value in control frame
1139 */
1140#define AUTO_RSP_CFG 0x1404
1141#define AUTO_RSP_CFG_AUTORESPONDER FIELD32(0x00000001)
1142#define AUTO_RSP_CFG_BAC_ACK_POLICY FIELD32(0x00000002)
1143#define AUTO_RSP_CFG_CTS_40_MMODE FIELD32(0x00000004)
1144#define AUTO_RSP_CFG_CTS_40_MREF FIELD32(0x00000008)
1145#define AUTO_RSP_CFG_AR_PREAMBLE FIELD32(0x00000010)
1146#define AUTO_RSP_CFG_DUAL_CTS_EN FIELD32(0x00000040)
1147#define AUTO_RSP_CFG_ACK_CTS_PSM_BIT FIELD32(0x00000080)
1148
1149/*
1150 * LEGACY_BASIC_RATE:
1151 */
1152#define LEGACY_BASIC_RATE 0x1408
1153
1154/*
1155 * HT_BASIC_RATE:
1156 */
1157#define HT_BASIC_RATE 0x140c
1158
1159/*
1160 * HT_CTRL_CFG:
1161 */
1162#define HT_CTRL_CFG 0x1410
1163
1164/*
1165 * SIFS_COST_CFG:
1166 */
1167#define SIFS_COST_CFG 0x1414
1168
1169/*
1170 * RX_PARSER_CFG:
1171 * Set NAV for all received frames
1172 */
1173#define RX_PARSER_CFG 0x1418
1174
1175/*
1176 * TX_SEC_CNT0:
1177 */
1178#define TX_SEC_CNT0 0x1500
1179
1180/*
1181 * RX_SEC_CNT0:
1182 */
1183#define RX_SEC_CNT0 0x1504
1184
1185/*
1186 * CCMP_FC_MUTE:
1187 */
1188#define CCMP_FC_MUTE 0x1508
1189
1190/*
1191 * TXOP_HLDR_ADDR0:
1192 */
1193#define TXOP_HLDR_ADDR0 0x1600
1194
1195/*
1196 * TXOP_HLDR_ADDR1:
1197 */
1198#define TXOP_HLDR_ADDR1 0x1604
1199
1200/*
1201 * TXOP_HLDR_ET:
1202 */
1203#define TXOP_HLDR_ET 0x1608
1204
1205/*
1206 * QOS_CFPOLL_RA_DW0:
1207 */
1208#define QOS_CFPOLL_RA_DW0 0x160c
1209
1210/*
1211 * QOS_CFPOLL_RA_DW1:
1212 */
1213#define QOS_CFPOLL_RA_DW1 0x1610
1214
1215/*
1216 * QOS_CFPOLL_QC:
1217 */
1218#define QOS_CFPOLL_QC 0x1614
1219
1220/*
1221 * RX_STA_CNT0: RX PLCP error count & RX CRC error count
1222 */
1223#define RX_STA_CNT0 0x1700
1224#define RX_STA_CNT0_CRC_ERR FIELD32(0x0000ffff)
1225#define RX_STA_CNT0_PHY_ERR FIELD32(0xffff0000)
1226
1227/*
1228 * RX_STA_CNT1: RX False CCA count & RX LONG frame count
1229 */
1230#define RX_STA_CNT1 0x1704
1231#define RX_STA_CNT1_FALSE_CCA FIELD32(0x0000ffff)
1232#define RX_STA_CNT1_PLCP_ERR FIELD32(0xffff0000)
1233
1234/*
1235 * RX_STA_CNT2:
1236 */
1237#define RX_STA_CNT2 0x1708
1238#define RX_STA_CNT2_RX_DUPLI_COUNT FIELD32(0x0000ffff)
1239#define RX_STA_CNT2_RX_FIFO_OVERFLOW FIELD32(0xffff0000)
1240
1241/*
1242 * TX_STA_CNT0: TX Beacon count
1243 */
1244#define TX_STA_CNT0 0x170c
1245#define TX_STA_CNT0_TX_FAIL_COUNT FIELD32(0x0000ffff)
1246#define TX_STA_CNT0_TX_BEACON_COUNT FIELD32(0xffff0000)
1247
1248/*
1249 * TX_STA_CNT1: TX tx count
1250 */
1251#define TX_STA_CNT1 0x1710
1252#define TX_STA_CNT1_TX_SUCCESS FIELD32(0x0000ffff)
1253#define TX_STA_CNT1_TX_RETRANSMIT FIELD32(0xffff0000)
1254
1255/*
1256 * TX_STA_CNT2: TX tx count
1257 */
1258#define TX_STA_CNT2 0x1714
1259#define TX_STA_CNT2_TX_ZERO_LEN_COUNT FIELD32(0x0000ffff)
1260#define TX_STA_CNT2_TX_UNDER_FLOW_COUNT FIELD32(0xffff0000)
1261
1262/*
1263 * TX_STA_FIFO: TX Result for specific PID status fifo register
1264 */
1265#define TX_STA_FIFO 0x1718
1266#define TX_STA_FIFO_VALID FIELD32(0x00000001)
1267#define TX_STA_FIFO_PID_TYPE FIELD32(0x0000001e)
1268#define TX_STA_FIFO_TX_SUCCESS FIELD32(0x00000020)
1269#define TX_STA_FIFO_TX_AGGRE FIELD32(0x00000040)
1270#define TX_STA_FIFO_TX_ACK_REQUIRED FIELD32(0x00000080)
1271#define TX_STA_FIFO_WCID FIELD32(0x0000ff00)
1272#define TX_STA_FIFO_SUCCESS_RATE FIELD32(0xffff0000)
1273
1274/*
1275 * TX_AGG_CNT: Debug counter
1276 */
1277#define TX_AGG_CNT 0x171c
1278#define TX_AGG_CNT_NON_AGG_TX_COUNT FIELD32(0x0000ffff)
1279#define TX_AGG_CNT_AGG_TX_COUNT FIELD32(0xffff0000)
1280
1281/*
1282 * TX_AGG_CNT0:
1283 */
1284#define TX_AGG_CNT0 0x1720
1285#define TX_AGG_CNT0_AGG_SIZE_1_COUNT FIELD32(0x0000ffff)
1286#define TX_AGG_CNT0_AGG_SIZE_2_COUNT FIELD32(0xffff0000)
1287
1288/*
1289 * TX_AGG_CNT1:
1290 */
1291#define TX_AGG_CNT1 0x1724
1292#define TX_AGG_CNT1_AGG_SIZE_3_COUNT FIELD32(0x0000ffff)
1293#define TX_AGG_CNT1_AGG_SIZE_4_COUNT FIELD32(0xffff0000)
1294
1295/*
1296 * TX_AGG_CNT2:
1297 */
1298#define TX_AGG_CNT2 0x1728
1299#define TX_AGG_CNT2_AGG_SIZE_5_COUNT FIELD32(0x0000ffff)
1300#define TX_AGG_CNT2_AGG_SIZE_6_COUNT FIELD32(0xffff0000)
1301
1302/*
1303 * TX_AGG_CNT3:
1304 */
1305#define TX_AGG_CNT3 0x172c
1306#define TX_AGG_CNT3_AGG_SIZE_7_COUNT FIELD32(0x0000ffff)
1307#define TX_AGG_CNT3_AGG_SIZE_8_COUNT FIELD32(0xffff0000)
1308
1309/*
1310 * TX_AGG_CNT4:
1311 */
1312#define TX_AGG_CNT4 0x1730
1313#define TX_AGG_CNT4_AGG_SIZE_9_COUNT FIELD32(0x0000ffff)
1314#define TX_AGG_CNT4_AGG_SIZE_10_COUNT FIELD32(0xffff0000)
1315
1316/*
1317 * TX_AGG_CNT5:
1318 */
1319#define TX_AGG_CNT5 0x1734
1320#define TX_AGG_CNT5_AGG_SIZE_11_COUNT FIELD32(0x0000ffff)
1321#define TX_AGG_CNT5_AGG_SIZE_12_COUNT FIELD32(0xffff0000)
1322
1323/*
1324 * TX_AGG_CNT6:
1325 */
1326#define TX_AGG_CNT6 0x1738
1327#define TX_AGG_CNT6_AGG_SIZE_13_COUNT FIELD32(0x0000ffff)
1328#define TX_AGG_CNT6_AGG_SIZE_14_COUNT FIELD32(0xffff0000)
1329
1330/*
1331 * TX_AGG_CNT7:
1332 */
1333#define TX_AGG_CNT7 0x173c
1334#define TX_AGG_CNT7_AGG_SIZE_15_COUNT FIELD32(0x0000ffff)
1335#define TX_AGG_CNT7_AGG_SIZE_16_COUNT FIELD32(0xffff0000)
1336
1337/*
1338 * MPDU_DENSITY_CNT:
1339 * TX_ZERO_DEL: TX zero length delimiter count
1340 * RX_ZERO_DEL: RX zero length delimiter count
1341 */
1342#define MPDU_DENSITY_CNT 0x1740
1343#define MPDU_DENSITY_CNT_TX_ZERO_DEL FIELD32(0x0000ffff)
1344#define MPDU_DENSITY_CNT_RX_ZERO_DEL FIELD32(0xffff0000)
1345
1346/*
1347 * Security key table memory.
1348 * MAC_WCID_BASE: 8-bytes (use only 6 bytes) * 256 entry
1349 * PAIRWISE_KEY_TABLE_BASE: 32-byte * 256 entry
1350 * MAC_IVEIV_TABLE_BASE: 8-byte * 256-entry
1351 * MAC_WCID_ATTRIBUTE_BASE: 4-byte * 256-entry
Ivo van Doorn1738c9e2009-08-17 18:53:57 +02001352 * SHARED_KEY_TABLE_BASE: 32 bytes * 32-entry
1353 * SHARED_KEY_MODE_BASE: 4 bits * 32-entry
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001354 */
1355#define MAC_WCID_BASE 0x1800
1356#define PAIRWISE_KEY_TABLE_BASE 0x4000
1357#define MAC_IVEIV_TABLE_BASE 0x6000
1358#define MAC_WCID_ATTRIBUTE_BASE 0x6800
1359#define SHARED_KEY_TABLE_BASE 0x6c00
1360#define SHARED_KEY_MODE_BASE 0x7000
1361
1362#define MAC_WCID_ENTRY(__idx) \
1363 ( MAC_WCID_BASE + ((__idx) * sizeof(struct mac_wcid_entry)) )
1364#define PAIRWISE_KEY_ENTRY(__idx) \
1365 ( PAIRWISE_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)) )
1366#define MAC_IVEIV_ENTRY(__idx) \
1367 ( MAC_IVEIV_TABLE_BASE + ((__idx) & sizeof(struct mac_iveiv_entry)) )
1368#define MAC_WCID_ATTR_ENTRY(__idx) \
1369 ( MAC_WCID_ATTRIBUTE_BASE + ((__idx) * sizeof(u32)) )
1370#define SHARED_KEY_ENTRY(__idx) \
1371 ( SHARED_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)) )
1372#define SHARED_KEY_MODE_ENTRY(__idx) \
1373 ( SHARED_KEY_MODE_BASE + ((__idx) * sizeof(u32)) )
1374
1375struct mac_wcid_entry {
1376 u8 mac[6];
1377 u8 reserved[2];
1378} __attribute__ ((packed));
1379
1380struct hw_key_entry {
1381 u8 key[16];
1382 u8 tx_mic[8];
1383 u8 rx_mic[8];
1384} __attribute__ ((packed));
1385
1386struct mac_iveiv_entry {
1387 u8 iv[8];
1388} __attribute__ ((packed));
1389
1390/*
1391 * MAC_WCID_ATTRIBUTE:
1392 */
1393#define MAC_WCID_ATTRIBUTE_KEYTAB FIELD32(0x00000001)
1394#define MAC_WCID_ATTRIBUTE_CIPHER FIELD32(0x0000000e)
1395#define MAC_WCID_ATTRIBUTE_BSS_IDX FIELD32(0x00000070)
1396#define MAC_WCID_ATTRIBUTE_RX_WIUDF FIELD32(0x00000380)
1397
1398/*
1399 * SHARED_KEY_MODE:
1400 */
1401#define SHARED_KEY_MODE_BSS0_KEY0 FIELD32(0x00000007)
1402#define SHARED_KEY_MODE_BSS0_KEY1 FIELD32(0x00000070)
1403#define SHARED_KEY_MODE_BSS0_KEY2 FIELD32(0x00000700)
1404#define SHARED_KEY_MODE_BSS0_KEY3 FIELD32(0x00007000)
1405#define SHARED_KEY_MODE_BSS1_KEY0 FIELD32(0x00070000)
1406#define SHARED_KEY_MODE_BSS1_KEY1 FIELD32(0x00700000)
1407#define SHARED_KEY_MODE_BSS1_KEY2 FIELD32(0x07000000)
1408#define SHARED_KEY_MODE_BSS1_KEY3 FIELD32(0x70000000)
1409
1410/*
1411 * HOST-MCU communication
1412 */
1413
1414/*
1415 * H2M_MAILBOX_CSR: Host-to-MCU Mailbox.
1416 */
1417#define H2M_MAILBOX_CSR 0x7010
1418#define H2M_MAILBOX_CSR_ARG0 FIELD32(0x000000ff)
1419#define H2M_MAILBOX_CSR_ARG1 FIELD32(0x0000ff00)
1420#define H2M_MAILBOX_CSR_CMD_TOKEN FIELD32(0x00ff0000)
1421#define H2M_MAILBOX_CSR_OWNER FIELD32(0xff000000)
1422
1423/*
1424 * H2M_MAILBOX_CID:
1425 */
1426#define H2M_MAILBOX_CID 0x7014
Ivo van Doorn15e46922009-04-28 20:14:58 +02001427#define H2M_MAILBOX_CID_CMD0 FIELD32(0x000000ff)
1428#define H2M_MAILBOX_CID_CMD1 FIELD32(0x0000ff00)
1429#define H2M_MAILBOX_CID_CMD2 FIELD32(0x00ff0000)
1430#define H2M_MAILBOX_CID_CMD3 FIELD32(0xff000000)
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001431
1432/*
1433 * H2M_MAILBOX_STATUS:
1434 */
1435#define H2M_MAILBOX_STATUS 0x701c
1436
1437/*
1438 * H2M_INT_SRC:
1439 */
1440#define H2M_INT_SRC 0x7024
1441
1442/*
1443 * H2M_BBP_AGENT:
1444 */
1445#define H2M_BBP_AGENT 0x7028
1446
1447/*
1448 * MCU_LEDCS: LED control for MCU Mailbox.
1449 */
1450#define MCU_LEDCS_LED_MODE FIELD8(0x1f)
1451#define MCU_LEDCS_POLARITY FIELD8(0x01)
1452
1453/*
1454 * HW_CS_CTS_BASE:
1455 * Carrier-sense CTS frame base address.
1456 * It's where mac stores carrier-sense frame for carrier-sense function.
1457 */
1458#define HW_CS_CTS_BASE 0x7700
1459
1460/*
1461 * HW_DFS_CTS_BASE:
1462 * FS CTS frame base address. It's where mac stores CTS frame for DFS.
1463 */
1464#define HW_DFS_CTS_BASE 0x7780
1465
1466/*
1467 * TXRX control registers - base address 0x3000
1468 */
1469
1470/*
1471 * TXRX_CSR1:
1472 * rt2860b UNKNOWN reg use R/O Reg Addr 0x77d0 first..
1473 */
1474#define TXRX_CSR1 0x77d0
1475
1476/*
1477 * HW_DEBUG_SETTING_BASE:
1478 * since NULL frame won't be that long (256 byte)
1479 * We steal 16 tail bytes to save debugging settings
1480 */
1481#define HW_DEBUG_SETTING_BASE 0x77f0
1482#define HW_DEBUG_SETTING_BASE2 0x7770
1483
1484/*
1485 * HW_BEACON_BASE
1486 * In order to support maximum 8 MBSS and its maximum length
1487 * is 512 bytes for each beacon
1488 * Three section discontinue memory segments will be used.
1489 * 1. The original region for BCN 0~3
1490 * 2. Extract memory from FCE table for BCN 4~5
1491 * 3. Extract memory from Pair-wise key table for BCN 6~7
1492 * It occupied those memory of wcid 238~253 for BCN 6
1493 * and wcid 222~237 for BCN 7
1494 *
1495 * IMPORTANT NOTE: Not sure why legacy driver does this,
1496 * but HW_BEACON_BASE7 is 0x0200 bytes below HW_BEACON_BASE6.
1497 */
1498#define HW_BEACON_BASE0 0x7800
1499#define HW_BEACON_BASE1 0x7a00
1500#define HW_BEACON_BASE2 0x7c00
1501#define HW_BEACON_BASE3 0x7e00
1502#define HW_BEACON_BASE4 0x7200
1503#define HW_BEACON_BASE5 0x7400
1504#define HW_BEACON_BASE6 0x5dc0
1505#define HW_BEACON_BASE7 0x5bc0
1506
1507#define HW_BEACON_OFFSET(__index) \
1508 ( ((__index) < 4) ? ( HW_BEACON_BASE0 + (__index * 0x0200) ) : \
1509 (((__index) < 6) ? ( HW_BEACON_BASE4 + ((__index - 4) * 0x0200) ) : \
1510 (HW_BEACON_BASE6 - ((__index - 6) * 0x0200))) )
1511
1512/*
1513 * 8051 firmware image.
1514 */
1515#define FIRMWARE_RT2870 "rt2870.bin"
1516#define FIRMWARE_IMAGE_BASE 0x3000
1517
1518/*
1519 * BBP registers.
1520 * The wordsize of the BBP is 8 bits.
1521 */
1522
1523/*
1524 * BBP 1: TX Antenna
1525 */
1526#define BBP1_TX_POWER FIELD8(0x07)
1527#define BBP1_TX_ANTENNA FIELD8(0x18)
1528
1529/*
1530 * BBP 3: RX Antenna
1531 */
1532#define BBP3_RX_ANTENNA FIELD8(0x18)
1533#define BBP3_HT40_PLUS FIELD8(0x20)
1534
1535/*
1536 * BBP 4: Bandwidth
1537 */
1538#define BBP4_TX_BF FIELD8(0x01)
1539#define BBP4_BANDWIDTH FIELD8(0x18)
1540
1541/*
1542 * RFCSR registers
1543 * The wordsize of the RFCSR is 8 bits.
1544 */
1545
1546/*
1547 * RFCSR 6:
1548 */
1549#define RFCSR6_R FIELD8(0x03)
1550
1551/*
1552 * RFCSR 7:
1553 */
1554#define RFCSR7_RF_TUNING FIELD8(0x01)
1555
1556/*
1557 * RFCSR 12:
1558 */
1559#define RFCSR12_TX_POWER FIELD8(0x1f)
1560
1561/*
1562 * RFCSR 22:
1563 */
1564#define RFCSR22_BASEBAND_LOOPBACK FIELD8(0x01)
1565
1566/*
1567 * RFCSR 23:
1568 */
1569#define RFCSR23_FREQ_OFFSET FIELD8(0x7f)
1570
1571/*
1572 * RFCSR 30:
1573 */
1574#define RFCSR30_RF_CALIBRATION FIELD8(0x80)
1575
1576/*
1577 * RF registers
1578 */
1579
1580/*
1581 * RF 2
1582 */
1583#define RF2_ANTENNA_RX2 FIELD32(0x00000040)
1584#define RF2_ANTENNA_TX1 FIELD32(0x00004000)
1585#define RF2_ANTENNA_RX1 FIELD32(0x00020000)
1586
1587/*
1588 * RF 3
1589 */
1590#define RF3_TXPOWER_G FIELD32(0x00003e00)
1591#define RF3_TXPOWER_A_7DBM_BOOST FIELD32(0x00000200)
1592#define RF3_TXPOWER_A FIELD32(0x00003c00)
1593
1594/*
1595 * RF 4
1596 */
1597#define RF4_TXPOWER_G FIELD32(0x000007c0)
1598#define RF4_TXPOWER_A_7DBM_BOOST FIELD32(0x00000040)
1599#define RF4_TXPOWER_A FIELD32(0x00000780)
1600#define RF4_FREQ_OFFSET FIELD32(0x001f8000)
1601#define RF4_HT40 FIELD32(0x00200000)
1602
1603/*
1604 * EEPROM content.
1605 * The wordsize of the EEPROM is 16 bits.
1606 */
1607
1608/*
1609 * EEPROM Version
1610 */
1611#define EEPROM_VERSION 0x0001
1612#define EEPROM_VERSION_FAE FIELD16(0x00ff)
1613#define EEPROM_VERSION_VERSION FIELD16(0xff00)
1614
1615/*
1616 * HW MAC address.
1617 */
1618#define EEPROM_MAC_ADDR_0 0x0002
1619#define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
1620#define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
1621#define EEPROM_MAC_ADDR_1 0x0003
1622#define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
1623#define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
1624#define EEPROM_MAC_ADDR_2 0x0004
1625#define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
1626#define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
1627
1628/*
1629 * EEPROM ANTENNA config
1630 * RXPATH: 1: 1R, 2: 2R, 3: 3R
1631 * TXPATH: 1: 1T, 2: 2T
1632 */
1633#define EEPROM_ANTENNA 0x001a
1634#define EEPROM_ANTENNA_RXPATH FIELD16(0x000f)
1635#define EEPROM_ANTENNA_TXPATH FIELD16(0x00f0)
1636#define EEPROM_ANTENNA_RF_TYPE FIELD16(0x0f00)
1637
1638/*
1639 * EEPROM NIC config
1640 * CARDBUS_ACCEL: 0 - enable, 1 - disable
1641 */
1642#define EEPROM_NIC 0x001b
1643#define EEPROM_NIC_HW_RADIO FIELD16(0x0001)
1644#define EEPROM_NIC_DYNAMIC_TX_AGC FIELD16(0x0002)
1645#define EEPROM_NIC_EXTERNAL_LNA_BG FIELD16(0x0004)
1646#define EEPROM_NIC_EXTERNAL_LNA_A FIELD16(0x0008)
1647#define EEPROM_NIC_CARDBUS_ACCEL FIELD16(0x0010)
1648#define EEPROM_NIC_BW40M_SB_BG FIELD16(0x0020)
1649#define EEPROM_NIC_BW40M_SB_A FIELD16(0x0040)
1650#define EEPROM_NIC_WPS_PBC FIELD16(0x0080)
1651#define EEPROM_NIC_BW40M_BG FIELD16(0x0100)
1652#define EEPROM_NIC_BW40M_A FIELD16(0x0200)
1653
1654/*
1655 * EEPROM frequency
1656 */
1657#define EEPROM_FREQ 0x001d
1658#define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
1659#define EEPROM_FREQ_LED_MODE FIELD16(0x7f00)
1660#define EEPROM_FREQ_LED_POLARITY FIELD16(0x1000)
1661
1662/*
1663 * EEPROM LED
1664 * POLARITY_RDY_G: Polarity RDY_G setting.
1665 * POLARITY_RDY_A: Polarity RDY_A setting.
1666 * POLARITY_ACT: Polarity ACT setting.
1667 * POLARITY_GPIO_0: Polarity GPIO0 setting.
1668 * POLARITY_GPIO_1: Polarity GPIO1 setting.
1669 * POLARITY_GPIO_2: Polarity GPIO2 setting.
1670 * POLARITY_GPIO_3: Polarity GPIO3 setting.
1671 * POLARITY_GPIO_4: Polarity GPIO4 setting.
1672 * LED_MODE: Led mode.
1673 */
1674#define EEPROM_LED1 0x001e
1675#define EEPROM_LED2 0x001f
1676#define EEPROM_LED3 0x0020
1677#define EEPROM_LED_POLARITY_RDY_BG FIELD16(0x0001)
1678#define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
1679#define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
1680#define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
1681#define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
1682#define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
1683#define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
1684#define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
1685#define EEPROM_LED_LED_MODE FIELD16(0x1f00)
1686
1687/*
1688 * EEPROM LNA
1689 */
1690#define EEPROM_LNA 0x0022
1691#define EEPROM_LNA_BG FIELD16(0x00ff)
1692#define EEPROM_LNA_A0 FIELD16(0xff00)
1693
1694/*
1695 * EEPROM RSSI BG offset
1696 */
1697#define EEPROM_RSSI_BG 0x0023
1698#define EEPROM_RSSI_BG_OFFSET0 FIELD16(0x00ff)
1699#define EEPROM_RSSI_BG_OFFSET1 FIELD16(0xff00)
1700
1701/*
1702 * EEPROM RSSI BG2 offset
1703 */
1704#define EEPROM_RSSI_BG2 0x0024
1705#define EEPROM_RSSI_BG2_OFFSET2 FIELD16(0x00ff)
1706#define EEPROM_RSSI_BG2_LNA_A1 FIELD16(0xff00)
1707
1708/*
1709 * EEPROM RSSI A offset
1710 */
1711#define EEPROM_RSSI_A 0x0025
1712#define EEPROM_RSSI_A_OFFSET0 FIELD16(0x00ff)
1713#define EEPROM_RSSI_A_OFFSET1 FIELD16(0xff00)
1714
1715/*
1716 * EEPROM RSSI A2 offset
1717 */
1718#define EEPROM_RSSI_A2 0x0026
1719#define EEPROM_RSSI_A2_OFFSET2 FIELD16(0x00ff)
1720#define EEPROM_RSSI_A2_LNA_A2 FIELD16(0xff00)
1721
1722/*
1723 * EEPROM TXpower delta: 20MHZ AND 40 MHZ use different power.
1724 * This is delta in 40MHZ.
1725 * VALUE: Tx Power dalta value (MAX=4)
1726 * TYPE: 1: Plus the delta value, 0: minus the delta value
1727 * TXPOWER: Enable:
1728 */
1729#define EEPROM_TXPOWER_DELTA 0x0028
1730#define EEPROM_TXPOWER_DELTA_VALUE FIELD16(0x003f)
1731#define EEPROM_TXPOWER_DELTA_TYPE FIELD16(0x0040)
1732#define EEPROM_TXPOWER_DELTA_TXPOWER FIELD16(0x0080)
1733
1734/*
1735 * EEPROM TXPOWER 802.11BG
1736 */
1737#define EEPROM_TXPOWER_BG1 0x0029
1738#define EEPROM_TXPOWER_BG2 0x0030
1739#define EEPROM_TXPOWER_BG_SIZE 7
1740#define EEPROM_TXPOWER_BG_1 FIELD16(0x00ff)
1741#define EEPROM_TXPOWER_BG_2 FIELD16(0xff00)
1742
1743/*
1744 * EEPROM TXPOWER 802.11A
1745 */
1746#define EEPROM_TXPOWER_A1 0x003c
1747#define EEPROM_TXPOWER_A2 0x0053
1748#define EEPROM_TXPOWER_A_SIZE 6
1749#define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
1750#define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
1751
1752/*
1753 * EEPROM TXpower byrate: 20MHZ power
1754 */
1755#define EEPROM_TXPOWER_BYRATE 0x006f
1756
1757/*
1758 * EEPROM BBP.
1759 */
1760#define EEPROM_BBP_START 0x0078
1761#define EEPROM_BBP_SIZE 16
1762#define EEPROM_BBP_VALUE FIELD16(0x00ff)
1763#define EEPROM_BBP_REG_ID FIELD16(0xff00)
1764
1765/*
1766 * MCU mailbox commands.
1767 */
1768#define MCU_SLEEP 0x30
1769#define MCU_WAKEUP 0x31
1770#define MCU_RADIO_OFF 0x35
Ivo van Doorn15e46922009-04-28 20:14:58 +02001771#define MCU_CURRENT 0x36
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001772#define MCU_LED 0x50
1773#define MCU_LED_STRENGTH 0x51
1774#define MCU_LED_1 0x52
1775#define MCU_LED_2 0x53
1776#define MCU_LED_3 0x54
1777#define MCU_RADAR 0x60
1778#define MCU_BOOT_SIGNAL 0x72
1779#define MCU_BBP_SIGNAL 0x80
Ivo van Doorn15e46922009-04-28 20:14:58 +02001780#define MCU_POWER_SAVE 0x83
1781
1782/*
1783 * MCU mailbox tokens
1784 */
1785#define TOKEN_WAKUP 3
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001786
1787/*
1788 * DMA descriptor defines.
1789 */
1790#define TXD_DESC_SIZE ( 4 * sizeof(__le32) )
1791#define TXINFO_DESC_SIZE ( 1 * sizeof(__le32) )
1792#define TXWI_DESC_SIZE ( 4 * sizeof(__le32) )
1793#define RXD_DESC_SIZE ( 1 * sizeof(__le32) )
1794#define RXWI_DESC_SIZE ( 4 * sizeof(__le32) )
1795
1796/*
1797 * TX descriptor format for TX, PRIO and Beacon Ring.
1798 */
1799
1800/*
1801 * Word0
1802 */
1803#define TXD_W0_SD_PTR0 FIELD32(0xffffffff)
1804
1805/*
1806 * Word1
1807 */
1808#define TXD_W1_SD_LEN1 FIELD32(0x00003fff)
1809#define TXD_W1_LAST_SEC1 FIELD32(0x00004000)
1810#define TXD_W1_BURST FIELD32(0x00008000)
1811#define TXD_W1_SD_LEN0 FIELD32(0x3fff0000)
1812#define TXD_W1_LAST_SEC0 FIELD32(0x40000000)
1813#define TXD_W1_DMA_DONE FIELD32(0x80000000)
1814
1815/*
1816 * Word2
1817 */
1818#define TXD_W2_SD_PTR1 FIELD32(0xffffffff)
1819
1820/*
1821 * Word3
Bartlomiej Zolnierkiewiczd07624f2009-11-04 18:35:39 +01001822 * WIV: Wireless Info Valid. 1: Driver filled WI, 0: DMA needs to copy WI
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001823 * QSEL: Select on-chip FIFO ID for 2nd-stage output scheduler.
1824 * 0:MGMT, 1:HCCA 2:EDCA
1825 */
1826#define TXD_W3_WIV FIELD32(0x01000000)
1827#define TXD_W3_QSEL FIELD32(0x06000000)
1828#define TXD_W3_TCO FIELD32(0x20000000)
1829#define TXD_W3_UCO FIELD32(0x40000000)
1830#define TXD_W3_ICO FIELD32(0x80000000)
1831
1832/*
1833 * TX Info structure
1834 */
1835
1836/*
1837 * Word0
1838 * WIV: Wireless Info Valid. 1: Driver filled WI, 0: DMA needs to copy WI
1839 * QSEL: Select on-chip FIFO ID for 2nd-stage output scheduler.
1840 * 0:MGMT, 1:HCCA 2:EDCA
1841 * USB_DMA_NEXT_VALID: Used ONLY in USB bulk Aggregation, NextValid
1842 * DMA_TX_BURST: used ONLY in USB bulk Aggregation.
1843 * Force USB DMA transmit frame from current selected endpoint
1844 */
1845#define TXINFO_W0_USB_DMA_TX_PKT_LEN FIELD32(0x0000ffff)
1846#define TXINFO_W0_WIV FIELD32(0x01000000)
1847#define TXINFO_W0_QSEL FIELD32(0x06000000)
1848#define TXINFO_W0_SW_USE_LAST_ROUND FIELD32(0x08000000)
1849#define TXINFO_W0_USB_DMA_NEXT_VALID FIELD32(0x40000000)
1850#define TXINFO_W0_USB_DMA_TX_BURST FIELD32(0x80000000)
1851
1852/*
1853 * TX WI structure
1854 */
1855
1856/*
1857 * Word0
1858 * FRAG: 1 To inform TKIP engine this is a fragment.
1859 * MIMO_PS: The remote peer is in dynamic MIMO-PS mode
1860 * TX_OP: 0:HT TXOP rule , 1:PIFS TX ,2:Backoff, 3:sifs
1861 * BW: Channel bandwidth 20MHz or 40 MHz
1862 * STBC: 1: STBC support MCS =0-7, 2,3 : RESERVED
1863 */
1864#define TXWI_W0_FRAG FIELD32(0x00000001)
1865#define TXWI_W0_MIMO_PS FIELD32(0x00000002)
1866#define TXWI_W0_CF_ACK FIELD32(0x00000004)
1867#define TXWI_W0_TS FIELD32(0x00000008)
1868#define TXWI_W0_AMPDU FIELD32(0x00000010)
1869#define TXWI_W0_MPDU_DENSITY FIELD32(0x000000e0)
1870#define TXWI_W0_TX_OP FIELD32(0x00000300)
1871#define TXWI_W0_MCS FIELD32(0x007f0000)
1872#define TXWI_W0_BW FIELD32(0x00800000)
1873#define TXWI_W0_SHORT_GI FIELD32(0x01000000)
1874#define TXWI_W0_STBC FIELD32(0x06000000)
1875#define TXWI_W0_IFS FIELD32(0x08000000)
1876#define TXWI_W0_PHYMODE FIELD32(0xc0000000)
1877
1878/*
1879 * Word1
1880 */
1881#define TXWI_W1_ACK FIELD32(0x00000001)
1882#define TXWI_W1_NSEQ FIELD32(0x00000002)
1883#define TXWI_W1_BW_WIN_SIZE FIELD32(0x000000fc)
1884#define TXWI_W1_WIRELESS_CLI_ID FIELD32(0x0000ff00)
1885#define TXWI_W1_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
1886#define TXWI_W1_PACKETID FIELD32(0xf0000000)
1887
1888/*
1889 * Word2
1890 */
1891#define TXWI_W2_IV FIELD32(0xffffffff)
1892
1893/*
1894 * Word3
1895 */
1896#define TXWI_W3_EIV FIELD32(0xffffffff)
1897
1898/*
1899 * RX descriptor format for RX Ring.
1900 */
1901
1902/*
1903 * Word0
1904 * UNICAST_TO_ME: This RX frame is unicast to me.
1905 * MULTICAST: This is a multicast frame.
1906 * BROADCAST: This is a broadcast frame.
1907 * MY_BSS: this frame belongs to the same BSSID.
1908 * CRC_ERROR: CRC error.
1909 * CIPHER_ERROR: 0: decryption okay, 1:ICV error, 2:MIC error, 3:KEY not valid.
1910 * AMSDU: rx with 802.3 header, not 802.11 header.
1911 */
1912
1913#define RXD_W0_BA FIELD32(0x00000001)
1914#define RXD_W0_DATA FIELD32(0x00000002)
1915#define RXD_W0_NULLDATA FIELD32(0x00000004)
1916#define RXD_W0_FRAG FIELD32(0x00000008)
1917#define RXD_W0_UNICAST_TO_ME FIELD32(0x00000010)
1918#define RXD_W0_MULTICAST FIELD32(0x00000020)
1919#define RXD_W0_BROADCAST FIELD32(0x00000040)
1920#define RXD_W0_MY_BSS FIELD32(0x00000080)
1921#define RXD_W0_CRC_ERROR FIELD32(0x00000100)
1922#define RXD_W0_CIPHER_ERROR FIELD32(0x00000600)
1923#define RXD_W0_AMSDU FIELD32(0x00000800)
1924#define RXD_W0_HTC FIELD32(0x00001000)
1925#define RXD_W0_RSSI FIELD32(0x00002000)
1926#define RXD_W0_L2PAD FIELD32(0x00004000)
1927#define RXD_W0_AMPDU FIELD32(0x00008000)
1928#define RXD_W0_DECRYPTED FIELD32(0x00010000)
1929#define RXD_W0_PLCP_RSSI FIELD32(0x00020000)
1930#define RXD_W0_CIPHER_ALG FIELD32(0x00040000)
1931#define RXD_W0_LAST_AMSDU FIELD32(0x00080000)
1932#define RXD_W0_PLCP_SIGNAL FIELD32(0xfff00000)
1933
1934/*
1935 * RX WI structure
1936 */
1937
1938/*
1939 * Word0
1940 */
1941#define RXWI_W0_WIRELESS_CLI_ID FIELD32(0x000000ff)
1942#define RXWI_W0_KEY_INDEX FIELD32(0x00000300)
1943#define RXWI_W0_BSSID FIELD32(0x00001c00)
1944#define RXWI_W0_UDF FIELD32(0x0000e000)
1945#define RXWI_W0_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
1946#define RXWI_W0_TID FIELD32(0xf0000000)
1947
1948/*
1949 * Word1
1950 */
1951#define RXWI_W1_FRAG FIELD32(0x0000000f)
1952#define RXWI_W1_SEQUENCE FIELD32(0x0000fff0)
1953#define RXWI_W1_MCS FIELD32(0x007f0000)
1954#define RXWI_W1_BW FIELD32(0x00800000)
1955#define RXWI_W1_SHORT_GI FIELD32(0x01000000)
1956#define RXWI_W1_STBC FIELD32(0x06000000)
1957#define RXWI_W1_PHYMODE FIELD32(0xc0000000)
1958
1959/*
1960 * Word2
1961 */
1962#define RXWI_W2_RSSI0 FIELD32(0x000000ff)
1963#define RXWI_W2_RSSI1 FIELD32(0x0000ff00)
1964#define RXWI_W2_RSSI2 FIELD32(0x00ff0000)
1965
1966/*
1967 * Word3
1968 */
1969#define RXWI_W3_SNR0 FIELD32(0x000000ff)
1970#define RXWI_W3_SNR1 FIELD32(0x0000ff00)
1971
1972/*
Luis Correia49513482009-07-17 21:39:19 +02001973 * Macros for converting txpower from EEPROM to mac80211 value
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001974 * and from mac80211 value to register value.
1975 */
1976#define MIN_G_TXPOWER 0
1977#define MIN_A_TXPOWER -7
1978#define MAX_G_TXPOWER 31
1979#define MAX_A_TXPOWER 15
1980#define DEFAULT_TXPOWER 5
1981
1982#define TXPOWER_G_FROM_DEV(__txpower) \
1983 ((__txpower) > MAX_G_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
1984
1985#define TXPOWER_G_TO_DEV(__txpower) \
1986 clamp_t(char, __txpower, MIN_G_TXPOWER, MAX_G_TXPOWER)
1987
1988#define TXPOWER_A_FROM_DEV(__txpower) \
1989 ((__txpower) > MAX_A_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
1990
1991#define TXPOWER_A_TO_DEV(__txpower) \
1992 clamp_t(char, __txpower, MIN_A_TXPOWER, MAX_A_TXPOWER)
1993
1994#endif /* RT2800USB_H */