blob: 254666fd3958b74b86ef8a7ee62286f919614de0 [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Paul Gortmaker355b2002011-07-03 16:17:28 -040030#include <linux/module.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020031#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020032#include <linux/seq_file.h>
33#include <linux/platform_device.h>
34#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020035#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020036#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030037#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053038#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053039#include <linux/debugfs.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030040#include <linux/pm_runtime.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020041
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030042#include <video/omapdss.h>
Archit Taneja7a7c48f2011-08-25 18:25:03 +053043#include <video/mipi_display.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020044#include <plat/clock.h>
45
46#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053047#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020048
49/*#define VERBOSE_IRQ*/
50#define DSI_CATCH_MISSING_TE
51
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020052struct dsi_reg { u16 idx; };
53
54#define DSI_REG(idx) ((const struct dsi_reg) { idx })
55
56#define DSI_SZ_REGS SZ_1K
57/* DSI Protocol Engine */
58
59#define DSI_REVISION DSI_REG(0x0000)
60#define DSI_SYSCONFIG DSI_REG(0x0010)
61#define DSI_SYSSTATUS DSI_REG(0x0014)
62#define DSI_IRQSTATUS DSI_REG(0x0018)
63#define DSI_IRQENABLE DSI_REG(0x001C)
64#define DSI_CTRL DSI_REG(0x0040)
Archit Taneja75d72472011-05-16 15:17:08 +053065#define DSI_GNQ DSI_REG(0x0044)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020066#define DSI_COMPLEXIO_CFG1 DSI_REG(0x0048)
67#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(0x004C)
68#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(0x0050)
69#define DSI_CLK_CTRL DSI_REG(0x0054)
70#define DSI_TIMING1 DSI_REG(0x0058)
71#define DSI_TIMING2 DSI_REG(0x005C)
72#define DSI_VM_TIMING1 DSI_REG(0x0060)
73#define DSI_VM_TIMING2 DSI_REG(0x0064)
74#define DSI_VM_TIMING3 DSI_REG(0x0068)
75#define DSI_CLK_TIMING DSI_REG(0x006C)
76#define DSI_TX_FIFO_VC_SIZE DSI_REG(0x0070)
77#define DSI_RX_FIFO_VC_SIZE DSI_REG(0x0074)
78#define DSI_COMPLEXIO_CFG2 DSI_REG(0x0078)
79#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(0x007C)
80#define DSI_VM_TIMING4 DSI_REG(0x0080)
81#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(0x0084)
82#define DSI_VM_TIMING5 DSI_REG(0x0088)
83#define DSI_VM_TIMING6 DSI_REG(0x008C)
84#define DSI_VM_TIMING7 DSI_REG(0x0090)
85#define DSI_STOPCLK_TIMING DSI_REG(0x0094)
86#define DSI_VC_CTRL(n) DSI_REG(0x0100 + (n * 0x20))
87#define DSI_VC_TE(n) DSI_REG(0x0104 + (n * 0x20))
88#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(0x0108 + (n * 0x20))
89#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(0x010C + (n * 0x20))
90#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(0x0110 + (n * 0x20))
91#define DSI_VC_IRQSTATUS(n) DSI_REG(0x0118 + (n * 0x20))
92#define DSI_VC_IRQENABLE(n) DSI_REG(0x011C + (n * 0x20))
93
94/* DSIPHY_SCP */
95
96#define DSI_DSIPHY_CFG0 DSI_REG(0x200 + 0x0000)
97#define DSI_DSIPHY_CFG1 DSI_REG(0x200 + 0x0004)
98#define DSI_DSIPHY_CFG2 DSI_REG(0x200 + 0x0008)
99#define DSI_DSIPHY_CFG5 DSI_REG(0x200 + 0x0014)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +0300100#define DSI_DSIPHY_CFG10 DSI_REG(0x200 + 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200101
102/* DSI_PLL_CTRL_SCP */
103
104#define DSI_PLL_CONTROL DSI_REG(0x300 + 0x0000)
105#define DSI_PLL_STATUS DSI_REG(0x300 + 0x0004)
106#define DSI_PLL_GO DSI_REG(0x300 + 0x0008)
107#define DSI_PLL_CONFIGURATION1 DSI_REG(0x300 + 0x000C)
108#define DSI_PLL_CONFIGURATION2 DSI_REG(0x300 + 0x0010)
109
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530110#define REG_GET(dsidev, idx, start, end) \
111 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200112
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530113#define REG_FLD_MOD(dsidev, idx, val, start, end) \
114 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200115
116/* Global interrupts */
117#define DSI_IRQ_VC0 (1 << 0)
118#define DSI_IRQ_VC1 (1 << 1)
119#define DSI_IRQ_VC2 (1 << 2)
120#define DSI_IRQ_VC3 (1 << 3)
121#define DSI_IRQ_WAKEUP (1 << 4)
122#define DSI_IRQ_RESYNC (1 << 5)
123#define DSI_IRQ_PLL_LOCK (1 << 7)
124#define DSI_IRQ_PLL_UNLOCK (1 << 8)
125#define DSI_IRQ_PLL_RECALL (1 << 9)
126#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
127#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
128#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
129#define DSI_IRQ_TE_TRIGGER (1 << 16)
130#define DSI_IRQ_ACK_TRIGGER (1 << 17)
131#define DSI_IRQ_SYNC_LOST (1 << 18)
132#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
133#define DSI_IRQ_TA_TIMEOUT (1 << 20)
134#define DSI_IRQ_ERROR_MASK \
135 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
Archit Taneja8af6ff02011-09-05 16:48:27 +0530136 DSI_IRQ_TA_TIMEOUT | DSI_IRQ_SYNC_LOST)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200137#define DSI_IRQ_CHANNEL_MASK 0xf
138
139/* Virtual channel interrupts */
140#define DSI_VC_IRQ_CS (1 << 0)
141#define DSI_VC_IRQ_ECC_CORR (1 << 1)
142#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
143#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
144#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
145#define DSI_VC_IRQ_BTA (1 << 5)
146#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
147#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
148#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
149#define DSI_VC_IRQ_ERROR_MASK \
150 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
151 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
152 DSI_VC_IRQ_FIFO_TX_UDF)
153
154/* ComplexIO interrupts */
155#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
156#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
157#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200158#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
159#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200160#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
161#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
162#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200163#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
164#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200165#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
166#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
167#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200168#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
169#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200170#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
171#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
172#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200173#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
174#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200175#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
176#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
177#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
178#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
179#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
180#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200181#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
182#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
183#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
184#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200185#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
186#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300187#define DSI_CIO_IRQ_ERROR_MASK \
188 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200189 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
190 DSI_CIO_IRQ_ERRSYNCESC5 | \
191 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
192 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
193 DSI_CIO_IRQ_ERRESC5 | \
194 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
195 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
196 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300197 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
198 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200199 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
200 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
201 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200202
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200203typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
204
205#define DSI_MAX_NR_ISRS 2
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300206#define DSI_MAX_NR_LANES 5
207
208enum dsi_lane_function {
209 DSI_LANE_UNUSED = 0,
210 DSI_LANE_CLK,
211 DSI_LANE_DATA1,
212 DSI_LANE_DATA2,
213 DSI_LANE_DATA3,
214 DSI_LANE_DATA4,
215};
216
217struct dsi_lane_config {
218 enum dsi_lane_function function;
219 u8 polarity;
220};
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200221
222struct dsi_isr_data {
223 omap_dsi_isr_t isr;
224 void *arg;
225 u32 mask;
226};
227
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200228enum fifo_size {
229 DSI_FIFO_SIZE_0 = 0,
230 DSI_FIFO_SIZE_32 = 1,
231 DSI_FIFO_SIZE_64 = 2,
232 DSI_FIFO_SIZE_96 = 3,
233 DSI_FIFO_SIZE_128 = 4,
234};
235
Archit Tanejad6049142011-08-22 11:58:08 +0530236enum dsi_vc_source {
237 DSI_VC_SOURCE_L4 = 0,
238 DSI_VC_SOURCE_VP,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200239};
240
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200241struct dsi_irq_stats {
242 unsigned long last_reset;
243 unsigned irq_count;
244 unsigned dsi_irqs[32];
245 unsigned vc_irqs[4][32];
246 unsigned cio_irqs[32];
247};
248
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200249struct dsi_isr_tables {
250 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
251 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
252 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
253};
254
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530255struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000256 struct platform_device *pdev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200257 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300258
Tomi Valkeinen11ee9602012-03-09 16:07:39 +0200259 int module_id;
260
archit tanejaaffe3602011-02-23 08:41:03 +0000261 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200262
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300263 struct clk *dss_clk;
264 struct clk *sys_clk;
265
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200266 struct dsi_clock_info current_cinfo;
267
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300268 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200269 struct regulator *vdds_dsi_reg;
270
271 struct {
Archit Tanejad6049142011-08-22 11:58:08 +0530272 enum dsi_vc_source source;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200273 struct omap_dss_device *dssdev;
274 enum fifo_size fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530275 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200276 } vc[4];
277
278 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200279 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200280
281 unsigned pll_locked;
282
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200283 spinlock_t irq_lock;
284 struct dsi_isr_tables isr_tables;
285 /* space for a copy used by the interrupt handler */
286 struct dsi_isr_tables isr_tables_copy;
287
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200288 int update_channel;
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200289#ifdef DEBUG
290 unsigned update_bytes;
291#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200292
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200293 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300294 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200295
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200296 void (*framedone_callback)(int, void *);
297 void *framedone_data;
298
299 struct delayed_work framedone_timeout_work;
300
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200301#ifdef DSI_CATCH_MISSING_TE
302 struct timer_list te_timer;
303#endif
304
305 unsigned long cache_req_pck;
306 unsigned long cache_clk_freq;
307 struct dsi_clock_info cache_cinfo;
308
309 u32 errors;
310 spinlock_t errors_lock;
311#ifdef DEBUG
312 ktime_t perf_setup_time;
313 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200314#endif
315 int debug_read;
316 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200317
318#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
319 spinlock_t irq_stats_lock;
320 struct dsi_irq_stats irq_stats;
321#endif
Taneja, Archit49641112011-03-14 23:28:23 -0500322 /* DSI PLL Parameter Ranges */
323 unsigned long regm_max, regn_max;
324 unsigned long regm_dispc_max, regm_dsi_max;
325 unsigned long fint_min, fint_max;
326 unsigned long lpdiv_max;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300327
Tomi Valkeinend9820852011-10-12 15:05:59 +0300328 unsigned num_lanes_supported;
Archit Taneja75d72472011-05-16 15:17:08 +0530329
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300330 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
331 unsigned num_lanes_used;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300332
333 unsigned scp_clk_refcount;
Archit Taneja7d2572f2012-06-29 14:31:07 +0530334
335 struct dss_lcd_mgr_config mgr_config;
Archit Tanejae67458a2012-08-13 14:17:30 +0530336 struct omap_video_timings timings;
Archit Taneja02c39602012-08-10 15:01:33 +0530337 enum omap_dss_dsi_pixel_format pix_fmt;
Archit Tanejadca2b152012-08-16 18:02:00 +0530338 enum omap_dss_dsi_mode mode;
Archit Taneja0b3ffe32012-08-13 22:13:39 +0530339 struct omap_dss_dsi_videomode_timings vm_timings;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530340};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200341
Archit Taneja2e868db2011-05-12 17:26:28 +0530342struct dsi_packet_sent_handler_data {
343 struct platform_device *dsidev;
344 struct completion *completion;
345};
346
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530347static struct platform_device *dsi_pdev_map[MAX_NUM_DSI];
348
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200349#ifdef DEBUG
Rusty Russell90ab5ee2012-01-13 09:32:20 +1030350static bool dsi_perf;
351module_param(dsi_perf, bool, 0644);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200352#endif
353
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530354static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
355{
356 return dev_get_drvdata(&dsidev->dev);
357}
358
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530359static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
360{
361 return dsi_pdev_map[dssdev->phy.dsi.module];
362}
363
364struct platform_device *dsi_get_dsidev_from_id(int module)
365{
366 return dsi_pdev_map[module];
367}
368
369static inline void dsi_write_reg(struct platform_device *dsidev,
370 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200371{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530372 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
373
374 __raw_writel(val, dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200375}
376
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530377static inline u32 dsi_read_reg(struct platform_device *dsidev,
378 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200379{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530380 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
381
382 return __raw_readl(dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200383}
384
Archit Taneja1ffefe72011-05-12 17:26:24 +0530385void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200386{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530387 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
388 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
389
390 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200391}
392EXPORT_SYMBOL(dsi_bus_lock);
393
Archit Taneja1ffefe72011-05-12 17:26:24 +0530394void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200395{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530396 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
397 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
398
399 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200400}
401EXPORT_SYMBOL(dsi_bus_unlock);
402
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530403static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200404{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530405 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
406
407 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200408}
409
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200410static void dsi_completion_handler(void *data, u32 mask)
411{
412 complete((struct completion *)data);
413}
414
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530415static inline int wait_for_bit_change(struct platform_device *dsidev,
416 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200417{
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300418 unsigned long timeout;
419 ktime_t wait;
420 int t;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200421
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300422 /* first busyloop to see if the bit changes right away */
423 t = 100;
424 while (t-- > 0) {
425 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
426 return value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200427 }
428
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300429 /* then loop for 500ms, sleeping for 1ms in between */
430 timeout = jiffies + msecs_to_jiffies(500);
431 while (time_before(jiffies, timeout)) {
432 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
433 return value;
434
435 wait = ns_to_ktime(1000 * 1000);
436 set_current_state(TASK_UNINTERRUPTIBLE);
437 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
438 }
439
440 return !value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200441}
442
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530443u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
444{
445 switch (fmt) {
446 case OMAP_DSS_DSI_FMT_RGB888:
447 case OMAP_DSS_DSI_FMT_RGB666:
448 return 24;
449 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
450 return 18;
451 case OMAP_DSS_DSI_FMT_RGB565:
452 return 16;
453 default:
454 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300455 return 0;
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530456 }
457}
458
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200459#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530460static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200461{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530462 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
463 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200464}
465
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530466static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200467{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530468 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
469 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200470}
471
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530472static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200473{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530474 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200475 ktime_t t, setup_time, trans_time;
476 u32 total_bytes;
477 u32 setup_us, trans_us, total_us;
478
479 if (!dsi_perf)
480 return;
481
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200482 t = ktime_get();
483
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530484 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200485 setup_us = (u32)ktime_to_us(setup_time);
486 if (setup_us == 0)
487 setup_us = 1;
488
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530489 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200490 trans_us = (u32)ktime_to_us(trans_time);
491 if (trans_us == 0)
492 trans_us = 1;
493
494 total_us = setup_us + trans_us;
495
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200496 total_bytes = dsi->update_bytes;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200497
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200498 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
499 "%u bytes, %u kbytes/sec\n",
500 name,
501 setup_us,
502 trans_us,
503 total_us,
504 1000*1000 / total_us,
505 total_bytes,
506 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200507}
508#else
Tomi Valkeinen4a9a5e32011-05-23 16:36:09 +0300509static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
510{
511}
512
513static inline void dsi_perf_mark_start(struct platform_device *dsidev)
514{
515}
516
517static inline void dsi_perf_show(struct platform_device *dsidev,
518 const char *name)
519{
520}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200521#endif
522
523static void print_irq_status(u32 status)
524{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200525 if (status == 0)
526 return;
527
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200528#ifndef VERBOSE_IRQ
529 if ((status & ~DSI_IRQ_CHANNEL_MASK) == 0)
530 return;
531#endif
532 printk(KERN_DEBUG "DSI IRQ: 0x%x: ", status);
533
534#define PIS(x) \
535 if (status & DSI_IRQ_##x) \
536 printk(#x " ");
537#ifdef VERBOSE_IRQ
538 PIS(VC0);
539 PIS(VC1);
540 PIS(VC2);
541 PIS(VC3);
542#endif
543 PIS(WAKEUP);
544 PIS(RESYNC);
545 PIS(PLL_LOCK);
546 PIS(PLL_UNLOCK);
547 PIS(PLL_RECALL);
548 PIS(COMPLEXIO_ERR);
549 PIS(HS_TX_TIMEOUT);
550 PIS(LP_RX_TIMEOUT);
551 PIS(TE_TRIGGER);
552 PIS(ACK_TRIGGER);
553 PIS(SYNC_LOST);
554 PIS(LDO_POWER_GOOD);
555 PIS(TA_TIMEOUT);
556#undef PIS
557
558 printk("\n");
559}
560
561static void print_irq_status_vc(int channel, u32 status)
562{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200563 if (status == 0)
564 return;
565
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200566#ifndef VERBOSE_IRQ
567 if ((status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
568 return;
569#endif
570 printk(KERN_DEBUG "DSI VC(%d) IRQ 0x%x: ", channel, status);
571
572#define PIS(x) \
573 if (status & DSI_VC_IRQ_##x) \
574 printk(#x " ");
575 PIS(CS);
576 PIS(ECC_CORR);
577#ifdef VERBOSE_IRQ
578 PIS(PACKET_SENT);
579#endif
580 PIS(FIFO_TX_OVF);
581 PIS(FIFO_RX_OVF);
582 PIS(BTA);
583 PIS(ECC_NO_CORR);
584 PIS(FIFO_TX_UDF);
585 PIS(PP_BUSY_CHANGE);
586#undef PIS
587 printk("\n");
588}
589
590static void print_irq_status_cio(u32 status)
591{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200592 if (status == 0)
593 return;
594
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200595 printk(KERN_DEBUG "DSI CIO IRQ 0x%x: ", status);
596
597#define PIS(x) \
598 if (status & DSI_CIO_IRQ_##x) \
599 printk(#x " ");
600 PIS(ERRSYNCESC1);
601 PIS(ERRSYNCESC2);
602 PIS(ERRSYNCESC3);
603 PIS(ERRESC1);
604 PIS(ERRESC2);
605 PIS(ERRESC3);
606 PIS(ERRCONTROL1);
607 PIS(ERRCONTROL2);
608 PIS(ERRCONTROL3);
609 PIS(STATEULPS1);
610 PIS(STATEULPS2);
611 PIS(STATEULPS3);
612 PIS(ERRCONTENTIONLP0_1);
613 PIS(ERRCONTENTIONLP1_1);
614 PIS(ERRCONTENTIONLP0_2);
615 PIS(ERRCONTENTIONLP1_2);
616 PIS(ERRCONTENTIONLP0_3);
617 PIS(ERRCONTENTIONLP1_3);
618 PIS(ULPSACTIVENOT_ALL0);
619 PIS(ULPSACTIVENOT_ALL1);
620#undef PIS
621
622 printk("\n");
623}
624
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200625#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530626static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
627 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200628{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530629 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200630 int i;
631
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530632 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200633
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530634 dsi->irq_stats.irq_count++;
635 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200636
637 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530638 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200639
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530640 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200641
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530642 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200643}
644#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530645#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200646#endif
647
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200648static int debug_irq;
649
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530650static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
651 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200652{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530653 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200654 int i;
655
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200656 if (irqstatus & DSI_IRQ_ERROR_MASK) {
657 DSSERR("DSI error, irqstatus %x\n", irqstatus);
658 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530659 spin_lock(&dsi->errors_lock);
660 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
661 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200662 } else if (debug_irq) {
663 print_irq_status(irqstatus);
664 }
665
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200666 for (i = 0; i < 4; ++i) {
667 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
668 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
669 i, vcstatus[i]);
670 print_irq_status_vc(i, vcstatus[i]);
671 } else if (debug_irq) {
672 print_irq_status_vc(i, vcstatus[i]);
673 }
674 }
675
676 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
677 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
678 print_irq_status_cio(ciostatus);
679 } else if (debug_irq) {
680 print_irq_status_cio(ciostatus);
681 }
682}
683
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200684static void dsi_call_isrs(struct dsi_isr_data *isr_array,
685 unsigned isr_array_size, u32 irqstatus)
686{
687 struct dsi_isr_data *isr_data;
688 int i;
689
690 for (i = 0; i < isr_array_size; i++) {
691 isr_data = &isr_array[i];
692 if (isr_data->isr && isr_data->mask & irqstatus)
693 isr_data->isr(isr_data->arg, irqstatus);
694 }
695}
696
697static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
698 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
699{
700 int i;
701
702 dsi_call_isrs(isr_tables->isr_table,
703 ARRAY_SIZE(isr_tables->isr_table),
704 irqstatus);
705
706 for (i = 0; i < 4; ++i) {
707 if (vcstatus[i] == 0)
708 continue;
709 dsi_call_isrs(isr_tables->isr_table_vc[i],
710 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
711 vcstatus[i]);
712 }
713
714 if (ciostatus != 0)
715 dsi_call_isrs(isr_tables->isr_table_cio,
716 ARRAY_SIZE(isr_tables->isr_table_cio),
717 ciostatus);
718}
719
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200720static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
721{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530722 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530723 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200724 u32 irqstatus, vcstatus[4], ciostatus;
725 int i;
726
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530727 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530728 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530729
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530730 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200731
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530732 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200733
734 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200735 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530736 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200737 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200738 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200739
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530740 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200741 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530742 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200743
744 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200745 if ((irqstatus & (1 << i)) == 0) {
746 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200747 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300748 }
749
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530750 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200751
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530752 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200753 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530754 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200755 }
756
757 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530758 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200759
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530760 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200761 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530762 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200763 } else {
764 ciostatus = 0;
765 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200766
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200767#ifdef DSI_CATCH_MISSING_TE
768 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530769 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200770#endif
771
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200772 /* make a copy and unlock, so that isrs can unregister
773 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530774 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
775 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200776
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530777 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200778
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530779 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200780
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530781 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200782
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530783 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200784
archit tanejaaffe3602011-02-23 08:41:03 +0000785 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200786}
787
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530788/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530789static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
790 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200791 unsigned isr_array_size, u32 default_mask,
792 const struct dsi_reg enable_reg,
793 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200794{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200795 struct dsi_isr_data *isr_data;
796 u32 mask;
797 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200798 int i;
799
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200800 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200801
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200802 for (i = 0; i < isr_array_size; i++) {
803 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200804
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200805 if (isr_data->isr == NULL)
806 continue;
807
808 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200809 }
810
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530811 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200812 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530813 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
814 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200815
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200816 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530817 dsi_read_reg(dsidev, enable_reg);
818 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200819}
820
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530821/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530822static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200823{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530824 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200825 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200826#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200827 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200828#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530829 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
830 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200831 DSI_IRQENABLE, DSI_IRQSTATUS);
832}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200833
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530834/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530835static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200836{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530837 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
838
839 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
840 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200841 DSI_VC_IRQ_ERROR_MASK,
842 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
843}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200844
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530845/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530846static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200847{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530848 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
849
850 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
851 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200852 DSI_CIO_IRQ_ERROR_MASK,
853 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
854}
855
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530856static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200857{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530858 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200859 unsigned long flags;
860 int vc;
861
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530862 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200863
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530864 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200865
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530866 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200867 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530868 _omap_dsi_set_irqs_vc(dsidev, vc);
869 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200870
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530871 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200872}
873
874static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
875 struct dsi_isr_data *isr_array, unsigned isr_array_size)
876{
877 struct dsi_isr_data *isr_data;
878 int free_idx;
879 int i;
880
881 BUG_ON(isr == NULL);
882
883 /* check for duplicate entry and find a free slot */
884 free_idx = -1;
885 for (i = 0; i < isr_array_size; i++) {
886 isr_data = &isr_array[i];
887
888 if (isr_data->isr == isr && isr_data->arg == arg &&
889 isr_data->mask == mask) {
890 return -EINVAL;
891 }
892
893 if (isr_data->isr == NULL && free_idx == -1)
894 free_idx = i;
895 }
896
897 if (free_idx == -1)
898 return -EBUSY;
899
900 isr_data = &isr_array[free_idx];
901 isr_data->isr = isr;
902 isr_data->arg = arg;
903 isr_data->mask = mask;
904
905 return 0;
906}
907
908static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
909 struct dsi_isr_data *isr_array, unsigned isr_array_size)
910{
911 struct dsi_isr_data *isr_data;
912 int i;
913
914 for (i = 0; i < isr_array_size; i++) {
915 isr_data = &isr_array[i];
916 if (isr_data->isr != isr || isr_data->arg != arg ||
917 isr_data->mask != mask)
918 continue;
919
920 isr_data->isr = NULL;
921 isr_data->arg = NULL;
922 isr_data->mask = 0;
923
924 return 0;
925 }
926
927 return -EINVAL;
928}
929
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530930static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
931 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200932{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530933 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200934 unsigned long flags;
935 int r;
936
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530937 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200938
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530939 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
940 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200941
942 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530943 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200944
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530945 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200946
947 return r;
948}
949
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530950static int dsi_unregister_isr(struct platform_device *dsidev,
951 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200952{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530953 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200954 unsigned long flags;
955 int r;
956
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530957 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200958
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530959 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
960 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200961
962 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530963 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200964
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530965 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200966
967 return r;
968}
969
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530970static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
971 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200972{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530973 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200974 unsigned long flags;
975 int r;
976
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530977 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200978
979 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530980 dsi->isr_tables.isr_table_vc[channel],
981 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200982
983 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530984 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200985
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530986 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200987
988 return r;
989}
990
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530991static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
992 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200993{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530994 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200995 unsigned long flags;
996 int r;
997
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530998 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200999
1000 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301001 dsi->isr_tables.isr_table_vc[channel],
1002 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001003
1004 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301005 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001006
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301007 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001008
1009 return r;
1010}
1011
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301012static int dsi_register_isr_cio(struct platform_device *dsidev,
1013 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001014{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301015 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001016 unsigned long flags;
1017 int r;
1018
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301019 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001020
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301021 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1022 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001023
1024 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301025 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001026
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301027 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001028
1029 return r;
1030}
1031
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301032static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1033 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001034{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301035 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001036 unsigned long flags;
1037 int r;
1038
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301039 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001040
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301041 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1042 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001043
1044 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301045 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001046
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301047 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001048
1049 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001050}
1051
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301052static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001053{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301054 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001055 unsigned long flags;
1056 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301057 spin_lock_irqsave(&dsi->errors_lock, flags);
1058 e = dsi->errors;
1059 dsi->errors = 0;
1060 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001061 return e;
1062}
1063
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001064int dsi_runtime_get(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001065{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001066 int r;
1067 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1068
1069 DSSDBG("dsi_runtime_get\n");
1070
1071 r = pm_runtime_get_sync(&dsi->pdev->dev);
1072 WARN_ON(r < 0);
1073 return r < 0 ? r : 0;
1074}
1075
1076void dsi_runtime_put(struct platform_device *dsidev)
1077{
1078 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1079 int r;
1080
1081 DSSDBG("dsi_runtime_put\n");
1082
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +02001083 r = pm_runtime_put_sync(&dsi->pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +03001084 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001085}
1086
1087/* source clock for DSI PLL. this could also be PCLKFREE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301088static inline void dsi_enable_pll_clock(struct platform_device *dsidev,
1089 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001090{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301091 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1092
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001093 if (enable)
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301094 clk_prepare_enable(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001095 else
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301096 clk_disable_unprepare(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001097
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301098 if (enable && dsi->pll_locked) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301099 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001100 DSSERR("cannot lock PLL when enabling clocks\n");
1101 }
1102}
1103
1104#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301105static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001106{
1107 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001108 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001109
1110 if (!dss_debug)
1111 return;
1112
1113 /* A dummy read using the SCP interface to any DSIPHY register is
1114 * required after DSIPHY reset to complete the reset of the DSI complex
1115 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301116 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001117
1118 printk(KERN_DEBUG "DSI resets: ");
1119
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301120 l = dsi_read_reg(dsidev, DSI_PLL_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001121 printk("PLL (%d) ", FLD_GET(l, 0, 0));
1122
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301123 l = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001124 printk("CIO (%d) ", FLD_GET(l, 29, 29));
1125
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001126 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1127 b0 = 28;
1128 b1 = 27;
1129 b2 = 26;
1130 } else {
1131 b0 = 24;
1132 b1 = 25;
1133 b2 = 26;
1134 }
1135
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301136 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001137 printk("PHY (%x%x%x, %d, %d, %d)\n",
1138 FLD_GET(l, b0, b0),
1139 FLD_GET(l, b1, b1),
1140 FLD_GET(l, b2, b2),
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001141 FLD_GET(l, 29, 29),
1142 FLD_GET(l, 30, 30),
1143 FLD_GET(l, 31, 31));
1144}
1145#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301146#define _dsi_print_reset_status(x)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001147#endif
1148
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301149static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001150{
1151 DSSDBG("dsi_if_enable(%d)\n", enable);
1152
1153 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301154 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001155
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301156 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001157 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1158 return -EIO;
1159 }
1160
1161 return 0;
1162}
1163
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301164unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001165{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301166 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1167
1168 return dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001169}
1170
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301171static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001172{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301173 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1174
1175 return dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001176}
1177
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301178static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001179{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301180 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1181
1182 return dsi->current_cinfo.clkin4ddr / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001183}
1184
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301185static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001186{
1187 unsigned long r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001188 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001189
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001190 if (dss_get_dsi_clk_source(dsi->module_id) == OMAP_DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301191 /* DSI FCLK source is DSS_CLK_FCK */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001192 r = clk_get_rate(dsi->dss_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001193 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301194 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301195 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001196 }
1197
1198 return r;
1199}
1200
1201static int dsi_set_lp_clk_divisor(struct omap_dss_device *dssdev)
1202{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301203 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301204 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001205 unsigned long dsi_fclk;
1206 unsigned lp_clk_div;
1207 unsigned long lp_clk;
1208
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02001209 lp_clk_div = dssdev->clocks.dsi.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001210
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301211 if (lp_clk_div == 0 || lp_clk_div > dsi->lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001212 return -EINVAL;
1213
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301214 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001215
1216 lp_clk = dsi_fclk / 2 / lp_clk_div;
1217
1218 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301219 dsi->current_cinfo.lp_clk = lp_clk;
1220 dsi->current_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001221
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301222 /* LP_CLK_DIVISOR */
1223 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001224
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301225 /* LP_RX_SYNCHRO_ENABLE */
1226 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001227
1228 return 0;
1229}
1230
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301231static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001232{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301233 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1234
1235 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301236 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001237}
1238
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301239static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001240{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301241 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1242
1243 WARN_ON(dsi->scp_clk_refcount == 0);
1244 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301245 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001246}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001247
1248enum dsi_pll_power_state {
1249 DSI_PLL_POWER_OFF = 0x0,
1250 DSI_PLL_POWER_ON_HSCLK = 0x1,
1251 DSI_PLL_POWER_ON_ALL = 0x2,
1252 DSI_PLL_POWER_ON_DIV = 0x3,
1253};
1254
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301255static int dsi_pll_power(struct platform_device *dsidev,
1256 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001257{
1258 int t = 0;
1259
Tomi Valkeinenc94dfe02011-04-15 10:42:59 +03001260 /* DSI-PLL power command 0x3 is not working */
1261 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1262 state == DSI_PLL_POWER_ON_DIV)
1263 state = DSI_PLL_POWER_ON_ALL;
1264
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301265 /* PLL_PWR_CMD */
1266 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001267
1268 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301269 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001270 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001271 DSSERR("Failed to set DSI PLL power mode to %d\n",
1272 state);
1273 return -ENODEV;
1274 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001275 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001276 }
1277
1278 return 0;
1279}
1280
1281/* calculate clock rates using dividers in cinfo */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001282static int dsi_calc_clock_rates(struct platform_device *dsidev,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001283 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001284{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301285 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1286
1287 if (cinfo->regn == 0 || cinfo->regn > dsi->regn_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001288 return -EINVAL;
1289
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301290 if (cinfo->regm == 0 || cinfo->regm > dsi->regm_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001291 return -EINVAL;
1292
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301293 if (cinfo->regm_dispc > dsi->regm_dispc_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001294 return -EINVAL;
1295
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301296 if (cinfo->regm_dsi > dsi->regm_dsi_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001297 return -EINVAL;
1298
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001299 cinfo->clkin = clk_get_rate(dsi->sys_clk);
1300 cinfo->fint = cinfo->clkin / cinfo->regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001301
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301302 if (cinfo->fint > dsi->fint_max || cinfo->fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001303 return -EINVAL;
1304
1305 cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
1306
1307 if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
1308 return -EINVAL;
1309
Archit Taneja1bb47832011-02-24 14:17:30 +05301310 if (cinfo->regm_dispc > 0)
1311 cinfo->dsi_pll_hsdiv_dispc_clk =
1312 cinfo->clkin4ddr / cinfo->regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001313 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301314 cinfo->dsi_pll_hsdiv_dispc_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001315
Archit Taneja1bb47832011-02-24 14:17:30 +05301316 if (cinfo->regm_dsi > 0)
1317 cinfo->dsi_pll_hsdiv_dsi_clk =
1318 cinfo->clkin4ddr / cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001319 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301320 cinfo->dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001321
1322 return 0;
1323}
1324
Archit Taneja6d523e72012-06-21 09:33:55 +05301325int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301326 unsigned long req_pck, struct dsi_clock_info *dsi_cinfo,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001327 struct dispc_clock_info *dispc_cinfo)
1328{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301329 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001330 struct dsi_clock_info cur, best;
1331 struct dispc_clock_info best_dispc;
1332 int min_fck_per_pck;
1333 int match = 0;
Archit Taneja1bb47832011-02-24 14:17:30 +05301334 unsigned long dss_sys_clk, max_dss_fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001335
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001336 dss_sys_clk = clk_get_rate(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001337
Taneja, Archit31ef8232011-03-14 23:28:22 -05001338 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
Archit Taneja819d8072011-03-01 11:54:00 +05301339
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301340 if (req_pck == dsi->cache_req_pck &&
1341 dsi->cache_cinfo.clkin == dss_sys_clk) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001342 DSSDBG("DSI clock info found from cache\n");
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301343 *dsi_cinfo = dsi->cache_cinfo;
Archit Taneja6d523e72012-06-21 09:33:55 +05301344 dispc_find_clk_divs(req_pck, dsi_cinfo->dsi_pll_hsdiv_dispc_clk,
1345 dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001346 return 0;
1347 }
1348
1349 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1350
1351 if (min_fck_per_pck &&
Archit Taneja819d8072011-03-01 11:54:00 +05301352 req_pck * min_fck_per_pck > max_dss_fck) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001353 DSSERR("Requested pixel clock not possible with the current "
1354 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1355 "the constraint off.\n");
1356 min_fck_per_pck = 0;
1357 }
1358
1359 DSSDBG("dsi_pll_calc\n");
1360
1361retry:
1362 memset(&best, 0, sizeof(best));
1363 memset(&best_dispc, 0, sizeof(best_dispc));
1364
1365 memset(&cur, 0, sizeof(cur));
Archit Taneja1bb47832011-02-24 14:17:30 +05301366 cur.clkin = dss_sys_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001367
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001368 /* 0.75MHz < Fint = clkin / regn < 2.1MHz */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001369 /* To reduce PLL lock time, keep Fint high (around 2 MHz) */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301370 for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001371 cur.fint = cur.clkin / cur.regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001372
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301373 if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001374 continue;
1375
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001376 /* DSIPHY(MHz) = (2 * regm / regn) * clkin */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301377 for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001378 unsigned long a, b;
1379
1380 a = 2 * cur.regm * (cur.clkin/1000);
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001381 b = cur.regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001382 cur.clkin4ddr = a / b * 1000;
1383
1384 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1385 break;
1386
Archit Taneja1bb47832011-02-24 14:17:30 +05301387 /* dsi_pll_hsdiv_dispc_clk(MHz) =
1388 * DSIPHY(MHz) / regm_dispc < 173MHz/186Mhz */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301389 for (cur.regm_dispc = 1; cur.regm_dispc <
1390 dsi->regm_dispc_max; ++cur.regm_dispc) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001391 struct dispc_clock_info cur_dispc;
Archit Taneja1bb47832011-02-24 14:17:30 +05301392 cur.dsi_pll_hsdiv_dispc_clk =
1393 cur.clkin4ddr / cur.regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001394
1395 /* this will narrow down the search a bit,
1396 * but still give pixclocks below what was
1397 * requested */
Archit Taneja1bb47832011-02-24 14:17:30 +05301398 if (cur.dsi_pll_hsdiv_dispc_clk < req_pck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001399 break;
1400
Archit Taneja1bb47832011-02-24 14:17:30 +05301401 if (cur.dsi_pll_hsdiv_dispc_clk > max_dss_fck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001402 continue;
1403
1404 if (min_fck_per_pck &&
Archit Taneja1bb47832011-02-24 14:17:30 +05301405 cur.dsi_pll_hsdiv_dispc_clk <
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001406 req_pck * min_fck_per_pck)
1407 continue;
1408
1409 match = 1;
1410
Archit Taneja6d523e72012-06-21 09:33:55 +05301411 dispc_find_clk_divs(req_pck,
Archit Taneja1bb47832011-02-24 14:17:30 +05301412 cur.dsi_pll_hsdiv_dispc_clk,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001413 &cur_dispc);
1414
1415 if (abs(cur_dispc.pck - req_pck) <
1416 abs(best_dispc.pck - req_pck)) {
1417 best = cur;
1418 best_dispc = cur_dispc;
1419
1420 if (cur_dispc.pck == req_pck)
1421 goto found;
1422 }
1423 }
1424 }
1425 }
1426found:
1427 if (!match) {
1428 if (min_fck_per_pck) {
1429 DSSERR("Could not find suitable clock settings.\n"
1430 "Turning FCK/PCK constraint off and"
1431 "trying again.\n");
1432 min_fck_per_pck = 0;
1433 goto retry;
1434 }
1435
1436 DSSERR("Could not find suitable clock settings.\n");
1437
1438 return -EINVAL;
1439 }
1440
Archit Taneja1bb47832011-02-24 14:17:30 +05301441 /* dsi_pll_hsdiv_dsi_clk (regm_dsi) is not used */
1442 best.regm_dsi = 0;
1443 best.dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001444
1445 if (dsi_cinfo)
1446 *dsi_cinfo = best;
1447 if (dispc_cinfo)
1448 *dispc_cinfo = best_dispc;
1449
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301450 dsi->cache_req_pck = req_pck;
1451 dsi->cache_clk_freq = 0;
1452 dsi->cache_cinfo = best;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001453
1454 return 0;
1455}
1456
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001457static int dsi_pll_calc_ddrfreq(struct platform_device *dsidev,
1458 unsigned long req_clk, struct dsi_clock_info *cinfo)
1459{
1460 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1461 struct dsi_clock_info cur, best;
1462 unsigned long dss_sys_clk, max_dss_fck, max_dsi_fck;
1463 unsigned long req_clkin4ddr;
1464
1465 DSSDBG("dsi_pll_calc_ddrfreq\n");
1466
1467 dss_sys_clk = clk_get_rate(dsi->sys_clk);
1468
1469 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
1470 max_dsi_fck = dss_feat_get_param_max(FEAT_PARAM_DSI_FCK);
1471
1472 memset(&best, 0, sizeof(best));
1473 memset(&cur, 0, sizeof(cur));
1474
1475 cur.clkin = dss_sys_clk;
1476
1477 req_clkin4ddr = req_clk * 4;
1478
1479 for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
1480 cur.fint = cur.clkin / cur.regn;
1481
1482 if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
1483 continue;
1484
1485 /* DSIPHY(MHz) = (2 * regm / regn) * clkin */
1486 for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
1487 unsigned long a, b;
1488
1489 a = 2 * cur.regm * (cur.clkin/1000);
1490 b = cur.regn;
1491 cur.clkin4ddr = a / b * 1000;
1492
1493 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1494 break;
1495
1496 if (abs(cur.clkin4ddr - req_clkin4ddr) <
1497 abs(best.clkin4ddr - req_clkin4ddr)) {
1498 best = cur;
1499 DSSDBG("best %ld\n", best.clkin4ddr);
1500 }
1501
1502 if (cur.clkin4ddr == req_clkin4ddr)
1503 goto found;
1504 }
1505 }
1506found:
1507 best.regm_dispc = DIV_ROUND_UP(best.clkin4ddr, max_dss_fck);
1508 best.dsi_pll_hsdiv_dispc_clk = best.clkin4ddr / best.regm_dispc;
1509
1510 best.regm_dsi = DIV_ROUND_UP(best.clkin4ddr, max_dsi_fck);
1511 best.dsi_pll_hsdiv_dsi_clk = best.clkin4ddr / best.regm_dsi;
1512
1513 if (cinfo)
1514 *cinfo = best;
1515
1516 return 0;
1517}
1518
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301519int dsi_pll_set_clock_div(struct platform_device *dsidev,
1520 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001521{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301522 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001523 int r = 0;
1524 u32 l;
Archit Taneja9613c022011-03-22 06:33:36 -05001525 int f = 0;
Taneja, Archit49641112011-03-14 23:28:23 -05001526 u8 regn_start, regn_end, regm_start, regm_end;
1527 u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001528
1529 DSSDBGF();
1530
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001531 dsi->current_cinfo.clkin = cinfo->clkin;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301532 dsi->current_cinfo.fint = cinfo->fint;
1533 dsi->current_cinfo.clkin4ddr = cinfo->clkin4ddr;
1534 dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301535 cinfo->dsi_pll_hsdiv_dispc_clk;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301536 dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301537 cinfo->dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001538
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301539 dsi->current_cinfo.regn = cinfo->regn;
1540 dsi->current_cinfo.regm = cinfo->regm;
1541 dsi->current_cinfo.regm_dispc = cinfo->regm_dispc;
1542 dsi->current_cinfo.regm_dsi = cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001543
1544 DSSDBG("DSI Fint %ld\n", cinfo->fint);
1545
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001546 DSSDBG("clkin rate %ld\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001547
1548 /* DSIPHY == CLKIN4DDR */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001549 DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu = %lu\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001550 cinfo->regm,
1551 cinfo->regn,
1552 cinfo->clkin,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001553 cinfo->clkin4ddr);
1554
1555 DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
1556 cinfo->clkin4ddr / 1000 / 1000 / 2);
1557
1558 DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
1559
Archit Taneja1bb47832011-02-24 14:17:30 +05301560 DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301561 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1562 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301563 cinfo->dsi_pll_hsdiv_dispc_clk);
1564 DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301565 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1566 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301567 cinfo->dsi_pll_hsdiv_dsi_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001568
Taneja, Archit49641112011-03-14 23:28:23 -05001569 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
1570 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
1571 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
1572 &regm_dispc_end);
1573 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
1574 &regm_dsi_end);
1575
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301576 /* DSI_PLL_AUTOMODE = manual */
1577 REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001578
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301579 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001580 l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
Taneja, Archit49641112011-03-14 23:28:23 -05001581 /* DSI_PLL_REGN */
1582 l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
1583 /* DSI_PLL_REGM */
1584 l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
1585 /* DSI_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301586 l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001587 regm_dispc_start, regm_dispc_end);
1588 /* DSIPROTO_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301589 l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001590 regm_dsi_start, regm_dsi_end);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301591 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001592
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301593 BUG_ON(cinfo->fint < dsi->fint_min || cinfo->fint > dsi->fint_max);
Archit Taneja9613c022011-03-22 06:33:36 -05001594
1595 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
1596 f = cinfo->fint < 1000000 ? 0x3 :
1597 cinfo->fint < 1250000 ? 0x4 :
1598 cinfo->fint < 1500000 ? 0x5 :
1599 cinfo->fint < 1750000 ? 0x6 :
1600 0x7;
1601 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001602
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301603 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Archit Taneja9613c022011-03-22 06:33:36 -05001604
1605 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL))
1606 l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001607 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1608 l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
1609 l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301610 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001611
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301612 REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001613
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301614 if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001615 DSSERR("dsi pll go bit not going down.\n");
1616 r = -EIO;
1617 goto err;
1618 }
1619
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301620 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001621 DSSERR("cannot lock PLL\n");
1622 r = -EIO;
1623 goto err;
1624 }
1625
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301626 dsi->pll_locked = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001627
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301628 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001629 l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
1630 l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
1631 l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
1632 l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
1633 l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
1634 l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
1635 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1636 l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
1637 l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
1638 l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
1639 l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
1640 l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
1641 l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
1642 l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301643 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001644
1645 DSSDBG("PLL config done\n");
1646err:
1647 return r;
1648}
1649
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301650int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
1651 bool enable_hsdiv)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001652{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301653 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001654 int r = 0;
1655 enum dsi_pll_power_state pwstate;
1656
1657 DSSDBG("PLL init\n");
1658
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301659 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001660 struct regulator *vdds_dsi;
1661
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301662 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001663
1664 if (IS_ERR(vdds_dsi)) {
1665 DSSERR("can't get VDDS_DSI regulator\n");
1666 return PTR_ERR(vdds_dsi);
1667 }
1668
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301669 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001670 }
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001671
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301672 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001673 /*
1674 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1675 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301676 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001677
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301678 if (!dsi->vdds_dsi_enabled) {
1679 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001680 if (r)
1681 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301682 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001683 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001684
1685 /* XXX PLL does not come out of reset without this... */
1686 dispc_pck_free_enable(1);
1687
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301688 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001689 DSSERR("PLL not coming out of reset.\n");
1690 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001691 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001692 goto err1;
1693 }
1694
1695 /* XXX ... but if left on, we get problems when planes do not
1696 * fill the whole display. No idea about this */
1697 dispc_pck_free_enable(0);
1698
1699 if (enable_hsclk && enable_hsdiv)
1700 pwstate = DSI_PLL_POWER_ON_ALL;
1701 else if (enable_hsclk)
1702 pwstate = DSI_PLL_POWER_ON_HSCLK;
1703 else if (enable_hsdiv)
1704 pwstate = DSI_PLL_POWER_ON_DIV;
1705 else
1706 pwstate = DSI_PLL_POWER_OFF;
1707
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301708 r = dsi_pll_power(dsidev, pwstate);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001709
1710 if (r)
1711 goto err1;
1712
1713 DSSDBG("PLL init done\n");
1714
1715 return 0;
1716err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301717 if (dsi->vdds_dsi_enabled) {
1718 regulator_disable(dsi->vdds_dsi_reg);
1719 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001720 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001721err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301722 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301723 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001724 return r;
1725}
1726
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301727void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001728{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301729 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1730
1731 dsi->pll_locked = 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301732 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001733 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301734 WARN_ON(!dsi->vdds_dsi_enabled);
1735 regulator_disable(dsi->vdds_dsi_reg);
1736 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001737 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001738
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301739 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301740 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001741
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001742 DSSDBG("PLL uninit done\n");
1743}
1744
Archit Taneja5a8b5722011-05-12 17:26:29 +05301745static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1746 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001747{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301748 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1749 struct dsi_clock_info *cinfo = &dsi->current_cinfo;
Archit Taneja89a35e52011-04-12 13:52:23 +05301750 enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001751 int dsi_module = dsi->module_id;
Archit Taneja067a57e2011-03-02 11:57:25 +05301752
1753 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301754 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001755
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001756 if (dsi_runtime_get(dsidev))
1757 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001758
Archit Taneja5a8b5722011-05-12 17:26:29 +05301759 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001760
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001761 seq_printf(s, "dsi pll clkin\t%lu\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001762
1763 seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
1764
1765 seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
1766 cinfo->clkin4ddr, cinfo->regm);
1767
Archit Taneja84309f12011-12-12 11:47:41 +05301768 seq_printf(s, "DSI_PLL_HSDIV_DISPC (%s)\t%-16luregm_dispc %u\t(%s)\n",
1769 dss_feat_get_clk_source_name(dsi_module == 0 ?
1770 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
1771 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301772 cinfo->dsi_pll_hsdiv_dispc_clk,
1773 cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301774 dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001775 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001776
Archit Taneja84309f12011-12-12 11:47:41 +05301777 seq_printf(s, "DSI_PLL_HSDIV_DSI (%s)\t%-16luregm_dsi %u\t(%s)\n",
1778 dss_feat_get_clk_source_name(dsi_module == 0 ?
1779 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
1780 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301781 cinfo->dsi_pll_hsdiv_dsi_clk,
1782 cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301783 dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001784 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001785
Archit Taneja5a8b5722011-05-12 17:26:29 +05301786 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001787
Archit Taneja067a57e2011-03-02 11:57:25 +05301788 seq_printf(s, "dsi fclk source = %s (%s)\n",
1789 dss_get_generic_clk_source_name(dsi_clk_src),
1790 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001791
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301792 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001793
1794 seq_printf(s, "DDR_CLK\t\t%lu\n",
1795 cinfo->clkin4ddr / 4);
1796
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301797 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001798
1799 seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
1800
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001801 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001802}
1803
Archit Taneja5a8b5722011-05-12 17:26:29 +05301804void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001805{
Archit Taneja5a8b5722011-05-12 17:26:29 +05301806 struct platform_device *dsidev;
1807 int i;
1808
1809 for (i = 0; i < MAX_NUM_DSI; i++) {
1810 dsidev = dsi_get_dsidev_from_id(i);
1811 if (dsidev)
1812 dsi_dump_dsidev_clocks(dsidev, s);
1813 }
1814}
1815
1816#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1817static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
1818 struct seq_file *s)
1819{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301820 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001821 unsigned long flags;
1822 struct dsi_irq_stats stats;
1823
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301824 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001825
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301826 stats = dsi->irq_stats;
1827 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
1828 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001829
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301830 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001831
1832 seq_printf(s, "period %u ms\n",
1833 jiffies_to_msecs(jiffies - stats.last_reset));
1834
1835 seq_printf(s, "irqs %d\n", stats.irq_count);
1836#define PIS(x) \
1837 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1838
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001839 seq_printf(s, "-- DSI%d interrupts --\n", dsi->module_id + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001840 PIS(VC0);
1841 PIS(VC1);
1842 PIS(VC2);
1843 PIS(VC3);
1844 PIS(WAKEUP);
1845 PIS(RESYNC);
1846 PIS(PLL_LOCK);
1847 PIS(PLL_UNLOCK);
1848 PIS(PLL_RECALL);
1849 PIS(COMPLEXIO_ERR);
1850 PIS(HS_TX_TIMEOUT);
1851 PIS(LP_RX_TIMEOUT);
1852 PIS(TE_TRIGGER);
1853 PIS(ACK_TRIGGER);
1854 PIS(SYNC_LOST);
1855 PIS(LDO_POWER_GOOD);
1856 PIS(TA_TIMEOUT);
1857#undef PIS
1858
1859#define PIS(x) \
1860 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1861 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1862 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1863 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1864 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1865
1866 seq_printf(s, "-- VC interrupts --\n");
1867 PIS(CS);
1868 PIS(ECC_CORR);
1869 PIS(PACKET_SENT);
1870 PIS(FIFO_TX_OVF);
1871 PIS(FIFO_RX_OVF);
1872 PIS(BTA);
1873 PIS(ECC_NO_CORR);
1874 PIS(FIFO_TX_UDF);
1875 PIS(PP_BUSY_CHANGE);
1876#undef PIS
1877
1878#define PIS(x) \
1879 seq_printf(s, "%-20s %10d\n", #x, \
1880 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1881
1882 seq_printf(s, "-- CIO interrupts --\n");
1883 PIS(ERRSYNCESC1);
1884 PIS(ERRSYNCESC2);
1885 PIS(ERRSYNCESC3);
1886 PIS(ERRESC1);
1887 PIS(ERRESC2);
1888 PIS(ERRESC3);
1889 PIS(ERRCONTROL1);
1890 PIS(ERRCONTROL2);
1891 PIS(ERRCONTROL3);
1892 PIS(STATEULPS1);
1893 PIS(STATEULPS2);
1894 PIS(STATEULPS3);
1895 PIS(ERRCONTENTIONLP0_1);
1896 PIS(ERRCONTENTIONLP1_1);
1897 PIS(ERRCONTENTIONLP0_2);
1898 PIS(ERRCONTENTIONLP1_2);
1899 PIS(ERRCONTENTIONLP0_3);
1900 PIS(ERRCONTENTIONLP1_3);
1901 PIS(ULPSACTIVENOT_ALL0);
1902 PIS(ULPSACTIVENOT_ALL1);
1903#undef PIS
1904}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001905
Archit Taneja5a8b5722011-05-12 17:26:29 +05301906static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001907{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301908 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1909
Archit Taneja5a8b5722011-05-12 17:26:29 +05301910 dsi_dump_dsidev_irqs(dsidev, s);
1911}
1912
1913static void dsi2_dump_irqs(struct seq_file *s)
1914{
1915 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1916
1917 dsi_dump_dsidev_irqs(dsidev, s);
1918}
Archit Taneja5a8b5722011-05-12 17:26:29 +05301919#endif
1920
1921static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
1922 struct seq_file *s)
1923{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301924#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001925
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001926 if (dsi_runtime_get(dsidev))
1927 return;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301928 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001929
1930 DUMPREG(DSI_REVISION);
1931 DUMPREG(DSI_SYSCONFIG);
1932 DUMPREG(DSI_SYSSTATUS);
1933 DUMPREG(DSI_IRQSTATUS);
1934 DUMPREG(DSI_IRQENABLE);
1935 DUMPREG(DSI_CTRL);
1936 DUMPREG(DSI_COMPLEXIO_CFG1);
1937 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
1938 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
1939 DUMPREG(DSI_CLK_CTRL);
1940 DUMPREG(DSI_TIMING1);
1941 DUMPREG(DSI_TIMING2);
1942 DUMPREG(DSI_VM_TIMING1);
1943 DUMPREG(DSI_VM_TIMING2);
1944 DUMPREG(DSI_VM_TIMING3);
1945 DUMPREG(DSI_CLK_TIMING);
1946 DUMPREG(DSI_TX_FIFO_VC_SIZE);
1947 DUMPREG(DSI_RX_FIFO_VC_SIZE);
1948 DUMPREG(DSI_COMPLEXIO_CFG2);
1949 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
1950 DUMPREG(DSI_VM_TIMING4);
1951 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
1952 DUMPREG(DSI_VM_TIMING5);
1953 DUMPREG(DSI_VM_TIMING6);
1954 DUMPREG(DSI_VM_TIMING7);
1955 DUMPREG(DSI_STOPCLK_TIMING);
1956
1957 DUMPREG(DSI_VC_CTRL(0));
1958 DUMPREG(DSI_VC_TE(0));
1959 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
1960 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
1961 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
1962 DUMPREG(DSI_VC_IRQSTATUS(0));
1963 DUMPREG(DSI_VC_IRQENABLE(0));
1964
1965 DUMPREG(DSI_VC_CTRL(1));
1966 DUMPREG(DSI_VC_TE(1));
1967 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
1968 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
1969 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
1970 DUMPREG(DSI_VC_IRQSTATUS(1));
1971 DUMPREG(DSI_VC_IRQENABLE(1));
1972
1973 DUMPREG(DSI_VC_CTRL(2));
1974 DUMPREG(DSI_VC_TE(2));
1975 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
1976 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
1977 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
1978 DUMPREG(DSI_VC_IRQSTATUS(2));
1979 DUMPREG(DSI_VC_IRQENABLE(2));
1980
1981 DUMPREG(DSI_VC_CTRL(3));
1982 DUMPREG(DSI_VC_TE(3));
1983 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
1984 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
1985 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
1986 DUMPREG(DSI_VC_IRQSTATUS(3));
1987 DUMPREG(DSI_VC_IRQENABLE(3));
1988
1989 DUMPREG(DSI_DSIPHY_CFG0);
1990 DUMPREG(DSI_DSIPHY_CFG1);
1991 DUMPREG(DSI_DSIPHY_CFG2);
1992 DUMPREG(DSI_DSIPHY_CFG5);
1993
1994 DUMPREG(DSI_PLL_CONTROL);
1995 DUMPREG(DSI_PLL_STATUS);
1996 DUMPREG(DSI_PLL_GO);
1997 DUMPREG(DSI_PLL_CONFIGURATION1);
1998 DUMPREG(DSI_PLL_CONFIGURATION2);
1999
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302000 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002001 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002002#undef DUMPREG
2003}
2004
Archit Taneja5a8b5722011-05-12 17:26:29 +05302005static void dsi1_dump_regs(struct seq_file *s)
2006{
2007 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
2008
2009 dsi_dump_dsidev_regs(dsidev, s);
2010}
2011
2012static void dsi2_dump_regs(struct seq_file *s)
2013{
2014 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
2015
2016 dsi_dump_dsidev_regs(dsidev, s);
2017}
2018
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002019enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002020 DSI_COMPLEXIO_POWER_OFF = 0x0,
2021 DSI_COMPLEXIO_POWER_ON = 0x1,
2022 DSI_COMPLEXIO_POWER_ULPS = 0x2,
2023};
2024
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302025static int dsi_cio_power(struct platform_device *dsidev,
2026 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002027{
2028 int t = 0;
2029
2030 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302031 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002032
2033 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302034 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
2035 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002036 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002037 DSSERR("failed to set complexio power state to "
2038 "%d\n", state);
2039 return -ENODEV;
2040 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002041 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002042 }
2043
2044 return 0;
2045}
2046
Archit Taneja0c656222011-05-16 15:17:09 +05302047static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
2048{
2049 int val;
2050
2051 /* line buffer on OMAP3 is 1024 x 24bits */
2052 /* XXX: for some reason using full buffer size causes
2053 * considerable TX slowdown with update sizes that fill the
2054 * whole buffer */
2055 if (!dss_has_feature(FEAT_DSI_GNQ))
2056 return 1023 * 3;
2057
2058 val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
2059
2060 switch (val) {
2061 case 1:
2062 return 512 * 3; /* 512x24 bits */
2063 case 2:
2064 return 682 * 3; /* 682x24 bits */
2065 case 3:
2066 return 853 * 3; /* 853x24 bits */
2067 case 4:
2068 return 1024 * 3; /* 1024x24 bits */
2069 case 5:
2070 return 1194 * 3; /* 1194x24 bits */
2071 case 6:
2072 return 1365 * 3; /* 1365x24 bits */
2073 default:
2074 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002075 return 0;
Archit Taneja0c656222011-05-16 15:17:09 +05302076 }
2077}
2078
Tomi Valkeinen48368392011-10-13 11:22:39 +03002079static int dsi_set_lane_config(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002080{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302081 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen48368392011-10-13 11:22:39 +03002082 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2083 static const u8 offsets[] = { 0, 4, 8, 12, 16 };
2084 static const enum dsi_lane_function functions[] = {
2085 DSI_LANE_CLK,
2086 DSI_LANE_DATA1,
2087 DSI_LANE_DATA2,
2088 DSI_LANE_DATA3,
2089 DSI_LANE_DATA4,
2090 };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002091 u32 r;
Tomi Valkeinen48368392011-10-13 11:22:39 +03002092 int i;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002093
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302094 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Archit Taneja75d72472011-05-16 15:17:08 +05302095
Tomi Valkeinen48368392011-10-13 11:22:39 +03002096 for (i = 0; i < dsi->num_lanes_used; ++i) {
2097 unsigned offset = offsets[i];
2098 unsigned polarity, lane_number;
2099 unsigned t;
Archit Taneja75d72472011-05-16 15:17:08 +05302100
Tomi Valkeinen48368392011-10-13 11:22:39 +03002101 for (t = 0; t < dsi->num_lanes_supported; ++t)
2102 if (dsi->lanes[t].function == functions[i])
2103 break;
2104
2105 if (t == dsi->num_lanes_supported)
2106 return -EINVAL;
2107
2108 lane_number = t;
2109 polarity = dsi->lanes[t].polarity;
2110
2111 r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
2112 r = FLD_MOD(r, polarity, offset + 3, offset + 3);
Archit Taneja75d72472011-05-16 15:17:08 +05302113 }
Tomi Valkeinen48368392011-10-13 11:22:39 +03002114
2115 /* clear the unused lanes */
2116 for (; i < dsi->num_lanes_supported; ++i) {
2117 unsigned offset = offsets[i];
2118
2119 r = FLD_MOD(r, 0, offset + 2, offset);
2120 r = FLD_MOD(r, 0, offset + 3, offset + 3);
2121 }
2122
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302123 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002124
Tomi Valkeinen48368392011-10-13 11:22:39 +03002125 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002126}
2127
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302128static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002129{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302130 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2131
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002132 /* convert time in ns to ddr ticks, rounding up */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302133 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002134 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
2135}
2136
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302137static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002138{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302139 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2140
2141 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002142 return ddr * 1000 * 1000 / (ddr_clk / 1000);
2143}
2144
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302145static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002146{
2147 u32 r;
2148 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
2149 u32 tlpx_half, tclk_trail, tclk_zero;
2150 u32 tclk_prepare;
2151
2152 /* calculate timings */
2153
2154 /* 1 * DDR_CLK = 2 * UI */
2155
2156 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302157 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002158
2159 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302160 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002161
2162 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302163 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002164
2165 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302166 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002167
2168 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302169 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002170
2171 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302172 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002173
2174 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302175 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002176
2177 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302178 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002179
2180 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302181 ths_prepare, ddr2ns(dsidev, ths_prepare),
2182 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002183 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302184 ths_trail, ddr2ns(dsidev, ths_trail),
2185 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002186
2187 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
2188 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302189 tlpx_half, ddr2ns(dsidev, tlpx_half),
2190 tclk_trail, ddr2ns(dsidev, tclk_trail),
2191 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002192 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302193 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002194
2195 /* program timings */
2196
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302197 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002198 r = FLD_MOD(r, ths_prepare, 31, 24);
2199 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
2200 r = FLD_MOD(r, ths_trail, 15, 8);
2201 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302202 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002203
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302204 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002205 r = FLD_MOD(r, tlpx_half, 22, 16);
2206 r = FLD_MOD(r, tclk_trail, 15, 8);
2207 r = FLD_MOD(r, tclk_zero, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302208 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002209
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302210 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002211 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302212 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002213}
2214
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002215/* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002216static void dsi_cio_enable_lane_override(struct omap_dss_device *dssdev,
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002217 unsigned mask_p, unsigned mask_n)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002218{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302219 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja75d72472011-05-16 15:17:08 +05302220 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002221 int i;
2222 u32 l;
Tomi Valkeinend9820852011-10-12 15:05:59 +03002223 u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002224
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002225 l = 0;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002226
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002227 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2228 unsigned p = dsi->lanes[i].polarity;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002229
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002230 if (mask_p & (1 << i))
2231 l |= 1 << (i * 2 + (p ? 0 : 1));
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002232
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002233 if (mask_n & (1 << i))
2234 l |= 1 << (i * 2 + (p ? 1 : 0));
2235 }
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002236
2237 /*
2238 * Bits in REGLPTXSCPDAT4TO0DXDY:
2239 * 17: DY0 18: DX0
2240 * 19: DY1 20: DX1
2241 * 21: DY2 22: DX2
Archit Taneja75d72472011-05-16 15:17:08 +05302242 * 23: DY3 24: DX3
2243 * 25: DY4 26: DX4
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002244 */
2245
2246 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302247
2248 /* REGLPTXSCPDAT4TO0DXDY */
Archit Taneja75d72472011-05-16 15:17:08 +05302249 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002250
2251 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302252
2253 /* ENLPTXSCPDAT */
2254 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002255}
2256
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302257static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002258{
2259 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302260 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002261 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302262 /* REGLPTXSCPDAT4TO0DXDY */
2263 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002264}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002265
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002266static int dsi_cio_wait_tx_clk_esc_reset(struct omap_dss_device *dssdev)
2267{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302268 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002269 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2270 int t, i;
2271 bool in_use[DSI_MAX_NR_LANES];
2272 static const u8 offsets_old[] = { 28, 27, 26 };
2273 static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
2274 const u8 *offsets;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002275
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002276 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC))
2277 offsets = offsets_old;
2278 else
2279 offsets = offsets_new;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002280
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002281 for (i = 0; i < dsi->num_lanes_supported; ++i)
2282 in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002283
2284 t = 100000;
2285 while (true) {
2286 u32 l;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002287 int ok;
2288
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302289 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002290
2291 ok = 0;
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002292 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2293 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002294 ok++;
2295 }
2296
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002297 if (ok == dsi->num_lanes_supported)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002298 break;
2299
2300 if (--t == 0) {
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002301 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2302 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002303 continue;
2304
2305 DSSERR("CIO TXCLKESC%d domain not coming " \
2306 "out of reset\n", i);
2307 }
2308 return -EIO;
2309 }
2310 }
2311
2312 return 0;
2313}
2314
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002315/* return bitmask of enabled lanes, lane0 being the lsb */
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002316static unsigned dsi_get_lane_mask(struct omap_dss_device *dssdev)
2317{
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002318 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2319 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2320 unsigned mask = 0;
2321 int i;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002322
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002323 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2324 if (dsi->lanes[i].function != DSI_LANE_UNUSED)
2325 mask |= 1 << i;
2326 }
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002327
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002328 return mask;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002329}
2330
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002331static int dsi_cio_init(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002332{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302333 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302334 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002335 int r;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002336 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002337
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002338 DSSDBGF();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002339
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002340 r = dss_dsi_enable_pads(dsi->module_id, dsi_get_lane_mask(dssdev));
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002341 if (r)
2342 return r;
Tomi Valkeinend1f58572010-07-30 11:57:57 +03002343
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302344 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002345
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002346 /* A dummy read using the SCP interface to any DSIPHY register is
2347 * required after DSIPHY reset to complete the reset of the DSI complex
2348 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302349 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002350
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302351 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002352 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2353 r = -EIO;
2354 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002355 }
2356
Tomi Valkeinen48368392011-10-13 11:22:39 +03002357 r = dsi_set_lane_config(dssdev);
2358 if (r)
2359 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002360
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002361 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302362 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002363 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2364 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2365 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2366 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302367 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002368
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302369 if (dsi->ulps_enabled) {
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002370 unsigned mask_p;
2371 int i;
Archit Taneja75d72472011-05-16 15:17:08 +05302372
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002373 DSSDBG("manual ulps exit\n");
2374
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002375 /* ULPS is exited by Mark-1 state for 1ms, followed by
2376 * stop state. DSS HW cannot do this via the normal
2377 * ULPS exit sequence, as after reset the DSS HW thinks
2378 * that we are not in ULPS mode, and refuses to send the
2379 * sequence. So we need to send the ULPS exit sequence
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002380 * manually by setting positive lines high and negative lines
2381 * low for 1ms.
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002382 */
2383
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002384 mask_p = 0;
Archit Taneja75d72472011-05-16 15:17:08 +05302385
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002386 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2387 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
2388 continue;
2389 mask_p |= 1 << i;
2390 }
Archit Taneja75d72472011-05-16 15:17:08 +05302391
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002392 dsi_cio_enable_lane_override(dssdev, mask_p, 0);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002393 }
2394
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302395 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002396 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002397 goto err_cio_pwr;
2398
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302399 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002400 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2401 r = -ENODEV;
2402 goto err_cio_pwr_dom;
2403 }
2404
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302405 dsi_if_enable(dsidev, true);
2406 dsi_if_enable(dsidev, false);
2407 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002408
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002409 r = dsi_cio_wait_tx_clk_esc_reset(dssdev);
2410 if (r)
2411 goto err_tx_clk_esc_rst;
2412
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302413 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002414 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2415 ktime_t wait = ns_to_ktime(1000 * 1000);
2416 set_current_state(TASK_UNINTERRUPTIBLE);
2417 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2418
2419 /* Disable the override. The lanes should be set to Mark-11
2420 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302421 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002422 }
2423
2424 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302425 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002426
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302427 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002428
Archit Tanejadca2b152012-08-16 18:02:00 +05302429 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05302430 /* DDR_CLK_ALWAYS_ON */
2431 REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302432 dsi->vm_timings.ddr_clk_always_on, 13, 13);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302433 }
2434
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302435 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002436
2437 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002438
2439 return 0;
2440
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002441err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302442 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002443err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302444 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002445err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302446 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302447 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002448err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302449 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002450 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dssdev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002451 return r;
2452}
2453
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002454static void dsi_cio_uninit(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002455{
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002456 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002457 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302458
Archit Taneja8af6ff02011-09-05 16:48:27 +05302459 /* DDR_CLK_ALWAYS_ON */
2460 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
2461
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302462 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2463 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002464 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dssdev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002465}
2466
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302467static void dsi_config_tx_fifo(struct platform_device *dsidev,
2468 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002469 enum fifo_size size3, enum fifo_size size4)
2470{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302471 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002472 u32 r = 0;
2473 int add = 0;
2474 int i;
2475
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302476 dsi->vc[0].fifo_size = size1;
2477 dsi->vc[1].fifo_size = size2;
2478 dsi->vc[2].fifo_size = size3;
2479 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002480
2481 for (i = 0; i < 4; i++) {
2482 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302483 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002484
2485 if (add + size > 4) {
2486 DSSERR("Illegal FIFO configuration\n");
2487 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002488 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002489 }
2490
2491 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2492 r |= v << (8 * i);
2493 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2494 add += size;
2495 }
2496
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302497 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002498}
2499
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302500static void dsi_config_rx_fifo(struct platform_device *dsidev,
2501 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002502 enum fifo_size size3, enum fifo_size size4)
2503{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302504 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002505 u32 r = 0;
2506 int add = 0;
2507 int i;
2508
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302509 dsi->vc[0].fifo_size = size1;
2510 dsi->vc[1].fifo_size = size2;
2511 dsi->vc[2].fifo_size = size3;
2512 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002513
2514 for (i = 0; i < 4; i++) {
2515 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302516 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002517
2518 if (add + size > 4) {
2519 DSSERR("Illegal FIFO configuration\n");
2520 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002521 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002522 }
2523
2524 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2525 r |= v << (8 * i);
2526 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2527 add += size;
2528 }
2529
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302530 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002531}
2532
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302533static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002534{
2535 u32 r;
2536
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302537 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002538 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302539 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002540
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302541 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002542 DSSERR("TX_STOP bit not going down\n");
2543 return -EIO;
2544 }
2545
2546 return 0;
2547}
2548
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302549static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002550{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302551 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002552}
2553
2554static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2555{
Archit Taneja2e868db2011-05-12 17:26:28 +05302556 struct dsi_packet_sent_handler_data *vp_data =
2557 (struct dsi_packet_sent_handler_data *) data;
2558 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302559 const int channel = dsi->update_channel;
2560 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002561
Archit Taneja2e868db2011-05-12 17:26:28 +05302562 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2563 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002564}
2565
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302566static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002567{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302568 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302569 DECLARE_COMPLETION_ONSTACK(completion);
2570 struct dsi_packet_sent_handler_data vp_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002571 int r = 0;
2572 u8 bit;
2573
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302574 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002575
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302576 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302577 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002578 if (r)
2579 goto err0;
2580
2581 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302582 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002583 if (wait_for_completion_timeout(&completion,
2584 msecs_to_jiffies(10)) == 0) {
2585 DSSERR("Failed to complete previous frame transfer\n");
2586 r = -EIO;
2587 goto err1;
2588 }
2589 }
2590
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302591 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302592 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002593
2594 return 0;
2595err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302596 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302597 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002598err0:
2599 return r;
2600}
2601
2602static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2603{
Archit Taneja2e868db2011-05-12 17:26:28 +05302604 struct dsi_packet_sent_handler_data *l4_data =
2605 (struct dsi_packet_sent_handler_data *) data;
2606 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302607 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002608
Archit Taneja2e868db2011-05-12 17:26:28 +05302609 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2610 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002611}
2612
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302613static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002614{
Archit Taneja2e868db2011-05-12 17:26:28 +05302615 DECLARE_COMPLETION_ONSTACK(completion);
2616 struct dsi_packet_sent_handler_data l4_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002617 int r = 0;
2618
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302619 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302620 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002621 if (r)
2622 goto err0;
2623
2624 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302625 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002626 if (wait_for_completion_timeout(&completion,
2627 msecs_to_jiffies(10)) == 0) {
2628 DSSERR("Failed to complete previous l4 transfer\n");
2629 r = -EIO;
2630 goto err1;
2631 }
2632 }
2633
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302634 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302635 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002636
2637 return 0;
2638err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302639 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302640 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002641err0:
2642 return r;
2643}
2644
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302645static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002646{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302647 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2648
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302649 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002650
2651 WARN_ON(in_interrupt());
2652
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302653 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002654 return 0;
2655
Archit Tanejad6049142011-08-22 11:58:08 +05302656 switch (dsi->vc[channel].source) {
2657 case DSI_VC_SOURCE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302658 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejad6049142011-08-22 11:58:08 +05302659 case DSI_VC_SOURCE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302660 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002661 default:
2662 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002663 return -EINVAL;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002664 }
2665}
2666
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302667static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2668 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002669{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002670 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2671 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002672
2673 enable = enable ? 1 : 0;
2674
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302675 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002676
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302677 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2678 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002679 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2680 return -EIO;
2681 }
2682
2683 return 0;
2684}
2685
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302686static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002687{
2688 u32 r;
2689
2690 DSSDBGF("%d", channel);
2691
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302692 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002693
2694 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2695 DSSERR("VC(%d) busy when trying to configure it!\n",
2696 channel);
2697
2698 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2699 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2700 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2701 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2702 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2703 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2704 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002705 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2706 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002707
2708 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2709 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2710
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302711 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002712}
2713
Archit Tanejad6049142011-08-22 11:58:08 +05302714static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
2715 enum dsi_vc_source source)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002716{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302717 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2718
Archit Tanejad6049142011-08-22 11:58:08 +05302719 if (dsi->vc[channel].source == source)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002720 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002721
2722 DSSDBGF("%d", channel);
2723
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302724 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002725
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302726 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002727
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002728 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302729 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002730 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002731 return -EIO;
2732 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002733
Archit Tanejad6049142011-08-22 11:58:08 +05302734 /* SOURCE, 0 = L4, 1 = video port */
2735 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002736
Archit Taneja9613c022011-03-22 06:33:36 -05002737 /* DCS_CMD_ENABLE */
Archit Tanejad6049142011-08-22 11:58:08 +05302738 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
2739 bool enable = source == DSI_VC_SOURCE_VP;
2740 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
2741 }
Archit Taneja9613c022011-03-22 06:33:36 -05002742
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302743 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002744
Archit Tanejad6049142011-08-22 11:58:08 +05302745 dsi->vc[channel].source = source;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002746
2747 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002748}
2749
Archit Taneja1ffefe72011-05-12 17:26:24 +05302750void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
2751 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002752{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302753 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302754 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302755
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002756 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2757
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302758 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002759
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302760 dsi_vc_enable(dsidev, channel, 0);
2761 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002762
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302763 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002764
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302765 dsi_vc_enable(dsidev, channel, 1);
2766 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002767
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302768 dsi_force_tx_stop_mode_io(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302769
2770 /* start the DDR clock by sending a NULL packet */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302771 if (dsi->vm_timings.ddr_clk_always_on && enable)
Archit Taneja8af6ff02011-09-05 16:48:27 +05302772 dsi_vc_send_null(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002773}
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002774EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002775
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302776static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002777{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302778 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002779 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302780 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002781 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2782 (val >> 0) & 0xff,
2783 (val >> 8) & 0xff,
2784 (val >> 16) & 0xff,
2785 (val >> 24) & 0xff);
2786 }
2787}
2788
2789static void dsi_show_rx_ack_with_err(u16 err)
2790{
2791 DSSERR("\tACK with ERROR (%#x):\n", err);
2792 if (err & (1 << 0))
2793 DSSERR("\t\tSoT Error\n");
2794 if (err & (1 << 1))
2795 DSSERR("\t\tSoT Sync Error\n");
2796 if (err & (1 << 2))
2797 DSSERR("\t\tEoT Sync Error\n");
2798 if (err & (1 << 3))
2799 DSSERR("\t\tEscape Mode Entry Command Error\n");
2800 if (err & (1 << 4))
2801 DSSERR("\t\tLP Transmit Sync Error\n");
2802 if (err & (1 << 5))
2803 DSSERR("\t\tHS Receive Timeout Error\n");
2804 if (err & (1 << 6))
2805 DSSERR("\t\tFalse Control Error\n");
2806 if (err & (1 << 7))
2807 DSSERR("\t\t(reserved7)\n");
2808 if (err & (1 << 8))
2809 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2810 if (err & (1 << 9))
2811 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2812 if (err & (1 << 10))
2813 DSSERR("\t\tChecksum Error\n");
2814 if (err & (1 << 11))
2815 DSSERR("\t\tData type not recognized\n");
2816 if (err & (1 << 12))
2817 DSSERR("\t\tInvalid VC ID\n");
2818 if (err & (1 << 13))
2819 DSSERR("\t\tInvalid Transmission Length\n");
2820 if (err & (1 << 14))
2821 DSSERR("\t\t(reserved14)\n");
2822 if (err & (1 << 15))
2823 DSSERR("\t\tDSI Protocol Violation\n");
2824}
2825
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302826static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
2827 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002828{
2829 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302830 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002831 u32 val;
2832 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302833 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002834 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002835 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302836 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002837 u16 err = FLD_GET(val, 23, 8);
2838 dsi_show_rx_ack_with_err(err);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302839 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002840 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002841 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302842 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002843 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002844 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302845 } else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002846 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002847 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302848 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002849 } else {
2850 DSSERR("\tunknown datatype 0x%02x\n", dt);
2851 }
2852 }
2853 return 0;
2854}
2855
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302856static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002857{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302858 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2859
2860 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002861 DSSDBG("dsi_vc_send_bta %d\n", channel);
2862
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302863 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002864
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302865 /* RX_FIFO_NOT_EMPTY */
2866 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002867 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302868 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002869 }
2870
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302871 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002872
Tomi Valkeinen968f8e92011-10-12 10:13:14 +03002873 /* flush posted write */
2874 dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
2875
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002876 return 0;
2877}
2878
Archit Taneja1ffefe72011-05-12 17:26:24 +05302879int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002880{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302881 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002882 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002883 int r = 0;
2884 u32 err;
2885
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302886 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002887 &completion, DSI_VC_IRQ_BTA);
2888 if (r)
2889 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002890
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302891 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002892 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002893 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002894 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002895
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302896 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002897 if (r)
2898 goto err2;
2899
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002900 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002901 msecs_to_jiffies(500)) == 0) {
2902 DSSERR("Failed to receive BTA\n");
2903 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002904 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002905 }
2906
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302907 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002908 if (err) {
2909 DSSERR("Error while sending BTA: %x\n", err);
2910 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002911 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002912 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002913err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302914 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002915 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002916err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302917 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002918 &completion, DSI_VC_IRQ_BTA);
2919err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002920 return r;
2921}
2922EXPORT_SYMBOL(dsi_vc_send_bta_sync);
2923
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302924static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
2925 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002926{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302927 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002928 u32 val;
2929 u8 data_id;
2930
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302931 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002932
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302933 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002934
2935 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
2936 FLD_VAL(ecc, 31, 24);
2937
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302938 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002939}
2940
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302941static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
2942 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002943{
2944 u32 val;
2945
2946 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
2947
2948/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
2949 b1, b2, b3, b4, val); */
2950
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302951 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002952}
2953
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302954static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
2955 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002956{
2957 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302958 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002959 int i;
2960 u8 *p;
2961 int r = 0;
2962 u8 b1, b2, b3, b4;
2963
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302964 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002965 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
2966
2967 /* len + header */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302968 if (dsi->vc[channel].fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002969 DSSERR("unable to send long packet: packet too long.\n");
2970 return -EINVAL;
2971 }
2972
Archit Tanejad6049142011-08-22 11:58:08 +05302973 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002974
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302975 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002976
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002977 p = data;
2978 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302979 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002980 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002981
2982 b1 = *p++;
2983 b2 = *p++;
2984 b3 = *p++;
2985 b4 = *p++;
2986
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302987 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002988 }
2989
2990 i = len % 4;
2991 if (i) {
2992 b1 = 0; b2 = 0; b3 = 0;
2993
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302994 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002995 DSSDBG("\tsending remainder bytes %d\n", i);
2996
2997 switch (i) {
2998 case 3:
2999 b1 = *p++;
3000 b2 = *p++;
3001 b3 = *p++;
3002 break;
3003 case 2:
3004 b1 = *p++;
3005 b2 = *p++;
3006 break;
3007 case 1:
3008 b1 = *p++;
3009 break;
3010 }
3011
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303012 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003013 }
3014
3015 return r;
3016}
3017
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303018static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
3019 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003020{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303021 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003022 u32 r;
3023 u8 data_id;
3024
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303025 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003026
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303027 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003028 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
3029 channel,
3030 data_type, data & 0xff, (data >> 8) & 0xff);
3031
Archit Tanejad6049142011-08-22 11:58:08 +05303032 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003033
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303034 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003035 DSSERR("ERROR FIFO FULL, aborting transfer\n");
3036 return -EINVAL;
3037 }
3038
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303039 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003040
3041 r = (data_id << 0) | (data << 8) | (ecc << 24);
3042
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303043 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003044
3045 return 0;
3046}
3047
Archit Taneja1ffefe72011-05-12 17:26:24 +05303048int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003049{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303050 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303051
Archit Taneja18b7d092011-09-05 17:01:08 +05303052 return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
3053 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003054}
3055EXPORT_SYMBOL(dsi_vc_send_null);
3056
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303057static int dsi_vc_write_nosync_common(struct omap_dss_device *dssdev,
3058 int channel, u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003059{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303060 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003061 int r;
3062
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303063 if (len == 0) {
3064 BUG_ON(type == DSS_DSI_CONTENT_DCS);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303065 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303066 MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
3067 } else if (len == 1) {
3068 r = dsi_vc_send_short(dsidev, channel,
3069 type == DSS_DSI_CONTENT_GENERIC ?
3070 MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303071 MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003072 } else if (len == 2) {
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303073 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303074 type == DSS_DSI_CONTENT_GENERIC ?
3075 MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303076 MIPI_DSI_DCS_SHORT_WRITE_PARAM,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003077 data[0] | (data[1] << 8), 0);
3078 } else {
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303079 r = dsi_vc_send_long(dsidev, channel,
3080 type == DSS_DSI_CONTENT_GENERIC ?
3081 MIPI_DSI_GENERIC_LONG_WRITE :
3082 MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003083 }
3084
3085 return r;
3086}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303087
3088int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
3089 u8 *data, int len)
3090{
3091 return dsi_vc_write_nosync_common(dssdev, channel, data, len,
3092 DSS_DSI_CONTENT_DCS);
3093}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003094EXPORT_SYMBOL(dsi_vc_dcs_write_nosync);
3095
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303096int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
3097 u8 *data, int len)
3098{
3099 return dsi_vc_write_nosync_common(dssdev, channel, data, len,
3100 DSS_DSI_CONTENT_GENERIC);
3101}
3102EXPORT_SYMBOL(dsi_vc_generic_write_nosync);
3103
3104static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
3105 u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003106{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303107 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003108 int r;
3109
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303110 r = dsi_vc_write_nosync_common(dssdev, channel, data, len, type);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003111 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003112 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003113
Archit Taneja1ffefe72011-05-12 17:26:24 +05303114 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003115 if (r)
3116 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003117
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303118 /* RX_FIFO_NOT_EMPTY */
3119 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003120 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303121 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003122 r = -EIO;
3123 goto err;
3124 }
3125
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003126 return 0;
3127err:
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303128 DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003129 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003130 return r;
3131}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303132
3133int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3134 int len)
3135{
3136 return dsi_vc_write_common(dssdev, channel, data, len,
3137 DSS_DSI_CONTENT_DCS);
3138}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003139EXPORT_SYMBOL(dsi_vc_dcs_write);
3140
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303141int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3142 int len)
3143{
3144 return dsi_vc_write_common(dssdev, channel, data, len,
3145 DSS_DSI_CONTENT_GENERIC);
3146}
3147EXPORT_SYMBOL(dsi_vc_generic_write);
3148
Archit Taneja1ffefe72011-05-12 17:26:24 +05303149int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003150{
Archit Taneja1ffefe72011-05-12 17:26:24 +05303151 return dsi_vc_dcs_write(dssdev, channel, &dcs_cmd, 1);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003152}
3153EXPORT_SYMBOL(dsi_vc_dcs_write_0);
3154
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303155int dsi_vc_generic_write_0(struct omap_dss_device *dssdev, int channel)
3156{
3157 return dsi_vc_generic_write(dssdev, channel, NULL, 0);
3158}
3159EXPORT_SYMBOL(dsi_vc_generic_write_0);
3160
Archit Taneja1ffefe72011-05-12 17:26:24 +05303161int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3162 u8 param)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003163{
3164 u8 buf[2];
3165 buf[0] = dcs_cmd;
3166 buf[1] = param;
Archit Taneja1ffefe72011-05-12 17:26:24 +05303167 return dsi_vc_dcs_write(dssdev, channel, buf, 2);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003168}
3169EXPORT_SYMBOL(dsi_vc_dcs_write_1);
3170
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303171int dsi_vc_generic_write_1(struct omap_dss_device *dssdev, int channel,
3172 u8 param)
3173{
3174 return dsi_vc_generic_write(dssdev, channel, &param, 1);
3175}
3176EXPORT_SYMBOL(dsi_vc_generic_write_1);
3177
3178int dsi_vc_generic_write_2(struct omap_dss_device *dssdev, int channel,
3179 u8 param1, u8 param2)
3180{
3181 u8 buf[2];
3182 buf[0] = param1;
3183 buf[1] = param2;
3184 return dsi_vc_generic_write(dssdev, channel, buf, 2);
3185}
3186EXPORT_SYMBOL(dsi_vc_generic_write_2);
3187
Archit Tanejab8509752011-08-30 15:48:23 +05303188static int dsi_vc_dcs_send_read_request(struct omap_dss_device *dssdev,
3189 int channel, u8 dcs_cmd)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003190{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303191 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303192 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejab8509752011-08-30 15:48:23 +05303193 int r;
3194
3195 if (dsi->debug_read)
3196 DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
3197 channel, dcs_cmd);
3198
3199 r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
3200 if (r) {
3201 DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
3202 " failed\n", channel, dcs_cmd);
3203 return r;
3204 }
3205
3206 return 0;
3207}
3208
Archit Tanejab3b89c02011-08-30 16:07:39 +05303209static int dsi_vc_generic_send_read_request(struct omap_dss_device *dssdev,
3210 int channel, u8 *reqdata, int reqlen)
3211{
3212 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3213 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3214 u16 data;
3215 u8 data_type;
3216 int r;
3217
3218 if (dsi->debug_read)
3219 DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
3220 channel, reqlen);
3221
3222 if (reqlen == 0) {
3223 data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
3224 data = 0;
3225 } else if (reqlen == 1) {
3226 data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
3227 data = reqdata[0];
3228 } else if (reqlen == 2) {
3229 data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
3230 data = reqdata[0] | (reqdata[1] << 8);
3231 } else {
3232 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003233 return -EINVAL;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303234 }
3235
3236 r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
3237 if (r) {
3238 DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
3239 " failed\n", channel, reqlen);
3240 return r;
3241 }
3242
3243 return 0;
3244}
3245
3246static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
3247 u8 *buf, int buflen, enum dss_dsi_content_type type)
Archit Tanejab8509752011-08-30 15:48:23 +05303248{
3249 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003250 u32 val;
3251 u8 dt;
3252 int r;
3253
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003254 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303255 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003256 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003257 r = -EIO;
3258 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003259 }
3260
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303261 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303262 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003263 DSSDBG("\theader: %08x\n", val);
3264 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303265 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003266 u16 err = FLD_GET(val, 23, 8);
3267 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003268 r = -EIO;
3269 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003270
Archit Tanejab3b89c02011-08-30 16:07:39 +05303271 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3272 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
3273 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003274 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303275 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303276 DSSDBG("\t%s short response, 1 byte: %02x\n",
3277 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3278 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003279
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003280 if (buflen < 1) {
3281 r = -EIO;
3282 goto err;
3283 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003284
3285 buf[0] = data;
3286
3287 return 1;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303288 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3289 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
3290 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003291 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303292 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303293 DSSDBG("\t%s short response, 2 byte: %04x\n",
3294 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3295 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003296
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003297 if (buflen < 2) {
3298 r = -EIO;
3299 goto err;
3300 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003301
3302 buf[0] = data & 0xff;
3303 buf[1] = (data >> 8) & 0xff;
3304
3305 return 2;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303306 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3307 MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
3308 MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003309 int w;
3310 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303311 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303312 DSSDBG("\t%s long response, len %d\n",
3313 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3314 "DCS", len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003315
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003316 if (len > buflen) {
3317 r = -EIO;
3318 goto err;
3319 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003320
3321 /* two byte checksum ends the packet, not included in len */
3322 for (w = 0; w < len + 2;) {
3323 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303324 val = dsi_read_reg(dsidev,
3325 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303326 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003327 DSSDBG("\t\t%02x %02x %02x %02x\n",
3328 (val >> 0) & 0xff,
3329 (val >> 8) & 0xff,
3330 (val >> 16) & 0xff,
3331 (val >> 24) & 0xff);
3332
3333 for (b = 0; b < 4; ++b) {
3334 if (w < len)
3335 buf[w] = (val >> (b * 8)) & 0xff;
3336 /* we discard the 2 byte checksum */
3337 ++w;
3338 }
3339 }
3340
3341 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003342 } else {
3343 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003344 r = -EIO;
3345 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003346 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003347
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003348err:
Archit Tanejab3b89c02011-08-30 16:07:39 +05303349 DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
3350 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003351
Archit Tanejab8509752011-08-30 15:48:23 +05303352 return r;
3353}
3354
3355int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3356 u8 *buf, int buflen)
3357{
3358 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3359 int r;
3360
3361 r = dsi_vc_dcs_send_read_request(dssdev, channel, dcs_cmd);
3362 if (r)
3363 goto err;
3364
3365 r = dsi_vc_send_bta_sync(dssdev, channel);
3366 if (r)
3367 goto err;
3368
Archit Tanejab3b89c02011-08-30 16:07:39 +05303369 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3370 DSS_DSI_CONTENT_DCS);
Archit Tanejab8509752011-08-30 15:48:23 +05303371 if (r < 0)
3372 goto err;
3373
3374 if (r != buflen) {
3375 r = -EIO;
3376 goto err;
3377 }
3378
3379 return 0;
3380err:
3381 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
3382 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003383}
3384EXPORT_SYMBOL(dsi_vc_dcs_read);
3385
Archit Tanejab3b89c02011-08-30 16:07:39 +05303386static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
3387 u8 *reqdata, int reqlen, u8 *buf, int buflen)
3388{
3389 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3390 int r;
3391
3392 r = dsi_vc_generic_send_read_request(dssdev, channel, reqdata, reqlen);
3393 if (r)
3394 return r;
3395
3396 r = dsi_vc_send_bta_sync(dssdev, channel);
3397 if (r)
3398 return r;
3399
3400 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3401 DSS_DSI_CONTENT_GENERIC);
3402 if (r < 0)
3403 return r;
3404
3405 if (r != buflen) {
3406 r = -EIO;
3407 return r;
3408 }
3409
3410 return 0;
3411}
3412
3413int dsi_vc_generic_read_0(struct omap_dss_device *dssdev, int channel, u8 *buf,
3414 int buflen)
3415{
3416 int r;
3417
3418 r = dsi_vc_generic_read(dssdev, channel, NULL, 0, buf, buflen);
3419 if (r) {
3420 DSSERR("dsi_vc_generic_read_0(ch %d) failed\n", channel);
3421 return r;
3422 }
3423
3424 return 0;
3425}
3426EXPORT_SYMBOL(dsi_vc_generic_read_0);
3427
3428int dsi_vc_generic_read_1(struct omap_dss_device *dssdev, int channel, u8 param,
3429 u8 *buf, int buflen)
3430{
3431 int r;
3432
3433 r = dsi_vc_generic_read(dssdev, channel, &param, 1, buf, buflen);
3434 if (r) {
3435 DSSERR("dsi_vc_generic_read_1(ch %d) failed\n", channel);
3436 return r;
3437 }
3438
3439 return 0;
3440}
3441EXPORT_SYMBOL(dsi_vc_generic_read_1);
3442
3443int dsi_vc_generic_read_2(struct omap_dss_device *dssdev, int channel,
3444 u8 param1, u8 param2, u8 *buf, int buflen)
3445{
3446 int r;
3447 u8 reqdata[2];
3448
3449 reqdata[0] = param1;
3450 reqdata[1] = param2;
3451
3452 r = dsi_vc_generic_read(dssdev, channel, reqdata, 2, buf, buflen);
3453 if (r) {
3454 DSSERR("dsi_vc_generic_read_2(ch %d) failed\n", channel);
3455 return r;
3456 }
3457
3458 return 0;
3459}
3460EXPORT_SYMBOL(dsi_vc_generic_read_2);
3461
Archit Taneja1ffefe72011-05-12 17:26:24 +05303462int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
3463 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003464{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303465 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3466
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303467 return dsi_vc_send_short(dsidev, channel,
3468 MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003469}
3470EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size);
3471
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303472static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003473{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303474 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003475 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003476 int r, i;
3477 unsigned mask;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003478
3479 DSSDBGF();
3480
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303481 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003482
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303483 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003484
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303485 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003486 return 0;
3487
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003488 /* DDR_CLK_ALWAYS_ON */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303489 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003490 dsi_if_enable(dsidev, 0);
3491 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
3492 dsi_if_enable(dsidev, 1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003493 }
3494
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303495 dsi_sync_vc(dsidev, 0);
3496 dsi_sync_vc(dsidev, 1);
3497 dsi_sync_vc(dsidev, 2);
3498 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003499
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303500 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003501
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303502 dsi_vc_enable(dsidev, 0, false);
3503 dsi_vc_enable(dsidev, 1, false);
3504 dsi_vc_enable(dsidev, 2, false);
3505 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003506
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303507 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003508 DSSERR("HS busy when enabling ULPS\n");
3509 return -EIO;
3510 }
3511
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303512 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003513 DSSERR("LP busy when enabling ULPS\n");
3514 return -EIO;
3515 }
3516
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303517 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003518 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3519 if (r)
3520 return r;
3521
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003522 mask = 0;
3523
3524 for (i = 0; i < dsi->num_lanes_supported; ++i) {
3525 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
3526 continue;
3527 mask |= 1 << i;
3528 }
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003529 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3530 /* LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003531 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003532
Tomi Valkeinena702c852011-10-12 10:10:21 +03003533 /* flush posted write and wait for SCP interface to finish the write */
3534 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003535
3536 if (wait_for_completion_timeout(&completion,
3537 msecs_to_jiffies(1000)) == 0) {
3538 DSSERR("ULPS enable timeout\n");
3539 r = -EIO;
3540 goto err;
3541 }
3542
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303543 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003544 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3545
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003546 /* Reset LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003547 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5);
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003548
Tomi Valkeinena702c852011-10-12 10:10:21 +03003549 /* flush posted write and wait for SCP interface to finish the write */
3550 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003551
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303552 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003553
3554 dsi_if_enable(dsidev, false);
3555
3556 dsi->ulps_enabled = true;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303557
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003558 return 0;
3559
3560err:
3561 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303562 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3563 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003564}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003565
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003566static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3567 unsigned ticks, bool x4, bool x16)
3568{
3569 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003570 unsigned long total_ticks;
3571 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303572
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003573 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303574
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003575 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003576 fck = dsi_fclk_rate(dsidev);
3577
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003578 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303579 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003580 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003581 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
3582 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
3583 dsi_write_reg(dsidev, DSI_TIMING2, r);
3584
3585 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3586
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003587 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3588 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303589 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3590 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003591}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003592
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003593static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3594 bool x8, bool x16)
3595{
3596 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003597 unsigned long total_ticks;
3598 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303599
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003600 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303601
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003602 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003603 fck = dsi_fclk_rate(dsidev);
3604
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003605 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303606 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003607 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003608 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
3609 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
3610 dsi_write_reg(dsidev, DSI_TIMING1, r);
3611
3612 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3613
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003614 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3615 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303616 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3617 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003618}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003619
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003620static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3621 unsigned ticks, bool x4, bool x16)
3622{
3623 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003624 unsigned long total_ticks;
3625 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303626
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003627 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303628
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003629 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003630 fck = dsi_fclk_rate(dsidev);
3631
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003632 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303633 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003634 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003635 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
3636 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
3637 dsi_write_reg(dsidev, DSI_TIMING1, r);
3638
3639 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3640
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003641 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3642 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303643 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3644 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003645}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003646
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003647static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3648 unsigned ticks, bool x4, bool x16)
3649{
3650 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003651 unsigned long total_ticks;
3652 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303653
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003654 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303655
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003656 /* ticks in TxByteClkHS */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003657 fck = dsi_get_txbyteclkhs(dsidev);
3658
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003659 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303660 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003661 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003662 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
3663 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
3664 dsi_write_reg(dsidev, DSI_TIMING2, r);
3665
3666 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3667
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003668 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3669 total_ticks,
3670 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303671 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003672}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303673
3674static void dsi_config_vp_num_line_buffers(struct omap_dss_device *dssdev)
3675{
3676 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejadca2b152012-08-16 18:02:00 +05303677 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303678 int num_line_buffers;
3679
Archit Tanejadca2b152012-08-16 18:02:00 +05303680 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Tanejae67458a2012-08-13 14:17:30 +05303681 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja02c39602012-08-10 15:01:33 +05303682 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303683 unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
Archit Tanejae67458a2012-08-13 14:17:30 +05303684 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303685 /*
3686 * Don't use line buffers if width is greater than the video
3687 * port's line buffer size
3688 */
3689 if (line_buf_size <= timings->x_res * bpp / 8)
3690 num_line_buffers = 0;
3691 else
3692 num_line_buffers = 2;
3693 } else {
3694 /* Use maximum number of line buffers in command mode */
3695 num_line_buffers = 2;
3696 }
3697
3698 /* LINE_BUFFER */
3699 REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
3700}
3701
3702static void dsi_config_vp_sync_events(struct omap_dss_device *dssdev)
3703{
3704 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303705 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3706 bool vsync_end = dsi->vm_timings.vp_vsync_end;
3707 bool hsync_end = dsi->vm_timings.vp_hsync_end;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303708 u32 r;
3709
3710 r = dsi_read_reg(dsidev, DSI_CTRL);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05303711 r = FLD_MOD(r, 1, 9, 9); /* VP_DE_POL */
3712 r = FLD_MOD(r, 1, 10, 10); /* VP_HSYNC_POL */
3713 r = FLD_MOD(r, 1, 11, 11); /* VP_VSYNC_POL */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303714 r = FLD_MOD(r, 1, 15, 15); /* VP_VSYNC_START */
3715 r = FLD_MOD(r, vsync_end, 16, 16); /* VP_VSYNC_END */
3716 r = FLD_MOD(r, 1, 17, 17); /* VP_HSYNC_START */
3717 r = FLD_MOD(r, hsync_end, 18, 18); /* VP_HSYNC_END */
3718 dsi_write_reg(dsidev, DSI_CTRL, r);
3719}
3720
3721static void dsi_config_blanking_modes(struct omap_dss_device *dssdev)
3722{
3723 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303724 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3725 int blanking_mode = dsi->vm_timings.blanking_mode;
3726 int hfp_blanking_mode = dsi->vm_timings.hfp_blanking_mode;
3727 int hbp_blanking_mode = dsi->vm_timings.hbp_blanking_mode;
3728 int hsa_blanking_mode = dsi->vm_timings.hsa_blanking_mode;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303729 u32 r;
3730
3731 /*
3732 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
3733 * 1 = Long blanking packets are sent in corresponding blanking periods
3734 */
3735 r = dsi_read_reg(dsidev, DSI_CTRL);
3736 r = FLD_MOD(r, blanking_mode, 20, 20); /* BLANKING_MODE */
3737 r = FLD_MOD(r, hfp_blanking_mode, 21, 21); /* HFP_BLANKING */
3738 r = FLD_MOD(r, hbp_blanking_mode, 22, 22); /* HBP_BLANKING */
3739 r = FLD_MOD(r, hsa_blanking_mode, 23, 23); /* HSA_BLANKING */
3740 dsi_write_reg(dsidev, DSI_CTRL, r);
3741}
3742
Archit Taneja6f28c292012-05-15 11:32:18 +05303743/*
3744 * According to section 'HS Command Mode Interleaving' in OMAP TRM, Scenario 3
3745 * results in maximum transition time for data and clock lanes to enter and
3746 * exit HS mode. Hence, this is the scenario where the least amount of command
3747 * mode data can be interleaved. We program the minimum amount of TXBYTECLKHS
3748 * clock cycles that can be used to interleave command mode data in HS so that
3749 * all scenarios are satisfied.
3750 */
3751static int dsi_compute_interleave_hs(int blank, bool ddr_alwon, int enter_hs,
3752 int exit_hs, int exiths_clk, int ddr_pre, int ddr_post)
3753{
3754 int transition;
3755
3756 /*
3757 * If DDR_CLK_ALWAYS_ON is set, we need to consider HS mode transition
3758 * time of data lanes only, if it isn't set, we need to consider HS
3759 * transition time of both data and clock lanes. HS transition time
3760 * of Scenario 3 is considered.
3761 */
3762 if (ddr_alwon) {
3763 transition = enter_hs + exit_hs + max(enter_hs, 2) + 1;
3764 } else {
3765 int trans1, trans2;
3766 trans1 = ddr_pre + enter_hs + exit_hs + max(enter_hs, 2) + 1;
3767 trans2 = ddr_pre + enter_hs + exiths_clk + ddr_post + ddr_pre +
3768 enter_hs + 1;
3769 transition = max(trans1, trans2);
3770 }
3771
3772 return blank > transition ? blank - transition : 0;
3773}
3774
3775/*
3776 * According to section 'LP Command Mode Interleaving' in OMAP TRM, Scenario 1
3777 * results in maximum transition time for data lanes to enter and exit LP mode.
3778 * Hence, this is the scenario where the least amount of command mode data can
3779 * be interleaved. We program the minimum amount of bytes that can be
3780 * interleaved in LP so that all scenarios are satisfied.
3781 */
3782static int dsi_compute_interleave_lp(int blank, int enter_hs, int exit_hs,
3783 int lp_clk_div, int tdsi_fclk)
3784{
3785 int trans_lp; /* time required for a LP transition, in TXBYTECLKHS */
3786 int tlp_avail; /* time left for interleaving commands, in CLKIN4DDR */
3787 int ttxclkesc; /* period of LP transmit escape clock, in CLKIN4DDR */
3788 int thsbyte_clk = 16; /* Period of TXBYTECLKHS clock, in CLKIN4DDR */
3789 int lp_inter; /* cmd mode data that can be interleaved, in bytes */
3790
3791 /* maximum LP transition time according to Scenario 1 */
3792 trans_lp = exit_hs + max(enter_hs, 2) + 1;
3793
3794 /* CLKIN4DDR = 16 * TXBYTECLKHS */
3795 tlp_avail = thsbyte_clk * (blank - trans_lp);
3796
Archit Taneja2e063c32012-06-04 13:36:34 +05303797 ttxclkesc = tdsi_fclk * lp_clk_div;
Archit Taneja6f28c292012-05-15 11:32:18 +05303798
3799 lp_inter = ((tlp_avail - 8 * thsbyte_clk - 5 * tdsi_fclk) / ttxclkesc -
3800 26) / 16;
3801
3802 return max(lp_inter, 0);
3803}
3804
3805static void dsi_config_cmd_mode_interleaving(struct omap_dss_device *dssdev)
3806{
3807 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3808 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3809 int blanking_mode;
3810 int hfp_blanking_mode, hbp_blanking_mode, hsa_blanking_mode;
3811 int hsa, hfp, hbp, width_bytes, bllp, lp_clk_div;
3812 int ddr_clk_pre, ddr_clk_post, enter_hs_mode_lat, exit_hs_mode_lat;
3813 int tclk_trail, ths_exit, exiths_clk;
3814 bool ddr_alwon;
Archit Tanejae67458a2012-08-13 14:17:30 +05303815 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05303816 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja6f28c292012-05-15 11:32:18 +05303817 int ndl = dsi->num_lanes_used - 1;
3818 int dsi_fclk_hsdiv = dssdev->clocks.dsi.regm_dsi + 1;
3819 int hsa_interleave_hs = 0, hsa_interleave_lp = 0;
3820 int hfp_interleave_hs = 0, hfp_interleave_lp = 0;
3821 int hbp_interleave_hs = 0, hbp_interleave_lp = 0;
3822 int bl_interleave_hs = 0, bl_interleave_lp = 0;
3823 u32 r;
3824
3825 r = dsi_read_reg(dsidev, DSI_CTRL);
3826 blanking_mode = FLD_GET(r, 20, 20);
3827 hfp_blanking_mode = FLD_GET(r, 21, 21);
3828 hbp_blanking_mode = FLD_GET(r, 22, 22);
3829 hsa_blanking_mode = FLD_GET(r, 23, 23);
3830
3831 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3832 hbp = FLD_GET(r, 11, 0);
3833 hfp = FLD_GET(r, 23, 12);
3834 hsa = FLD_GET(r, 31, 24);
3835
3836 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
3837 ddr_clk_post = FLD_GET(r, 7, 0);
3838 ddr_clk_pre = FLD_GET(r, 15, 8);
3839
3840 r = dsi_read_reg(dsidev, DSI_VM_TIMING7);
3841 exit_hs_mode_lat = FLD_GET(r, 15, 0);
3842 enter_hs_mode_lat = FLD_GET(r, 31, 16);
3843
3844 r = dsi_read_reg(dsidev, DSI_CLK_CTRL);
3845 lp_clk_div = FLD_GET(r, 12, 0);
3846 ddr_alwon = FLD_GET(r, 13, 13);
3847
3848 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
3849 ths_exit = FLD_GET(r, 7, 0);
3850
3851 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
3852 tclk_trail = FLD_GET(r, 15, 8);
3853
3854 exiths_clk = ths_exit + tclk_trail;
3855
3856 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
3857 bllp = hbp + hfp + hsa + DIV_ROUND_UP(width_bytes + 6, ndl);
3858
3859 if (!hsa_blanking_mode) {
3860 hsa_interleave_hs = dsi_compute_interleave_hs(hsa, ddr_alwon,
3861 enter_hs_mode_lat, exit_hs_mode_lat,
3862 exiths_clk, ddr_clk_pre, ddr_clk_post);
3863 hsa_interleave_lp = dsi_compute_interleave_lp(hsa,
3864 enter_hs_mode_lat, exit_hs_mode_lat,
3865 lp_clk_div, dsi_fclk_hsdiv);
3866 }
3867
3868 if (!hfp_blanking_mode) {
3869 hfp_interleave_hs = dsi_compute_interleave_hs(hfp, ddr_alwon,
3870 enter_hs_mode_lat, exit_hs_mode_lat,
3871 exiths_clk, ddr_clk_pre, ddr_clk_post);
3872 hfp_interleave_lp = dsi_compute_interleave_lp(hfp,
3873 enter_hs_mode_lat, exit_hs_mode_lat,
3874 lp_clk_div, dsi_fclk_hsdiv);
3875 }
3876
3877 if (!hbp_blanking_mode) {
3878 hbp_interleave_hs = dsi_compute_interleave_hs(hbp, ddr_alwon,
3879 enter_hs_mode_lat, exit_hs_mode_lat,
3880 exiths_clk, ddr_clk_pre, ddr_clk_post);
3881
3882 hbp_interleave_lp = dsi_compute_interleave_lp(hbp,
3883 enter_hs_mode_lat, exit_hs_mode_lat,
3884 lp_clk_div, dsi_fclk_hsdiv);
3885 }
3886
3887 if (!blanking_mode) {
3888 bl_interleave_hs = dsi_compute_interleave_hs(bllp, ddr_alwon,
3889 enter_hs_mode_lat, exit_hs_mode_lat,
3890 exiths_clk, ddr_clk_pre, ddr_clk_post);
3891
3892 bl_interleave_lp = dsi_compute_interleave_lp(bllp,
3893 enter_hs_mode_lat, exit_hs_mode_lat,
3894 lp_clk_div, dsi_fclk_hsdiv);
3895 }
3896
3897 DSSDBG("DSI HS interleaving(TXBYTECLKHS) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3898 hsa_interleave_hs, hfp_interleave_hs, hbp_interleave_hs,
3899 bl_interleave_hs);
3900
3901 DSSDBG("DSI LP interleaving(bytes) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3902 hsa_interleave_lp, hfp_interleave_lp, hbp_interleave_lp,
3903 bl_interleave_lp);
3904
3905 r = dsi_read_reg(dsidev, DSI_VM_TIMING4);
3906 r = FLD_MOD(r, hsa_interleave_hs, 23, 16);
3907 r = FLD_MOD(r, hfp_interleave_hs, 15, 8);
3908 r = FLD_MOD(r, hbp_interleave_hs, 7, 0);
3909 dsi_write_reg(dsidev, DSI_VM_TIMING4, r);
3910
3911 r = dsi_read_reg(dsidev, DSI_VM_TIMING5);
3912 r = FLD_MOD(r, hsa_interleave_lp, 23, 16);
3913 r = FLD_MOD(r, hfp_interleave_lp, 15, 8);
3914 r = FLD_MOD(r, hbp_interleave_lp, 7, 0);
3915 dsi_write_reg(dsidev, DSI_VM_TIMING5, r);
3916
3917 r = dsi_read_reg(dsidev, DSI_VM_TIMING6);
3918 r = FLD_MOD(r, bl_interleave_hs, 31, 15);
3919 r = FLD_MOD(r, bl_interleave_lp, 16, 0);
3920 dsi_write_reg(dsidev, DSI_VM_TIMING6, r);
3921}
3922
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003923static int dsi_proto_config(struct omap_dss_device *dssdev)
3924{
3925 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja02c39602012-08-10 15:01:33 +05303926 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003927 u32 r;
3928 int buswidth = 0;
3929
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303930 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003931 DSI_FIFO_SIZE_32,
3932 DSI_FIFO_SIZE_32,
3933 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003934
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303935 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003936 DSI_FIFO_SIZE_32,
3937 DSI_FIFO_SIZE_32,
3938 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003939
3940 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303941 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
3942 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
3943 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
3944 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003945
Archit Taneja02c39602012-08-10 15:01:33 +05303946 switch (dsi_get_pixel_size(dsi->pix_fmt)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003947 case 16:
3948 buswidth = 0;
3949 break;
3950 case 18:
3951 buswidth = 1;
3952 break;
3953 case 24:
3954 buswidth = 2;
3955 break;
3956 default:
3957 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003958 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003959 }
3960
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303961 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003962 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
3963 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
3964 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
3965 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
3966 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
3967 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003968 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
3969 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05003970 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
3971 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
3972 /* DCS_CMD_CODE, 1=start, 0=continue */
3973 r = FLD_MOD(r, 0, 25, 25);
3974 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003975
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303976 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003977
Archit Taneja8af6ff02011-09-05 16:48:27 +05303978 dsi_config_vp_num_line_buffers(dssdev);
3979
Archit Tanejadca2b152012-08-16 18:02:00 +05303980 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05303981 dsi_config_vp_sync_events(dssdev);
3982 dsi_config_blanking_modes(dssdev);
Archit Taneja6f28c292012-05-15 11:32:18 +05303983 dsi_config_cmd_mode_interleaving(dssdev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303984 }
3985
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303986 dsi_vc_initial_config(dsidev, 0);
3987 dsi_vc_initial_config(dsidev, 1);
3988 dsi_vc_initial_config(dsidev, 2);
3989 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003990
3991 return 0;
3992}
3993
3994static void dsi_proto_timings(struct omap_dss_device *dssdev)
3995{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303996 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinendb186442011-10-13 16:12:29 +03003997 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003998 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
3999 unsigned tclk_pre, tclk_post;
4000 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
4001 unsigned ths_trail, ths_exit;
4002 unsigned ddr_clk_pre, ddr_clk_post;
4003 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
4004 unsigned ths_eot;
Tomi Valkeinendb186442011-10-13 16:12:29 +03004005 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004006 u32 r;
4007
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304008 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004009 ths_prepare = FLD_GET(r, 31, 24);
4010 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
4011 ths_zero = ths_prepare_ths_zero - ths_prepare;
4012 ths_trail = FLD_GET(r, 15, 8);
4013 ths_exit = FLD_GET(r, 7, 0);
4014
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304015 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004016 tlpx = FLD_GET(r, 22, 16) * 2;
4017 tclk_trail = FLD_GET(r, 15, 8);
4018 tclk_zero = FLD_GET(r, 7, 0);
4019
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304020 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004021 tclk_prepare = FLD_GET(r, 7, 0);
4022
4023 /* min 8*UI */
4024 tclk_pre = 20;
4025 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304026 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004027
Archit Taneja8af6ff02011-09-05 16:48:27 +05304028 ths_eot = DIV_ROUND_UP(4, ndl);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004029
4030 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
4031 4);
4032 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
4033
4034 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
4035 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
4036
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304037 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004038 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
4039 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304040 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004041
4042 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
4043 ddr_clk_pre,
4044 ddr_clk_post);
4045
4046 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
4047 DIV_ROUND_UP(ths_prepare, 4) +
4048 DIV_ROUND_UP(ths_zero + 3, 4);
4049
4050 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
4051
4052 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
4053 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304054 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004055
4056 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
4057 enter_hs_mode_lat, exit_hs_mode_lat);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304058
Archit Tanejadca2b152012-08-16 18:02:00 +05304059 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05304060 /* TODO: Implement a video mode check_timings function */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05304061 int hsa = dsi->vm_timings.hsa;
4062 int hfp = dsi->vm_timings.hfp;
4063 int hbp = dsi->vm_timings.hbp;
4064 int vsa = dsi->vm_timings.vsa;
4065 int vfp = dsi->vm_timings.vfp;
4066 int vbp = dsi->vm_timings.vbp;
4067 int window_sync = dsi->vm_timings.window_sync;
4068 bool hsync_end = dsi->vm_timings.vp_hsync_end;
Archit Tanejae67458a2012-08-13 14:17:30 +05304069 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05304070 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304071 int tl, t_he, width_bytes;
4072
4073 t_he = hsync_end ?
4074 ((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;
4075
4076 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
4077
4078 /* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
4079 tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
4080 DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;
4081
4082 DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
4083 hfp, hsync_end ? hsa : 0, tl);
4084 DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
4085 vsa, timings->y_res);
4086
4087 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
4088 r = FLD_MOD(r, hbp, 11, 0); /* HBP */
4089 r = FLD_MOD(r, hfp, 23, 12); /* HFP */
4090 r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24); /* HSA */
4091 dsi_write_reg(dsidev, DSI_VM_TIMING1, r);
4092
4093 r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
4094 r = FLD_MOD(r, vbp, 7, 0); /* VBP */
4095 r = FLD_MOD(r, vfp, 15, 8); /* VFP */
4096 r = FLD_MOD(r, vsa, 23, 16); /* VSA */
4097 r = FLD_MOD(r, window_sync, 27, 24); /* WINDOW_SYNC */
4098 dsi_write_reg(dsidev, DSI_VM_TIMING2, r);
4099
4100 r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
4101 r = FLD_MOD(r, timings->y_res, 14, 0); /* VACT */
4102 r = FLD_MOD(r, tl, 31, 16); /* TL */
4103 dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
4104 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004105}
4106
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03004107int omapdss_dsi_configure_pins(struct omap_dss_device *dssdev,
4108 const struct omap_dsi_pin_config *pin_cfg)
4109{
4110 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4111 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4112 int num_pins;
4113 const int *pins;
4114 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
4115 int num_lanes;
4116 int i;
4117
4118 static const enum dsi_lane_function functions[] = {
4119 DSI_LANE_CLK,
4120 DSI_LANE_DATA1,
4121 DSI_LANE_DATA2,
4122 DSI_LANE_DATA3,
4123 DSI_LANE_DATA4,
4124 };
4125
4126 num_pins = pin_cfg->num_pins;
4127 pins = pin_cfg->pins;
4128
4129 if (num_pins < 4 || num_pins > dsi->num_lanes_supported * 2
4130 || num_pins % 2 != 0)
4131 return -EINVAL;
4132
4133 for (i = 0; i < DSI_MAX_NR_LANES; ++i)
4134 lanes[i].function = DSI_LANE_UNUSED;
4135
4136 num_lanes = 0;
4137
4138 for (i = 0; i < num_pins; i += 2) {
4139 u8 lane, pol;
4140 int dx, dy;
4141
4142 dx = pins[i];
4143 dy = pins[i + 1];
4144
4145 if (dx < 0 || dx >= dsi->num_lanes_supported * 2)
4146 return -EINVAL;
4147
4148 if (dy < 0 || dy >= dsi->num_lanes_supported * 2)
4149 return -EINVAL;
4150
4151 if (dx & 1) {
4152 if (dy != dx - 1)
4153 return -EINVAL;
4154 pol = 1;
4155 } else {
4156 if (dy != dx + 1)
4157 return -EINVAL;
4158 pol = 0;
4159 }
4160
4161 lane = dx / 2;
4162
4163 lanes[lane].function = functions[i / 2];
4164 lanes[lane].polarity = pol;
4165 num_lanes++;
4166 }
4167
4168 memcpy(dsi->lanes, lanes, sizeof(dsi->lanes));
4169 dsi->num_lanes_used = num_lanes;
4170
4171 return 0;
4172}
4173EXPORT_SYMBOL(omapdss_dsi_configure_pins);
4174
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004175int omapdss_dsi_set_clocks(struct omap_dss_device *dssdev,
4176 unsigned long ddr_clk, unsigned long lp_clk)
4177{
4178 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4179 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4180 struct dsi_clock_info cinfo;
4181 struct dispc_clock_info dispc_cinfo;
4182 unsigned lp_clk_div;
4183 unsigned long dsi_fclk;
4184 int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
4185 unsigned long pck;
4186 int r;
4187
4188 DSSDBGF("ddr_clk %lu, lp_clk %lu", ddr_clk, lp_clk);
4189
4190 mutex_lock(&dsi->lock);
4191
4192 r = dsi_pll_calc_ddrfreq(dsidev, ddr_clk, &cinfo);
4193 if (r)
4194 goto err;
4195
4196 dssdev->clocks.dsi.regn = cinfo.regn;
4197 dssdev->clocks.dsi.regm = cinfo.regm;
4198 dssdev->clocks.dsi.regm_dispc = cinfo.regm_dispc;
4199 dssdev->clocks.dsi.regm_dsi = cinfo.regm_dsi;
4200
4201
4202 dsi_fclk = cinfo.dsi_pll_hsdiv_dsi_clk;
4203 lp_clk_div = DIV_ROUND_UP(dsi_fclk, lp_clk * 2);
4204
4205 dssdev->clocks.dsi.lp_clk_div = lp_clk_div;
4206
4207 /* pck = TxByteClkHS * datalanes * 8 / bitsperpixel */
4208
4209 pck = cinfo.clkin4ddr / 16 * (dsi->num_lanes_used - 1) * 8 / bpp;
4210
4211 DSSDBG("finding dispc dividers for pck %lu\n", pck);
4212
4213 dispc_find_clk_divs(pck, cinfo.dsi_pll_hsdiv_dispc_clk, &dispc_cinfo);
4214
4215 dssdev->clocks.dispc.channel.lck_div = dispc_cinfo.lck_div;
4216 dssdev->clocks.dispc.channel.pck_div = dispc_cinfo.pck_div;
4217
4218
4219 dssdev->clocks.dispc.dispc_fclk_src = OMAP_DSS_CLK_SRC_FCK;
4220
4221 dssdev->clocks.dispc.channel.lcd_clk_src =
4222 dsi->module_id == 0 ?
4223 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
4224 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC;
4225
4226 dssdev->clocks.dsi.dsi_fclk_src =
4227 dsi->module_id == 0 ?
4228 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
4229 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI;
4230
4231 mutex_unlock(&dsi->lock);
4232 return 0;
4233err:
4234 mutex_unlock(&dsi->lock);
4235 return r;
4236}
4237EXPORT_SYMBOL(omapdss_dsi_set_clocks);
4238
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004239int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304240{
4241 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejae67458a2012-08-13 14:17:30 +05304242 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja02c39602012-08-10 15:01:33 +05304243 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304244 u8 data_type;
4245 u16 word_count;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004246 int r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304247
Archit Tanejadca2b152012-08-16 18:02:00 +05304248 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05304249 switch (dsi->pix_fmt) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004250 case OMAP_DSS_DSI_FMT_RGB888:
4251 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
4252 break;
4253 case OMAP_DSS_DSI_FMT_RGB666:
4254 data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
4255 break;
4256 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
4257 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
4258 break;
4259 case OMAP_DSS_DSI_FMT_RGB565:
4260 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
4261 break;
4262 default:
4263 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03004264 return -EINVAL;
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004265 };
Archit Taneja8af6ff02011-09-05 16:48:27 +05304266
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004267 dsi_if_enable(dsidev, false);
4268 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304269
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004270 /* MODE, 1 = video mode */
4271 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304272
Archit Tanejae67458a2012-08-13 14:17:30 +05304273 word_count = DIV_ROUND_UP(dsi->timings.x_res * bpp, 8);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304274
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004275 dsi_vc_write_long_header(dsidev, channel, data_type,
4276 word_count, 0);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304277
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004278 dsi_vc_enable(dsidev, channel, true);
4279 dsi_if_enable(dsidev, true);
4280 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304281
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004282 r = dss_mgr_enable(dssdev->manager);
4283 if (r) {
Archit Tanejadca2b152012-08-16 18:02:00 +05304284 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004285 dsi_if_enable(dsidev, false);
4286 dsi_vc_enable(dsidev, channel, false);
4287 }
4288
4289 return r;
4290 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304291
4292 return 0;
4293}
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004294EXPORT_SYMBOL(dsi_enable_video_output);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304295
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004296void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304297{
4298 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejadca2b152012-08-16 18:02:00 +05304299 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304300
Archit Tanejadca2b152012-08-16 18:02:00 +05304301 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004302 dsi_if_enable(dsidev, false);
4303 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304304
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004305 /* MODE, 0 = command mode */
4306 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304307
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004308 dsi_vc_enable(dsidev, channel, true);
4309 dsi_if_enable(dsidev, true);
4310 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304311
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +02004312 dss_mgr_disable(dssdev->manager);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304313}
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004314EXPORT_SYMBOL(dsi_disable_video_output);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304315
Archit Taneja55cd63a2012-08-09 15:41:13 +05304316static void dsi_update_screen_dispc(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004317{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304318 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304319 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004320 unsigned bytespp;
4321 unsigned bytespl;
4322 unsigned bytespf;
4323 unsigned total_len;
4324 unsigned packet_payload;
4325 unsigned packet_len;
4326 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004327 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304328 const unsigned channel = dsi->update_channel;
Archit Taneja0c656222011-05-16 15:17:09 +05304329 const unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
Archit Taneja55cd63a2012-08-09 15:41:13 +05304330 u16 w = dsi->timings.x_res;
4331 u16 h = dsi->timings.y_res;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004332
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004333 DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004334
Archit Tanejad6049142011-08-22 11:58:08 +05304335 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004336
Archit Taneja02c39602012-08-10 15:01:33 +05304337 bytespp = dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004338 bytespl = w * bytespp;
4339 bytespf = bytespl * h;
4340
4341 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
4342 * number of lines in a packet. See errata about VP_CLK_RATIO */
4343
4344 if (bytespf < line_buf_size)
4345 packet_payload = bytespf;
4346 else
4347 packet_payload = (line_buf_size) / bytespl * bytespl;
4348
4349 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
4350 total_len = (bytespf / packet_payload) * packet_len;
4351
4352 if (bytespf % packet_payload)
4353 total_len += (bytespf % packet_payload) + 1;
4354
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004355 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304356 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004357
Archit Taneja7a7c48f2011-08-25 18:25:03 +05304358 dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304359 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004360
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304361 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004362 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
4363 else
4364 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304365 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004366
4367 /* We put SIDLEMODE to no-idle for the duration of the transfer,
4368 * because DSS interrupts are not capable of waking up the CPU and the
4369 * framedone interrupt could be delayed for quite a long time. I think
4370 * the same goes for any DSS interrupts, but for some reason I have not
4371 * seen the problem anywhere else than here.
4372 */
4373 dispc_disable_sidle();
4374
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304375 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004376
Archit Taneja49dbf582011-05-16 15:17:07 +05304377 r = schedule_delayed_work(&dsi->framedone_timeout_work,
4378 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004379 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004380
Archit Taneja55cd63a2012-08-09 15:41:13 +05304381 dss_mgr_set_timings(dssdev->manager, &dsi->timings);
4382
Tomi Valkeinen1cb00172011-11-18 11:14:01 +02004383 dss_mgr_start_update(dssdev->manager);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004384
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304385 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004386 /* disable LP_RX_TO, so that we can receive TE. Time to wait
4387 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304388 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004389
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304390 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004391
4392#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304393 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004394#endif
4395 }
4396}
4397
4398#ifdef DSI_CATCH_MISSING_TE
4399static void dsi_te_timeout(unsigned long arg)
4400{
4401 DSSERR("TE not received for 250ms!\n");
4402}
4403#endif
4404
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304405static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004406{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304407 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4408
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004409 /* SIDLEMODE back to smart-idle */
4410 dispc_enable_sidle();
4411
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304412 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004413 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304414 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004415 }
4416
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304417 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004418
4419 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304420 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004421}
4422
4423static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4424{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304425 struct dsi_data *dsi = container_of(work, struct dsi_data,
4426 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004427 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
4428 * 250ms which would conflict with this timeout work. What should be
4429 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004430 * possibly scheduled framedone work. However, cancelling the transfer
4431 * on the HW is buggy, and would probably require resetting the whole
4432 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004433
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004434 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004435
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304436 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004437}
4438
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004439static void dsi_framedone_irq_callback(void *data, u32 mask)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004440{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304441 struct omap_dss_device *dssdev = (struct omap_dss_device *) data;
4442 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304443 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4444
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004445 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
4446 * turns itself off. However, DSI still has the pixels in its buffers,
4447 * and is sending the data.
4448 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004449
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304450 __cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004451
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304452 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004453}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004454
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004455int omap_dsi_update(struct omap_dss_device *dssdev, int channel,
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004456 void (*callback)(int, void *), void *data)
4457{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304458 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304459 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004460 u16 dw, dh;
4461
4462 dsi_perf_mark_setup(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304463
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304464 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004465
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004466 dsi->framedone_callback = callback;
4467 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004468
Archit Tanejae3525742012-08-09 15:23:43 +05304469 dw = dsi->timings.x_res;
4470 dh = dsi->timings.y_res;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004471
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004472#ifdef DEBUG
4473 dsi->update_bytes = dw * dh *
Archit Taneja02c39602012-08-10 15:01:33 +05304474 dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004475#endif
Archit Taneja55cd63a2012-08-09 15:41:13 +05304476 dsi_update_screen_dispc(dssdev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004477
4478 return 0;
4479}
4480EXPORT_SYMBOL(omap_dsi_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004481
4482/* Display funcs */
4483
Archit Taneja7d2572f2012-06-29 14:31:07 +05304484static int dsi_configure_dispc_clocks(struct omap_dss_device *dssdev)
4485{
4486 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4487 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4488 struct dispc_clock_info dispc_cinfo;
4489 int r;
4490 unsigned long long fck;
4491
4492 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
4493
4494 dispc_cinfo.lck_div = dssdev->clocks.dispc.channel.lck_div;
4495 dispc_cinfo.pck_div = dssdev->clocks.dispc.channel.pck_div;
4496
4497 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4498 if (r) {
4499 DSSERR("Failed to calc dispc clocks\n");
4500 return r;
4501 }
4502
4503 dsi->mgr_config.clock_info = dispc_cinfo;
4504
4505 return 0;
4506}
4507
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004508static int dsi_display_init_dispc(struct omap_dss_device *dssdev)
4509{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304510 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4511 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304512 int r;
4513 u32 irq = 0;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304514
Archit Tanejadca2b152012-08-16 18:02:00 +05304515 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
Archit Tanejae67458a2012-08-13 14:17:30 +05304516 dsi->timings.hsw = 1;
4517 dsi->timings.hfp = 1;
4518 dsi->timings.hbp = 1;
4519 dsi->timings.vsw = 1;
4520 dsi->timings.vfp = 0;
4521 dsi->timings.vbp = 0;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004522
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05304523 irq = dispc_mgr_get_framedone_irq(dssdev->manager->id);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304524
4525 r = omap_dispc_register_isr(dsi_framedone_irq_callback,
4526 (void *) dssdev, irq);
4527 if (r) {
4528 DSSERR("can't get FRAMEDONE irq\n");
Archit Taneja7d2572f2012-06-29 14:31:07 +05304529 goto err;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304530 }
4531
Archit Taneja7d2572f2012-06-29 14:31:07 +05304532 dsi->mgr_config.stallmode = true;
4533 dsi->mgr_config.fifohandcheck = true;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304534 } else {
Archit Taneja7d2572f2012-06-29 14:31:07 +05304535 dsi->mgr_config.stallmode = false;
4536 dsi->mgr_config.fifohandcheck = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004537 }
4538
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304539 /*
4540 * override interlace, logic level and edge related parameters in
4541 * omap_video_timings with default values
4542 */
Archit Tanejae67458a2012-08-13 14:17:30 +05304543 dsi->timings.interlace = false;
4544 dsi->timings.hsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4545 dsi->timings.vsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4546 dsi->timings.data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE;
4547 dsi->timings.de_level = OMAPDSS_SIG_ACTIVE_HIGH;
4548 dsi->timings.sync_pclk_edge = OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES;
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304549
Archit Tanejae67458a2012-08-13 14:17:30 +05304550 dss_mgr_set_timings(dssdev->manager, &dsi->timings);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304551
Archit Taneja7d2572f2012-06-29 14:31:07 +05304552 r = dsi_configure_dispc_clocks(dssdev);
4553 if (r)
4554 goto err1;
4555
4556 dsi->mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
4557 dsi->mgr_config.video_port_width =
Archit Taneja02c39602012-08-10 15:01:33 +05304558 dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304559 dsi->mgr_config.lcden_sig_polarity = 0;
4560
Archit Tanejaf476ae92012-06-29 14:37:03 +05304561 dss_mgr_set_lcd_config(dssdev->manager, &dsi->mgr_config);
Archit Tanejad21f43b2012-06-21 09:45:11 +05304562
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004563 return 0;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304564err1:
Archit Tanejadca2b152012-08-16 18:02:00 +05304565 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
Archit Taneja7d2572f2012-06-29 14:31:07 +05304566 omap_dispc_unregister_isr(dsi_framedone_irq_callback,
4567 (void *) dssdev, irq);
4568err:
4569 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004570}
4571
4572static void dsi_display_uninit_dispc(struct omap_dss_device *dssdev)
4573{
Archit Tanejadca2b152012-08-16 18:02:00 +05304574 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4575 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4576
4577 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05304578 u32 irq;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304579
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05304580 irq = dispc_mgr_get_framedone_irq(dssdev->manager->id);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304581
Archit Taneja8af6ff02011-09-05 16:48:27 +05304582 omap_dispc_unregister_isr(dsi_framedone_irq_callback,
4583 (void *) dssdev, irq);
4584 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004585}
4586
4587static int dsi_configure_dsi_clocks(struct omap_dss_device *dssdev)
4588{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304589 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004590 struct dsi_clock_info cinfo;
4591 int r;
4592
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02004593 cinfo.regn = dssdev->clocks.dsi.regn;
4594 cinfo.regm = dssdev->clocks.dsi.regm;
4595 cinfo.regm_dispc = dssdev->clocks.dsi.regm_dispc;
4596 cinfo.regm_dsi = dssdev->clocks.dsi.regm_dsi;
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02004597 r = dsi_calc_clock_rates(dsidev, &cinfo);
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004598 if (r) {
4599 DSSERR("Failed to calc dsi clocks\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004600 return r;
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004601 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004602
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304603 r = dsi_pll_set_clock_div(dsidev, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004604 if (r) {
4605 DSSERR("Failed to set dsi clocks\n");
4606 return r;
4607 }
4608
4609 return 0;
4610}
4611
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004612static int dsi_display_init_dsi(struct omap_dss_device *dssdev)
4613{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304614 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004615 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004616 int r;
4617
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304618 r = dsi_pll_init(dsidev, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004619 if (r)
4620 goto err0;
4621
4622 r = dsi_configure_dsi_clocks(dssdev);
4623 if (r)
4624 goto err1;
4625
Archit Tanejae8881662011-04-12 13:52:24 +05304626 dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004627 dss_select_dsi_clk_source(dsi->module_id, dssdev->clocks.dsi.dsi_fclk_src);
Archit Taneja9613c022011-03-22 06:33:36 -05004628 dss_select_lcd_clk_source(dssdev->manager->id,
Archit Tanejae8881662011-04-12 13:52:24 +05304629 dssdev->clocks.dispc.channel.lcd_clk_src);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004630
4631 DSSDBG("PLL OK\n");
4632
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03004633 r = dsi_cio_init(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004634 if (r)
4635 goto err2;
4636
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304637 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004638
4639 dsi_proto_timings(dssdev);
4640 dsi_set_lp_clk_divisor(dssdev);
4641
4642 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304643 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004644
4645 r = dsi_proto_config(dssdev);
4646 if (r)
4647 goto err3;
4648
4649 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304650 dsi_vc_enable(dsidev, 0, 1);
4651 dsi_vc_enable(dsidev, 1, 1);
4652 dsi_vc_enable(dsidev, 2, 1);
4653 dsi_vc_enable(dsidev, 3, 1);
4654 dsi_if_enable(dsidev, 1);
4655 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004656
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004657 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004658err3:
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03004659 dsi_cio_uninit(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004660err2:
Archit Taneja89a35e52011-04-12 13:52:23 +05304661 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004662 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5e785092011-08-10 11:25:36 +03004663 dss_select_lcd_clk_source(dssdev->manager->id, OMAP_DSS_CLK_SRC_FCK);
4664
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004665err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304666 dsi_pll_uninit(dsidev, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004667err0:
4668 return r;
4669}
4670
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004671static void dsi_display_uninit_dsi(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004672 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004673{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304674 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304675 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304676
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304677 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304678 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004679
Ville Syrjäläd7370102010-04-22 22:50:09 +02004680 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304681 dsi_if_enable(dsidev, 0);
4682 dsi_vc_enable(dsidev, 0, 0);
4683 dsi_vc_enable(dsidev, 1, 0);
4684 dsi_vc_enable(dsidev, 2, 0);
4685 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004686
Archit Taneja89a35e52011-04-12 13:52:23 +05304687 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004688 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5e785092011-08-10 11:25:36 +03004689 dss_select_lcd_clk_source(dssdev->manager->id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03004690 dsi_cio_uninit(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304691 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004692}
4693
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004694int omapdss_dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004695{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304696 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304697 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004698 int r = 0;
4699
4700 DSSDBG("dsi_display_enable\n");
4701
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304702 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004703
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304704 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004705
Tomi Valkeinen05e1d602011-06-23 16:38:21 +03004706 if (dssdev->manager == NULL) {
4707 DSSERR("failed to enable display: no manager\n");
4708 r = -ENODEV;
4709 goto err_start_dev;
4710 }
4711
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004712 r = omap_dss_start_device(dssdev);
4713 if (r) {
4714 DSSERR("failed to start device\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004715 goto err_start_dev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004716 }
4717
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004718 r = dsi_runtime_get(dsidev);
4719 if (r)
4720 goto err_get_dsi;
4721
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304722 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004723
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004724 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004725
4726 r = dsi_display_init_dispc(dssdev);
4727 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004728 goto err_init_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004729
4730 r = dsi_display_init_dsi(dssdev);
4731 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004732 goto err_init_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004733
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304734 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004735
4736 return 0;
4737
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004738err_init_dsi:
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004739 dsi_display_uninit_dispc(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004740err_init_dispc:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304741 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004742 dsi_runtime_put(dsidev);
4743err_get_dsi:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004744 omap_dss_stop_device(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004745err_start_dev:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304746 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004747 DSSDBG("dsi_display_enable FAILED\n");
4748 return r;
4749}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004750EXPORT_SYMBOL(omapdss_dsi_display_enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004751
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004752void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004753 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004754{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304755 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304756 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304757
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004758 DSSDBG("dsi_display_disable\n");
4759
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304760 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004761
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304762 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004763
Tomi Valkeinen15ffa1d2011-06-16 14:34:06 +03004764 dsi_sync_vc(dsidev, 0);
4765 dsi_sync_vc(dsidev, 1);
4766 dsi_sync_vc(dsidev, 2);
4767 dsi_sync_vc(dsidev, 3);
4768
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004769 dsi_display_uninit_dispc(dssdev);
4770
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004771 dsi_display_uninit_dsi(dssdev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004772
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004773 dsi_runtime_put(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304774 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004775
4776 omap_dss_stop_device(dssdev);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004777
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304778 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004779}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004780EXPORT_SYMBOL(omapdss_dsi_display_disable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004781
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004782int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004783{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304784 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4785 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4786
4787 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004788 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004789}
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004790EXPORT_SYMBOL(omapdss_dsi_enable_te);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004791
Archit Tanejae67458a2012-08-13 14:17:30 +05304792void omapdss_dsi_set_timings(struct omap_dss_device *dssdev,
4793 struct omap_video_timings *timings)
4794{
4795 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4796 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4797
4798 mutex_lock(&dsi->lock);
4799
4800 dsi->timings = *timings;
4801
4802 mutex_unlock(&dsi->lock);
4803}
4804EXPORT_SYMBOL(omapdss_dsi_set_timings);
4805
Archit Tanejae3525742012-08-09 15:23:43 +05304806void omapdss_dsi_set_size(struct omap_dss_device *dssdev, u16 w, u16 h)
4807{
4808 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4809 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4810
4811 mutex_lock(&dsi->lock);
4812
4813 dsi->timings.x_res = w;
4814 dsi->timings.y_res = h;
4815
4816 mutex_unlock(&dsi->lock);
4817}
4818EXPORT_SYMBOL(omapdss_dsi_set_size);
4819
Archit Taneja02c39602012-08-10 15:01:33 +05304820void omapdss_dsi_set_pixel_format(struct omap_dss_device *dssdev,
4821 enum omap_dss_dsi_pixel_format fmt)
4822{
4823 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4824 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4825
4826 mutex_lock(&dsi->lock);
4827
4828 dsi->pix_fmt = fmt;
4829
4830 mutex_unlock(&dsi->lock);
4831}
4832EXPORT_SYMBOL(omapdss_dsi_set_pixel_format);
4833
Archit Tanejadca2b152012-08-16 18:02:00 +05304834void omapdss_dsi_set_operation_mode(struct omap_dss_device *dssdev,
4835 enum omap_dss_dsi_mode mode)
4836{
4837 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4838 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4839
4840 mutex_lock(&dsi->lock);
4841
4842 dsi->mode = mode;
4843
4844 mutex_unlock(&dsi->lock);
4845}
4846EXPORT_SYMBOL(omapdss_dsi_set_operation_mode);
4847
Archit Taneja0b3ffe32012-08-13 22:13:39 +05304848void omapdss_dsi_set_videomode_timings(struct omap_dss_device *dssdev,
4849 struct omap_dss_dsi_videomode_timings *timings)
4850{
4851 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4852 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4853
4854 mutex_lock(&dsi->lock);
4855
4856 dsi->vm_timings = *timings;
4857
4858 mutex_unlock(&dsi->lock);
4859}
4860EXPORT_SYMBOL(omapdss_dsi_set_videomode_timings);
4861
Tomi Valkeinen9d8232a2012-03-01 16:58:39 +02004862static int __init dsi_init_display(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004863{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304864 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4865 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4866
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004867 DSSDBG("DSI init\n");
4868
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304869 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004870 struct regulator *vdds_dsi;
4871
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304872 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004873
4874 if (IS_ERR(vdds_dsi)) {
4875 DSSERR("can't get VDDS_DSI regulator\n");
4876 return PTR_ERR(vdds_dsi);
4877 }
4878
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304879 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004880 }
4881
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004882 return 0;
4883}
4884
Archit Taneja5ee3c142011-03-02 12:35:53 +05304885int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
4886{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304887 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4888 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05304889 int i;
4890
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304891 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
4892 if (!dsi->vc[i].dssdev) {
4893 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304894 *channel = i;
4895 return 0;
4896 }
4897 }
4898
4899 DSSERR("cannot get VC for display %s", dssdev->name);
4900 return -ENOSPC;
4901}
4902EXPORT_SYMBOL(omap_dsi_request_vc);
4903
4904int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
4905{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304906 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4907 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4908
Archit Taneja5ee3c142011-03-02 12:35:53 +05304909 if (vc_id < 0 || vc_id > 3) {
4910 DSSERR("VC ID out of range\n");
4911 return -EINVAL;
4912 }
4913
4914 if (channel < 0 || channel > 3) {
4915 DSSERR("Virtual Channel out of range\n");
4916 return -EINVAL;
4917 }
4918
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304919 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05304920 DSSERR("Virtual Channel not allocated to display %s\n",
4921 dssdev->name);
4922 return -EINVAL;
4923 }
4924
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304925 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304926
4927 return 0;
4928}
4929EXPORT_SYMBOL(omap_dsi_set_vc_id);
4930
4931void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel)
4932{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304933 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4934 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4935
Archit Taneja5ee3c142011-03-02 12:35:53 +05304936 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304937 dsi->vc[channel].dssdev == dssdev) {
4938 dsi->vc[channel].dssdev = NULL;
4939 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304940 }
4941}
4942EXPORT_SYMBOL(omap_dsi_release_vc);
4943
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304944void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03004945{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304946 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 7, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05304947 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05304948 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
4949 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
Tomi Valkeinene406f902010-06-09 15:28:12 +03004950}
4951
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304952void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03004953{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304954 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 8, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05304955 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05304956 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
4957 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
Tomi Valkeinene406f902010-06-09 15:28:12 +03004958}
4959
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304960static void dsi_calc_clock_param_ranges(struct platform_device *dsidev)
Taneja, Archit49641112011-03-14 23:28:23 -05004961{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304962 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4963
4964 dsi->regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
4965 dsi->regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
4966 dsi->regm_dispc_max =
4967 dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
4968 dsi->regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
4969 dsi->fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
4970 dsi->fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
4971 dsi->lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
Taneja, Archit49641112011-03-14 23:28:23 -05004972}
4973
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004974static int dsi_get_clocks(struct platform_device *dsidev)
4975{
4976 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4977 struct clk *clk;
4978
4979 clk = clk_get(&dsidev->dev, "fck");
4980 if (IS_ERR(clk)) {
4981 DSSERR("can't get fck\n");
4982 return PTR_ERR(clk);
4983 }
4984
4985 dsi->dss_clk = clk;
4986
Tomi Valkeinenbfe4f8d2011-08-04 11:22:54 +03004987 clk = clk_get(&dsidev->dev, "sys_clk");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004988 if (IS_ERR(clk)) {
4989 DSSERR("can't get sys_clk\n");
4990 clk_put(dsi->dss_clk);
4991 dsi->dss_clk = NULL;
4992 return PTR_ERR(clk);
4993 }
4994
4995 dsi->sys_clk = clk;
4996
4997 return 0;
4998}
4999
5000static void dsi_put_clocks(struct platform_device *dsidev)
5001{
5002 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5003
5004 if (dsi->dss_clk)
5005 clk_put(dsi->dss_clk);
5006 if (dsi->sys_clk)
5007 clk_put(dsi->sys_clk);
5008}
5009
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005010static void __init dsi_probe_pdata(struct platform_device *dsidev)
5011{
5012 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5013 struct omap_dss_board_info *pdata = dsidev->dev.platform_data;
5014 int i, r;
5015
5016 for (i = 0; i < pdata->num_devices; ++i) {
5017 struct omap_dss_device *dssdev = pdata->devices[i];
5018
5019 if (dssdev->type != OMAP_DISPLAY_TYPE_DSI)
5020 continue;
5021
5022 if (dssdev->phy.dsi.module != dsi->module_id)
5023 continue;
5024
5025 r = dsi_init_display(dssdev);
5026 if (r) {
5027 DSSERR("device %s init failed: %d\n", dssdev->name, r);
5028 continue;
5029 }
5030
5031 r = omap_dss_register_device(dssdev, &dsidev->dev, i);
5032 if (r)
5033 DSSERR("device %s register failed: %d\n",
5034 dssdev->name, r);
5035 }
5036}
5037
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005038/* DSI1 HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005039static int __init omap_dsihw_probe(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005040{
5041 u32 rev;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005042 int r, i;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00005043 struct resource *dsi_mem;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305044 struct dsi_data *dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005045
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005046 dsi = devm_kzalloc(&dsidev->dev, sizeof(*dsi), GFP_KERNEL);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005047 if (!dsi)
5048 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305049
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005050 dsi->module_id = dsidev->id;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305051 dsi->pdev = dsidev;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005052 dsi_pdev_map[dsi->module_id] = dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305053 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305054
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305055 spin_lock_init(&dsi->irq_lock);
5056 spin_lock_init(&dsi->errors_lock);
5057 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005058
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005059#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305060 spin_lock_init(&dsi->irq_stats_lock);
5061 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005062#endif
5063
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305064 mutex_init(&dsi->lock);
5065 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005066
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305067 INIT_DELAYED_WORK_DEFERRABLE(&dsi->framedone_timeout_work,
5068 dsi_framedone_timeout_work_callback);
5069
5070#ifdef DSI_CATCH_MISSING_TE
5071 init_timer(&dsi->te_timer);
5072 dsi->te_timer.function = dsi_te_timeout;
5073 dsi->te_timer.data = 0;
5074#endif
5075 dsi_mem = platform_get_resource(dsi->pdev, IORESOURCE_MEM, 0);
5076 if (!dsi_mem) {
5077 DSSERR("can't get IORESOURCE_MEM DSI\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005078 return -EINVAL;
archit tanejaaffe3602011-02-23 08:41:03 +00005079 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005080
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005081 dsi->base = devm_ioremap(&dsidev->dev, dsi_mem->start,
5082 resource_size(dsi_mem));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305083 if (!dsi->base) {
5084 DSSERR("can't ioremap DSI\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005085 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305086 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005087
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305088 dsi->irq = platform_get_irq(dsi->pdev, 0);
5089 if (dsi->irq < 0) {
5090 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005091 return -ENODEV;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305092 }
archit tanejaaffe3602011-02-23 08:41:03 +00005093
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005094 r = devm_request_irq(&dsidev->dev, dsi->irq, omap_dsi_irq_handler,
5095 IRQF_SHARED, dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00005096 if (r < 0) {
5097 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005098 return r;
archit tanejaaffe3602011-02-23 08:41:03 +00005099 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005100
Archit Taneja5ee3c142011-03-02 12:35:53 +05305101 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305102 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
Archit Tanejad6049142011-08-22 11:58:08 +05305103 dsi->vc[i].source = DSI_VC_SOURCE_L4;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305104 dsi->vc[i].dssdev = NULL;
5105 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305106 }
5107
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305108 dsi_calc_clock_param_ranges(dsidev);
Taneja, Archit49641112011-03-14 23:28:23 -05005109
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005110 r = dsi_get_clocks(dsidev);
5111 if (r)
5112 return r;
5113
5114 pm_runtime_enable(&dsidev->dev);
5115
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005116 r = dsi_runtime_get(dsidev);
5117 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005118 goto err_runtime_get;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005119
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305120 rev = dsi_read_reg(dsidev, DSI_REVISION);
5121 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005122 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
5123
Tomi Valkeinend9820852011-10-12 15:05:59 +03005124 /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
5125 * of data to 3 by default */
5126 if (dss_has_feature(FEAT_DSI_GNQ))
5127 /* NB_DATA_LANES */
5128 dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
5129 else
5130 dsi->num_lanes_supported = 3;
Archit Taneja75d72472011-05-16 15:17:08 +05305131
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005132 dsi_probe_pdata(dsidev);
Tomi Valkeinen35deca32012-03-01 15:45:53 +02005133
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005134 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005135
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005136 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005137 dss_debugfs_create_file("dsi1_regs", dsi1_dump_regs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005138 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005139 dss_debugfs_create_file("dsi2_regs", dsi2_dump_regs);
5140
5141#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005142 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005143 dss_debugfs_create_file("dsi1_irqs", dsi1_dump_irqs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005144 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005145 dss_debugfs_create_file("dsi2_irqs", dsi2_dump_irqs);
5146#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005147 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005148
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005149err_runtime_get:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005150 pm_runtime_disable(&dsidev->dev);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005151 dsi_put_clocks(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005152 return r;
5153}
5154
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005155static int __exit omap_dsihw_remove(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005156{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305157 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5158
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005159 WARN_ON(dsi->scp_clk_refcount > 0);
5160
Tomi Valkeinen35deca32012-03-01 15:45:53 +02005161 omap_dss_unregister_child_devices(&dsidev->dev);
5162
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005163 pm_runtime_disable(&dsidev->dev);
5164
5165 dsi_put_clocks(dsidev);
5166
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305167 if (dsi->vdds_dsi_reg != NULL) {
5168 if (dsi->vdds_dsi_enabled) {
5169 regulator_disable(dsi->vdds_dsi_reg);
5170 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen88257b22010-12-20 16:26:22 +02005171 }
5172
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305173 regulator_put(dsi->vdds_dsi_reg);
5174 dsi->vdds_dsi_reg = NULL;
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005175 }
5176
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005177 return 0;
5178}
5179
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005180static int dsi_runtime_suspend(struct device *dev)
5181{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005182 dispc_runtime_put();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005183
5184 return 0;
5185}
5186
5187static int dsi_runtime_resume(struct device *dev)
5188{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005189 int r;
5190
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005191 r = dispc_runtime_get();
5192 if (r)
Tomi Valkeinen852f0832012-02-17 17:58:04 +02005193 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005194
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005195 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005196}
5197
5198static const struct dev_pm_ops dsi_pm_ops = {
5199 .runtime_suspend = dsi_runtime_suspend,
5200 .runtime_resume = dsi_runtime_resume,
5201};
5202
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005203static struct platform_driver omap_dsihw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005204 .remove = __exit_p(omap_dsihw_remove),
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005205 .driver = {
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005206 .name = "omapdss_dsi",
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005207 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005208 .pm = &dsi_pm_ops,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005209 },
5210};
5211
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005212int __init dsi_init_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005213{
Tomi Valkeinen61055d42012-03-07 12:53:38 +02005214 return platform_driver_probe(&omap_dsihw_driver, omap_dsihw_probe);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005215}
5216
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005217void __exit dsi_uninit_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005218{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02005219 platform_driver_unregister(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005220}