blob: c8ab947cf3594347fc159066b133c9db62f57d00 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * ahci.c - AHCI SATA support
3 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04004 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04008 * Copyright 2004-2005 Red Hat, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2, or (at your option)
14 * any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; see the file COPYING. If not, write to
23 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
24 *
25 *
26 * libata documentation is available via 'make {ps|pdf}docs',
27 * as Documentation/DocBook/libata.*
28 *
29 * AHCI hardware documentation:
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040031 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 *
33 */
34
35#include <linux/kernel.h>
36#include <linux/module.h>
37#include <linux/pci.h>
38#include <linux/init.h>
39#include <linux/blkdev.h>
40#include <linux/delay.h>
41#include <linux/interrupt.h>
domen@coderock.org87507cf2005-04-08 09:53:06 +020042#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050043#include <linux/device.h>
Tejun Heoedc93052007-10-25 14:59:16 +090044#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050046#include <scsi/scsi_cmnd.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <linux/libata.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
49#define DRV_NAME "ahci"
Tejun Heo7d50b602007-09-23 13:19:54 +090050#define DRV_VERSION "3.0"
Linus Torvalds1da177e2005-04-16 15:20:36 -070051
52
53enum {
54 AHCI_PCI_BAR = 5,
Tejun Heo648a88b2006-11-09 15:08:40 +090055 AHCI_MAX_PORTS = 32,
Linus Torvalds1da177e2005-04-16 15:20:36 -070056 AHCI_MAX_SG = 168, /* hardware max is 64K */
57 AHCI_DMA_BOUNDARY = 0xffffffff,
Jens Axboebe5d8212007-05-22 09:45:39 +020058 AHCI_USE_CLUSTERING = 1,
Tejun Heo12fad3f2006-05-15 21:03:55 +090059 AHCI_MAX_CMDS = 32,
Tejun Heodd410ff2006-05-15 21:03:50 +090060 AHCI_CMD_SZ = 32,
Tejun Heo12fad3f2006-05-15 21:03:55 +090061 AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
Linus Torvalds1da177e2005-04-16 15:20:36 -070062 AHCI_RX_FIS_SZ = 256,
Jeff Garzika0ea7322005-06-04 01:13:15 -040063 AHCI_CMD_TBL_CDB = 0x40,
Tejun Heodd410ff2006-05-15 21:03:50 +090064 AHCI_CMD_TBL_HDR_SZ = 0x80,
65 AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
66 AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
67 AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
Linus Torvalds1da177e2005-04-16 15:20:36 -070068 AHCI_RX_FIS_SZ,
69 AHCI_IRQ_ON_SG = (1 << 31),
70 AHCI_CMD_ATAPI = (1 << 5),
71 AHCI_CMD_WRITE = (1 << 6),
Tejun Heo4b10e552006-03-12 11:25:27 +090072 AHCI_CMD_PREFETCH = (1 << 7),
Tejun Heo22b49982006-01-23 21:38:44 +090073 AHCI_CMD_RESET = (1 << 8),
74 AHCI_CMD_CLR_BUSY = (1 << 10),
Linus Torvalds1da177e2005-04-16 15:20:36 -070075
76 RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
Tejun Heo0291f952007-01-25 19:16:28 +090077 RX_FIS_SDB = 0x58, /* offset of SDB FIS data */
Tejun Heo78cd52d2006-05-15 20:58:29 +090078 RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
Linus Torvalds1da177e2005-04-16 15:20:36 -070079
80 board_ahci = 0,
Tejun Heo7a234af2007-09-03 12:44:57 +090081 board_ahci_vt8251 = 1,
82 board_ahci_ign_iferr = 2,
83 board_ahci_sb600 = 3,
84 board_ahci_mv = 4,
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
86 /* global controller registers */
87 HOST_CAP = 0x00, /* host capabilities */
88 HOST_CTL = 0x04, /* global host control */
89 HOST_IRQ_STAT = 0x08, /* interrupt status */
90 HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
91 HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
92
93 /* HOST_CTL bits */
94 HOST_RESET = (1 << 0), /* reset controller; self-clear */
95 HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
96 HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
97
98 /* HOST_CAP bits */
Tejun Heo0be0aa92006-07-26 15:59:26 +090099 HOST_CAP_SSC = (1 << 14), /* Slumber capable */
Tejun Heo7d50b602007-09-23 13:19:54 +0900100 HOST_CAP_PMP = (1 << 17), /* Port Multiplier support */
Tejun Heo22b49982006-01-23 21:38:44 +0900101 HOST_CAP_CLO = (1 << 24), /* Command List Override support */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900102 HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */
Tejun Heo203ef6c2007-07-16 14:29:40 +0900103 HOST_CAP_SNTF = (1 << 29), /* SNotification register */
Tejun Heo979db802006-05-15 21:03:52 +0900104 HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
Tejun Heodd410ff2006-05-15 21:03:50 +0900105 HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106
107 /* registers for each SATA port */
108 PORT_LST_ADDR = 0x00, /* command list DMA addr */
109 PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
110 PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
111 PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
112 PORT_IRQ_STAT = 0x10, /* interrupt status */
113 PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
114 PORT_CMD = 0x18, /* port command */
115 PORT_TFDATA = 0x20, /* taskfile data */
116 PORT_SIG = 0x24, /* device TF signature */
117 PORT_CMD_ISSUE = 0x38, /* command issue */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
119 PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
120 PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
121 PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
Tejun Heo203ef6c2007-07-16 14:29:40 +0900122 PORT_SCR_NTF = 0x3c, /* SATA phy register: SNotification */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123
124 /* PORT_IRQ_{STAT,MASK} bits */
125 PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
126 PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
127 PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
128 PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
129 PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
130 PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
131 PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
132 PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
133
134 PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
135 PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
136 PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
137 PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
138 PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
139 PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
140 PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
141 PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
142 PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
143
Tejun Heo78cd52d2006-05-15 20:58:29 +0900144 PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
145 PORT_IRQ_IF_ERR |
146 PORT_IRQ_CONNECT |
Tejun Heo42969712006-05-31 18:28:18 +0900147 PORT_IRQ_PHYRDY |
Tejun Heo7d50b602007-09-23 13:19:54 +0900148 PORT_IRQ_UNK_FIS |
149 PORT_IRQ_BAD_PMP,
Tejun Heo78cd52d2006-05-15 20:58:29 +0900150 PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
151 PORT_IRQ_TF_ERR |
152 PORT_IRQ_HBUS_DATA_ERR,
153 DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
154 PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
155 PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156
157 /* PORT_CMD bits */
Jeff Garzik02eaa662005-11-12 01:32:19 -0500158 PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
Tejun Heo7d50b602007-09-23 13:19:54 +0900159 PORT_CMD_PMP = (1 << 17), /* PMP attached */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160 PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
161 PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
162 PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
Tejun Heo22b49982006-01-23 21:38:44 +0900163 PORT_CMD_CLO = (1 << 3), /* Command list override */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164 PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
165 PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
166 PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
167
Tejun Heo0be0aa92006-07-26 15:59:26 +0900168 PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169 PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
170 PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
171 PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
Jeff Garzik4b0060f2005-06-04 00:50:22 -0400172
Tejun Heo417a1a62007-09-23 13:19:55 +0900173 /* hpriv->flags bits */
174 AHCI_HFLAG_NO_NCQ = (1 << 0),
175 AHCI_HFLAG_IGN_IRQ_IF_ERR = (1 << 1), /* ignore IRQ_IF_ERR */
176 AHCI_HFLAG_IGN_SERR_INTERNAL = (1 << 2), /* ignore SERR_INTERNAL */
177 AHCI_HFLAG_32BIT_ONLY = (1 << 3), /* force 32bit */
178 AHCI_HFLAG_MV_PATA = (1 << 4), /* PATA port */
179 AHCI_HFLAG_NO_MSI = (1 << 5), /* no PCI MSI */
Tejun Heo6949b912007-09-23 13:19:55 +0900180 AHCI_HFLAG_NO_PMP = (1 << 6), /* no PMP */
Tejun Heo417a1a62007-09-23 13:19:55 +0900181
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200182 /* ap->flags bits */
Tejun Heo417a1a62007-09-23 13:19:55 +0900183 AHCI_FLAG_NO_HOTPLUG = (1 << 24), /* ignore PxSERR.DIAG.N */
Tejun Heo1188c0d2007-04-23 02:41:05 +0900184
185 AHCI_FLAG_COMMON = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
186 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
Tejun Heo854c73a2007-09-23 13:14:11 +0900187 ATA_FLAG_ACPI_SATA | ATA_FLAG_AN,
Tejun Heo0c887582007-08-06 18:36:23 +0900188 AHCI_LFLAG_COMMON = ATA_LFLAG_SKIP_D2H_BSY,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189};
190
191struct ahci_cmd_hdr {
192 u32 opts;
193 u32 status;
194 u32 tbl_addr;
195 u32 tbl_addr_hi;
196 u32 reserved[4];
197};
198
199struct ahci_sg {
200 u32 addr;
201 u32 addr_hi;
202 u32 reserved;
203 u32 flags_size;
204};
205
206struct ahci_host_priv {
Tejun Heo417a1a62007-09-23 13:19:55 +0900207 unsigned int flags; /* AHCI_HFLAG_* */
Tejun Heod447df12007-03-18 22:15:33 +0900208 u32 cap; /* cap to use */
209 u32 port_map; /* port map to use */
210 u32 saved_cap; /* saved initial cap */
211 u32 saved_port_map; /* saved initial port_map */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212};
213
214struct ahci_port_priv {
Tejun Heo7d50b602007-09-23 13:19:54 +0900215 struct ata_link *active_link;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216 struct ahci_cmd_hdr *cmd_slot;
217 dma_addr_t cmd_slot_dma;
218 void *cmd_tbl;
219 dma_addr_t cmd_tbl_dma;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220 void *rx_fis;
221 dma_addr_t rx_fis_dma;
Tejun Heo0291f952007-01-25 19:16:28 +0900222 /* for NCQ spurious interrupt analysis */
Tejun Heo0291f952007-01-25 19:16:28 +0900223 unsigned int ncq_saw_d2h:1;
224 unsigned int ncq_saw_dmas:1;
Tejun Heoafb2d552007-02-27 13:24:19 +0900225 unsigned int ncq_saw_sdb:1;
Kristen Carlson Accardia7384922007-08-09 14:23:41 -0700226 u32 intr_mask; /* interrupts to enable */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227};
228
Tejun Heoda3dbb12007-07-16 14:29:40 +0900229static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val);
230static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400231static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900232static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233static void ahci_irq_clear(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234static int ahci_port_start(struct ata_port *ap);
235static void ahci_port_stop(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
237static void ahci_qc_prep(struct ata_queued_cmd *qc);
238static u8 ahci_check_status(struct ata_port *ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900239static void ahci_freeze(struct ata_port *ap);
240static void ahci_thaw(struct ata_port *ap);
Tejun Heo7d50b602007-09-23 13:19:54 +0900241static void ahci_pmp_attach(struct ata_port *ap);
242static void ahci_pmp_detach(struct ata_port *ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900243static void ahci_error_handler(struct ata_port *ap);
Tejun Heoad616ff2006-11-01 18:00:24 +0900244static void ahci_vt8251_error_handler(struct ata_port *ap);
Tejun Heoedc93052007-10-25 14:59:16 +0900245static void ahci_p5wdh_error_handler(struct ata_port *ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +0900246static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
Jeff Garzikdf69c9c2007-05-26 20:46:51 -0400247static int ahci_port_resume(struct ata_port *ap);
Jeff Garzikdab632e2007-05-28 08:33:01 -0400248static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl);
249static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
250 u32 opts);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900251#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900252static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
Tejun Heoc1332872006-07-26 15:59:26 +0900253static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
254static int ahci_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900255#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256
Jeff Garzik193515d2005-11-07 00:59:37 -0500257static struct scsi_host_template ahci_sht = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258 .module = THIS_MODULE,
259 .name = DRV_NAME,
260 .ioctl = ata_scsi_ioctl,
261 .queuecommand = ata_scsi_queuecmd,
Tejun Heo12fad3f2006-05-15 21:03:55 +0900262 .change_queue_depth = ata_scsi_change_queue_depth,
263 .can_queue = AHCI_MAX_CMDS - 1,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264 .this_id = ATA_SHT_THIS_ID,
265 .sg_tablesize = AHCI_MAX_SG,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
267 .emulated = ATA_SHT_EMULATED,
268 .use_clustering = AHCI_USE_CLUSTERING,
269 .proc_name = DRV_NAME,
270 .dma_boundary = AHCI_DMA_BOUNDARY,
271 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900272 .slave_destroy = ata_scsi_slave_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273 .bios_param = ata_std_bios_param,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274};
275
Jeff Garzik057ace52005-10-22 14:27:05 -0400276static const struct ata_port_operations ahci_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277 .check_status = ahci_check_status,
278 .check_altstatus = ahci_check_status,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279 .dev_select = ata_noop_dev_select,
280
281 .tf_read = ahci_tf_read,
282
Tejun Heo7d50b602007-09-23 13:19:54 +0900283 .qc_defer = sata_pmp_qc_defer_cmd_switch,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284 .qc_prep = ahci_qc_prep,
285 .qc_issue = ahci_qc_issue,
286
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287 .irq_clear = ahci_irq_clear,
288
289 .scr_read = ahci_scr_read,
290 .scr_write = ahci_scr_write,
291
Tejun Heo78cd52d2006-05-15 20:58:29 +0900292 .freeze = ahci_freeze,
293 .thaw = ahci_thaw,
294
295 .error_handler = ahci_error_handler,
296 .post_internal_cmd = ahci_post_internal_cmd,
297
Tejun Heo7d50b602007-09-23 13:19:54 +0900298 .pmp_attach = ahci_pmp_attach,
299 .pmp_detach = ahci_pmp_detach,
Tejun Heo7d50b602007-09-23 13:19:54 +0900300
Tejun Heo438ac6d2007-03-02 17:31:26 +0900301#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900302 .port_suspend = ahci_port_suspend,
303 .port_resume = ahci_port_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900304#endif
Tejun Heoc1332872006-07-26 15:59:26 +0900305
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306 .port_start = ahci_port_start,
307 .port_stop = ahci_port_stop,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308};
309
Tejun Heoad616ff2006-11-01 18:00:24 +0900310static const struct ata_port_operations ahci_vt8251_ops = {
Tejun Heoad616ff2006-11-01 18:00:24 +0900311 .check_status = ahci_check_status,
312 .check_altstatus = ahci_check_status,
313 .dev_select = ata_noop_dev_select,
314
315 .tf_read = ahci_tf_read,
316
Tejun Heo7d50b602007-09-23 13:19:54 +0900317 .qc_defer = sata_pmp_qc_defer_cmd_switch,
Tejun Heoad616ff2006-11-01 18:00:24 +0900318 .qc_prep = ahci_qc_prep,
319 .qc_issue = ahci_qc_issue,
320
Tejun Heoad616ff2006-11-01 18:00:24 +0900321 .irq_clear = ahci_irq_clear,
322
323 .scr_read = ahci_scr_read,
324 .scr_write = ahci_scr_write,
325
326 .freeze = ahci_freeze,
327 .thaw = ahci_thaw,
328
329 .error_handler = ahci_vt8251_error_handler,
330 .post_internal_cmd = ahci_post_internal_cmd,
331
Tejun Heo7d50b602007-09-23 13:19:54 +0900332 .pmp_attach = ahci_pmp_attach,
333 .pmp_detach = ahci_pmp_detach,
Tejun Heo7d50b602007-09-23 13:19:54 +0900334
Tejun Heo438ac6d2007-03-02 17:31:26 +0900335#ifdef CONFIG_PM
Tejun Heoad616ff2006-11-01 18:00:24 +0900336 .port_suspend = ahci_port_suspend,
337 .port_resume = ahci_port_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900338#endif
Tejun Heoad616ff2006-11-01 18:00:24 +0900339
340 .port_start = ahci_port_start,
341 .port_stop = ahci_port_stop,
342};
343
Tejun Heoedc93052007-10-25 14:59:16 +0900344static const struct ata_port_operations ahci_p5wdh_ops = {
345 .check_status = ahci_check_status,
346 .check_altstatus = ahci_check_status,
347 .dev_select = ata_noop_dev_select,
348
349 .tf_read = ahci_tf_read,
350
351 .qc_defer = sata_pmp_qc_defer_cmd_switch,
352 .qc_prep = ahci_qc_prep,
353 .qc_issue = ahci_qc_issue,
354
355 .irq_clear = ahci_irq_clear,
356
357 .scr_read = ahci_scr_read,
358 .scr_write = ahci_scr_write,
359
360 .freeze = ahci_freeze,
361 .thaw = ahci_thaw,
362
363 .error_handler = ahci_p5wdh_error_handler,
364 .post_internal_cmd = ahci_post_internal_cmd,
365
366 .pmp_attach = ahci_pmp_attach,
367 .pmp_detach = ahci_pmp_detach,
368
369#ifdef CONFIG_PM
370 .port_suspend = ahci_port_suspend,
371 .port_resume = ahci_port_resume,
372#endif
373
374 .port_start = ahci_port_start,
375 .port_stop = ahci_port_stop,
376};
377
Tejun Heo417a1a62007-09-23 13:19:55 +0900378#define AHCI_HFLAGS(flags) .private_data = (void *)(flags)
379
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100380static const struct ata_port_info ahci_port_info[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381 /* board_ahci */
382 {
Tejun Heo1188c0d2007-04-23 02:41:05 +0900383 .flags = AHCI_FLAG_COMMON,
Tejun Heo0c887582007-08-06 18:36:23 +0900384 .link_flags = AHCI_LFLAG_COMMON,
Brett Russ7da79312005-09-01 21:53:34 -0400385 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400386 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 .port_ops = &ahci_ops,
388 },
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200389 /* board_ahci_vt8251 */
390 {
Tejun Heo6949b912007-09-23 13:19:55 +0900391 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
Tejun Heo417a1a62007-09-23 13:19:55 +0900392 .flags = AHCI_FLAG_COMMON,
Tejun Heo0c887582007-08-06 18:36:23 +0900393 .link_flags = AHCI_LFLAG_COMMON | ATA_LFLAG_HRST_TO_RESUME,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200394 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400395 .udma_mask = ATA_UDMA6,
Tejun Heoad616ff2006-11-01 18:00:24 +0900396 .port_ops = &ahci_vt8251_ops,
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +0200397 },
Tejun Heo41669552006-11-29 11:33:14 +0900398 /* board_ahci_ign_iferr */
399 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900400 AHCI_HFLAGS (AHCI_HFLAG_IGN_IRQ_IF_ERR),
401 .flags = AHCI_FLAG_COMMON,
Tejun Heo0c887582007-08-06 18:36:23 +0900402 .link_flags = AHCI_LFLAG_COMMON,
Tejun Heo41669552006-11-29 11:33:14 +0900403 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400404 .udma_mask = ATA_UDMA6,
Tejun Heo41669552006-11-29 11:33:14 +0900405 .port_ops = &ahci_ops,
406 },
Conke Hu55a61602007-03-27 18:33:05 +0800407 /* board_ahci_sb600 */
408 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900409 AHCI_HFLAGS (AHCI_HFLAG_IGN_SERR_INTERNAL |
Tejun Heo6949b912007-09-23 13:19:55 +0900410 AHCI_HFLAG_32BIT_ONLY | AHCI_HFLAG_NO_PMP),
Tejun Heo417a1a62007-09-23 13:19:55 +0900411 .flags = AHCI_FLAG_COMMON,
Tejun Heo0c887582007-08-06 18:36:23 +0900412 .link_flags = AHCI_LFLAG_COMMON,
Conke Hu55a61602007-03-27 18:33:05 +0800413 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik469248a2007-07-08 01:13:16 -0400414 .udma_mask = ATA_UDMA6,
Conke Hu55a61602007-03-27 18:33:05 +0800415 .port_ops = &ahci_ops,
416 },
Jeff Garzikcd70c262007-07-08 02:29:42 -0400417 /* board_ahci_mv */
418 {
Tejun Heo417a1a62007-09-23 13:19:55 +0900419 AHCI_HFLAGS (AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
420 AHCI_HFLAG_MV_PATA),
Jeff Garzikcd70c262007-07-08 02:29:42 -0400421 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Tejun Heo417a1a62007-09-23 13:19:55 +0900422 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA,
Tejun Heo0c887582007-08-06 18:36:23 +0900423 .link_flags = AHCI_LFLAG_COMMON,
Jeff Garzikcd70c262007-07-08 02:29:42 -0400424 .pio_mask = 0x1f, /* pio0-4 */
425 .udma_mask = ATA_UDMA6,
426 .port_ops = &ahci_ops,
427 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428};
429
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500430static const struct pci_device_id ahci_pci_tbl[] = {
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400431 /* Intel */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400432 { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
433 { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
434 { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
435 { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
436 { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
Tejun Heo82490c02007-01-23 15:13:39 +0900437 { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400438 { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
439 { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
440 { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
441 { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
Tejun Heo7a234af2007-09-03 12:44:57 +0900442 { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
443 { PCI_VDEVICE(INTEL, 0x2822), board_ahci }, /* ICH8 */
444 { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
445 { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
446 { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
447 { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
448 { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
449 { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
450 { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
451 { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
452 { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
453 { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
454 { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
455 { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
456 { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
457 { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
458 { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
Jason Gastond4155e62007-09-20 17:35:00 -0400459 { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
460 { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400461
Tejun Heoe34bb372007-02-26 20:24:03 +0900462 /* JMicron 360/1/3/5/6, match class to avoid IDE function */
463 { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
464 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400465
466 /* ATI */
Conke Huc65ec1c2007-04-11 18:23:14 +0800467 { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
henry suc69c0892007-09-20 16:07:33 -0400468 { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb600 }, /* ATI SB700/800 */
469 { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb600 }, /* ATI SB700/800 */
470 { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb600 }, /* ATI SB700/800 */
471 { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb600 }, /* ATI SB700/800 */
472 { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb600 }, /* ATI SB700/800 */
473 { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb600 }, /* ATI SB700/800 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400474
475 /* VIA */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400476 { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
Tejun Heobf335542007-04-11 17:27:14 +0900477 { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400478
479 /* NVIDIA */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400480 { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci }, /* MCP65 */
481 { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci }, /* MCP65 */
482 { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci }, /* MCP65 */
483 { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci }, /* MCP65 */
Peer Chen6fbf5ba2006-12-20 14:18:00 -0500484 { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci }, /* MCP65 */
485 { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci }, /* MCP65 */
486 { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci }, /* MCP65 */
487 { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci }, /* MCP65 */
488 { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci }, /* MCP67 */
489 { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci }, /* MCP67 */
490 { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci }, /* MCP67 */
491 { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci }, /* MCP67 */
Peer Chen895663c2006-11-02 17:59:46 -0500492 { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci }, /* MCP67 */
493 { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci }, /* MCP67 */
494 { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci }, /* MCP67 */
495 { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci }, /* MCP67 */
496 { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci }, /* MCP67 */
497 { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci }, /* MCP67 */
498 { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci }, /* MCP67 */
499 { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci }, /* MCP67 */
Peer Chen0522b282007-06-07 18:05:12 +0800500 { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci }, /* MCP73 */
501 { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci }, /* MCP73 */
502 { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci }, /* MCP73 */
503 { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci }, /* MCP73 */
504 { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci }, /* MCP73 */
505 { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci }, /* MCP73 */
506 { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci }, /* MCP73 */
507 { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci }, /* MCP73 */
508 { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci }, /* MCP73 */
509 { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci }, /* MCP73 */
510 { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci }, /* MCP73 */
511 { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci }, /* MCP73 */
512 { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci }, /* MCP77 */
513 { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci }, /* MCP77 */
514 { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci }, /* MCP77 */
515 { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci }, /* MCP77 */
516 { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci }, /* MCP77 */
517 { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci }, /* MCP77 */
518 { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci }, /* MCP77 */
519 { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci }, /* MCP77 */
520 { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci }, /* MCP77 */
521 { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci }, /* MCP77 */
522 { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci }, /* MCP77 */
523 { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci }, /* MCP77 */
Peer Chen71008192007-09-24 10:16:25 +0800524 { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci }, /* MCP79 */
525 { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci }, /* MCP79 */
526 { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci }, /* MCP79 */
527 { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci }, /* MCP79 */
528 { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci }, /* MCP79 */
529 { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci }, /* MCP79 */
530 { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci }, /* MCP79 */
531 { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci }, /* MCP79 */
Jeff Garzikfe7fa312006-06-22 23:05:36 -0400532
Jeff Garzik95916ed2006-07-29 04:10:14 -0400533 /* SiS */
Jeff Garzik54bb3a92006-09-27 22:20:11 -0400534 { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
535 { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */
536 { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik95916ed2006-07-29 04:10:14 -0400537
Jeff Garzikcd70c262007-07-08 02:29:42 -0400538 /* Marvell */
539 { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
540
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500541 /* Generic, PCI class code for AHCI */
542 { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
Conke Huc9f89472007-01-09 05:32:51 -0500543 PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
Jeff Garzik415ae2b2006-11-01 05:10:42 -0500544
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545 { } /* terminate list */
546};
547
548
549static struct pci_driver ahci_pci_driver = {
550 .name = DRV_NAME,
551 .id_table = ahci_pci_tbl,
552 .probe = ahci_init_one,
Tejun Heo24dc5f32007-01-20 16:00:28 +0900553 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900554#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +0900555 .suspend = ahci_pci_device_suspend,
556 .resume = ahci_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900557#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558};
559
560
Tejun Heo98fa4b62006-11-02 12:17:23 +0900561static inline int ahci_nr_ports(u32 cap)
562{
563 return (cap & 0x1f) + 1;
564}
565
Jeff Garzikdab632e2007-05-28 08:33:01 -0400566static inline void __iomem *__ahci_port_base(struct ata_host *host,
567 unsigned int port_no)
568{
569 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
570
571 return mmio + 0x100 + (port_no * 0x80);
572}
573
Tejun Heo4447d352007-04-17 23:44:08 +0900574static inline void __iomem *ahci_port_base(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575{
Jeff Garzikdab632e2007-05-28 08:33:01 -0400576 return __ahci_port_base(ap->host, ap->port_no);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577}
578
Tejun Heod447df12007-03-18 22:15:33 +0900579/**
580 * ahci_save_initial_config - Save and fixup initial config values
Tejun Heo4447d352007-04-17 23:44:08 +0900581 * @pdev: target PCI device
Tejun Heo4447d352007-04-17 23:44:08 +0900582 * @hpriv: host private area to store config values
Tejun Heod447df12007-03-18 22:15:33 +0900583 *
584 * Some registers containing configuration info might be setup by
585 * BIOS and might be cleared on reset. This function saves the
586 * initial values of those registers into @hpriv such that they
587 * can be restored after controller reset.
588 *
589 * If inconsistent, config values are fixed up by this function.
590 *
591 * LOCKING:
592 * None.
593 */
Tejun Heo4447d352007-04-17 23:44:08 +0900594static void ahci_save_initial_config(struct pci_dev *pdev,
Tejun Heo4447d352007-04-17 23:44:08 +0900595 struct ahci_host_priv *hpriv)
Tejun Heod447df12007-03-18 22:15:33 +0900596{
Tejun Heo4447d352007-04-17 23:44:08 +0900597 void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
Tejun Heod447df12007-03-18 22:15:33 +0900598 u32 cap, port_map;
Tejun Heo17199b12007-03-18 22:26:53 +0900599 int i;
Tejun Heod447df12007-03-18 22:15:33 +0900600
601 /* Values prefixed with saved_ are written back to host after
602 * reset. Values without are used for driver operation.
603 */
604 hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
605 hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);
606
Tejun Heo274c1fd2007-07-16 14:29:40 +0900607 /* some chips have errata preventing 64bit use */
Tejun Heo417a1a62007-09-23 13:19:55 +0900608 if ((cap & HOST_CAP_64) && (hpriv->flags & AHCI_HFLAG_32BIT_ONLY)) {
Tejun Heoc7a42152007-05-18 16:23:19 +0200609 dev_printk(KERN_INFO, &pdev->dev,
610 "controller can't do 64bit DMA, forcing 32bit\n");
611 cap &= ~HOST_CAP_64;
612 }
613
Tejun Heo417a1a62007-09-23 13:19:55 +0900614 if ((cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_NO_NCQ)) {
Tejun Heo274c1fd2007-07-16 14:29:40 +0900615 dev_printk(KERN_INFO, &pdev->dev,
616 "controller can't do NCQ, turning off CAP_NCQ\n");
617 cap &= ~HOST_CAP_NCQ;
618 }
619
Tejun Heo6949b912007-09-23 13:19:55 +0900620 if ((cap && HOST_CAP_PMP) && (hpriv->flags & AHCI_HFLAG_NO_PMP)) {
621 dev_printk(KERN_INFO, &pdev->dev,
622 "controller can't do PMP, turning off CAP_PMP\n");
623 cap &= ~HOST_CAP_PMP;
624 }
625
Jeff Garzikcd70c262007-07-08 02:29:42 -0400626 /*
627 * Temporary Marvell 6145 hack: PATA port presence
628 * is asserted through the standard AHCI port
629 * presence register, as bit 4 (counting from 0)
630 */
Tejun Heo417a1a62007-09-23 13:19:55 +0900631 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jeff Garzikcd70c262007-07-08 02:29:42 -0400632 dev_printk(KERN_ERR, &pdev->dev,
633 "MV_AHCI HACK: port_map %x -> %x\n",
634 hpriv->port_map,
635 hpriv->port_map & 0xf);
636
637 port_map &= 0xf;
638 }
639
Tejun Heo17199b12007-03-18 22:26:53 +0900640 /* cross check port_map and cap.n_ports */
Tejun Heo7a234af2007-09-03 12:44:57 +0900641 if (port_map) {
Tejun Heo17199b12007-03-18 22:26:53 +0900642 u32 tmp_port_map = port_map;
643 int n_ports = ahci_nr_ports(cap);
644
645 for (i = 0; i < AHCI_MAX_PORTS && n_ports; i++) {
646 if (tmp_port_map & (1 << i)) {
647 n_ports--;
648 tmp_port_map &= ~(1 << i);
649 }
650 }
651
Tejun Heo7a234af2007-09-03 12:44:57 +0900652 /* If n_ports and port_map are inconsistent, whine and
653 * clear port_map and let it be generated from n_ports.
Tejun Heo17199b12007-03-18 22:26:53 +0900654 */
Tejun Heo7a234af2007-09-03 12:44:57 +0900655 if (n_ports || tmp_port_map) {
Tejun Heo4447d352007-04-17 23:44:08 +0900656 dev_printk(KERN_WARNING, &pdev->dev,
Tejun Heo17199b12007-03-18 22:26:53 +0900657 "nr_ports (%u) and implemented port map "
Tejun Heo7a234af2007-09-03 12:44:57 +0900658 "(0x%x) don't match, using nr_ports\n",
Tejun Heo17199b12007-03-18 22:26:53 +0900659 ahci_nr_ports(cap), port_map);
Tejun Heo7a234af2007-09-03 12:44:57 +0900660 port_map = 0;
661 }
662 }
663
664 /* fabricate port_map from cap.nr_ports */
665 if (!port_map) {
Tejun Heo17199b12007-03-18 22:26:53 +0900666 port_map = (1 << ahci_nr_ports(cap)) - 1;
Tejun Heo7a234af2007-09-03 12:44:57 +0900667 dev_printk(KERN_WARNING, &pdev->dev,
668 "forcing PORTS_IMPL to 0x%x\n", port_map);
669
670 /* write the fixed up value to the PI register */
671 hpriv->saved_port_map = port_map;
Tejun Heo17199b12007-03-18 22:26:53 +0900672 }
673
Tejun Heod447df12007-03-18 22:15:33 +0900674 /* record values to use during operation */
675 hpriv->cap = cap;
676 hpriv->port_map = port_map;
677}
678
679/**
680 * ahci_restore_initial_config - Restore initial config
Tejun Heo4447d352007-04-17 23:44:08 +0900681 * @host: target ATA host
Tejun Heod447df12007-03-18 22:15:33 +0900682 *
683 * Restore initial config stored by ahci_save_initial_config().
684 *
685 * LOCKING:
686 * None.
687 */
Tejun Heo4447d352007-04-17 23:44:08 +0900688static void ahci_restore_initial_config(struct ata_host *host)
Tejun Heod447df12007-03-18 22:15:33 +0900689{
Tejun Heo4447d352007-04-17 23:44:08 +0900690 struct ahci_host_priv *hpriv = host->private_data;
691 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
692
Tejun Heod447df12007-03-18 22:15:33 +0900693 writel(hpriv->saved_cap, mmio + HOST_CAP);
694 writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
695 (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
696}
697
Tejun Heo203ef6c2007-07-16 14:29:40 +0900698static unsigned ahci_scr_offset(struct ata_port *ap, unsigned int sc_reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699{
Tejun Heo203ef6c2007-07-16 14:29:40 +0900700 static const int offset[] = {
701 [SCR_STATUS] = PORT_SCR_STAT,
702 [SCR_CONTROL] = PORT_SCR_CTL,
703 [SCR_ERROR] = PORT_SCR_ERR,
704 [SCR_ACTIVE] = PORT_SCR_ACT,
705 [SCR_NOTIFICATION] = PORT_SCR_NTF,
706 };
707 struct ahci_host_priv *hpriv = ap->host->private_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708
Tejun Heo203ef6c2007-07-16 14:29:40 +0900709 if (sc_reg < ARRAY_SIZE(offset) &&
710 (sc_reg != SCR_NOTIFICATION || (hpriv->cap & HOST_CAP_SNTF)))
711 return offset[sc_reg];
Tejun Heoda3dbb12007-07-16 14:29:40 +0900712 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713}
714
Tejun Heo203ef6c2007-07-16 14:29:40 +0900715static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716{
Tejun Heo203ef6c2007-07-16 14:29:40 +0900717 void __iomem *port_mmio = ahci_port_base(ap);
718 int offset = ahci_scr_offset(ap, sc_reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719
Tejun Heo203ef6c2007-07-16 14:29:40 +0900720 if (offset) {
721 *val = readl(port_mmio + offset);
722 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723 }
Tejun Heo203ef6c2007-07-16 14:29:40 +0900724 return -EINVAL;
725}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726
Tejun Heo203ef6c2007-07-16 14:29:40 +0900727static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val)
728{
729 void __iomem *port_mmio = ahci_port_base(ap);
730 int offset = ahci_scr_offset(ap, sc_reg);
731
732 if (offset) {
733 writel(val, port_mmio + offset);
734 return 0;
735 }
736 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737}
738
Tejun Heo4447d352007-04-17 23:44:08 +0900739static void ahci_start_engine(struct ata_port *ap)
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900740{
Tejun Heo4447d352007-04-17 23:44:08 +0900741 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900742 u32 tmp;
743
Tejun Heod8fcd112006-07-26 15:59:25 +0900744 /* start DMA */
Tejun Heo9f592052006-07-26 15:59:26 +0900745 tmp = readl(port_mmio + PORT_CMD);
Tejun Heo7c76d1e2005-12-19 22:36:34 +0900746 tmp |= PORT_CMD_START;
747 writel(tmp, port_mmio + PORT_CMD);
748 readl(port_mmio + PORT_CMD); /* flush */
749}
750
Tejun Heo4447d352007-04-17 23:44:08 +0900751static int ahci_stop_engine(struct ata_port *ap)
Tejun Heo254950c2006-07-26 15:59:25 +0900752{
Tejun Heo4447d352007-04-17 23:44:08 +0900753 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo254950c2006-07-26 15:59:25 +0900754 u32 tmp;
755
756 tmp = readl(port_mmio + PORT_CMD);
757
Tejun Heod8fcd112006-07-26 15:59:25 +0900758 /* check if the HBA is idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900759 if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
760 return 0;
761
Tejun Heod8fcd112006-07-26 15:59:25 +0900762 /* setting HBA to idle */
Tejun Heo254950c2006-07-26 15:59:25 +0900763 tmp &= ~PORT_CMD_START;
764 writel(tmp, port_mmio + PORT_CMD);
765
Tejun Heod8fcd112006-07-26 15:59:25 +0900766 /* wait for engine to stop. This could be as long as 500 msec */
Tejun Heo254950c2006-07-26 15:59:25 +0900767 tmp = ata_wait_register(port_mmio + PORT_CMD,
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400768 PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
Tejun Heod8fcd112006-07-26 15:59:25 +0900769 if (tmp & PORT_CMD_LIST_ON)
Tejun Heo254950c2006-07-26 15:59:25 +0900770 return -EIO;
771
772 return 0;
773}
774
Tejun Heo4447d352007-04-17 23:44:08 +0900775static void ahci_start_fis_rx(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900776{
Tejun Heo4447d352007-04-17 23:44:08 +0900777 void __iomem *port_mmio = ahci_port_base(ap);
778 struct ahci_host_priv *hpriv = ap->host->private_data;
779 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo0be0aa92006-07-26 15:59:26 +0900780 u32 tmp;
781
782 /* set FIS registers */
Tejun Heo4447d352007-04-17 23:44:08 +0900783 if (hpriv->cap & HOST_CAP_64)
784 writel((pp->cmd_slot_dma >> 16) >> 16,
785 port_mmio + PORT_LST_ADDR_HI);
786 writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900787
Tejun Heo4447d352007-04-17 23:44:08 +0900788 if (hpriv->cap & HOST_CAP_64)
789 writel((pp->rx_fis_dma >> 16) >> 16,
790 port_mmio + PORT_FIS_ADDR_HI);
791 writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900792
793 /* enable FIS reception */
794 tmp = readl(port_mmio + PORT_CMD);
795 tmp |= PORT_CMD_FIS_RX;
796 writel(tmp, port_mmio + PORT_CMD);
797
798 /* flush */
799 readl(port_mmio + PORT_CMD);
800}
801
Tejun Heo4447d352007-04-17 23:44:08 +0900802static int ahci_stop_fis_rx(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900803{
Tejun Heo4447d352007-04-17 23:44:08 +0900804 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900805 u32 tmp;
806
807 /* disable FIS reception */
808 tmp = readl(port_mmio + PORT_CMD);
809 tmp &= ~PORT_CMD_FIS_RX;
810 writel(tmp, port_mmio + PORT_CMD);
811
812 /* wait for completion, spec says 500ms, give it 1000 */
813 tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
814 PORT_CMD_FIS_ON, 10, 1000);
815 if (tmp & PORT_CMD_FIS_ON)
816 return -EBUSY;
817
818 return 0;
819}
820
Tejun Heo4447d352007-04-17 23:44:08 +0900821static void ahci_power_up(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900822{
Tejun Heo4447d352007-04-17 23:44:08 +0900823 struct ahci_host_priv *hpriv = ap->host->private_data;
824 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900825 u32 cmd;
826
827 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
828
829 /* spin up device */
Tejun Heo4447d352007-04-17 23:44:08 +0900830 if (hpriv->cap & HOST_CAP_SSS) {
Tejun Heo0be0aa92006-07-26 15:59:26 +0900831 cmd |= PORT_CMD_SPIN_UP;
832 writel(cmd, port_mmio + PORT_CMD);
833 }
834
835 /* wake up link */
836 writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
837}
838
Tejun Heo438ac6d2007-03-02 17:31:26 +0900839#ifdef CONFIG_PM
Tejun Heo4447d352007-04-17 23:44:08 +0900840static void ahci_power_down(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900841{
Tejun Heo4447d352007-04-17 23:44:08 +0900842 struct ahci_host_priv *hpriv = ap->host->private_data;
843 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900844 u32 cmd, scontrol;
845
Tejun Heo4447d352007-04-17 23:44:08 +0900846 if (!(hpriv->cap & HOST_CAP_SSS))
Tejun Heo07c53da2007-01-21 02:10:11 +0900847 return;
848
849 /* put device into listen mode, first set PxSCTL.DET to 0 */
850 scontrol = readl(port_mmio + PORT_SCR_CTL);
851 scontrol &= ~0xf;
852 writel(scontrol, port_mmio + PORT_SCR_CTL);
853
854 /* then set PxCMD.SUD to 0 */
Tejun Heo0be0aa92006-07-26 15:59:26 +0900855 cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
Tejun Heo07c53da2007-01-21 02:10:11 +0900856 cmd &= ~PORT_CMD_SPIN_UP;
857 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900858}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900859#endif
Tejun Heo0be0aa92006-07-26 15:59:26 +0900860
Jeff Garzikdf69c9c2007-05-26 20:46:51 -0400861static void ahci_start_port(struct ata_port *ap)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900862{
Tejun Heo0be0aa92006-07-26 15:59:26 +0900863 /* enable FIS reception */
Tejun Heo4447d352007-04-17 23:44:08 +0900864 ahci_start_fis_rx(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900865
866 /* enable DMA */
Tejun Heo4447d352007-04-17 23:44:08 +0900867 ahci_start_engine(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900868}
869
Tejun Heo4447d352007-04-17 23:44:08 +0900870static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
Tejun Heo0be0aa92006-07-26 15:59:26 +0900871{
872 int rc;
873
874 /* disable DMA */
Tejun Heo4447d352007-04-17 23:44:08 +0900875 rc = ahci_stop_engine(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900876 if (rc) {
877 *emsg = "failed to stop engine";
878 return rc;
879 }
880
881 /* disable FIS reception */
Tejun Heo4447d352007-04-17 23:44:08 +0900882 rc = ahci_stop_fis_rx(ap);
Tejun Heo0be0aa92006-07-26 15:59:26 +0900883 if (rc) {
884 *emsg = "failed stop FIS RX";
885 return rc;
886 }
887
Tejun Heo0be0aa92006-07-26 15:59:26 +0900888 return 0;
889}
890
Tejun Heo4447d352007-04-17 23:44:08 +0900891static int ahci_reset_controller(struct ata_host *host)
Tejun Heod91542c2006-07-26 15:59:26 +0900892{
Tejun Heo4447d352007-04-17 23:44:08 +0900893 struct pci_dev *pdev = to_pci_dev(host->dev);
894 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heod447df12007-03-18 22:15:33 +0900895 u32 tmp;
Tejun Heod91542c2006-07-26 15:59:26 +0900896
Jeff Garzik3cc3eb12007-09-26 00:02:41 -0400897 /* we must be in AHCI mode, before using anything
898 * AHCI-specific, such as HOST_RESET.
899 */
Tejun Heod91542c2006-07-26 15:59:26 +0900900 tmp = readl(mmio + HOST_CTL);
Jeff Garzikab6fc952007-10-29 10:43:55 -0400901 if (!(tmp & HOST_AHCI_EN)) {
902 tmp |= HOST_AHCI_EN;
903 writel(tmp, mmio + HOST_CTL);
904 }
Jeff Garzik3cc3eb12007-09-26 00:02:41 -0400905
906 /* global controller reset */
Tejun Heod91542c2006-07-26 15:59:26 +0900907 if ((tmp & HOST_RESET) == 0) {
908 writel(tmp | HOST_RESET, mmio + HOST_CTL);
909 readl(mmio + HOST_CTL); /* flush */
910 }
911
912 /* reset must complete within 1 second, or
913 * the hardware should be considered fried.
914 */
915 ssleep(1);
916
917 tmp = readl(mmio + HOST_CTL);
918 if (tmp & HOST_RESET) {
Tejun Heo4447d352007-04-17 23:44:08 +0900919 dev_printk(KERN_ERR, host->dev,
Tejun Heod91542c2006-07-26 15:59:26 +0900920 "controller reset failed (0x%x)\n", tmp);
921 return -EIO;
922 }
923
Tejun Heo98fa4b62006-11-02 12:17:23 +0900924 /* turn on AHCI mode */
Tejun Heod91542c2006-07-26 15:59:26 +0900925 writel(HOST_AHCI_EN, mmio + HOST_CTL);
926 (void) readl(mmio + HOST_CTL); /* flush */
Tejun Heo98fa4b62006-11-02 12:17:23 +0900927
Tejun Heod447df12007-03-18 22:15:33 +0900928 /* some registers might be cleared on reset. restore initial values */
Tejun Heo4447d352007-04-17 23:44:08 +0900929 ahci_restore_initial_config(host);
Tejun Heod91542c2006-07-26 15:59:26 +0900930
931 if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
932 u16 tmp16;
933
934 /* configure PCS */
935 pci_read_config_word(pdev, 0x92, &tmp16);
936 tmp16 |= 0xf;
937 pci_write_config_word(pdev, 0x92, tmp16);
938 }
939
940 return 0;
941}
942
Jeff Garzik2bcd8662007-05-28 07:45:27 -0400943static void ahci_port_init(struct pci_dev *pdev, struct ata_port *ap,
944 int port_no, void __iomem *mmio,
945 void __iomem *port_mmio)
946{
947 const char *emsg = NULL;
948 int rc;
949 u32 tmp;
950
951 /* make sure port is not active */
952 rc = ahci_deinit_port(ap, &emsg);
953 if (rc)
954 dev_printk(KERN_WARNING, &pdev->dev,
955 "%s (%d)\n", emsg, rc);
956
957 /* clear SError */
958 tmp = readl(port_mmio + PORT_SCR_ERR);
959 VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
960 writel(tmp, port_mmio + PORT_SCR_ERR);
961
962 /* clear port IRQ */
963 tmp = readl(port_mmio + PORT_IRQ_STAT);
964 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
965 if (tmp)
966 writel(tmp, port_mmio + PORT_IRQ_STAT);
967
968 writel(1 << port_no, mmio + HOST_IRQ_STAT);
969}
970
Tejun Heo4447d352007-04-17 23:44:08 +0900971static void ahci_init_controller(struct ata_host *host)
Tejun Heod91542c2006-07-26 15:59:26 +0900972{
Tejun Heo417a1a62007-09-23 13:19:55 +0900973 struct ahci_host_priv *hpriv = host->private_data;
Tejun Heo4447d352007-04-17 23:44:08 +0900974 struct pci_dev *pdev = to_pci_dev(host->dev);
975 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Jeff Garzik2bcd8662007-05-28 07:45:27 -0400976 int i;
Jeff Garzikcd70c262007-07-08 02:29:42 -0400977 void __iomem *port_mmio;
Tejun Heod91542c2006-07-26 15:59:26 +0900978 u32 tmp;
979
Tejun Heo417a1a62007-09-23 13:19:55 +0900980 if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
Jeff Garzikcd70c262007-07-08 02:29:42 -0400981 port_mmio = __ahci_port_base(host, 4);
982
983 writel(0, port_mmio + PORT_IRQ_MASK);
984
985 /* clear port IRQ */
986 tmp = readl(port_mmio + PORT_IRQ_STAT);
987 VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
988 if (tmp)
989 writel(tmp, port_mmio + PORT_IRQ_STAT);
990 }
991
Tejun Heo4447d352007-04-17 23:44:08 +0900992 for (i = 0; i < host->n_ports; i++) {
993 struct ata_port *ap = host->ports[i];
Tejun Heod91542c2006-07-26 15:59:26 +0900994
Jeff Garzikcd70c262007-07-08 02:29:42 -0400995 port_mmio = ahci_port_base(ap);
Tejun Heo4447d352007-04-17 23:44:08 +0900996 if (ata_port_is_dummy(ap))
Tejun Heod91542c2006-07-26 15:59:26 +0900997 continue;
Tejun Heod91542c2006-07-26 15:59:26 +0900998
Jeff Garzik2bcd8662007-05-28 07:45:27 -0400999 ahci_port_init(pdev, ap, i, mmio, port_mmio);
Tejun Heod91542c2006-07-26 15:59:26 +09001000 }
1001
1002 tmp = readl(mmio + HOST_CTL);
1003 VPRINTK("HOST_CTL 0x%x\n", tmp);
1004 writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
1005 tmp = readl(mmio + HOST_CTL);
1006 VPRINTK("HOST_CTL 0x%x\n", tmp);
1007}
1008
Tejun Heo422b7592005-12-19 22:37:17 +09001009static unsigned int ahci_dev_classify(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010{
Tejun Heo4447d352007-04-17 23:44:08 +09001011 void __iomem *port_mmio = ahci_port_base(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012 struct ata_taskfile tf;
Tejun Heo422b7592005-12-19 22:37:17 +09001013 u32 tmp;
1014
1015 tmp = readl(port_mmio + PORT_SIG);
1016 tf.lbah = (tmp >> 24) & 0xff;
1017 tf.lbam = (tmp >> 16) & 0xff;
1018 tf.lbal = (tmp >> 8) & 0xff;
1019 tf.nsect = (tmp) & 0xff;
1020
1021 return ata_dev_classify(&tf);
1022}
1023
Tejun Heo12fad3f2006-05-15 21:03:55 +09001024static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
1025 u32 opts)
Tejun Heocc9278e2006-02-10 17:25:47 +09001026{
Tejun Heo12fad3f2006-05-15 21:03:55 +09001027 dma_addr_t cmd_tbl_dma;
1028
1029 cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
1030
1031 pp->cmd_slot[tag].opts = cpu_to_le32(opts);
1032 pp->cmd_slot[tag].status = 0;
1033 pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
1034 pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
Tejun Heocc9278e2006-02-10 17:25:47 +09001035}
1036
Tejun Heod2e75df2007-07-16 14:29:39 +09001037static int ahci_kick_engine(struct ata_port *ap, int force_restart)
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001038{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001039 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
Jeff Garzikcca39742006-08-24 03:19:22 -04001040 struct ahci_host_priv *hpriv = ap->host->private_data;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001041 u32 tmp;
Tejun Heod2e75df2007-07-16 14:29:39 +09001042 int busy, rc;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001043
Tejun Heod2e75df2007-07-16 14:29:39 +09001044 /* do we need to kick the port? */
1045 busy = ahci_check_status(ap) & (ATA_BUSY | ATA_DRQ);
1046 if (!busy && !force_restart)
1047 return 0;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001048
Tejun Heod2e75df2007-07-16 14:29:39 +09001049 /* stop engine */
1050 rc = ahci_stop_engine(ap);
1051 if (rc)
1052 goto out_restart;
1053
1054 /* need to do CLO? */
1055 if (!busy) {
1056 rc = 0;
1057 goto out_restart;
1058 }
1059
1060 if (!(hpriv->cap & HOST_CAP_CLO)) {
1061 rc = -EOPNOTSUPP;
1062 goto out_restart;
1063 }
1064
1065 /* perform CLO */
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001066 tmp = readl(port_mmio + PORT_CMD);
1067 tmp |= PORT_CMD_CLO;
1068 writel(tmp, port_mmio + PORT_CMD);
1069
Tejun Heod2e75df2007-07-16 14:29:39 +09001070 rc = 0;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001071 tmp = ata_wait_register(port_mmio + PORT_CMD,
1072 PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
1073 if (tmp & PORT_CMD_CLO)
Tejun Heod2e75df2007-07-16 14:29:39 +09001074 rc = -EIO;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001075
Tejun Heod2e75df2007-07-16 14:29:39 +09001076 /* restart engine */
1077 out_restart:
1078 ahci_start_engine(ap);
1079 return rc;
Bastiaan Jacquesbf2af2a2006-04-17 14:17:59 +02001080}
1081
Tejun Heo91c4a2e2007-07-16 14:29:39 +09001082static int ahci_exec_polled_cmd(struct ata_port *ap, int pmp,
1083 struct ata_taskfile *tf, int is_cmd, u16 flags,
1084 unsigned long timeout_msec)
1085{
1086 const u32 cmd_fis_len = 5; /* five dwords */
1087 struct ahci_port_priv *pp = ap->private_data;
1088 void __iomem *port_mmio = ahci_port_base(ap);
1089 u8 *fis = pp->cmd_tbl;
1090 u32 tmp;
1091
1092 /* prep the command */
1093 ata_tf_to_fis(tf, pmp, is_cmd, fis);
1094 ahci_fill_cmd_slot(pp, 0, cmd_fis_len | flags | (pmp << 12));
1095
1096 /* issue & wait */
1097 writel(1, port_mmio + PORT_CMD_ISSUE);
1098
1099 if (timeout_msec) {
1100 tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1,
1101 1, timeout_msec);
1102 if (tmp & 0x1) {
1103 ahci_kick_engine(ap, 1);
1104 return -EBUSY;
1105 }
1106 } else
1107 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1108
1109 return 0;
1110}
1111
Tejun Heocc0680a2007-08-06 18:36:23 +09001112static int ahci_do_softreset(struct ata_link *link, unsigned int *class,
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001113 int pmp, unsigned long deadline)
Tejun Heo4658f792006-03-22 21:07:03 +09001114{
Tejun Heocc0680a2007-08-06 18:36:23 +09001115 struct ata_port *ap = link->ap;
Tejun Heo4658f792006-03-22 21:07:03 +09001116 const char *reason = NULL;
Tejun Heo2cbb79e2007-07-16 14:29:38 +09001117 unsigned long now, msecs;
Tejun Heo4658f792006-03-22 21:07:03 +09001118 struct ata_taskfile tf;
Tejun Heo4658f792006-03-22 21:07:03 +09001119 int rc;
1120
1121 DPRINTK("ENTER\n");
1122
Tejun Heocc0680a2007-08-06 18:36:23 +09001123 if (ata_link_offline(link)) {
Tejun Heoc2a65852006-04-03 01:58:06 +09001124 DPRINTK("PHY reports no device\n");
1125 *class = ATA_DEV_NONE;
1126 return 0;
1127 }
1128
Tejun Heo4658f792006-03-22 21:07:03 +09001129 /* prepare for SRST (AHCI-1.1 10.4.1) */
Tejun Heod2e75df2007-07-16 14:29:39 +09001130 rc = ahci_kick_engine(ap, 1);
1131 if (rc)
Tejun Heocc0680a2007-08-06 18:36:23 +09001132 ata_link_printk(link, KERN_WARNING,
Tejun Heod2e75df2007-07-16 14:29:39 +09001133 "failed to reset engine (errno=%d)", rc);
Tejun Heo4658f792006-03-22 21:07:03 +09001134
Tejun Heocc0680a2007-08-06 18:36:23 +09001135 ata_tf_init(link->device, &tf);
Tejun Heo4658f792006-03-22 21:07:03 +09001136
1137 /* issue the first D2H Register FIS */
Tejun Heo2cbb79e2007-07-16 14:29:38 +09001138 msecs = 0;
1139 now = jiffies;
1140 if (time_after(now, deadline))
1141 msecs = jiffies_to_msecs(deadline - now);
1142
Tejun Heo4658f792006-03-22 21:07:03 +09001143 tf.ctl |= ATA_SRST;
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001144 if (ahci_exec_polled_cmd(ap, pmp, &tf, 0,
Tejun Heo91c4a2e2007-07-16 14:29:39 +09001145 AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY, msecs)) {
Tejun Heo4658f792006-03-22 21:07:03 +09001146 rc = -EIO;
1147 reason = "1st FIS failed";
1148 goto fail;
1149 }
1150
1151 /* spec says at least 5us, but be generous and sleep for 1ms */
1152 msleep(1);
1153
1154 /* issue the second D2H Register FIS */
Tejun Heo4658f792006-03-22 21:07:03 +09001155 tf.ctl &= ~ATA_SRST;
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001156 ahci_exec_polled_cmd(ap, pmp, &tf, 0, 0, 0);
Tejun Heo4658f792006-03-22 21:07:03 +09001157
Tejun Heo88ff6ea2007-10-16 14:21:24 -07001158 /* wait a while before checking status */
1159 ata_wait_after_reset(ap, deadline);
Tejun Heo4658f792006-03-22 21:07:03 +09001160
Tejun Heo9b893912007-02-02 16:50:52 +09001161 rc = ata_wait_ready(ap, deadline);
1162 /* link occupied, -ENODEV too is an error */
1163 if (rc) {
1164 reason = "device not ready";
1165 goto fail;
Tejun Heo4658f792006-03-22 21:07:03 +09001166 }
Tejun Heo9b893912007-02-02 16:50:52 +09001167 *class = ahci_dev_classify(ap);
Tejun Heo4658f792006-03-22 21:07:03 +09001168
1169 DPRINTK("EXIT, class=%u\n", *class);
1170 return 0;
1171
Tejun Heo4658f792006-03-22 21:07:03 +09001172 fail:
Tejun Heocc0680a2007-08-06 18:36:23 +09001173 ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
Tejun Heo4658f792006-03-22 21:07:03 +09001174 return rc;
1175}
1176
Tejun Heocc0680a2007-08-06 18:36:23 +09001177static int ahci_softreset(struct ata_link *link, unsigned int *class,
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001178 unsigned long deadline)
1179{
Tejun Heo7d50b602007-09-23 13:19:54 +09001180 int pmp = 0;
1181
1182 if (link->ap->flags & ATA_FLAG_PMP)
1183 pmp = SATA_PMP_CTRL_PORT;
1184
1185 return ahci_do_softreset(link, class, pmp, deadline);
Tejun Heoa9cf5e82007-07-16 14:29:39 +09001186}
1187
Tejun Heocc0680a2007-08-06 18:36:23 +09001188static int ahci_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +09001189 unsigned long deadline)
Tejun Heo422b7592005-12-19 22:37:17 +09001190{
Tejun Heocc0680a2007-08-06 18:36:23 +09001191 struct ata_port *ap = link->ap;
Tejun Heo42969712006-05-31 18:28:18 +09001192 struct ahci_port_priv *pp = ap->private_data;
1193 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1194 struct ata_taskfile tf;
Tejun Heo4bd00f62006-02-11 16:26:02 +09001195 int rc;
1196
1197 DPRINTK("ENTER\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198
Tejun Heo4447d352007-04-17 23:44:08 +09001199 ahci_stop_engine(ap);
Tejun Heo42969712006-05-31 18:28:18 +09001200
1201 /* clear D2H reception area to properly wait for D2H FIS */
Tejun Heocc0680a2007-08-06 18:36:23 +09001202 ata_tf_init(link->device, &tf);
Tejun Heodfd7a3d2007-01-26 15:37:20 +09001203 tf.command = 0x80;
Tejun Heo99771262007-07-16 14:29:38 +09001204 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
Tejun Heo42969712006-05-31 18:28:18 +09001205
Tejun Heocc0680a2007-08-06 18:36:23 +09001206 rc = sata_std_hardreset(link, class, deadline);
Tejun Heo42969712006-05-31 18:28:18 +09001207
Tejun Heo4447d352007-04-17 23:44:08 +09001208 ahci_start_engine(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209
Tejun Heocc0680a2007-08-06 18:36:23 +09001210 if (rc == 0 && ata_link_online(link))
Tejun Heo4bd00f62006-02-11 16:26:02 +09001211 *class = ahci_dev_classify(ap);
Tejun Heo7d50b602007-09-23 13:19:54 +09001212 if (rc != -EAGAIN && *class == ATA_DEV_UNKNOWN)
Tejun Heo4bd00f62006-02-11 16:26:02 +09001213 *class = ATA_DEV_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214
Tejun Heo4bd00f62006-02-11 16:26:02 +09001215 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1216 return rc;
1217}
1218
Tejun Heocc0680a2007-08-06 18:36:23 +09001219static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +09001220 unsigned long deadline)
Tejun Heoad616ff2006-11-01 18:00:24 +09001221{
Tejun Heocc0680a2007-08-06 18:36:23 +09001222 struct ata_port *ap = link->ap;
Tejun Heoda3dbb12007-07-16 14:29:40 +09001223 u32 serror;
Tejun Heoad616ff2006-11-01 18:00:24 +09001224 int rc;
1225
1226 DPRINTK("ENTER\n");
1227
Tejun Heo4447d352007-04-17 23:44:08 +09001228 ahci_stop_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001229
Tejun Heocc0680a2007-08-06 18:36:23 +09001230 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
Tejun Heod4b2bab2007-02-02 16:50:52 +09001231 deadline);
Tejun Heoad616ff2006-11-01 18:00:24 +09001232
1233 /* vt8251 needs SError cleared for the port to operate */
Tejun Heoda3dbb12007-07-16 14:29:40 +09001234 ahci_scr_read(ap, SCR_ERROR, &serror);
1235 ahci_scr_write(ap, SCR_ERROR, serror);
Tejun Heoad616ff2006-11-01 18:00:24 +09001236
Tejun Heo4447d352007-04-17 23:44:08 +09001237 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001238
1239 DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
1240
1241 /* vt8251 doesn't clear BSY on signature FIS reception,
1242 * request follow-up softreset.
1243 */
1244 return rc ?: -EAGAIN;
1245}
1246
Tejun Heoedc93052007-10-25 14:59:16 +09001247static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
1248 unsigned long deadline)
1249{
1250 struct ata_port *ap = link->ap;
1251 struct ahci_port_priv *pp = ap->private_data;
1252 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1253 struct ata_taskfile tf;
1254 int rc;
1255
1256 ahci_stop_engine(ap);
1257
1258 /* clear D2H reception area to properly wait for D2H FIS */
1259 ata_tf_init(link->device, &tf);
1260 tf.command = 0x80;
1261 ata_tf_to_fis(&tf, 0, 0, d2h_fis);
1262
1263 rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
1264 deadline);
1265
1266 ahci_start_engine(ap);
1267
1268 if (rc || ata_link_offline(link))
1269 return rc;
1270
1271 /* spec mandates ">= 2ms" before checking status */
1272 msleep(150);
1273
1274 /* The pseudo configuration device on SIMG4726 attached to
1275 * ASUS P5W-DH Deluxe doesn't send signature FIS after
1276 * hardreset if no device is attached to the first downstream
1277 * port && the pseudo device locks up on SRST w/ PMP==0. To
1278 * work around this, wait for !BSY only briefly. If BSY isn't
1279 * cleared, perform CLO and proceed to IDENTIFY (achieved by
1280 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
1281 *
1282 * Wait for two seconds. Devices attached to downstream port
1283 * which can't process the following IDENTIFY after this will
1284 * have to be reset again. For most cases, this should
1285 * suffice while making probing snappish enough.
1286 */
1287 rc = ata_wait_ready(ap, jiffies + 2 * HZ);
1288 if (rc)
1289 ahci_kick_engine(ap, 0);
1290
1291 return 0;
1292}
1293
Tejun Heocc0680a2007-08-06 18:36:23 +09001294static void ahci_postreset(struct ata_link *link, unsigned int *class)
Tejun Heo4bd00f62006-02-11 16:26:02 +09001295{
Tejun Heocc0680a2007-08-06 18:36:23 +09001296 struct ata_port *ap = link->ap;
Tejun Heo4447d352007-04-17 23:44:08 +09001297 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo4bd00f62006-02-11 16:26:02 +09001298 u32 new_tmp, tmp;
1299
Tejun Heocc0680a2007-08-06 18:36:23 +09001300 ata_std_postreset(link, class);
Jeff Garzik02eaa662005-11-12 01:32:19 -05001301
1302 /* Make sure port's ATAPI bit is set appropriately */
1303 new_tmp = tmp = readl(port_mmio + PORT_CMD);
Tejun Heo4bd00f62006-02-11 16:26:02 +09001304 if (*class == ATA_DEV_ATAPI)
Jeff Garzik02eaa662005-11-12 01:32:19 -05001305 new_tmp |= PORT_CMD_ATAPI;
1306 else
1307 new_tmp &= ~PORT_CMD_ATAPI;
1308 if (new_tmp != tmp) {
1309 writel(new_tmp, port_mmio + PORT_CMD);
1310 readl(port_mmio + PORT_CMD); /* flush */
1311 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312}
1313
Tejun Heo7d50b602007-09-23 13:19:54 +09001314static int ahci_pmp_softreset(struct ata_link *link, unsigned int *class,
1315 unsigned long deadline)
1316{
1317 return ahci_do_softreset(link, class, link->pmp, deadline);
1318}
1319
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320static u8 ahci_check_status(struct ata_port *ap)
1321{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001322 void __iomem *mmio = ap->ioaddr.cmd_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001323
1324 return readl(mmio + PORT_TFDATA) & 0xFF;
1325}
1326
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
1328{
1329 struct ahci_port_priv *pp = ap->private_data;
1330 u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
1331
1332 ata_tf_from_fis(d2h_fis, tf);
1333}
1334
Tejun Heo12fad3f2006-05-15 21:03:55 +09001335static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001336{
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001337 struct scatterlist *sg;
1338 struct ahci_sg *ahci_sg;
Jeff Garzik828d09d2005-11-12 01:27:07 -05001339 unsigned int n_sg = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001340
1341 VPRINTK("ENTER\n");
1342
1343 /*
1344 * Next, the S/G list.
1345 */
Tejun Heo12fad3f2006-05-15 21:03:55 +09001346 ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001347 ata_for_each_sg(sg, qc) {
1348 dma_addr_t addr = sg_dma_address(sg);
1349 u32 sg_len = sg_dma_len(sg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001351 ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
1352 ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
1353 ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
Jeff Garzik828d09d2005-11-12 01:27:07 -05001354
Jeff Garzikcedc9a42005-10-05 07:13:30 -04001355 ahci_sg++;
Jeff Garzik828d09d2005-11-12 01:27:07 -05001356 n_sg++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001357 }
Jeff Garzik828d09d2005-11-12 01:27:07 -05001358
1359 return n_sg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001360}
1361
1362static void ahci_qc_prep(struct ata_queued_cmd *qc)
1363{
Jeff Garzika0ea7322005-06-04 01:13:15 -04001364 struct ata_port *ap = qc->ap;
1365 struct ahci_port_priv *pp = ap->private_data;
Tejun Heocc9278e2006-02-10 17:25:47 +09001366 int is_atapi = is_atapi_taskfile(&qc->tf);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001367 void *cmd_tbl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001368 u32 opts;
1369 const u32 cmd_fis_len = 5; /* five dwords */
Jeff Garzik828d09d2005-11-12 01:27:07 -05001370 unsigned int n_elem;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001371
1372 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001373 * Fill in command table information. First, the header,
1374 * a SATA Register - Host to Device command FIS.
1375 */
Tejun Heo12fad3f2006-05-15 21:03:55 +09001376 cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
1377
Tejun Heo7d50b602007-09-23 13:19:54 +09001378 ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, cmd_tbl);
Tejun Heocc9278e2006-02-10 17:25:47 +09001379 if (is_atapi) {
Tejun Heo12fad3f2006-05-15 21:03:55 +09001380 memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
1381 memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
Jeff Garzika0ea7322005-06-04 01:13:15 -04001382 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001383
Tejun Heocc9278e2006-02-10 17:25:47 +09001384 n_elem = 0;
1385 if (qc->flags & ATA_QCFLAG_DMAMAP)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001386 n_elem = ahci_fill_sg(qc, cmd_tbl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001387
Tejun Heocc9278e2006-02-10 17:25:47 +09001388 /*
1389 * Fill in command slot information.
1390 */
Tejun Heo7d50b602007-09-23 13:19:54 +09001391 opts = cmd_fis_len | n_elem << 16 | (qc->dev->link->pmp << 12);
Tejun Heocc9278e2006-02-10 17:25:47 +09001392 if (qc->tf.flags & ATA_TFLAG_WRITE)
1393 opts |= AHCI_CMD_WRITE;
1394 if (is_atapi)
Tejun Heo4b10e552006-03-12 11:25:27 +09001395 opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
Jeff Garzik828d09d2005-11-12 01:27:07 -05001396
Tejun Heo12fad3f2006-05-15 21:03:55 +09001397 ahci_fill_cmd_slot(pp, qc->tag, opts);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398}
1399
Tejun Heo78cd52d2006-05-15 20:58:29 +09001400static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001401{
Tejun Heo417a1a62007-09-23 13:19:55 +09001402 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001403 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo7d50b602007-09-23 13:19:54 +09001404 struct ata_eh_info *host_ehi = &ap->link.eh_info;
1405 struct ata_link *link = NULL;
1406 struct ata_queued_cmd *active_qc;
1407 struct ata_eh_info *active_ehi;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001408 u32 serror;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001409
Tejun Heo7d50b602007-09-23 13:19:54 +09001410 /* determine active link */
1411 ata_port_for_each_link(link, ap)
1412 if (ata_link_active(link))
1413 break;
1414 if (!link)
1415 link = &ap->link;
1416
1417 active_qc = ata_qc_from_tag(ap, link->active_tag);
1418 active_ehi = &link->eh_info;
1419
1420 /* record irq stat */
1421 ata_ehi_clear_desc(host_ehi);
1422 ata_ehi_push_desc(host_ehi, "irq_stat 0x%08x", irq_stat);
Jeff Garzik9f68a242005-11-15 14:03:47 -05001423
Tejun Heo78cd52d2006-05-15 20:58:29 +09001424 /* AHCI needs SError cleared; otherwise, it might lock up */
Tejun Heoda3dbb12007-07-16 14:29:40 +09001425 ahci_scr_read(ap, SCR_ERROR, &serror);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001426 ahci_scr_write(ap, SCR_ERROR, serror);
Tejun Heo7d50b602007-09-23 13:19:54 +09001427 host_ehi->serror |= serror;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001428
Tejun Heo41669552006-11-29 11:33:14 +09001429 /* some controllers set IRQ_IF_ERR on device errors, ignore it */
Tejun Heo417a1a62007-09-23 13:19:55 +09001430 if (hpriv->flags & AHCI_HFLAG_IGN_IRQ_IF_ERR)
Tejun Heo41669552006-11-29 11:33:14 +09001431 irq_stat &= ~PORT_IRQ_IF_ERR;
1432
Conke Hu55a61602007-03-27 18:33:05 +08001433 if (irq_stat & PORT_IRQ_TF_ERR) {
Tejun Heo7d50b602007-09-23 13:19:54 +09001434 /* If qc is active, charge it; otherwise, the active
1435 * link. There's no active qc on NCQ errors. It will
1436 * be determined by EH by reading log page 10h.
1437 */
1438 if (active_qc)
1439 active_qc->err_mask |= AC_ERR_DEV;
1440 else
1441 active_ehi->err_mask |= AC_ERR_DEV;
1442
Tejun Heo417a1a62007-09-23 13:19:55 +09001443 if (hpriv->flags & AHCI_HFLAG_IGN_SERR_INTERNAL)
Tejun Heo7d50b602007-09-23 13:19:54 +09001444 host_ehi->serror &= ~SERR_INTERNAL;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001445 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001446
Tejun Heo78cd52d2006-05-15 20:58:29 +09001447 if (irq_stat & PORT_IRQ_UNK_FIS) {
1448 u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449
Tejun Heo7d50b602007-09-23 13:19:54 +09001450 active_ehi->err_mask |= AC_ERR_HSM;
1451 active_ehi->action |= ATA_EH_SOFTRESET;
1452 ata_ehi_push_desc(active_ehi,
1453 "unknown FIS %08x %08x %08x %08x" ,
Tejun Heo78cd52d2006-05-15 20:58:29 +09001454 unk[0], unk[1], unk[2], unk[3]);
1455 }
Jeff Garzikb8f61532005-08-25 22:01:20 -04001456
Tejun Heo7d50b602007-09-23 13:19:54 +09001457 if (ap->nr_pmp_links && (irq_stat & PORT_IRQ_BAD_PMP)) {
1458 active_ehi->err_mask |= AC_ERR_HSM;
1459 active_ehi->action |= ATA_EH_SOFTRESET;
1460 ata_ehi_push_desc(active_ehi, "incorrect PMP");
1461 }
Tejun Heo78cd52d2006-05-15 20:58:29 +09001462
Tejun Heo7d50b602007-09-23 13:19:54 +09001463 if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
1464 host_ehi->err_mask |= AC_ERR_HOST_BUS;
1465 host_ehi->action |= ATA_EH_SOFTRESET;
1466 ata_ehi_push_desc(host_ehi, "host bus error");
1467 }
1468
1469 if (irq_stat & PORT_IRQ_IF_ERR) {
1470 host_ehi->err_mask |= AC_ERR_ATA_BUS;
1471 host_ehi->action |= ATA_EH_SOFTRESET;
1472 ata_ehi_push_desc(host_ehi, "interface fatal error");
1473 }
1474
1475 if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
1476 ata_ehi_hotplugged(host_ehi);
1477 ata_ehi_push_desc(host_ehi, "%s",
1478 irq_stat & PORT_IRQ_CONNECT ?
1479 "connection status changed" : "PHY RDY changed");
1480 }
1481
1482 /* okay, let's hand over to EH */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001483
Tejun Heo78cd52d2006-05-15 20:58:29 +09001484 if (irq_stat & PORT_IRQ_FREEZE)
1485 ata_port_freeze(ap);
1486 else
1487 ata_port_abort(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001488}
1489
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001490static void ahci_port_intr(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001491{
Tejun Heo4447d352007-04-17 23:44:08 +09001492 void __iomem *port_mmio = ap->ioaddr.cmd_addr;
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001493 struct ata_eh_info *ehi = &ap->link.eh_info;
Tejun Heo0291f952007-01-25 19:16:28 +09001494 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo5f226c62007-10-09 15:02:23 +09001495 struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heob06ce3e2007-10-09 15:06:48 +09001496 int resetting = !!(ap->pflags & ATA_PFLAG_RESETTING);
Tejun Heo12fad3f2006-05-15 21:03:55 +09001497 u32 status, qc_active;
Tejun Heo0291f952007-01-25 19:16:28 +09001498 int rc, known_irq = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499
1500 status = readl(port_mmio + PORT_IRQ_STAT);
1501 writel(status, port_mmio + PORT_IRQ_STAT);
1502
Tejun Heob06ce3e2007-10-09 15:06:48 +09001503 /* ignore BAD_PMP while resetting */
1504 if (unlikely(resetting))
1505 status &= ~PORT_IRQ_BAD_PMP;
1506
Tejun Heo78cd52d2006-05-15 20:58:29 +09001507 if (unlikely(status & PORT_IRQ_ERROR)) {
1508 ahci_error_intr(ap, status);
1509 return;
1510 }
1511
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04001512 if (status & PORT_IRQ_SDB_FIS) {
Tejun Heo5f226c62007-10-09 15:02:23 +09001513 /* If SNotification is available, leave notification
1514 * handling to sata_async_notification(). If not,
1515 * emulate it by snooping SDB FIS RX area.
1516 *
1517 * Snooping FIS RX area is probably cheaper than
1518 * poking SNotification but some constrollers which
1519 * implement SNotification, ICH9 for example, don't
1520 * store AN SDB FIS into receive area.
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04001521 */
Tejun Heo5f226c62007-10-09 15:02:23 +09001522 if (hpriv->cap & HOST_CAP_SNTF)
Tejun Heo7d77b242007-09-23 13:14:13 +09001523 sata_async_notification(ap);
Tejun Heo5f226c62007-10-09 15:02:23 +09001524 else {
1525 /* If the 'N' bit in word 0 of the FIS is set,
1526 * we just received asynchronous notification.
1527 * Tell libata about it.
1528 */
1529 const __le32 *f = pp->rx_fis + RX_FIS_SDB;
1530 u32 f0 = le32_to_cpu(f[0]);
1531
1532 if (f0 & (1 << 15))
1533 sata_async_notification(ap);
1534 }
Kristen Carlson Accardi2f294962007-08-15 04:11:25 -04001535 }
1536
Tejun Heo7d50b602007-09-23 13:19:54 +09001537 /* pp->active_link is valid iff any command is in flight */
1538 if (ap->qc_active && pp->active_link->sactive)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001539 qc_active = readl(port_mmio + PORT_SCR_ACT);
1540 else
1541 qc_active = readl(port_mmio + PORT_CMD_ISSUE);
1542
1543 rc = ata_qc_complete_multiple(ap, qc_active, NULL);
Tejun Heob06ce3e2007-10-09 15:06:48 +09001544
1545 /* If resetting, spurious or invalid completions are expected,
1546 * return unconditionally.
1547 */
1548 if (resetting)
1549 return;
1550
Tejun Heo12fad3f2006-05-15 21:03:55 +09001551 if (rc > 0)
1552 return;
1553 if (rc < 0) {
1554 ehi->err_mask |= AC_ERR_HSM;
1555 ehi->action |= ATA_EH_SOFTRESET;
1556 ata_port_freeze(ap);
1557 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001558 }
1559
Robert P. J. Day3a4fa0a2007-10-19 23:10:43 +02001560 /* hmmm... a spurious interrupt */
Tejun Heo2a3917a2006-05-15 20:58:30 +09001561
Tejun Heo0291f952007-01-25 19:16:28 +09001562 /* if !NCQ, ignore. No modern ATA device has broken HSM
1563 * implementation for non-NCQ commands.
1564 */
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001565 if (!ap->link.sactive)
Tejun Heo12fad3f2006-05-15 21:03:55 +09001566 return;
1567
Tejun Heo0291f952007-01-25 19:16:28 +09001568 if (status & PORT_IRQ_D2H_REG_FIS) {
1569 if (!pp->ncq_saw_d2h)
1570 ata_port_printk(ap, KERN_INFO,
1571 "D2H reg with I during NCQ, "
1572 "this message won't be printed again\n");
1573 pp->ncq_saw_d2h = 1;
1574 known_irq = 1;
1575 }
Tejun Heo2a3917a2006-05-15 20:58:30 +09001576
Tejun Heo0291f952007-01-25 19:16:28 +09001577 if (status & PORT_IRQ_DMAS_FIS) {
1578 if (!pp->ncq_saw_dmas)
1579 ata_port_printk(ap, KERN_INFO,
1580 "DMAS FIS during NCQ, "
1581 "this message won't be printed again\n");
1582 pp->ncq_saw_dmas = 1;
1583 known_irq = 1;
1584 }
1585
Tejun Heoa2bbd0c2007-02-21 16:34:25 +09001586 if (status & PORT_IRQ_SDB_FIS) {
Al Viro04d4f7a2007-02-09 16:39:30 +00001587 const __le32 *f = pp->rx_fis + RX_FIS_SDB;
Tejun Heo0291f952007-01-25 19:16:28 +09001588
Tejun Heoafb2d552007-02-27 13:24:19 +09001589 if (le32_to_cpu(f[1])) {
1590 /* SDB FIS containing spurious completions
1591 * might be dangerous, whine and fail commands
1592 * with HSM violation. EH will turn off NCQ
1593 * after several such failures.
1594 */
1595 ata_ehi_push_desc(ehi,
1596 "spurious completions during NCQ "
1597 "issue=0x%x SAct=0x%x FIS=%08x:%08x",
1598 readl(port_mmio + PORT_CMD_ISSUE),
1599 readl(port_mmio + PORT_SCR_ACT),
1600 le32_to_cpu(f[0]), le32_to_cpu(f[1]));
1601 ehi->err_mask |= AC_ERR_HSM;
1602 ehi->action |= ATA_EH_SOFTRESET;
1603 ata_port_freeze(ap);
1604 } else {
1605 if (!pp->ncq_saw_sdb)
1606 ata_port_printk(ap, KERN_INFO,
1607 "spurious SDB FIS %08x:%08x during NCQ, "
1608 "this message won't be printed again\n",
1609 le32_to_cpu(f[0]), le32_to_cpu(f[1]));
1610 pp->ncq_saw_sdb = 1;
1611 }
Tejun Heo0291f952007-01-25 19:16:28 +09001612 known_irq = 1;
1613 }
1614
1615 if (!known_irq)
Tejun Heo78cd52d2006-05-15 20:58:29 +09001616 ata_port_printk(ap, KERN_INFO, "spurious interrupt "
Tejun Heo0291f952007-01-25 19:16:28 +09001617 "(irq_stat 0x%x active_tag 0x%x sactive 0x%x)\n",
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001618 status, ap->link.active_tag, ap->link.sactive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001619}
1620
1621static void ahci_irq_clear(struct ata_port *ap)
1622{
1623 /* TODO */
1624}
1625
David Howells7d12e782006-10-05 14:55:46 +01001626static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001627{
Jeff Garzikcca39742006-08-24 03:19:22 -04001628 struct ata_host *host = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001629 struct ahci_host_priv *hpriv;
1630 unsigned int i, handled = 0;
Jeff Garzikea6ba102005-08-30 05:18:18 -04001631 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001632 u32 irq_stat, irq_ack = 0;
1633
1634 VPRINTK("ENTER\n");
1635
Jeff Garzikcca39742006-08-24 03:19:22 -04001636 hpriv = host->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001637 mmio = host->iomap[AHCI_PCI_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001638
1639 /* sigh. 0xffffffff is a valid return from h/w */
1640 irq_stat = readl(mmio + HOST_IRQ_STAT);
1641 irq_stat &= hpriv->port_map;
1642 if (!irq_stat)
1643 return IRQ_NONE;
1644
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001645 spin_lock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001646
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001647 for (i = 0; i < host->n_ports; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648 struct ata_port *ap;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001649
Jeff Garzik67846b32005-10-05 02:58:32 -04001650 if (!(irq_stat & (1 << i)))
1651 continue;
1652
Jeff Garzikcca39742006-08-24 03:19:22 -04001653 ap = host->ports[i];
Jeff Garzik67846b32005-10-05 02:58:32 -04001654 if (ap) {
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001655 ahci_port_intr(ap);
Jeff Garzik67846b32005-10-05 02:58:32 -04001656 VPRINTK("port %u\n", i);
1657 } else {
1658 VPRINTK("port %u (no irq)\n", i);
Tejun Heo6971ed12006-03-11 12:47:54 +09001659 if (ata_ratelimit())
Jeff Garzikcca39742006-08-24 03:19:22 -04001660 dev_printk(KERN_WARNING, host->dev,
Jeff Garzika9524a72005-10-30 14:39:11 -05001661 "interrupt on disabled port %u\n", i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001662 }
Jeff Garzik67846b32005-10-05 02:58:32 -04001663
1664 irq_ack |= (1 << i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001665 }
1666
1667 if (irq_ack) {
1668 writel(irq_ack, mmio + HOST_IRQ_STAT);
1669 handled = 1;
1670 }
1671
Jeff Garzikcca39742006-08-24 03:19:22 -04001672 spin_unlock(&host->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673
1674 VPRINTK("EXIT\n");
1675
1676 return IRQ_RETVAL(handled);
1677}
1678
Tejun Heo9a3d9eb2006-01-23 13:09:36 +09001679static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001680{
1681 struct ata_port *ap = qc->ap;
Tejun Heo4447d352007-04-17 23:44:08 +09001682 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo7d50b602007-09-23 13:19:54 +09001683 struct ahci_port_priv *pp = ap->private_data;
1684
1685 /* Keep track of the currently active link. It will be used
1686 * in completion path to determine whether NCQ phase is in
1687 * progress.
1688 */
1689 pp->active_link = qc->dev->link;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001690
Tejun Heo12fad3f2006-05-15 21:03:55 +09001691 if (qc->tf.protocol == ATA_PROT_NCQ)
1692 writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
1693 writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694 readl(port_mmio + PORT_CMD_ISSUE); /* flush */
1695
1696 return 0;
1697}
1698
Tejun Heo78cd52d2006-05-15 20:58:29 +09001699static void ahci_freeze(struct ata_port *ap)
1700{
Tejun Heo4447d352007-04-17 23:44:08 +09001701 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001702
1703 /* turn IRQ off */
1704 writel(0, port_mmio + PORT_IRQ_MASK);
1705}
1706
1707static void ahci_thaw(struct ata_port *ap)
1708{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001709 void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
Tejun Heo4447d352007-04-17 23:44:08 +09001710 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001711 u32 tmp;
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07001712 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo78cd52d2006-05-15 20:58:29 +09001713
1714 /* clear IRQ */
1715 tmp = readl(port_mmio + PORT_IRQ_STAT);
1716 writel(tmp, port_mmio + PORT_IRQ_STAT);
Tejun Heoa7187282007-01-27 11:04:26 +09001717 writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001718
Tejun Heo1c954a42007-10-09 15:01:37 +09001719 /* turn IRQ back on */
1720 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001721}
1722
1723static void ahci_error_handler(struct ata_port *ap)
1724{
Tejun Heob51e9e52006-06-29 01:29:30 +09001725 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
Tejun Heo78cd52d2006-05-15 20:58:29 +09001726 /* restart engine */
Tejun Heo4447d352007-04-17 23:44:08 +09001727 ahci_stop_engine(ap);
1728 ahci_start_engine(ap);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001729 }
1730
1731 /* perform recovery */
Tejun Heo7d50b602007-09-23 13:19:54 +09001732 sata_pmp_do_eh(ap, ata_std_prereset, ahci_softreset,
1733 ahci_hardreset, ahci_postreset,
1734 sata_pmp_std_prereset, ahci_pmp_softreset,
1735 sata_pmp_std_hardreset, sata_pmp_std_postreset);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001736}
1737
Tejun Heoad616ff2006-11-01 18:00:24 +09001738static void ahci_vt8251_error_handler(struct ata_port *ap)
1739{
Tejun Heoad616ff2006-11-01 18:00:24 +09001740 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
1741 /* restart engine */
Tejun Heo4447d352007-04-17 23:44:08 +09001742 ahci_stop_engine(ap);
1743 ahci_start_engine(ap);
Tejun Heoad616ff2006-11-01 18:00:24 +09001744 }
1745
1746 /* perform recovery */
1747 ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_vt8251_hardreset,
1748 ahci_postreset);
1749}
1750
Tejun Heoedc93052007-10-25 14:59:16 +09001751static void ahci_p5wdh_error_handler(struct ata_port *ap)
1752{
1753 if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
1754 /* restart engine */
1755 ahci_stop_engine(ap);
1756 ahci_start_engine(ap);
1757 }
1758
1759 /* perform recovery */
1760 ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_p5wdh_hardreset,
1761 ahci_postreset);
1762}
1763
Tejun Heo78cd52d2006-05-15 20:58:29 +09001764static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
1765{
1766 struct ata_port *ap = qc->ap;
1767
Tejun Heod2e75df2007-07-16 14:29:39 +09001768 /* make DMA engine forget about the failed command */
1769 if (qc->flags & ATA_QCFLAG_FAILED)
1770 ahci_kick_engine(ap, 1);
Tejun Heo78cd52d2006-05-15 20:58:29 +09001771}
1772
Tejun Heo7d50b602007-09-23 13:19:54 +09001773static void ahci_pmp_attach(struct ata_port *ap)
1774{
1775 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo1c954a42007-10-09 15:01:37 +09001776 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo7d50b602007-09-23 13:19:54 +09001777 u32 cmd;
1778
1779 cmd = readl(port_mmio + PORT_CMD);
1780 cmd |= PORT_CMD_PMP;
1781 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo1c954a42007-10-09 15:01:37 +09001782
1783 pp->intr_mask |= PORT_IRQ_BAD_PMP;
1784 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo7d50b602007-09-23 13:19:54 +09001785}
1786
1787static void ahci_pmp_detach(struct ata_port *ap)
1788{
1789 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo1c954a42007-10-09 15:01:37 +09001790 struct ahci_port_priv *pp = ap->private_data;
Tejun Heo7d50b602007-09-23 13:19:54 +09001791 u32 cmd;
1792
1793 cmd = readl(port_mmio + PORT_CMD);
1794 cmd &= ~PORT_CMD_PMP;
1795 writel(cmd, port_mmio + PORT_CMD);
Tejun Heo1c954a42007-10-09 15:01:37 +09001796
1797 pp->intr_mask &= ~PORT_IRQ_BAD_PMP;
1798 writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo7d50b602007-09-23 13:19:54 +09001799}
1800
Alexey Dobriyan028a2592007-07-17 23:48:48 +04001801static int ahci_port_resume(struct ata_port *ap)
1802{
1803 ahci_power_up(ap);
1804 ahci_start_port(ap);
1805
Tejun Heo7d50b602007-09-23 13:19:54 +09001806 if (ap->nr_pmp_links)
1807 ahci_pmp_attach(ap);
1808 else
1809 ahci_pmp_detach(ap);
1810
Alexey Dobriyan028a2592007-07-17 23:48:48 +04001811 return 0;
1812}
1813
Tejun Heo438ac6d2007-03-02 17:31:26 +09001814#ifdef CONFIG_PM
Tejun Heoc1332872006-07-26 15:59:26 +09001815static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
1816{
Tejun Heoc1332872006-07-26 15:59:26 +09001817 const char *emsg = NULL;
1818 int rc;
1819
Tejun Heo4447d352007-04-17 23:44:08 +09001820 rc = ahci_deinit_port(ap, &emsg);
Tejun Heo8e16f942006-11-20 15:42:36 +09001821 if (rc == 0)
Tejun Heo4447d352007-04-17 23:44:08 +09001822 ahci_power_down(ap);
Tejun Heo8e16f942006-11-20 15:42:36 +09001823 else {
Tejun Heoc1332872006-07-26 15:59:26 +09001824 ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001825 ahci_start_port(ap);
Tejun Heoc1332872006-07-26 15:59:26 +09001826 }
1827
1828 return rc;
1829}
1830
Tejun Heoc1332872006-07-26 15:59:26 +09001831static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1832{
Jeff Garzikcca39742006-08-24 03:19:22 -04001833 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001834 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Tejun Heoc1332872006-07-26 15:59:26 +09001835 u32 ctl;
1836
1837 if (mesg.event == PM_EVENT_SUSPEND) {
1838 /* AHCI spec rev1.1 section 8.3.3:
1839 * Software must disable interrupts prior to requesting a
1840 * transition of the HBA to D3 state.
1841 */
1842 ctl = readl(mmio + HOST_CTL);
1843 ctl &= ~HOST_IRQ_EN;
1844 writel(ctl, mmio + HOST_CTL);
1845 readl(mmio + HOST_CTL); /* flush */
1846 }
1847
1848 return ata_pci_device_suspend(pdev, mesg);
1849}
1850
1851static int ahci_pci_device_resume(struct pci_dev *pdev)
1852{
Jeff Garzikcca39742006-08-24 03:19:22 -04001853 struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heoc1332872006-07-26 15:59:26 +09001854 int rc;
1855
Tejun Heo553c4aa2006-12-26 19:39:50 +09001856 rc = ata_pci_device_do_resume(pdev);
1857 if (rc)
1858 return rc;
Tejun Heoc1332872006-07-26 15:59:26 +09001859
1860 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Tejun Heo4447d352007-04-17 23:44:08 +09001861 rc = ahci_reset_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +09001862 if (rc)
1863 return rc;
1864
Tejun Heo4447d352007-04-17 23:44:08 +09001865 ahci_init_controller(host);
Tejun Heoc1332872006-07-26 15:59:26 +09001866 }
1867
Jeff Garzikcca39742006-08-24 03:19:22 -04001868 ata_host_resume(host);
Tejun Heoc1332872006-07-26 15:59:26 +09001869
1870 return 0;
1871}
Tejun Heo438ac6d2007-03-02 17:31:26 +09001872#endif
Tejun Heoc1332872006-07-26 15:59:26 +09001873
Tejun Heo254950c2006-07-26 15:59:25 +09001874static int ahci_port_start(struct ata_port *ap)
1875{
Jeff Garzikcca39742006-08-24 03:19:22 -04001876 struct device *dev = ap->host->dev;
Tejun Heo254950c2006-07-26 15:59:25 +09001877 struct ahci_port_priv *pp;
Tejun Heo254950c2006-07-26 15:59:25 +09001878 void *mem;
1879 dma_addr_t mem_dma;
1880 int rc;
1881
Tejun Heo24dc5f32007-01-20 16:00:28 +09001882 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Tejun Heo254950c2006-07-26 15:59:25 +09001883 if (!pp)
1884 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09001885
1886 rc = ata_pad_alloc(ap, dev);
Tejun Heo24dc5f32007-01-20 16:00:28 +09001887 if (rc)
Tejun Heo254950c2006-07-26 15:59:25 +09001888 return rc;
Tejun Heo254950c2006-07-26 15:59:25 +09001889
Tejun Heo24dc5f32007-01-20 16:00:28 +09001890 mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
1891 GFP_KERNEL);
1892 if (!mem)
Tejun Heo254950c2006-07-26 15:59:25 +09001893 return -ENOMEM;
Tejun Heo254950c2006-07-26 15:59:25 +09001894 memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
1895
1896 /*
1897 * First item in chunk of DMA memory: 32-slot command table,
1898 * 32 bytes each in size
1899 */
1900 pp->cmd_slot = mem;
1901 pp->cmd_slot_dma = mem_dma;
1902
1903 mem += AHCI_CMD_SLOT_SZ;
1904 mem_dma += AHCI_CMD_SLOT_SZ;
1905
1906 /*
1907 * Second item: Received-FIS area
1908 */
1909 pp->rx_fis = mem;
1910 pp->rx_fis_dma = mem_dma;
1911
1912 mem += AHCI_RX_FIS_SZ;
1913 mem_dma += AHCI_RX_FIS_SZ;
1914
1915 /*
1916 * Third item: data area for storing a single command
1917 * and its scatter-gather table
1918 */
1919 pp->cmd_tbl = mem;
1920 pp->cmd_tbl_dma = mem_dma;
1921
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07001922 /*
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001923 * Save off initial list of interrupts to be enabled.
1924 * This could be changed later
1925 */
Kristen Carlson Accardia7384922007-08-09 14:23:41 -07001926 pp->intr_mask = DEF_PORT_IRQ;
1927
Tejun Heo254950c2006-07-26 15:59:25 +09001928 ap->private_data = pp;
1929
Jeff Garzikdf69c9c2007-05-26 20:46:51 -04001930 /* engage engines, captain */
1931 return ahci_port_resume(ap);
Tejun Heo254950c2006-07-26 15:59:25 +09001932}
1933
1934static void ahci_port_stop(struct ata_port *ap)
1935{
Tejun Heo0be0aa92006-07-26 15:59:26 +09001936 const char *emsg = NULL;
1937 int rc;
Tejun Heo254950c2006-07-26 15:59:25 +09001938
Tejun Heo0be0aa92006-07-26 15:59:26 +09001939 /* de-initialize port */
Tejun Heo4447d352007-04-17 23:44:08 +09001940 rc = ahci_deinit_port(ap, &emsg);
Tejun Heo0be0aa92006-07-26 15:59:26 +09001941 if (rc)
1942 ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
Tejun Heo254950c2006-07-26 15:59:25 +09001943}
1944
Tejun Heo4447d352007-04-17 23:44:08 +09001945static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001946{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001947 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001948
Linus Torvalds1da177e2005-04-16 15:20:36 -07001949 if (using_dac &&
1950 !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
1951 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
1952 if (rc) {
1953 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1954 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001955 dev_printk(KERN_ERR, &pdev->dev,
1956 "64-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001957 return rc;
1958 }
1959 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001960 } else {
1961 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
1962 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001963 dev_printk(KERN_ERR, &pdev->dev,
1964 "32-bit DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001965 return rc;
1966 }
1967 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1968 if (rc) {
Jeff Garzika9524a72005-10-30 14:39:11 -05001969 dev_printk(KERN_ERR, &pdev->dev,
1970 "32-bit consistent DMA enable failed\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001971 return rc;
1972 }
1973 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001974 return 0;
1975}
1976
Tejun Heo4447d352007-04-17 23:44:08 +09001977static void ahci_print_info(struct ata_host *host)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001978{
Tejun Heo4447d352007-04-17 23:44:08 +09001979 struct ahci_host_priv *hpriv = host->private_data;
1980 struct pci_dev *pdev = to_pci_dev(host->dev);
1981 void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001982 u32 vers, cap, impl, speed;
1983 const char *speed_s;
1984 u16 cc;
1985 const char *scc_s;
1986
1987 vers = readl(mmio + HOST_VERSION);
1988 cap = hpriv->cap;
1989 impl = hpriv->port_map;
1990
1991 speed = (cap >> 20) & 0xf;
1992 if (speed == 1)
1993 speed_s = "1.5";
1994 else if (speed == 2)
1995 speed_s = "3";
1996 else
1997 speed_s = "?";
1998
1999 pci_read_config_word(pdev, 0x0a, &cc);
Conke Huc9f89472007-01-09 05:32:51 -05002000 if (cc == PCI_CLASS_STORAGE_IDE)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002001 scc_s = "IDE";
Conke Huc9f89472007-01-09 05:32:51 -05002002 else if (cc == PCI_CLASS_STORAGE_SATA)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002003 scc_s = "SATA";
Conke Huc9f89472007-01-09 05:32:51 -05002004 else if (cc == PCI_CLASS_STORAGE_RAID)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002005 scc_s = "RAID";
2006 else
2007 scc_s = "unknown";
2008
Jeff Garzika9524a72005-10-30 14:39:11 -05002009 dev_printk(KERN_INFO, &pdev->dev,
2010 "AHCI %02x%02x.%02x%02x "
Linus Torvalds1da177e2005-04-16 15:20:36 -07002011 "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002012 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002013
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002014 (vers >> 24) & 0xff,
2015 (vers >> 16) & 0xff,
2016 (vers >> 8) & 0xff,
2017 vers & 0xff,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002018
2019 ((cap >> 8) & 0x1f) + 1,
2020 (cap & 0x1f) + 1,
2021 speed_s,
2022 impl,
2023 scc_s);
2024
Jeff Garzika9524a72005-10-30 14:39:11 -05002025 dev_printk(KERN_INFO, &pdev->dev,
2026 "flags: "
Tejun Heo203ef6c2007-07-16 14:29:40 +09002027 "%s%s%s%s%s%s%s"
2028 "%s%s%s%s%s%s%s\n"
Jeff Garzik2dcb4072007-10-19 06:42:56 -04002029 ,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002030
2031 cap & (1 << 31) ? "64bit " : "",
2032 cap & (1 << 30) ? "ncq " : "",
Tejun Heo203ef6c2007-07-16 14:29:40 +09002033 cap & (1 << 29) ? "sntf " : "",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002034 cap & (1 << 28) ? "ilck " : "",
2035 cap & (1 << 27) ? "stag " : "",
2036 cap & (1 << 26) ? "pm " : "",
2037 cap & (1 << 25) ? "led " : "",
2038
2039 cap & (1 << 24) ? "clo " : "",
2040 cap & (1 << 19) ? "nz " : "",
2041 cap & (1 << 18) ? "only " : "",
2042 cap & (1 << 17) ? "pmp " : "",
2043 cap & (1 << 15) ? "pio " : "",
2044 cap & (1 << 14) ? "slum " : "",
2045 cap & (1 << 13) ? "part " : ""
2046 );
2047}
2048
Tejun Heoedc93052007-10-25 14:59:16 +09002049/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
2050 * hardwired to on-board SIMG 4726. The chipset is ICH8 and doesn't
2051 * support PMP and the 4726 either directly exports the device
2052 * attached to the first downstream port or acts as a hardware storage
2053 * controller and emulate a single ATA device (can be RAID 0/1 or some
2054 * other configuration).
2055 *
2056 * When there's no device attached to the first downstream port of the
2057 * 4726, "Config Disk" appears, which is a pseudo ATA device to
2058 * configure the 4726. However, ATA emulation of the device is very
2059 * lame. It doesn't send signature D2H Reg FIS after the initial
2060 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
2061 *
2062 * The following function works around the problem by always using
2063 * hardreset on the port and not depending on receiving signature FIS
2064 * afterward. If signature FIS isn't received soon, ATA class is
2065 * assumed without follow-up softreset.
2066 */
2067static void ahci_p5wdh_workaround(struct ata_host *host)
2068{
2069 static struct dmi_system_id sysids[] = {
2070 {
2071 .ident = "P5W DH Deluxe",
2072 .matches = {
2073 DMI_MATCH(DMI_SYS_VENDOR,
2074 "ASUSTEK COMPUTER INC"),
2075 DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
2076 },
2077 },
2078 { }
2079 };
2080 struct pci_dev *pdev = to_pci_dev(host->dev);
2081
2082 if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
2083 dmi_check_system(sysids)) {
2084 struct ata_port *ap = host->ports[1];
2085
2086 dev_printk(KERN_INFO, &pdev->dev, "enabling ASUS P5W DH "
2087 "Deluxe on-board SIMG4726 workaround\n");
2088
2089 ap->ops = &ahci_p5wdh_ops;
2090 ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
2091 }
2092}
2093
Tejun Heo24dc5f32007-01-20 16:00:28 +09002094static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002095{
2096 static int printed_version;
Tejun Heo4447d352007-04-17 23:44:08 +09002097 struct ata_port_info pi = ahci_port_info[ent->driver_data];
2098 const struct ata_port_info *ppi[] = { &pi, NULL };
Tejun Heo24dc5f32007-01-20 16:00:28 +09002099 struct device *dev = &pdev->dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002100 struct ahci_host_priv *hpriv;
Tejun Heo4447d352007-04-17 23:44:08 +09002101 struct ata_host *host;
2102 int i, rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002103
2104 VPRINTK("ENTER\n");
2105
Tejun Heo12fad3f2006-05-15 21:03:55 +09002106 WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
2107
Linus Torvalds1da177e2005-04-16 15:20:36 -07002108 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05002109 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002110
Tejun Heo4447d352007-04-17 23:44:08 +09002111 /* acquire resources */
Tejun Heo24dc5f32007-01-20 16:00:28 +09002112 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002113 if (rc)
2114 return rc;
2115
Tejun Heo0d5ff562007-02-01 15:06:36 +09002116 rc = pcim_iomap_regions(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
2117 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002118 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09002119 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002120 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002121
Tejun Heo24dc5f32007-01-20 16:00:28 +09002122 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
2123 if (!hpriv)
2124 return -ENOMEM;
Tejun Heo417a1a62007-09-23 13:19:55 +09002125 hpriv->flags |= (unsigned long)pi.private_data;
2126
2127 if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev))
2128 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002129
Tejun Heo4447d352007-04-17 23:44:08 +09002130 /* save initial config */
Tejun Heo417a1a62007-09-23 13:19:55 +09002131 ahci_save_initial_config(pdev, hpriv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002132
Tejun Heo4447d352007-04-17 23:44:08 +09002133 /* prepare host */
Tejun Heo274c1fd2007-07-16 14:29:40 +09002134 if (hpriv->cap & HOST_CAP_NCQ)
Tejun Heo4447d352007-04-17 23:44:08 +09002135 pi.flags |= ATA_FLAG_NCQ;
2136
Tejun Heo7d50b602007-09-23 13:19:54 +09002137 if (hpriv->cap & HOST_CAP_PMP)
2138 pi.flags |= ATA_FLAG_PMP;
2139
Tejun Heo4447d352007-04-17 23:44:08 +09002140 host = ata_host_alloc_pinfo(&pdev->dev, ppi, fls(hpriv->port_map));
2141 if (!host)
2142 return -ENOMEM;
2143 host->iomap = pcim_iomap_table(pdev);
2144 host->private_data = hpriv;
2145
2146 for (i = 0; i < host->n_ports; i++) {
Jeff Garzikdab632e2007-05-28 08:33:01 -04002147 struct ata_port *ap = host->ports[i];
2148 void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo4447d352007-04-17 23:44:08 +09002149
Tejun Heocbcdd872007-08-18 13:14:55 +09002150 ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar");
2151 ata_port_pbar_desc(ap, AHCI_PCI_BAR,
2152 0x100 + ap->port_no * 0x80, "port");
2153
Jeff Garzikdab632e2007-05-28 08:33:01 -04002154 /* standard SATA port setup */
Tejun Heo203ef6c2007-07-16 14:29:40 +09002155 if (hpriv->port_map & (1 << i))
Tejun Heo4447d352007-04-17 23:44:08 +09002156 ap->ioaddr.cmd_addr = port_mmio;
Jeff Garzikdab632e2007-05-28 08:33:01 -04002157
2158 /* disabled/not-implemented port */
2159 else
2160 ap->ops = &ata_dummy_port_ops;
Tejun Heo4447d352007-04-17 23:44:08 +09002161 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002162
Tejun Heoedc93052007-10-25 14:59:16 +09002163 /* apply workaround for ASUS P5W DH Deluxe mainboard */
2164 ahci_p5wdh_workaround(host);
2165
Linus Torvalds1da177e2005-04-16 15:20:36 -07002166 /* initialize adapter */
Tejun Heo4447d352007-04-17 23:44:08 +09002167 rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002168 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002169 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002170
Tejun Heo4447d352007-04-17 23:44:08 +09002171 rc = ahci_reset_controller(host);
2172 if (rc)
2173 return rc;
Tejun Heo12fad3f2006-05-15 21:03:55 +09002174
Tejun Heo4447d352007-04-17 23:44:08 +09002175 ahci_init_controller(host);
2176 ahci_print_info(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002177
Tejun Heo4447d352007-04-17 23:44:08 +09002178 pci_set_master(pdev);
2179 return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
2180 &ahci_sht);
Jeff Garzik907f4672005-05-12 15:03:42 -04002181}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002182
2183static int __init ahci_init(void)
2184{
Pavel Roskinb7887192006-08-10 18:13:18 +09002185 return pci_register_driver(&ahci_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002186}
2187
Linus Torvalds1da177e2005-04-16 15:20:36 -07002188static void __exit ahci_exit(void)
2189{
2190 pci_unregister_driver(&ahci_pci_driver);
2191}
2192
2193
2194MODULE_AUTHOR("Jeff Garzik");
2195MODULE_DESCRIPTION("AHCI SATA low-level driver");
2196MODULE_LICENSE("GPL");
2197MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
Jeff Garzik68854332005-08-23 02:53:51 -04002198MODULE_VERSION(DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002199
2200module_init(ahci_init);
2201module_exit(ahci_exit);