blob: d09599cccb353c08f5883c6e0ca2fa5d61b5142a [file] [log] [blame]
David Gibsonf88df142007-04-30 16:30:56 +10001#ifndef _ASM_POWERPC_PGTABLE_PPC64_H_
2#define _ASM_POWERPC_PGTABLE_PPC64_H_
3/*
4 * This file contains the functions and defines necessary to modify and use
5 * the ppc64 hashed page table.
6 */
7
8#ifndef __ASSEMBLY__
9#include <linux/stddef.h>
David Gibsonf88df142007-04-30 16:30:56 +100010#include <asm/tlbflush.h>
David Gibsonf88df142007-04-30 16:30:56 +100011#endif /* __ASSEMBLY__ */
12
13#ifdef CONFIG_PPC_64K_PAGES
14#include <asm/pgtable-64k.h>
15#else
16#include <asm/pgtable-4k.h>
17#endif
18
19#define FIRST_USER_ADDRESS 0
20
21/*
22 * Size of EA range mapped by our pagetables.
23 */
24#define PGTABLE_EADDR_SIZE (PTE_INDEX_SIZE + PMD_INDEX_SIZE + \
25 PUD_INDEX_SIZE + PGD_INDEX_SIZE + PAGE_SHIFT)
Benjamin Herrenschmidt3d5134e2007-06-04 15:15:36 +100026#define PGTABLE_RANGE (ASM_CONST(1) << PGTABLE_EADDR_SIZE)
David Gibsonf88df142007-04-30 16:30:56 +100027
28#if TASK_SIZE_USER64 > PGTABLE_RANGE
29#error TASK_SIZE_USER64 exceeds pagetable range
30#endif
31
32#if TASK_SIZE_USER64 > (1UL << (USER_ESID_BITS + SID_SHIFT))
33#error TASK_SIZE_USER64 exceeds user VSID range
34#endif
35
Benjamin Herrenschmidt3d5134e2007-06-04 15:15:36 +100036
David Gibsonf88df142007-04-30 16:30:56 +100037/*
38 * Define the address range of the vmalloc VM area.
39 */
40#define VMALLOC_START ASM_CONST(0xD000000000000000)
Benjamin Herrenschmidt3d5134e2007-06-04 15:15:36 +100041#define VMALLOC_SIZE (PGTABLE_RANGE >> 1)
David Gibsonf88df142007-04-30 16:30:56 +100042#define VMALLOC_END (VMALLOC_START + VMALLOC_SIZE)
43
44/*
Benjamin Herrenschmidt3d5134e2007-06-04 15:15:36 +100045 * Define the address ranges for MMIO and IO space :
46 *
47 * ISA_IO_BASE = VMALLOC_END, 64K reserved area
48 * PHB_IO_BASE = ISA_IO_BASE + 64K to ISA_IO_BASE + 2G, PHB IO spaces
49 * IOREMAP_BASE = ISA_IO_BASE + 2G to VMALLOC_START + PGTABLE_RANGE
David Gibsonf88df142007-04-30 16:30:56 +100050 */
Benjamin Herrenschmidt3d5134e2007-06-04 15:15:36 +100051#define FULL_IO_SIZE 0x80000000ul
52#define ISA_IO_BASE (VMALLOC_END)
53#define ISA_IO_END (VMALLOC_END + 0x10000ul)
54#define PHB_IO_BASE (ISA_IO_END)
55#define PHB_IO_END (VMALLOC_END + FULL_IO_SIZE)
56#define IOREMAP_BASE (PHB_IO_END)
57#define IOREMAP_END (VMALLOC_START + PGTABLE_RANGE)
David Gibsonf88df142007-04-30 16:30:56 +100058
59/*
60 * Region IDs
61 */
62#define REGION_SHIFT 60UL
63#define REGION_MASK (0xfUL << REGION_SHIFT)
64#define REGION_ID(ea) (((unsigned long)(ea)) >> REGION_SHIFT)
65
66#define VMALLOC_REGION_ID (REGION_ID(VMALLOC_START))
67#define KERNEL_REGION_ID (REGION_ID(PAGE_OFFSET))
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +100068#define VMEMMAP_REGION_ID (0xfUL)
David Gibsonf88df142007-04-30 16:30:56 +100069#define USER_REGION_ID (0UL)
70
71/*
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +100072 * Defines the address of the vmemap area, in its own region
Andy Whitcroftd29eff72007-10-16 01:24:17 -070073 */
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +100074#define VMEMMAP_BASE (VMEMMAP_REGION_ID << REGION_SHIFT)
75#define vmemmap ((struct page *)VMEMMAP_BASE)
76
Andy Whitcroftd29eff72007-10-16 01:24:17 -070077
78/*
David Gibsonf88df142007-04-30 16:30:56 +100079 * Common bits in a linux-style PTE. These match the bits in the
80 * (hardware-defined) PowerPC PTE as closely as possible. Additional
81 * bits may be defined in pgtable-*.h
82 */
83#define _PAGE_PRESENT 0x0001 /* software: pte contains a translation */
84#define _PAGE_USER 0x0002 /* matches one of the PP bits */
85#define _PAGE_FILE 0x0002 /* (!present only) software: pte holds file offset */
86#define _PAGE_EXEC 0x0004 /* No execute on POWER4 and newer (we invert) */
87#define _PAGE_GUARDED 0x0008
88#define _PAGE_COHERENT 0x0010 /* M: enforce memory coherence (SMP systems) */
89#define _PAGE_NO_CACHE 0x0020 /* I: cache inhibit */
90#define _PAGE_WRITETHRU 0x0040 /* W: cache write-through */
91#define _PAGE_DIRTY 0x0080 /* C: page changed */
92#define _PAGE_ACCESSED 0x0100 /* R: page referenced */
93#define _PAGE_RW 0x0200 /* software: user write access allowed */
David Gibsonf88df142007-04-30 16:30:56 +100094#define _PAGE_BUSY 0x0800 /* software: PTE & hash are busy */
95
Dave Kleikampaba46c52008-07-08 00:28:52 +100096/* Strong Access Ordering */
97#define _PAGE_SAO (_PAGE_WRITETHRU | _PAGE_NO_CACHE | _PAGE_COHERENT)
98
David Gibsonf88df142007-04-30 16:30:56 +100099#define _PAGE_BASE (_PAGE_PRESENT | _PAGE_ACCESSED | _PAGE_COHERENT)
100
101#define _PAGE_WRENABLE (_PAGE_RW | _PAGE_DIRTY)
102
103/* __pgprot defined in asm-powerpc/page.h */
104#define PAGE_NONE __pgprot(_PAGE_PRESENT | _PAGE_ACCESSED)
105
106#define PAGE_SHARED __pgprot(_PAGE_BASE | _PAGE_RW | _PAGE_USER)
107#define PAGE_SHARED_X __pgprot(_PAGE_BASE | _PAGE_RW | _PAGE_USER | _PAGE_EXEC)
108#define PAGE_COPY __pgprot(_PAGE_BASE | _PAGE_USER)
109#define PAGE_COPY_X __pgprot(_PAGE_BASE | _PAGE_USER | _PAGE_EXEC)
110#define PAGE_READONLY __pgprot(_PAGE_BASE | _PAGE_USER)
111#define PAGE_READONLY_X __pgprot(_PAGE_BASE | _PAGE_USER | _PAGE_EXEC)
112#define PAGE_KERNEL __pgprot(_PAGE_BASE | _PAGE_WRENABLE)
113#define PAGE_KERNEL_CI __pgprot(_PAGE_PRESENT | _PAGE_ACCESSED | \
114 _PAGE_WRENABLE | _PAGE_NO_CACHE | _PAGE_GUARDED)
115#define PAGE_KERNEL_EXEC __pgprot(_PAGE_BASE | _PAGE_WRENABLE | _PAGE_EXEC)
116
117#define PAGE_AGP __pgprot(_PAGE_BASE | _PAGE_WRENABLE | _PAGE_NO_CACHE)
118#define HAVE_PAGE_AGP
119
120/* PTEIDX nibble */
121#define _PTEIDX_SECONDARY 0x8
122#define _PTEIDX_GROUP_IX 0x7
123
124
125/*
126 * POWER4 and newer have per page execute protection, older chips can only
127 * do this on a segment (256MB) basis.
128 *
129 * Also, write permissions imply read permissions.
130 * This is the closest we can get..
131 *
132 * Note due to the way vm flags are laid out, the bits are XWR
133 */
134#define __P000 PAGE_NONE
135#define __P001 PAGE_READONLY
136#define __P010 PAGE_COPY
137#define __P011 PAGE_COPY
138#define __P100 PAGE_READONLY_X
139#define __P101 PAGE_READONLY_X
140#define __P110 PAGE_COPY_X
141#define __P111 PAGE_COPY_X
142
143#define __S000 PAGE_NONE
144#define __S001 PAGE_READONLY
145#define __S010 PAGE_SHARED
146#define __S011 PAGE_SHARED
147#define __S100 PAGE_READONLY_X
148#define __S101 PAGE_READONLY_X
149#define __S110 PAGE_SHARED_X
150#define __S111 PAGE_SHARED_X
151
David Gibsonf88df142007-04-30 16:30:56 +1000152#ifdef CONFIG_HUGETLB_PAGE
153
154#define HAVE_ARCH_UNMAPPED_AREA
155#define HAVE_ARCH_UNMAPPED_AREA_TOPDOWN
156
157#endif
158
159#ifndef __ASSEMBLY__
160
161/*
162 * Conversion functions: convert a page and protection to a page entry,
163 * and a page entry and page directory to the page they refer to.
164 *
165 * mk_pte takes a (struct page *) as input
166 */
167#define mk_pte(page, pgprot) pfn_pte(page_to_pfn(page), (pgprot))
168
169static inline pte_t pfn_pte(unsigned long pfn, pgprot_t pgprot)
170{
171 pte_t pte;
172
173
174 pte_val(pte) = (pfn << PTE_RPN_SHIFT) | pgprot_val(pgprot);
175 return pte;
176}
177
178#define pte_modify(_pte, newprot) \
179 (__pte((pte_val(_pte) & _PAGE_CHG_MASK) | pgprot_val(newprot)))
180
181#define pte_none(pte) ((pte_val(pte) & ~_PAGE_HPTEFLAGS) == 0)
182#define pte_present(pte) (pte_val(pte) & _PAGE_PRESENT)
183
184/* pte_clear moved to later in this file */
185
186#define pte_pfn(x) ((unsigned long)((pte_val(x)>>PTE_RPN_SHIFT)))
187#define pte_page(x) pfn_to_page(pte_pfn(x))
188
189#define PMD_BAD_BITS (PTE_TABLE_SIZE-1)
190#define PUD_BAD_BITS (PMD_TABLE_SIZE-1)
191
192#define pmd_set(pmdp, pmdval) (pmd_val(*(pmdp)) = (pmdval))
193#define pmd_none(pmd) (!pmd_val(pmd))
194#define pmd_bad(pmd) (!is_kernel_addr(pmd_val(pmd)) \
195 || (pmd_val(pmd) & PMD_BAD_BITS))
196#define pmd_present(pmd) (pmd_val(pmd) != 0)
197#define pmd_clear(pmdp) (pmd_val(*(pmdp)) = 0)
198#define pmd_page_vaddr(pmd) (pmd_val(pmd) & ~PMD_MASKED_BITS)
199#define pmd_page(pmd) virt_to_page(pmd_page_vaddr(pmd))
200
201#define pud_set(pudp, pudval) (pud_val(*(pudp)) = (pudval))
202#define pud_none(pud) (!pud_val(pud))
203#define pud_bad(pud) (!is_kernel_addr(pud_val(pud)) \
204 || (pud_val(pud) & PUD_BAD_BITS))
205#define pud_present(pud) (pud_val(pud) != 0)
206#define pud_clear(pudp) (pud_val(*(pudp)) = 0)
207#define pud_page_vaddr(pud) (pud_val(pud) & ~PUD_MASKED_BITS)
208#define pud_page(pud) virt_to_page(pud_page_vaddr(pud))
209
210#define pgd_set(pgdp, pudp) ({pgd_val(*(pgdp)) = (unsigned long)(pudp);})
211
212/*
213 * Find an entry in a page-table-directory. We combine the address region
214 * (the high order N bits) and the pgd portion of the address.
215 */
216/* to avoid overflow in free_pgtables we don't use PTRS_PER_PGD here */
217#define pgd_index(address) (((address) >> (PGDIR_SHIFT)) & 0x1ff)
218
219#define pgd_offset(mm, address) ((mm)->pgd + pgd_index(address))
220
221#define pmd_offset(pudp,addr) \
222 (((pmd_t *) pud_page_vaddr(*(pudp))) + (((addr) >> PMD_SHIFT) & (PTRS_PER_PMD - 1)))
223
224#define pte_offset_kernel(dir,addr) \
225 (((pte_t *) pmd_page_vaddr(*(dir))) + (((addr) >> PAGE_SHIFT) & (PTRS_PER_PTE - 1)))
226
227#define pte_offset_map(dir,addr) pte_offset_kernel((dir), (addr))
228#define pte_offset_map_nested(dir,addr) pte_offset_kernel((dir), (addr))
229#define pte_unmap(pte) do { } while(0)
230#define pte_unmap_nested(pte) do { } while(0)
231
232/* to find an entry in a kernel page-table-directory */
233/* This now only contains the vmalloc pages */
234#define pgd_offset_k(address) pgd_offset(&init_mm, address)
235
236/*
237 * The following only work if pte_present() is true.
238 * Undefined behaviour if not..
239 */
David Gibsonf88df142007-04-30 16:30:56 +1000240static inline int pte_write(pte_t pte) { return pte_val(pte) & _PAGE_RW;}
David Gibsonf88df142007-04-30 16:30:56 +1000241static inline int pte_dirty(pte_t pte) { return pte_val(pte) & _PAGE_DIRTY;}
242static inline int pte_young(pte_t pte) { return pte_val(pte) & _PAGE_ACCESSED;}
243static inline int pte_file(pte_t pte) { return pte_val(pte) & _PAGE_FILE;}
Nick Piggin7e675132008-04-28 02:13:00 -0700244static inline int pte_special(pte_t pte) { return 0; }
David Gibsonf88df142007-04-30 16:30:56 +1000245
246static inline void pte_uncache(pte_t pte) { pte_val(pte) |= _PAGE_NO_CACHE; }
247static inline void pte_cache(pte_t pte) { pte_val(pte) &= ~_PAGE_NO_CACHE; }
248
David Gibsonf88df142007-04-30 16:30:56 +1000249static inline pte_t pte_wrprotect(pte_t pte) {
250 pte_val(pte) &= ~(_PAGE_RW); return pte; }
251static inline pte_t pte_mkclean(pte_t pte) {
252 pte_val(pte) &= ~(_PAGE_DIRTY); return pte; }
253static inline pte_t pte_mkold(pte_t pte) {
254 pte_val(pte) &= ~_PAGE_ACCESSED; return pte; }
David Gibsonf88df142007-04-30 16:30:56 +1000255static inline pte_t pte_mkwrite(pte_t pte) {
256 pte_val(pte) |= _PAGE_RW; return pte; }
257static inline pte_t pte_mkdirty(pte_t pte) {
258 pte_val(pte) |= _PAGE_DIRTY; return pte; }
259static inline pte_t pte_mkyoung(pte_t pte) {
260 pte_val(pte) |= _PAGE_ACCESSED; return pte; }
261static inline pte_t pte_mkhuge(pte_t pte) {
262 return pte; }
Nick Piggin7e675132008-04-28 02:13:00 -0700263static inline pte_t pte_mkspecial(pte_t pte) {
264 return pte; }
David Gibsonf88df142007-04-30 16:30:56 +1000265
266/* Atomic PTE updates */
267static inline unsigned long pte_update(struct mm_struct *mm,
268 unsigned long addr,
269 pte_t *ptep, unsigned long clr,
270 int huge)
271{
272 unsigned long old, tmp;
273
274 __asm__ __volatile__(
275 "1: ldarx %0,0,%3 # pte_update\n\
276 andi. %1,%0,%6\n\
277 bne- 1b \n\
278 andc %1,%0,%4 \n\
279 stdcx. %1,0,%3 \n\
280 bne- 1b"
281 : "=&r" (old), "=&r" (tmp), "=m" (*ptep)
282 : "r" (ptep), "r" (clr), "m" (*ptep), "i" (_PAGE_BUSY)
283 : "cc" );
284
285 if (old & _PAGE_HASHPTE)
286 hpte_need_flush(mm, addr, ptep, old, huge);
287 return old;
288}
289
290static inline int __ptep_test_and_clear_young(struct mm_struct *mm,
291 unsigned long addr, pte_t *ptep)
292{
293 unsigned long old;
294
295 if ((pte_val(*ptep) & (_PAGE_ACCESSED | _PAGE_HASHPTE)) == 0)
296 return 0;
297 old = pte_update(mm, addr, ptep, _PAGE_ACCESSED, 0);
298 return (old & _PAGE_ACCESSED) != 0;
299}
300#define __HAVE_ARCH_PTEP_TEST_AND_CLEAR_YOUNG
301#define ptep_test_and_clear_young(__vma, __addr, __ptep) \
302({ \
303 int __r; \
304 __r = __ptep_test_and_clear_young((__vma)->vm_mm, __addr, __ptep); \
305 __r; \
306})
307
David Gibsonf88df142007-04-30 16:30:56 +1000308#define __HAVE_ARCH_PTEP_SET_WRPROTECT
309static inline void ptep_set_wrprotect(struct mm_struct *mm, unsigned long addr,
310 pte_t *ptep)
311{
312 unsigned long old;
313
314 if ((pte_val(*ptep) & _PAGE_RW) == 0)
315 return;
316 old = pte_update(mm, addr, ptep, _PAGE_RW, 0);
317}
Andy Whitcroft016b33c2008-06-26 19:55:58 +1000318static inline void huge_ptep_set_wrprotect(struct mm_struct *mm,
319 unsigned long addr, pte_t *ptep)
320{
321 unsigned long old;
322
323 if ((pte_val(*ptep) & _PAGE_RW) == 0)
324 return;
325 old = pte_update(mm, addr, ptep, _PAGE_RW, 1);
326}
David Gibsonf88df142007-04-30 16:30:56 +1000327
328/*
329 * We currently remove entries from the hashtable regardless of whether
330 * the entry was young or dirty. The generic routines only flush if the
331 * entry was young or dirty which is not good enough.
332 *
333 * We should be more intelligent about this but for the moment we override
334 * these functions and force a tlb flush unconditionally
335 */
336#define __HAVE_ARCH_PTEP_CLEAR_YOUNG_FLUSH
337#define ptep_clear_flush_young(__vma, __address, __ptep) \
338({ \
339 int __young = __ptep_test_and_clear_young((__vma)->vm_mm, __address, \
340 __ptep); \
341 __young; \
342})
343
David Gibsonf88df142007-04-30 16:30:56 +1000344#define __HAVE_ARCH_PTEP_GET_AND_CLEAR
345static inline pte_t ptep_get_and_clear(struct mm_struct *mm,
346 unsigned long addr, pte_t *ptep)
347{
348 unsigned long old = pte_update(mm, addr, ptep, ~0UL, 0);
349 return __pte(old);
350}
351
352static inline void pte_clear(struct mm_struct *mm, unsigned long addr,
353 pte_t * ptep)
354{
355 pte_update(mm, addr, ptep, ~0UL, 0);
356}
357
358/*
359 * set_pte stores a linux PTE into the linux page table.
360 */
361static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
362 pte_t *ptep, pte_t pte)
363{
364 if (pte_present(*ptep))
365 pte_clear(mm, addr, ptep);
366 pte = __pte(pte_val(pte) & ~_PAGE_HPTEFLAGS);
367 *ptep = pte;
368}
369
370/* Set the dirty and/or accessed bits atomically in a linux PTE, this
371 * function doesn't need to flush the hash entry
372 */
373#define __HAVE_ARCH_PTEP_SET_ACCESS_FLAGS
374static inline void __ptep_set_access_flags(pte_t *ptep, pte_t entry, int dirty)
375{
376 unsigned long bits = pte_val(entry) &
377 (_PAGE_DIRTY | _PAGE_ACCESSED | _PAGE_RW | _PAGE_EXEC);
378 unsigned long old, tmp;
379
380 __asm__ __volatile__(
381 "1: ldarx %0,0,%4\n\
382 andi. %1,%0,%6\n\
383 bne- 1b \n\
384 or %0,%3,%0\n\
385 stdcx. %0,0,%4\n\
386 bne- 1b"
387 :"=&r" (old), "=&r" (tmp), "=m" (*ptep)
388 :"r" (bits), "r" (ptep), "m" (*ptep), "i" (_PAGE_BUSY)
389 :"cc");
390}
391#define ptep_set_access_flags(__vma, __address, __ptep, __entry, __dirty) \
Benjamin Herrenschmidt8dab5242007-06-16 10:16:12 -0700392({ \
393 int __changed = !pte_same(*(__ptep), __entry); \
394 if (__changed) { \
395 __ptep_set_access_flags(__ptep, __entry, __dirty); \
396 flush_tlb_page_nohash(__vma, __address); \
397 } \
398 __changed; \
399})
David Gibsonf88df142007-04-30 16:30:56 +1000400
401/*
402 * Macro to mark a page protection value as "uncacheable".
403 */
404#define pgprot_noncached(prot) (__pgprot(pgprot_val(prot) | _PAGE_NO_CACHE | _PAGE_GUARDED))
405
406struct file;
407extern pgprot_t phys_mem_access_prot(struct file *file, unsigned long pfn,
408 unsigned long size, pgprot_t vma_prot);
409#define __HAVE_PHYS_MEM_ACCESS_PROT
410
411#define __HAVE_ARCH_PTE_SAME
412#define pte_same(A,B) (((pte_val(A) ^ pte_val(B)) & ~_PAGE_HPTEFLAGS) == 0)
413
414#define pte_ERROR(e) \
415 printk("%s:%d: bad pte %08lx.\n", __FILE__, __LINE__, pte_val(e))
416#define pmd_ERROR(e) \
417 printk("%s:%d: bad pmd %08lx.\n", __FILE__, __LINE__, pmd_val(e))
418#define pgd_ERROR(e) \
419 printk("%s:%d: bad pgd %08lx.\n", __FILE__, __LINE__, pgd_val(e))
420
David Gibsonf88df142007-04-30 16:30:56 +1000421/* Encode and de-code a swap entry */
422#define __swp_type(entry) (((entry).val >> 1) & 0x3f)
423#define __swp_offset(entry) ((entry).val >> 8)
424#define __swp_entry(type, offset) ((swp_entry_t){((type)<< 1)|((offset)<<8)})
425#define __pte_to_swp_entry(pte) ((swp_entry_t){pte_val(pte) >> PTE_RPN_SHIFT})
426#define __swp_entry_to_pte(x) ((pte_t) { (x).val << PTE_RPN_SHIFT })
427#define pte_to_pgoff(pte) (pte_val(pte) >> PTE_RPN_SHIFT)
428#define pgoff_to_pte(off) ((pte_t) {((off) << PTE_RPN_SHIFT)|_PAGE_FILE})
429#define PTE_FILE_MAX_BITS (BITS_PER_LONG - PTE_RPN_SHIFT)
430
David Gibsonf88df142007-04-30 16:30:56 +1000431void pgtable_cache_init(void);
432
433/*
434 * find_linux_pte returns the address of a linux pte for a given
435 * effective address and directory. If not found, it returns zero.
436 */static inline pte_t *find_linux_pte(pgd_t *pgdir, unsigned long ea)
437{
438 pgd_t *pg;
439 pud_t *pu;
440 pmd_t *pm;
441 pte_t *pt = NULL;
442
443 pg = pgdir + pgd_index(ea);
444 if (!pgd_none(*pg)) {
445 pu = pud_offset(pg, ea);
446 if (!pud_none(*pu)) {
447 pm = pmd_offset(pu, ea);
448 if (pmd_present(*pm))
449 pt = pte_offset_kernel(pm, ea);
450 }
451 }
452 return pt;
453}
454
455#endif /* __ASSEMBLY__ */
456
457#endif /* _ASM_POWERPC_PGTABLE_PPC64_H_ */