blob: 7042b6921961d1c7706f629dfbe0cc3a8e635f26 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Avi Kivitye4956062007-06-28 14:15:57 -040022
Avi Kivityedf88412007-12-16 11:02:48 +020023#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080024#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020025#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080026#include <linux/mm.h>
27#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040028#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020029#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070030#include <linux/mod_devicetable.h>
Marcelo Tosatti229456f2009-06-17 09:22:14 -030031#include <linux/ftrace_event.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040033#include <linux/tboot.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030034#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030035#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040036
Avi Kivity6aa8b732006-12-10 02:21:36 -080037#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080038#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020039#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020040#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080041#include <asm/mce.h>
Dexuan Cui2acf9232010-06-10 11:27:12 +080042#include <asm/i387.h>
43#include <asm/xcr.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020044#include <asm/perf_event.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080045#include <asm/kexec.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080046
Marcelo Tosatti229456f2009-06-17 09:22:14 -030047#include "trace.h"
48
Avi Kivity4ecac3f2008-05-13 13:23:38 +030049#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040050#define __ex_clear(x, reg) \
51 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030052
Avi Kivity6aa8b732006-12-10 02:21:36 -080053MODULE_AUTHOR("Qumranet");
54MODULE_LICENSE("GPL");
55
Josh Triplette9bda3b2012-03-20 23:33:51 -070056static const struct x86_cpu_id vmx_cpu_id[] = {
57 X86_FEATURE_MATCH(X86_FEATURE_VMX),
58 {}
59};
60MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
61
Rusty Russell476bc002012-01-13 09:32:18 +103062static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020063module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080064
Rusty Russell476bc002012-01-13 09:32:18 +103065static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020066module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020067
Rusty Russell476bc002012-01-13 09:32:18 +103068static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020069module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080070
Rusty Russell476bc002012-01-13 09:32:18 +103071static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070072module_param_named(unrestricted_guest,
73 enable_unrestricted_guest, bool, S_IRUGO);
74
Xudong Hao83c3a332012-05-28 19:33:35 +080075static bool __read_mostly enable_ept_ad_bits = 1;
76module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
77
Avi Kivitya27685c2012-06-12 20:30:18 +030078static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020079module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030080
Rusty Russell476bc002012-01-13 09:32:18 +103081static bool __read_mostly vmm_exclusive = 1;
Dongxiao Xub923e622010-05-11 18:29:45 +080082module_param(vmm_exclusive, bool, S_IRUGO);
83
Rusty Russell476bc002012-01-13 09:32:18 +103084static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf262011-08-30 13:56:17 +030085module_param(fasteoi, bool, S_IRUGO);
86
Yang Zhang5a717852013-04-11 19:25:16 +080087static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080088module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080089
Abel Gordonabc4fc52013-04-18 14:35:25 +030090static bool __read_mostly enable_shadow_vmcs = 1;
91module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030092/*
93 * If nested=1, nested virtualization is supported, i.e., guests may use
94 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
95 * use VMX instructions.
96 */
Rusty Russell476bc002012-01-13 09:32:18 +103097static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +030098module_param(nested, bool, S_IRUGO);
99
Gleb Natapov50378782013-02-04 16:00:28 +0200100#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
101#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200102#define KVM_VM_CR0_ALWAYS_ON \
103 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200104#define KVM_CR4_GUEST_OWNED_BITS \
105 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
106 | X86_CR4_OSXMMEXCPT)
107
Avi Kivitycdc0e242009-12-06 17:21:14 +0200108#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
109#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
110
Avi Kivity78ac8b42010-04-08 18:19:35 +0300111#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
112
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800113/*
114 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
115 * ple_gap: upper bound on the amount of time between two successive
116 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500117 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800118 * ple_window: upper bound on the amount of time a guest is allowed to execute
119 * in a PAUSE loop. Tests indicate that most spinlocks are held for
120 * less than 2^12 cycles
121 * Time is measured based on a counter that runs at the same rate as the TSC,
122 * refer SDM volume 3b section 21.6.13 & 22.1.3.
123 */
Rik van Riel00c25bc2011-01-04 09:51:33 -0500124#define KVM_VMX_DEFAULT_PLE_GAP 128
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800125#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
126static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
127module_param(ple_gap, int, S_IRUGO);
128
129static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
130module_param(ple_window, int, S_IRUGO);
131
Avi Kivity83287ea422012-09-16 15:10:57 +0300132extern const ulong vmx_return;
133
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200134#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300135#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300136
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400137struct vmcs {
138 u32 revision_id;
139 u32 abort;
140 char data[0];
141};
142
Nadav Har'Eld462b812011-05-24 15:26:10 +0300143/*
144 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
145 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
146 * loaded on this CPU (so we can clear them if the CPU goes down).
147 */
148struct loaded_vmcs {
149 struct vmcs *vmcs;
150 int cpu;
151 int launched;
152 struct list_head loaded_vmcss_on_cpu_link;
153};
154
Avi Kivity26bb0982009-09-07 11:14:12 +0300155struct shared_msr_entry {
156 unsigned index;
157 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200158 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300159};
160
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300161/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300162 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
163 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
164 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
165 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
166 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
167 * More than one of these structures may exist, if L1 runs multiple L2 guests.
168 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
169 * underlying hardware which will be used to run L2.
170 * This structure is packed to ensure that its layout is identical across
171 * machines (necessary for live migration).
172 * If there are changes in this struct, VMCS12_REVISION must be changed.
173 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300174typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300175struct __packed vmcs12 {
176 /* According to the Intel spec, a VMCS region must start with the
177 * following two fields. Then follow implementation-specific data.
178 */
179 u32 revision_id;
180 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300181
Nadav Har'El27d6c862011-05-25 23:06:59 +0300182 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
183 u32 padding[7]; /* room for future expansion */
184
Nadav Har'El22bd0352011-05-25 23:05:57 +0300185 u64 io_bitmap_a;
186 u64 io_bitmap_b;
187 u64 msr_bitmap;
188 u64 vm_exit_msr_store_addr;
189 u64 vm_exit_msr_load_addr;
190 u64 vm_entry_msr_load_addr;
191 u64 tsc_offset;
192 u64 virtual_apic_page_addr;
193 u64 apic_access_addr;
194 u64 ept_pointer;
195 u64 guest_physical_address;
196 u64 vmcs_link_pointer;
197 u64 guest_ia32_debugctl;
198 u64 guest_ia32_pat;
199 u64 guest_ia32_efer;
200 u64 guest_ia32_perf_global_ctrl;
201 u64 guest_pdptr0;
202 u64 guest_pdptr1;
203 u64 guest_pdptr2;
204 u64 guest_pdptr3;
205 u64 host_ia32_pat;
206 u64 host_ia32_efer;
207 u64 host_ia32_perf_global_ctrl;
208 u64 padding64[8]; /* room for future expansion */
209 /*
210 * To allow migration of L1 (complete with its L2 guests) between
211 * machines of different natural widths (32 or 64 bit), we cannot have
212 * unsigned long fields with no explict size. We use u64 (aliased
213 * natural_width) instead. Luckily, x86 is little-endian.
214 */
215 natural_width cr0_guest_host_mask;
216 natural_width cr4_guest_host_mask;
217 natural_width cr0_read_shadow;
218 natural_width cr4_read_shadow;
219 natural_width cr3_target_value0;
220 natural_width cr3_target_value1;
221 natural_width cr3_target_value2;
222 natural_width cr3_target_value3;
223 natural_width exit_qualification;
224 natural_width guest_linear_address;
225 natural_width guest_cr0;
226 natural_width guest_cr3;
227 natural_width guest_cr4;
228 natural_width guest_es_base;
229 natural_width guest_cs_base;
230 natural_width guest_ss_base;
231 natural_width guest_ds_base;
232 natural_width guest_fs_base;
233 natural_width guest_gs_base;
234 natural_width guest_ldtr_base;
235 natural_width guest_tr_base;
236 natural_width guest_gdtr_base;
237 natural_width guest_idtr_base;
238 natural_width guest_dr7;
239 natural_width guest_rsp;
240 natural_width guest_rip;
241 natural_width guest_rflags;
242 natural_width guest_pending_dbg_exceptions;
243 natural_width guest_sysenter_esp;
244 natural_width guest_sysenter_eip;
245 natural_width host_cr0;
246 natural_width host_cr3;
247 natural_width host_cr4;
248 natural_width host_fs_base;
249 natural_width host_gs_base;
250 natural_width host_tr_base;
251 natural_width host_gdtr_base;
252 natural_width host_idtr_base;
253 natural_width host_ia32_sysenter_esp;
254 natural_width host_ia32_sysenter_eip;
255 natural_width host_rsp;
256 natural_width host_rip;
257 natural_width paddingl[8]; /* room for future expansion */
258 u32 pin_based_vm_exec_control;
259 u32 cpu_based_vm_exec_control;
260 u32 exception_bitmap;
261 u32 page_fault_error_code_mask;
262 u32 page_fault_error_code_match;
263 u32 cr3_target_count;
264 u32 vm_exit_controls;
265 u32 vm_exit_msr_store_count;
266 u32 vm_exit_msr_load_count;
267 u32 vm_entry_controls;
268 u32 vm_entry_msr_load_count;
269 u32 vm_entry_intr_info_field;
270 u32 vm_entry_exception_error_code;
271 u32 vm_entry_instruction_len;
272 u32 tpr_threshold;
273 u32 secondary_vm_exec_control;
274 u32 vm_instruction_error;
275 u32 vm_exit_reason;
276 u32 vm_exit_intr_info;
277 u32 vm_exit_intr_error_code;
278 u32 idt_vectoring_info_field;
279 u32 idt_vectoring_error_code;
280 u32 vm_exit_instruction_len;
281 u32 vmx_instruction_info;
282 u32 guest_es_limit;
283 u32 guest_cs_limit;
284 u32 guest_ss_limit;
285 u32 guest_ds_limit;
286 u32 guest_fs_limit;
287 u32 guest_gs_limit;
288 u32 guest_ldtr_limit;
289 u32 guest_tr_limit;
290 u32 guest_gdtr_limit;
291 u32 guest_idtr_limit;
292 u32 guest_es_ar_bytes;
293 u32 guest_cs_ar_bytes;
294 u32 guest_ss_ar_bytes;
295 u32 guest_ds_ar_bytes;
296 u32 guest_fs_ar_bytes;
297 u32 guest_gs_ar_bytes;
298 u32 guest_ldtr_ar_bytes;
299 u32 guest_tr_ar_bytes;
300 u32 guest_interruptibility_info;
301 u32 guest_activity_state;
302 u32 guest_sysenter_cs;
303 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100304 u32 vmx_preemption_timer_value;
305 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300306 u16 virtual_processor_id;
307 u16 guest_es_selector;
308 u16 guest_cs_selector;
309 u16 guest_ss_selector;
310 u16 guest_ds_selector;
311 u16 guest_fs_selector;
312 u16 guest_gs_selector;
313 u16 guest_ldtr_selector;
314 u16 guest_tr_selector;
315 u16 host_es_selector;
316 u16 host_cs_selector;
317 u16 host_ss_selector;
318 u16 host_ds_selector;
319 u16 host_fs_selector;
320 u16 host_gs_selector;
321 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300322};
323
324/*
325 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
326 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
327 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
328 */
329#define VMCS12_REVISION 0x11e57ed0
330
331/*
332 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
333 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
334 * current implementation, 4K are reserved to avoid future complications.
335 */
336#define VMCS12_SIZE 0x1000
337
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300338/* Used to remember the last vmcs02 used for some recently used vmcs12s */
339struct vmcs02_list {
340 struct list_head list;
341 gpa_t vmptr;
342 struct loaded_vmcs vmcs02;
343};
344
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300345/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300346 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
347 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
348 */
349struct nested_vmx {
350 /* Has the level1 guest done vmxon? */
351 bool vmxon;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300352
353 /* The guest-physical address of the current VMCS L1 keeps for L2 */
354 gpa_t current_vmptr;
355 /* The host-usable pointer to the above */
356 struct page *current_vmcs12_page;
357 struct vmcs12 *current_vmcs12;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300358
359 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
360 struct list_head vmcs02_pool;
361 int vmcs02_num;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300362 u64 vmcs01_tsc_offset;
Nadav Har'El644d7112011-05-25 23:12:35 +0300363 /* L2 must run next, and mustn't decide to exit to L1. */
364 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300365 /*
366 * Guest pages referred to in vmcs02 with host-physical pointers, so
367 * we must keep them pinned while L2 runs.
368 */
369 struct page *apic_access_page;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300370};
371
Yang Zhang01e439b2013-04-11 19:25:12 +0800372#define POSTED_INTR_ON 0
373/* Posted-Interrupt Descriptor */
374struct pi_desc {
375 u32 pir[8]; /* Posted interrupt requested */
376 u32 control; /* bit 0 of control is outstanding notification bit */
377 u32 rsvd[7];
378} __aligned(64);
379
Yang Zhanga20ed542013-04-11 19:25:15 +0800380static bool pi_test_and_set_on(struct pi_desc *pi_desc)
381{
382 return test_and_set_bit(POSTED_INTR_ON,
383 (unsigned long *)&pi_desc->control);
384}
385
386static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
387{
388 return test_and_clear_bit(POSTED_INTR_ON,
389 (unsigned long *)&pi_desc->control);
390}
391
392static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
393{
394 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
395}
396
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400397struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000398 struct kvm_vcpu vcpu;
Avi Kivity313dbd42008-07-17 18:04:30 +0300399 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300400 u8 fail;
Avi Kivity69c73022011-03-07 15:26:44 +0200401 u8 cpl;
Avi Kivity9d58b932011-03-07 16:52:07 +0200402 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300403 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200404 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200405 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300406 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400407 int nmsrs;
408 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800409 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400410#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300411 u64 msr_host_kernel_gs_base;
412 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400413#endif
Nadav Har'Eld462b812011-05-24 15:26:10 +0300414 /*
415 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
416 * non-nested (L1) guest, it always points to vmcs01. For a nested
417 * guest (L2), it points to a different VMCS.
418 */
419 struct loaded_vmcs vmcs01;
420 struct loaded_vmcs *loaded_vmcs;
421 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300422 struct msr_autoload {
423 unsigned nr;
424 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
425 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
426 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400427 struct {
428 int loaded;
429 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300430#ifdef CONFIG_X86_64
431 u16 ds_sel, es_sel;
432#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200433 int gs_ldt_reload_needed;
434 int fs_reload_needed;
Mike Dayd77c26f2007-10-08 09:02:08 -0400435 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200436 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300437 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300438 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300439 struct kvm_segment segs[8];
440 } rmode;
441 struct {
442 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300443 struct kvm_save_segment {
444 u16 selector;
445 unsigned long base;
446 u32 limit;
447 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300448 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300449 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800450 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300451 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200452
453 /* Support for vnmi-less CPUs */
454 int soft_vnmi_blocked;
455 ktime_t entry_time;
456 s64 vnmi_blocked_time;
Andi Kleena0861c02009-06-08 17:37:09 +0800457 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800458
459 bool rdtscp_enabled;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300460
Yang Zhang01e439b2013-04-11 19:25:12 +0800461 /* Posted interrupt descriptor */
462 struct pi_desc pi_desc;
463
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300464 /* Support for a guest hypervisor (nested VMX) */
465 struct nested_vmx nested;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400466};
467
Avi Kivity2fb92db2011-04-27 19:42:18 +0300468enum segment_cache_field {
469 SEG_FIELD_SEL = 0,
470 SEG_FIELD_BASE = 1,
471 SEG_FIELD_LIMIT = 2,
472 SEG_FIELD_AR = 3,
473
474 SEG_FIELD_NR = 4
475};
476
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400477static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
478{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000479 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400480}
481
Nadav Har'El22bd0352011-05-25 23:05:57 +0300482#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
483#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
484#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
485 [number##_HIGH] = VMCS12_OFFSET(name)+4
486
Mathias Krause772e0312012-08-30 01:30:19 +0200487static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300488 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
489 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
490 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
491 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
492 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
493 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
494 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
495 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
496 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
497 FIELD(HOST_ES_SELECTOR, host_es_selector),
498 FIELD(HOST_CS_SELECTOR, host_cs_selector),
499 FIELD(HOST_SS_SELECTOR, host_ss_selector),
500 FIELD(HOST_DS_SELECTOR, host_ds_selector),
501 FIELD(HOST_FS_SELECTOR, host_fs_selector),
502 FIELD(HOST_GS_SELECTOR, host_gs_selector),
503 FIELD(HOST_TR_SELECTOR, host_tr_selector),
504 FIELD64(IO_BITMAP_A, io_bitmap_a),
505 FIELD64(IO_BITMAP_B, io_bitmap_b),
506 FIELD64(MSR_BITMAP, msr_bitmap),
507 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
508 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
509 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
510 FIELD64(TSC_OFFSET, tsc_offset),
511 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
512 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
513 FIELD64(EPT_POINTER, ept_pointer),
514 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
515 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
516 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
517 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
518 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
519 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
520 FIELD64(GUEST_PDPTR0, guest_pdptr0),
521 FIELD64(GUEST_PDPTR1, guest_pdptr1),
522 FIELD64(GUEST_PDPTR2, guest_pdptr2),
523 FIELD64(GUEST_PDPTR3, guest_pdptr3),
524 FIELD64(HOST_IA32_PAT, host_ia32_pat),
525 FIELD64(HOST_IA32_EFER, host_ia32_efer),
526 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
527 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
528 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
529 FIELD(EXCEPTION_BITMAP, exception_bitmap),
530 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
531 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
532 FIELD(CR3_TARGET_COUNT, cr3_target_count),
533 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
534 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
535 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
536 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
537 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
538 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
539 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
540 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
541 FIELD(TPR_THRESHOLD, tpr_threshold),
542 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
543 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
544 FIELD(VM_EXIT_REASON, vm_exit_reason),
545 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
546 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
547 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
548 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
549 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
550 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
551 FIELD(GUEST_ES_LIMIT, guest_es_limit),
552 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
553 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
554 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
555 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
556 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
557 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
558 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
559 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
560 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
561 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
562 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
563 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
564 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
565 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
566 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
567 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
568 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
569 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
570 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
571 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
572 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100573 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300574 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
575 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
576 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
577 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
578 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
579 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
580 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
581 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
582 FIELD(EXIT_QUALIFICATION, exit_qualification),
583 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
584 FIELD(GUEST_CR0, guest_cr0),
585 FIELD(GUEST_CR3, guest_cr3),
586 FIELD(GUEST_CR4, guest_cr4),
587 FIELD(GUEST_ES_BASE, guest_es_base),
588 FIELD(GUEST_CS_BASE, guest_cs_base),
589 FIELD(GUEST_SS_BASE, guest_ss_base),
590 FIELD(GUEST_DS_BASE, guest_ds_base),
591 FIELD(GUEST_FS_BASE, guest_fs_base),
592 FIELD(GUEST_GS_BASE, guest_gs_base),
593 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
594 FIELD(GUEST_TR_BASE, guest_tr_base),
595 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
596 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
597 FIELD(GUEST_DR7, guest_dr7),
598 FIELD(GUEST_RSP, guest_rsp),
599 FIELD(GUEST_RIP, guest_rip),
600 FIELD(GUEST_RFLAGS, guest_rflags),
601 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
602 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
603 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
604 FIELD(HOST_CR0, host_cr0),
605 FIELD(HOST_CR3, host_cr3),
606 FIELD(HOST_CR4, host_cr4),
607 FIELD(HOST_FS_BASE, host_fs_base),
608 FIELD(HOST_GS_BASE, host_gs_base),
609 FIELD(HOST_TR_BASE, host_tr_base),
610 FIELD(HOST_GDTR_BASE, host_gdtr_base),
611 FIELD(HOST_IDTR_BASE, host_idtr_base),
612 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
613 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
614 FIELD(HOST_RSP, host_rsp),
615 FIELD(HOST_RIP, host_rip),
616};
617static const int max_vmcs_field = ARRAY_SIZE(vmcs_field_to_offset_table);
618
619static inline short vmcs_field_to_offset(unsigned long field)
620{
621 if (field >= max_vmcs_field || vmcs_field_to_offset_table[field] == 0)
622 return -1;
623 return vmcs_field_to_offset_table[field];
624}
625
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300626static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
627{
628 return to_vmx(vcpu)->nested.current_vmcs12;
629}
630
631static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
632{
633 struct page *page = gfn_to_page(vcpu->kvm, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800634 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300635 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800636
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300637 return page;
638}
639
640static void nested_release_page(struct page *page)
641{
642 kvm_release_page_dirty(page);
643}
644
645static void nested_release_page_clean(struct page *page)
646{
647 kvm_release_page_clean(page);
648}
649
Sheng Yang4e1096d2008-07-06 19:16:51 +0800650static u64 construct_eptp(unsigned long root_hpa);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +0800651static void kvm_cpu_vmxon(u64 addr);
652static void kvm_cpu_vmxoff(void);
Avi Kivityaff48ba2010-12-05 18:56:11 +0200653static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200654static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300655static void vmx_set_segment(struct kvm_vcpu *vcpu,
656 struct kvm_segment *var, int seg);
657static void vmx_get_segment(struct kvm_vcpu *vcpu,
658 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200659static bool guest_state_valid(struct kvm_vcpu *vcpu);
660static u32 vmx_segment_access_rights(struct kvm_segment *var);
Yang Zhanga20ed542013-04-11 19:25:15 +0800661static void vmx_sync_pir_to_irr_dummy(struct kvm_vcpu *vcpu);
Avi Kivity75880a02007-06-20 11:20:04 +0300662
Avi Kivity6aa8b732006-12-10 02:21:36 -0800663static DEFINE_PER_CPU(struct vmcs *, vmxarea);
664static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300665/*
666 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
667 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
668 */
669static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity3444d7d2010-07-26 18:32:38 +0300670static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800671
Avi Kivity3e7c73e2009-02-24 21:46:19 +0200672static unsigned long *vmx_io_bitmap_a;
673static unsigned long *vmx_io_bitmap_b;
Avi Kivity58972972009-02-24 22:26:47 +0200674static unsigned long *vmx_msr_bitmap_legacy;
675static unsigned long *vmx_msr_bitmap_longmode;
Yang Zhang8d146952013-01-25 10:18:50 +0800676static unsigned long *vmx_msr_bitmap_legacy_x2apic;
677static unsigned long *vmx_msr_bitmap_longmode_x2apic;
He, Qingfdef3ad2007-04-30 09:45:24 +0300678
Avi Kivity110312c2010-12-21 12:54:20 +0200679static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200680static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200681
Sheng Yang2384d2b2008-01-17 15:14:33 +0800682static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
683static DEFINE_SPINLOCK(vmx_vpid_lock);
684
Yang, Sheng1c3d14f2007-07-29 11:07:42 +0300685static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800686 int size;
687 int order;
688 u32 revision_id;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +0300689 u32 pin_based_exec_ctrl;
690 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800691 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +0300692 u32 vmexit_ctrl;
693 u32 vmentry_ctrl;
694} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800695
Hannes Ederefff9e52008-11-28 17:02:06 +0100696static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800697 u32 ept;
698 u32 vpid;
699} vmx_capability;
700
Avi Kivity6aa8b732006-12-10 02:21:36 -0800701#define VMX_SEGMENT_FIELD(seg) \
702 [VCPU_SREG_##seg] = { \
703 .selector = GUEST_##seg##_SELECTOR, \
704 .base = GUEST_##seg##_BASE, \
705 .limit = GUEST_##seg##_LIMIT, \
706 .ar_bytes = GUEST_##seg##_AR_BYTES, \
707 }
708
Mathias Krause772e0312012-08-30 01:30:19 +0200709static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800710 unsigned selector;
711 unsigned base;
712 unsigned limit;
713 unsigned ar_bytes;
714} kvm_vmx_segment_fields[] = {
715 VMX_SEGMENT_FIELD(CS),
716 VMX_SEGMENT_FIELD(DS),
717 VMX_SEGMENT_FIELD(ES),
718 VMX_SEGMENT_FIELD(FS),
719 VMX_SEGMENT_FIELD(GS),
720 VMX_SEGMENT_FIELD(SS),
721 VMX_SEGMENT_FIELD(TR),
722 VMX_SEGMENT_FIELD(LDTR),
723};
724
Avi Kivity26bb0982009-09-07 11:14:12 +0300725static u64 host_efer;
726
Avi Kivity6de4f3ad2009-05-31 22:58:47 +0300727static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
728
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300729/*
Brian Gerst8c065852010-07-17 09:03:26 -0400730 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300731 * away by decrementing the array size.
732 */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800733static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800734#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300735 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800736#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400737 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800738};
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +0200739#define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800740
Gui Jianfeng31299942010-03-15 17:29:09 +0800741static inline bool is_page_fault(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800742{
743 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
744 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100745 (INTR_TYPE_HARD_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800746}
747
Gui Jianfeng31299942010-03-15 17:29:09 +0800748static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300749{
750 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
751 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100752 (INTR_TYPE_HARD_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori2ab455c2007-04-27 09:29:49 +0300753}
754
Gui Jianfeng31299942010-03-15 17:29:09 +0800755static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500756{
757 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
758 INTR_INFO_VALID_MASK)) ==
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +0100759 (INTR_TYPE_HARD_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -0500760}
761
Gui Jianfeng31299942010-03-15 17:29:09 +0800762static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800763{
764 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
765 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
766}
767
Gui Jianfeng31299942010-03-15 17:29:09 +0800768static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +0800769{
770 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
771 INTR_INFO_VALID_MASK)) ==
772 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
773}
774
Gui Jianfeng31299942010-03-15 17:29:09 +0800775static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +0800776{
Sheng Yang04547152009-04-01 15:52:31 +0800777 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +0800778}
779
Gui Jianfeng31299942010-03-15 17:29:09 +0800780static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800781{
Sheng Yang04547152009-04-01 15:52:31 +0800782 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800783}
784
Gui Jianfeng31299942010-03-15 17:29:09 +0800785static inline bool vm_need_tpr_shadow(struct kvm *kvm)
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800786{
Sheng Yang04547152009-04-01 15:52:31 +0800787 return (cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm));
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800788}
789
Gui Jianfeng31299942010-03-15 17:29:09 +0800790static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800791{
Sheng Yang04547152009-04-01 15:52:31 +0800792 return vmcs_config.cpu_based_exec_ctrl &
793 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800794}
795
Avi Kivity774ead32007-12-26 13:57:04 +0200796static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800797{
Sheng Yang04547152009-04-01 15:52:31 +0800798 return vmcs_config.cpu_based_2nd_exec_ctrl &
799 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
800}
801
Yang Zhang8d146952013-01-25 10:18:50 +0800802static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
803{
804 return vmcs_config.cpu_based_2nd_exec_ctrl &
805 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
806}
807
Yang Zhang83d4c282013-01-25 10:18:49 +0800808static inline bool cpu_has_vmx_apic_register_virt(void)
809{
810 return vmcs_config.cpu_based_2nd_exec_ctrl &
811 SECONDARY_EXEC_APIC_REGISTER_VIRT;
812}
813
Yang Zhangc7c9c562013-01-25 10:18:51 +0800814static inline bool cpu_has_vmx_virtual_intr_delivery(void)
815{
816 return vmcs_config.cpu_based_2nd_exec_ctrl &
817 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
818}
819
Yang Zhang01e439b2013-04-11 19:25:12 +0800820static inline bool cpu_has_vmx_posted_intr(void)
821{
822 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
823}
824
825static inline bool cpu_has_vmx_apicv(void)
826{
827 return cpu_has_vmx_apic_register_virt() &&
828 cpu_has_vmx_virtual_intr_delivery() &&
829 cpu_has_vmx_posted_intr();
830}
831
Sheng Yang04547152009-04-01 15:52:31 +0800832static inline bool cpu_has_vmx_flexpriority(void)
833{
834 return cpu_has_vmx_tpr_shadow() &&
835 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +0800836}
837
Marcelo Tosattie7997942009-06-11 12:07:40 -0300838static inline bool cpu_has_vmx_ept_execute_only(void)
839{
Gui Jianfeng31299942010-03-15 17:29:09 +0800840 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300841}
842
843static inline bool cpu_has_vmx_eptp_uncacheable(void)
844{
Gui Jianfeng31299942010-03-15 17:29:09 +0800845 return vmx_capability.ept & VMX_EPTP_UC_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300846}
847
848static inline bool cpu_has_vmx_eptp_writeback(void)
849{
Gui Jianfeng31299942010-03-15 17:29:09 +0800850 return vmx_capability.ept & VMX_EPTP_WB_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300851}
852
853static inline bool cpu_has_vmx_ept_2m_page(void)
854{
Gui Jianfeng31299942010-03-15 17:29:09 +0800855 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -0300856}
857
Sheng Yang878403b2010-01-05 19:02:29 +0800858static inline bool cpu_has_vmx_ept_1g_page(void)
859{
Gui Jianfeng31299942010-03-15 17:29:09 +0800860 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +0800861}
862
Sheng Yang4bc9b982010-06-02 14:05:24 +0800863static inline bool cpu_has_vmx_ept_4levels(void)
864{
865 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
866}
867
Xudong Hao83c3a332012-05-28 19:33:35 +0800868static inline bool cpu_has_vmx_ept_ad_bits(void)
869{
870 return vmx_capability.ept & VMX_EPT_AD_BIT;
871}
872
Gui Jianfeng31299942010-03-15 17:29:09 +0800873static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800874{
Gui Jianfeng31299942010-03-15 17:29:09 +0800875 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800876}
877
Gui Jianfeng31299942010-03-15 17:29:09 +0800878static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800879{
Gui Jianfeng31299942010-03-15 17:29:09 +0800880 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800881}
882
Gui Jianfeng518c8ae2010-06-04 08:51:39 +0800883static inline bool cpu_has_vmx_invvpid_single(void)
884{
885 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
886}
887
Gui Jianfengb9d762f2010-06-07 10:32:29 +0800888static inline bool cpu_has_vmx_invvpid_global(void)
889{
890 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
891}
892
Gui Jianfeng31299942010-03-15 17:29:09 +0800893static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +0800894{
Sheng Yang04547152009-04-01 15:52:31 +0800895 return vmcs_config.cpu_based_2nd_exec_ctrl &
896 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +0800897}
898
Gui Jianfeng31299942010-03-15 17:29:09 +0800899static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -0700900{
901 return vmcs_config.cpu_based_2nd_exec_ctrl &
902 SECONDARY_EXEC_UNRESTRICTED_GUEST;
903}
904
Gui Jianfeng31299942010-03-15 17:29:09 +0800905static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800906{
907 return vmcs_config.cpu_based_2nd_exec_ctrl &
908 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
909}
910
Gui Jianfeng31299942010-03-15 17:29:09 +0800911static inline bool vm_need_virtualize_apic_accesses(struct kvm *kvm)
Sheng Yangf78e0e22007-10-29 09:40:42 +0800912{
Gui Jianfeng6d3e4352010-01-29 15:36:59 +0800913 return flexpriority_enabled && irqchip_in_kernel(kvm);
Sheng Yangf78e0e22007-10-29 09:40:42 +0800914}
915
Gui Jianfeng31299942010-03-15 17:29:09 +0800916static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +0800917{
Sheng Yang04547152009-04-01 15:52:31 +0800918 return vmcs_config.cpu_based_2nd_exec_ctrl &
919 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800920}
921
Gui Jianfeng31299942010-03-15 17:29:09 +0800922static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800923{
924 return vmcs_config.cpu_based_2nd_exec_ctrl &
925 SECONDARY_EXEC_RDTSCP;
926}
927
Mao, Junjiead756a12012-07-02 01:18:48 +0000928static inline bool cpu_has_vmx_invpcid(void)
929{
930 return vmcs_config.cpu_based_2nd_exec_ctrl &
931 SECONDARY_EXEC_ENABLE_INVPCID;
932}
933
Gui Jianfeng31299942010-03-15 17:29:09 +0800934static inline bool cpu_has_virtual_nmis(void)
Sheng Yangf08864b2008-05-15 18:23:25 +0800935{
936 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
937}
938
Sheng Yangf5f48ee2010-06-30 12:25:15 +0800939static inline bool cpu_has_vmx_wbinvd_exit(void)
940{
941 return vmcs_config.cpu_based_2nd_exec_ctrl &
942 SECONDARY_EXEC_WBINVD_EXITING;
943}
944
Abel Gordonabc4fc52013-04-18 14:35:25 +0300945static inline bool cpu_has_vmx_shadow_vmcs(void)
946{
947 u64 vmx_msr;
948 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
949 /* check if the cpu supports writing r/o exit information fields */
950 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
951 return false;
952
953 return vmcs_config.cpu_based_2nd_exec_ctrl &
954 SECONDARY_EXEC_SHADOW_VMCS;
955}
956
Sheng Yang04547152009-04-01 15:52:31 +0800957static inline bool report_flexpriority(void)
958{
959 return flexpriority_enabled;
960}
961
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300962static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
963{
964 return vmcs12->cpu_based_vm_exec_control & bit;
965}
966
967static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
968{
969 return (vmcs12->cpu_based_vm_exec_control &
970 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
971 (vmcs12->secondary_vm_exec_control & bit);
972}
973
Nadav Har'El644d7112011-05-25 23:12:35 +0300974static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12,
975 struct kvm_vcpu *vcpu)
976{
977 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
978}
979
980static inline bool is_exception(u32 intr_info)
981{
982 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
983 == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
984}
985
986static void nested_vmx_vmexit(struct kvm_vcpu *vcpu);
Nadav Har'El7c177932011-05-25 23:12:04 +0300987static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
988 struct vmcs12 *vmcs12,
989 u32 reason, unsigned long qualification);
990
Rusty Russell8b9cf982007-07-30 16:31:43 +1000991static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -0800992{
993 int i;
994
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400995 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +0300996 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +0300997 return i;
998 return -1;
999}
1000
Sheng Yang2384d2b2008-01-17 15:14:33 +08001001static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1002{
1003 struct {
1004 u64 vpid : 16;
1005 u64 rsvd : 48;
1006 u64 gva;
1007 } operand = { vpid, 0, gva };
1008
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001009 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001010 /* CF==1 or ZF==1 --> rc = -1 */
1011 "; ja 1f ; ud2 ; 1:"
1012 : : "a"(&operand), "c"(ext) : "cc", "memory");
1013}
1014
Sheng Yang14394422008-04-28 12:24:45 +08001015static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1016{
1017 struct {
1018 u64 eptp, gpa;
1019 } operand = {eptp, gpa};
1020
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001021 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001022 /* CF==1 or ZF==1 --> rc = -1 */
1023 "; ja 1f ; ud2 ; 1:\n"
1024 : : "a" (&operand), "c" (ext) : "cc", "memory");
1025}
1026
Avi Kivity26bb0982009-09-07 11:14:12 +03001027static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001028{
1029 int i;
1030
Rusty Russell8b9cf982007-07-30 16:31:43 +10001031 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001032 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001033 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001034 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001035}
1036
Avi Kivity6aa8b732006-12-10 02:21:36 -08001037static void vmcs_clear(struct vmcs *vmcs)
1038{
1039 u64 phys_addr = __pa(vmcs);
1040 u8 error;
1041
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001042 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001043 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001044 : "cc", "memory");
1045 if (error)
1046 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1047 vmcs, phys_addr);
1048}
1049
Nadav Har'Eld462b812011-05-24 15:26:10 +03001050static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1051{
1052 vmcs_clear(loaded_vmcs->vmcs);
1053 loaded_vmcs->cpu = -1;
1054 loaded_vmcs->launched = 0;
1055}
1056
Dongxiao Xu7725b892010-05-11 18:29:38 +08001057static void vmcs_load(struct vmcs *vmcs)
1058{
1059 u64 phys_addr = __pa(vmcs);
1060 u8 error;
1061
1062 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001063 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001064 : "cc", "memory");
1065 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001066 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001067 vmcs, phys_addr);
1068}
1069
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001070#ifdef CONFIG_KEXEC
1071/*
1072 * This bitmap is used to indicate whether the vmclear
1073 * operation is enabled on all cpus. All disabled by
1074 * default.
1075 */
1076static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1077
1078static inline void crash_enable_local_vmclear(int cpu)
1079{
1080 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1081}
1082
1083static inline void crash_disable_local_vmclear(int cpu)
1084{
1085 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1086}
1087
1088static inline int crash_local_vmclear_enabled(int cpu)
1089{
1090 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1091}
1092
1093static void crash_vmclear_local_loaded_vmcss(void)
1094{
1095 int cpu = raw_smp_processor_id();
1096 struct loaded_vmcs *v;
1097
1098 if (!crash_local_vmclear_enabled(cpu))
1099 return;
1100
1101 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1102 loaded_vmcss_on_cpu_link)
1103 vmcs_clear(v->vmcs);
1104}
1105#else
1106static inline void crash_enable_local_vmclear(int cpu) { }
1107static inline void crash_disable_local_vmclear(int cpu) { }
1108#endif /* CONFIG_KEXEC */
1109
Nadav Har'Eld462b812011-05-24 15:26:10 +03001110static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001111{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001112 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001113 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001114
Nadav Har'Eld462b812011-05-24 15:26:10 +03001115 if (loaded_vmcs->cpu != cpu)
1116 return; /* vcpu migration can race with cpu offline */
1117 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001118 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001119 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001120 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001121
1122 /*
1123 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1124 * is before setting loaded_vmcs->vcpu to -1 which is done in
1125 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1126 * then adds the vmcs into percpu list before it is deleted.
1127 */
1128 smp_wmb();
1129
Nadav Har'Eld462b812011-05-24 15:26:10 +03001130 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001131 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001132}
1133
Nadav Har'Eld462b812011-05-24 15:26:10 +03001134static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001135{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001136 int cpu = loaded_vmcs->cpu;
1137
1138 if (cpu != -1)
1139 smp_call_function_single(cpu,
1140 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001141}
1142
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001143static inline void vpid_sync_vcpu_single(struct vcpu_vmx *vmx)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001144{
1145 if (vmx->vpid == 0)
1146 return;
1147
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001148 if (cpu_has_vmx_invvpid_single())
1149 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001150}
1151
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001152static inline void vpid_sync_vcpu_global(void)
1153{
1154 if (cpu_has_vmx_invvpid_global())
1155 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1156}
1157
1158static inline void vpid_sync_context(struct vcpu_vmx *vmx)
1159{
1160 if (cpu_has_vmx_invvpid_single())
Gui Jianfeng1760dd42010-06-07 10:33:27 +08001161 vpid_sync_vcpu_single(vmx);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001162 else
1163 vpid_sync_vcpu_global();
1164}
1165
Sheng Yang14394422008-04-28 12:24:45 +08001166static inline void ept_sync_global(void)
1167{
1168 if (cpu_has_vmx_invept_global())
1169 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1170}
1171
1172static inline void ept_sync_context(u64 eptp)
1173{
Avi Kivity089d0342009-03-23 18:26:32 +02001174 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001175 if (cpu_has_vmx_invept_context())
1176 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1177 else
1178 ept_sync_global();
1179 }
1180}
1181
Avi Kivity96304212011-05-15 10:13:13 -04001182static __always_inline unsigned long vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001183{
Avi Kivity5e520e62011-05-15 10:13:12 -04001184 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001185
Avi Kivity5e520e62011-05-15 10:13:12 -04001186 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1187 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001188 return value;
1189}
1190
Avi Kivity96304212011-05-15 10:13:13 -04001191static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001192{
1193 return vmcs_readl(field);
1194}
1195
Avi Kivity96304212011-05-15 10:13:13 -04001196static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001197{
1198 return vmcs_readl(field);
1199}
1200
Avi Kivity96304212011-05-15 10:13:13 -04001201static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001202{
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001203#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001204 return vmcs_readl(field);
1205#else
1206 return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
1207#endif
1208}
1209
Avi Kivitye52de1b2007-01-05 16:36:56 -08001210static noinline void vmwrite_error(unsigned long field, unsigned long value)
1211{
1212 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1213 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1214 dump_stack();
1215}
1216
Avi Kivity6aa8b732006-12-10 02:21:36 -08001217static void vmcs_writel(unsigned long field, unsigned long value)
1218{
1219 u8 error;
1220
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001221 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001222 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001223 if (unlikely(error))
1224 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001225}
1226
1227static void vmcs_write16(unsigned long field, u16 value)
1228{
1229 vmcs_writel(field, value);
1230}
1231
1232static void vmcs_write32(unsigned long field, u32 value)
1233{
1234 vmcs_writel(field, value);
1235}
1236
1237static void vmcs_write64(unsigned long field, u64 value)
1238{
Avi Kivity6aa8b732006-12-10 02:21:36 -08001239 vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001240#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001241 asm volatile ("");
1242 vmcs_writel(field+1, value >> 32);
1243#endif
1244}
1245
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001246static void vmcs_clear_bits(unsigned long field, u32 mask)
1247{
1248 vmcs_writel(field, vmcs_readl(field) & ~mask);
1249}
1250
1251static void vmcs_set_bits(unsigned long field, u32 mask)
1252{
1253 vmcs_writel(field, vmcs_readl(field) | mask);
1254}
1255
Avi Kivity2fb92db2011-04-27 19:42:18 +03001256static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1257{
1258 vmx->segment_cache.bitmask = 0;
1259}
1260
1261static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1262 unsigned field)
1263{
1264 bool ret;
1265 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1266
1267 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1268 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1269 vmx->segment_cache.bitmask = 0;
1270 }
1271 ret = vmx->segment_cache.bitmask & mask;
1272 vmx->segment_cache.bitmask |= mask;
1273 return ret;
1274}
1275
1276static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1277{
1278 u16 *p = &vmx->segment_cache.seg[seg].selector;
1279
1280 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1281 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1282 return *p;
1283}
1284
1285static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1286{
1287 ulong *p = &vmx->segment_cache.seg[seg].base;
1288
1289 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1290 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1291 return *p;
1292}
1293
1294static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1295{
1296 u32 *p = &vmx->segment_cache.seg[seg].limit;
1297
1298 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1299 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1300 return *p;
1301}
1302
1303static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1304{
1305 u32 *p = &vmx->segment_cache.seg[seg].ar;
1306
1307 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1308 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1309 return *p;
1310}
1311
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001312static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1313{
1314 u32 eb;
1315
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001316 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
1317 (1u << NM_VECTOR) | (1u << DB_VECTOR);
1318 if ((vcpu->guest_debug &
1319 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1320 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1321 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001322 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001323 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001324 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001325 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Avi Kivity02daab22009-12-30 12:40:26 +02001326 if (vcpu->fpu_active)
1327 eb &= ~(1u << NM_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001328
1329 /* When we are running a nested L2 guest and L1 specified for it a
1330 * certain exception bitmap, we must trap the same exceptions and pass
1331 * them to L1. When running L2, we will only handle the exceptions
1332 * specified above if L1 did not want them.
1333 */
1334 if (is_guest_mode(vcpu))
1335 eb |= get_vmcs12(vcpu)->exception_bitmap;
1336
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001337 vmcs_write32(EXCEPTION_BITMAP, eb);
1338}
1339
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001340static void clear_atomic_switch_msr_special(unsigned long entry,
1341 unsigned long exit)
1342{
1343 vmcs_clear_bits(VM_ENTRY_CONTROLS, entry);
1344 vmcs_clear_bits(VM_EXIT_CONTROLS, exit);
1345}
1346
Avi Kivity61d2ef22010-04-28 16:40:38 +03001347static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1348{
1349 unsigned i;
1350 struct msr_autoload *m = &vmx->msr_autoload;
1351
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001352 switch (msr) {
1353 case MSR_EFER:
1354 if (cpu_has_load_ia32_efer) {
1355 clear_atomic_switch_msr_special(VM_ENTRY_LOAD_IA32_EFER,
1356 VM_EXIT_LOAD_IA32_EFER);
1357 return;
1358 }
1359 break;
1360 case MSR_CORE_PERF_GLOBAL_CTRL:
1361 if (cpu_has_load_perf_global_ctrl) {
1362 clear_atomic_switch_msr_special(
1363 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1364 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1365 return;
1366 }
1367 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001368 }
1369
Avi Kivity61d2ef22010-04-28 16:40:38 +03001370 for (i = 0; i < m->nr; ++i)
1371 if (m->guest[i].index == msr)
1372 break;
1373
1374 if (i == m->nr)
1375 return;
1376 --m->nr;
1377 m->guest[i] = m->guest[m->nr];
1378 m->host[i] = m->host[m->nr];
1379 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1380 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1381}
1382
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001383static void add_atomic_switch_msr_special(unsigned long entry,
1384 unsigned long exit, unsigned long guest_val_vmcs,
1385 unsigned long host_val_vmcs, u64 guest_val, u64 host_val)
1386{
1387 vmcs_write64(guest_val_vmcs, guest_val);
1388 vmcs_write64(host_val_vmcs, host_val);
1389 vmcs_set_bits(VM_ENTRY_CONTROLS, entry);
1390 vmcs_set_bits(VM_EXIT_CONTROLS, exit);
1391}
1392
Avi Kivity61d2ef22010-04-28 16:40:38 +03001393static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1394 u64 guest_val, u64 host_val)
1395{
1396 unsigned i;
1397 struct msr_autoload *m = &vmx->msr_autoload;
1398
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001399 switch (msr) {
1400 case MSR_EFER:
1401 if (cpu_has_load_ia32_efer) {
1402 add_atomic_switch_msr_special(VM_ENTRY_LOAD_IA32_EFER,
1403 VM_EXIT_LOAD_IA32_EFER,
1404 GUEST_IA32_EFER,
1405 HOST_IA32_EFER,
1406 guest_val, host_val);
1407 return;
1408 }
1409 break;
1410 case MSR_CORE_PERF_GLOBAL_CTRL:
1411 if (cpu_has_load_perf_global_ctrl) {
1412 add_atomic_switch_msr_special(
1413 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1414 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1415 GUEST_IA32_PERF_GLOBAL_CTRL,
1416 HOST_IA32_PERF_GLOBAL_CTRL,
1417 guest_val, host_val);
1418 return;
1419 }
1420 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001421 }
1422
Avi Kivity61d2ef22010-04-28 16:40:38 +03001423 for (i = 0; i < m->nr; ++i)
1424 if (m->guest[i].index == msr)
1425 break;
1426
Gleb Natapove7fc6f92011-10-05 14:01:24 +02001427 if (i == NR_AUTOLOAD_MSRS) {
1428 printk_once(KERN_WARNING"Not enough mst switch entries. "
1429 "Can't add msr %x\n", msr);
1430 return;
1431 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001432 ++m->nr;
1433 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1434 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1435 }
1436
1437 m->guest[i].index = msr;
1438 m->guest[i].value = guest_val;
1439 m->host[i].index = msr;
1440 m->host[i].value = host_val;
1441}
1442
Avi Kivity33ed6322007-05-02 16:54:03 +03001443static void reload_tss(void)
1444{
Avi Kivity33ed6322007-05-02 16:54:03 +03001445 /*
1446 * VT restores TR but not its size. Useless.
1447 */
Avi Kivityd3591922010-07-26 18:32:39 +03001448 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Avi Kivitya5f61302008-02-20 17:57:21 +02001449 struct desc_struct *descs;
Avi Kivity33ed6322007-05-02 16:54:03 +03001450
Avi Kivityd3591922010-07-26 18:32:39 +03001451 descs = (void *)gdt->address;
Avi Kivity33ed6322007-05-02 16:54:03 +03001452 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
1453 load_TR_desc();
Avi Kivity33ed6322007-05-02 16:54:03 +03001454}
1455
Avi Kivity92c0d902009-10-29 11:00:16 +02001456static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03001457{
Roel Kluin3a34a882009-08-04 02:08:45 -07001458 u64 guest_efer;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001459 u64 ignore_bits;
Eddie Dong2cc51562007-05-21 07:28:09 +03001460
Avi Kivityf6801df2010-01-21 15:31:50 +02001461 guest_efer = vmx->vcpu.arch.efer;
Roel Kluin3a34a882009-08-04 02:08:45 -07001462
Avi Kivity51c6cf62007-08-29 03:48:05 +03001463 /*
Guo Chao0fa06072012-06-28 15:16:19 +08001464 * NX is emulated; LMA and LME handled by hardware; SCE meaningless
Avi Kivity51c6cf62007-08-29 03:48:05 +03001465 * outside long mode
1466 */
1467 ignore_bits = EFER_NX | EFER_SCE;
1468#ifdef CONFIG_X86_64
1469 ignore_bits |= EFER_LMA | EFER_LME;
1470 /* SCE is meaningful only in long mode on Intel */
1471 if (guest_efer & EFER_LMA)
1472 ignore_bits &= ~(u64)EFER_SCE;
1473#endif
Avi Kivity51c6cf62007-08-29 03:48:05 +03001474 guest_efer &= ~ignore_bits;
1475 guest_efer |= host_efer & ignore_bits;
Avi Kivity26bb0982009-09-07 11:14:12 +03001476 vmx->guest_msrs[efer_offset].data = guest_efer;
Avi Kivityd5696722009-12-02 12:28:47 +02001477 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03001478
1479 clear_atomic_switch_msr(vmx, MSR_EFER);
1480 /* On ept, can't emulate nx, and must switch nx atomically */
1481 if (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX)) {
1482 guest_efer = vmx->vcpu.arch.efer;
1483 if (!(guest_efer & EFER_LMA))
1484 guest_efer &= ~EFER_LME;
1485 add_atomic_switch_msr(vmx, MSR_EFER, guest_efer, host_efer);
1486 return false;
1487 }
1488
Avi Kivity26bb0982009-09-07 11:14:12 +03001489 return true;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001490}
1491
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001492static unsigned long segment_base(u16 selector)
1493{
Avi Kivityd3591922010-07-26 18:32:39 +03001494 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001495 struct desc_struct *d;
1496 unsigned long table_base;
1497 unsigned long v;
1498
1499 if (!(selector & ~3))
1500 return 0;
1501
Avi Kivityd3591922010-07-26 18:32:39 +03001502 table_base = gdt->address;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02001503
1504 if (selector & 4) { /* from ldt */
1505 u16 ldt_selector = kvm_read_ldt();
1506
1507 if (!(ldt_selector & ~3))
1508 return 0;
1509
1510 table_base = segment_base(ldt_selector);
1511 }
1512 d = (struct desc_struct *)(table_base + (selector & ~7));
1513 v = get_desc_base(d);
1514#ifdef CONFIG_X86_64
1515 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
1516 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
1517#endif
1518 return v;
1519}
1520
1521static inline unsigned long kvm_read_tr_base(void)
1522{
1523 u16 tr;
1524 asm("str %0" : "=g"(tr));
1525 return segment_base(tr);
1526}
1527
Avi Kivity04d2cc72007-09-10 18:10:54 +03001528static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03001529{
Avi Kivity04d2cc72007-09-10 18:10:54 +03001530 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03001531 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03001532
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001533 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001534 return;
1535
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001536 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001537 /*
1538 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
1539 * allow segment selectors with cpl > 0 or ti == 1.
1540 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001541 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02001542 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02001543 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001544 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001545 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001546 vmx->host_state.fs_reload_needed = 0;
1547 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03001548 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001549 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001550 }
Avi Kivity9581d442010-10-19 16:46:55 +02001551 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001552 if (!(vmx->host_state.gs_sel & 7))
1553 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001554 else {
1555 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02001556 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03001557 }
1558
1559#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03001560 savesegment(ds, vmx->host_state.ds_sel);
1561 savesegment(es, vmx->host_state.es_sel);
1562#endif
1563
1564#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03001565 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
1566 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
1567#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001568 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
1569 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03001570#endif
Avi Kivity707c0872007-05-02 17:33:43 +03001571
1572#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001573 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
1574 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03001575 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03001576#endif
Avi Kivity26bb0982009-09-07 11:14:12 +03001577 for (i = 0; i < vmx->save_nmsrs; ++i)
1578 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02001579 vmx->guest_msrs[i].data,
1580 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03001581}
1582
Avi Kivitya9b21b62008-06-24 11:48:49 +03001583static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03001584{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001585 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03001586 return;
1587
Avi Kivitye1beb1d2007-11-18 13:50:24 +02001588 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001589 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02001590#ifdef CONFIG_X86_64
1591 if (is_long_mode(&vmx->vcpu))
1592 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
1593#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001594 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001595 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001596#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02001597 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02001598#else
1599 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03001600#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03001601 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02001602 if (vmx->host_state.fs_reload_needed)
1603 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03001604#ifdef CONFIG_X86_64
1605 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
1606 loadsegment(ds, vmx->host_state.ds_sel);
1607 loadsegment(es, vmx->host_state.es_sel);
1608 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03001609#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02001610 reload_tss();
Avi Kivity44ea2b12009-09-06 15:55:37 +03001611#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02001612 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03001613#endif
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07001614 /*
1615 * If the FPU is not active (through the host task or
1616 * the guest vcpu), then restore the cr0.TS bit.
1617 */
1618 if (!user_has_fpu() && !vmx->vcpu.guest_fpu_loaded)
1619 stts();
Avi Kivity3444d7d2010-07-26 18:32:38 +03001620 load_gdt(&__get_cpu_var(host_gdt));
Avi Kivity33ed6322007-05-02 16:54:03 +03001621}
1622
Avi Kivitya9b21b62008-06-24 11:48:49 +03001623static void vmx_load_host_state(struct vcpu_vmx *vmx)
1624{
1625 preempt_disable();
1626 __vmx_load_host_state(vmx);
1627 preempt_enable();
1628}
1629
Avi Kivity6aa8b732006-12-10 02:21:36 -08001630/*
1631 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
1632 * vcpu mutex is already taken.
1633 */
Avi Kivity15ad7142007-07-11 18:17:21 +03001634static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001635{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001636 struct vcpu_vmx *vmx = to_vmx(vcpu);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001637 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Avi Kivity6aa8b732006-12-10 02:21:36 -08001638
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001639 if (!vmm_exclusive)
1640 kvm_cpu_vmxon(phys_addr);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001641 else if (vmx->loaded_vmcs->cpu != cpu)
1642 loaded_vmcs_clear(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001643
Nadav Har'Eld462b812011-05-24 15:26:10 +03001644 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
1645 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
1646 vmcs_load(vmx->loaded_vmcs->vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001647 }
1648
Nadav Har'Eld462b812011-05-24 15:26:10 +03001649 if (vmx->loaded_vmcs->cpu != cpu) {
Avi Kivityd3591922010-07-26 18:32:39 +03001650 struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001651 unsigned long sysenter_esp;
1652
Avi Kivitya8eeb042010-05-10 12:34:53 +03001653 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001654 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001655 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001656
1657 /*
1658 * Read loaded_vmcs->cpu should be before fetching
1659 * loaded_vmcs->loaded_vmcss_on_cpu_link.
1660 * See the comments in __loaded_vmcs_clear().
1661 */
1662 smp_rmb();
1663
Nadav Har'Eld462b812011-05-24 15:26:10 +03001664 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
1665 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001666 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08001667 local_irq_enable();
1668
Avi Kivity6aa8b732006-12-10 02:21:36 -08001669 /*
1670 * Linux uses per-cpu TSS and GDT, so set these when switching
1671 * processors.
1672 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03001673 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
Avi Kivityd3591922010-07-26 18:32:39 +03001674 vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001675
1676 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
1677 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Nadav Har'Eld462b812011-05-24 15:26:10 +03001678 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001679 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001680}
1681
1682static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
1683{
Avi Kivitya9b21b62008-06-24 11:48:49 +03001684 __vmx_load_host_state(to_vmx(vcpu));
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001685 if (!vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03001686 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
1687 vcpu->cpu = -1;
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08001688 kvm_cpu_vmxoff();
1689 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001690}
1691
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001692static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
1693{
Avi Kivity81231c62010-01-24 16:26:40 +02001694 ulong cr0;
1695
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001696 if (vcpu->fpu_active)
1697 return;
1698 vcpu->fpu_active = 1;
Avi Kivity81231c62010-01-24 16:26:40 +02001699 cr0 = vmcs_readl(GUEST_CR0);
1700 cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
1701 cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
1702 vmcs_writel(GUEST_CR0, cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001703 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02001704 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001705 if (is_guest_mode(vcpu))
1706 vcpu->arch.cr0_guest_owned_bits &=
1707 ~get_vmcs12(vcpu)->cr0_guest_host_mask;
Avi Kivityedcafe32009-12-30 18:07:40 +02001708 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001709}
1710
Avi Kivityedcafe32009-12-30 18:07:40 +02001711static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
1712
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001713/*
1714 * Return the cr0 value that a nested guest would read. This is a combination
1715 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
1716 * its hypervisor (cr0_read_shadow).
1717 */
1718static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
1719{
1720 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
1721 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
1722}
1723static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
1724{
1725 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
1726 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
1727}
1728
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001729static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
1730{
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001731 /* Note that there is no vcpu->fpu_active = 0 here. The caller must
1732 * set this *before* calling this function.
1733 */
Avi Kivityedcafe32009-12-30 18:07:40 +02001734 vmx_decache_cr0_guest_bits(vcpu);
Avi Kivity81231c62010-01-24 16:26:40 +02001735 vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001736 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02001737 vcpu->arch.cr0_guest_owned_bits = 0;
1738 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001739 if (is_guest_mode(vcpu)) {
1740 /*
1741 * L1's specified read shadow might not contain the TS bit,
1742 * so now that we turned on shadowing of this bit, we need to
1743 * set this bit of the shadow. Like in nested_vmx_run we need
1744 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
1745 * up-to-date here because we just decached cr0.TS (and we'll
1746 * only update vmcs12->guest_cr0 on nested exit).
1747 */
1748 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1749 vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
1750 (vcpu->arch.cr0 & X86_CR0_TS);
1751 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
1752 } else
1753 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03001754}
1755
Avi Kivity6aa8b732006-12-10 02:21:36 -08001756static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
1757{
Avi Kivity78ac8b42010-04-08 18:19:35 +03001758 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03001759
Avi Kivity6de12732011-03-07 12:51:22 +02001760 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
1761 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1762 rflags = vmcs_readl(GUEST_RFLAGS);
1763 if (to_vmx(vcpu)->rmode.vm86_active) {
1764 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
1765 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
1766 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
1767 }
1768 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001769 }
Avi Kivity6de12732011-03-07 12:51:22 +02001770 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001771}
1772
1773static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
1774{
Avi Kivity6de12732011-03-07 12:51:22 +02001775 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
1776 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001777 if (to_vmx(vcpu)->rmode.vm86_active) {
1778 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01001779 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03001780 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001781 vmcs_writel(GUEST_RFLAGS, rflags);
1782}
1783
Glauber Costa2809f5d2009-05-12 16:21:05 -04001784static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
1785{
1786 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1787 int ret = 0;
1788
1789 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01001790 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001791 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01001792 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04001793
1794 return ret & mask;
1795}
1796
1797static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
1798{
1799 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
1800 u32 interruptibility = interruptibility_old;
1801
1802 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
1803
Jan Kiszka48005f62010-02-19 19:38:07 +01001804 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001805 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01001806 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04001807 interruptibility |= GUEST_INTR_STATE_STI;
1808
1809 if ((interruptibility != interruptibility_old))
1810 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
1811}
1812
Avi Kivity6aa8b732006-12-10 02:21:36 -08001813static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
1814{
1815 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001816
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001817 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001818 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03001819 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001820
Glauber Costa2809f5d2009-05-12 16:21:05 -04001821 /* skipping an emulated instruction also counts */
1822 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001823}
1824
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001825/*
1826 * KVM wants to inject page-faults which it got to the guest. This function
1827 * checks whether in a nested guest, we need to inject them to L1 or L2.
1828 * This function assumes it is called with the exit reason in vmcs02 being
1829 * a #PF exception (this is the only case in which KVM injects a #PF when L2
1830 * is running).
1831 */
1832static int nested_pf_handled(struct kvm_vcpu *vcpu)
1833{
1834 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
1835
1836 /* TODO: also check PFEC_MATCH/MASK, not just EB.PF. */
Nadav Har'El95871902012-03-06 16:39:22 +02001837 if (!(vmcs12->exception_bitmap & (1u << PF_VECTOR)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001838 return 0;
1839
1840 nested_vmx_vmexit(vcpu);
1841 return 1;
1842}
1843
Avi Kivity298101d2007-11-25 13:41:11 +02001844static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02001845 bool has_error_code, u32 error_code,
1846 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02001847{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001848 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001849 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001850
Nadav Har'El0b6ac342011-05-25 23:13:36 +03001851 if (nr == PF_VECTOR && is_guest_mode(vcpu) &&
1852 nested_pf_handled(vcpu))
1853 return;
1854
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001855 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001856 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001857 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
1858 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001859
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001860 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05001861 int inc_eip = 0;
1862 if (kvm_exception_is_soft(nr))
1863 inc_eip = vcpu->arch.event_exit_inst_len;
1864 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02001865 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02001866 return;
1867 }
1868
Gleb Natapov66fd3f72009-05-11 13:35:50 +03001869 if (kvm_exception_is_soft(nr)) {
1870 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
1871 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01001872 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
1873 } else
1874 intr_info |= INTR_TYPE_HARD_EXCEPTION;
1875
1876 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02001877}
1878
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001879static bool vmx_rdtscp_supported(void)
1880{
1881 return cpu_has_vmx_rdtscp();
1882}
1883
Mao, Junjiead756a12012-07-02 01:18:48 +00001884static bool vmx_invpcid_supported(void)
1885{
1886 return cpu_has_vmx_invpcid() && enable_ept;
1887}
1888
Avi Kivity6aa8b732006-12-10 02:21:36 -08001889/*
Eddie Donga75beee2007-05-17 18:55:15 +03001890 * Swap MSR entry in host/guest MSR entry array.
1891 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001892static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03001893{
Avi Kivity26bb0982009-09-07 11:14:12 +03001894 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001895
1896 tmp = vmx->guest_msrs[to];
1897 vmx->guest_msrs[to] = vmx->guest_msrs[from];
1898 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03001899}
1900
Yang Zhang8d146952013-01-25 10:18:50 +08001901static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
1902{
1903 unsigned long *msr_bitmap;
1904
1905 if (irqchip_in_kernel(vcpu->kvm) && apic_x2apic_mode(vcpu->arch.apic)) {
1906 if (is_long_mode(vcpu))
1907 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
1908 else
1909 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
1910 } else {
1911 if (is_long_mode(vcpu))
1912 msr_bitmap = vmx_msr_bitmap_longmode;
1913 else
1914 msr_bitmap = vmx_msr_bitmap_legacy;
1915 }
1916
1917 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
1918}
1919
Eddie Donga75beee2007-05-17 18:55:15 +03001920/*
Avi Kivitye38aea32007-04-19 13:22:48 +03001921 * Set up the vmcs to automatically save and restore system
1922 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
1923 * mode, as fiddling with msrs is very expensive.
1924 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10001925static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03001926{
Avi Kivity26bb0982009-09-07 11:14:12 +03001927 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03001928
Eddie Donga75beee2007-05-17 18:55:15 +03001929 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001930#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10001931 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10001932 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03001933 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001934 move_msr_up(vmx, index, save_nmsrs++);
1935 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001936 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001937 move_msr_up(vmx, index, save_nmsrs++);
1938 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03001939 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10001940 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001941 index = __find_msr_index(vmx, MSR_TSC_AUX);
1942 if (index >= 0 && vmx->rdtscp_enabled)
1943 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03001944 /*
Brian Gerst8c065852010-07-17 09:03:26 -04001945 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03001946 * if efer.sce is enabled.
1947 */
Brian Gerst8c065852010-07-17 09:03:26 -04001948 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02001949 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10001950 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001951 }
Eddie Donga75beee2007-05-17 18:55:15 +03001952#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02001953 index = __find_msr_index(vmx, MSR_EFER);
1954 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03001955 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03001956
Avi Kivity26bb0982009-09-07 11:14:12 +03001957 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02001958
Yang Zhang8d146952013-01-25 10:18:50 +08001959 if (cpu_has_vmx_msr_bitmap())
1960 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03001961}
1962
1963/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08001964 * reads and returns guest's timestamp counter "register"
1965 * guest_tsc = host_tsc + tsc_offset -- 21.3
1966 */
1967static u64 guest_read_tsc(void)
1968{
1969 u64 host_tsc, tsc_offset;
1970
1971 rdtscll(host_tsc);
1972 tsc_offset = vmcs_read64(TSC_OFFSET);
1973 return host_tsc + tsc_offset;
1974}
1975
1976/*
Nadav Har'Eld5c17852011-08-02 15:54:20 +03001977 * Like guest_read_tsc, but always returns L1's notion of the timestamp
1978 * counter, even if a nested guest (L2) is currently running.
1979 */
Marcelo Tosatti886b4702012-11-27 23:28:58 -02001980u64 vmx_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
Nadav Har'Eld5c17852011-08-02 15:54:20 +03001981{
Marcelo Tosatti886b4702012-11-27 23:28:58 -02001982 u64 tsc_offset;
Nadav Har'Eld5c17852011-08-02 15:54:20 +03001983
Nadav Har'Eld5c17852011-08-02 15:54:20 +03001984 tsc_offset = is_guest_mode(vcpu) ?
1985 to_vmx(vcpu)->nested.vmcs01_tsc_offset :
1986 vmcs_read64(TSC_OFFSET);
1987 return host_tsc + tsc_offset;
1988}
1989
1990/*
Zachary Amsdencc578282012-02-03 15:43:50 -02001991 * Engage any workarounds for mis-matched TSC rates. Currently limited to
1992 * software catchup for faster rates on slower CPUs.
Joerg Roedel4051b182011-03-25 09:44:49 +01001993 */
Zachary Amsdencc578282012-02-03 15:43:50 -02001994static void vmx_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
Joerg Roedel4051b182011-03-25 09:44:49 +01001995{
Zachary Amsdencc578282012-02-03 15:43:50 -02001996 if (!scale)
1997 return;
1998
1999 if (user_tsc_khz > tsc_khz) {
2000 vcpu->arch.tsc_catchup = 1;
2001 vcpu->arch.tsc_always_catchup = 1;
2002 } else
2003 WARN(1, "user requested TSC rate below hardware speed\n");
Joerg Roedel4051b182011-03-25 09:44:49 +01002004}
2005
Will Auldba904632012-11-29 12:42:50 -08002006static u64 vmx_read_tsc_offset(struct kvm_vcpu *vcpu)
2007{
2008 return vmcs_read64(TSC_OFFSET);
2009}
2010
Joerg Roedel4051b182011-03-25 09:44:49 +01002011/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002012 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002013 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002014static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002015{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002016 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002017 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002018 * We're here if L1 chose not to trap WRMSR to TSC. According
2019 * to the spec, this should set L1's TSC; The offset that L1
2020 * set for L2 remains unchanged, and still needs to be added
2021 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002022 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002023 struct vmcs12 *vmcs12;
2024 to_vmx(vcpu)->nested.vmcs01_tsc_offset = offset;
2025 /* recalculate vmcs02.TSC_OFFSET: */
2026 vmcs12 = get_vmcs12(vcpu);
2027 vmcs_write64(TSC_OFFSET, offset +
2028 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2029 vmcs12->tsc_offset : 0));
2030 } else {
2031 vmcs_write64(TSC_OFFSET, offset);
2032 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002033}
2034
Marcelo Tosattif1e2b262012-02-03 15:43:55 -02002035static void vmx_adjust_tsc_offset(struct kvm_vcpu *vcpu, s64 adjustment, bool host)
Zachary Amsdene48672f2010-08-19 22:07:23 -10002036{
2037 u64 offset = vmcs_read64(TSC_OFFSET);
2038 vmcs_write64(TSC_OFFSET, offset + adjustment);
Nadav Har'El79918252011-05-25 23:15:39 +03002039 if (is_guest_mode(vcpu)) {
2040 /* Even when running L2, the adjustment needs to apply to L1 */
2041 to_vmx(vcpu)->nested.vmcs01_tsc_offset += adjustment;
2042 }
Zachary Amsdene48672f2010-08-19 22:07:23 -10002043}
2044
Joerg Roedel857e4092011-03-25 09:44:50 +01002045static u64 vmx_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
2046{
2047 return target_tsc - native_read_tsc();
2048}
2049
Nadav Har'El801d3422011-05-25 23:02:23 +03002050static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
2051{
2052 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
2053 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
2054}
2055
2056/*
2057 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2058 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2059 * all guests if the "nested" module option is off, and can also be disabled
2060 * for a single guest by disabling its VMX cpuid bit.
2061 */
2062static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2063{
2064 return nested && guest_cpuid_has_vmx(vcpu);
2065}
2066
Avi Kivity6aa8b732006-12-10 02:21:36 -08002067/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002068 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2069 * returned for the various VMX controls MSRs when nested VMX is enabled.
2070 * The same values should also be used to verify that vmcs12 control fields are
2071 * valid during nested entry from L1 to L2.
2072 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2073 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2074 * bit in the high half is on if the corresponding bit in the control field
2075 * may be on. See also vmx_control_verify().
2076 * TODO: allow these variables to be modified (downgraded) by module options
2077 * or other means.
2078 */
2079static u32 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high;
2080static u32 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high;
2081static u32 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high;
2082static u32 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high;
2083static u32 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002084static u32 nested_vmx_misc_low, nested_vmx_misc_high;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002085static __init void nested_vmx_setup_ctls_msrs(void)
2086{
2087 /*
2088 * Note that as a general rule, the high half of the MSRs (bits in
2089 * the control fields which may be 1) should be initialized by the
2090 * intersection of the underlying hardware's MSR (i.e., features which
2091 * can be supported) and the list of features we want to expose -
2092 * because they are known to be properly supported in our code.
2093 * Also, usually, the low half of the MSRs (bits which must be 1) can
2094 * be set to 0, meaning that L1 may turn off any of these bits. The
2095 * reason is that if one of these bits is necessary, it will appear
2096 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2097 * fields of vmcs01 and vmcs02, will turn these bits off - and
2098 * nested_vmx_exit_handled() will not pass related exits to L1.
2099 * These rules have exceptions below.
2100 */
2101
2102 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002103 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
2104 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002105 /*
2106 * According to the Intel spec, if bit 55 of VMX_BASIC is off (as it is
2107 * in our case), bits 1, 2 and 4 (i.e., 0x16) must be 1 in this MSR.
2108 */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002109 nested_vmx_pinbased_ctls_low |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2110 nested_vmx_pinbased_ctls_high &= PIN_BASED_EXT_INTR_MASK |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002111 PIN_BASED_NMI_EXITING | PIN_BASED_VIRTUAL_NMIS |
2112 PIN_BASED_VMX_PREEMPTION_TIMER;
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002113 nested_vmx_pinbased_ctls_high |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002114
Jan Kiszka33fb20c2013-03-06 15:44:03 +01002115 /*
2116 * Exit controls
2117 * If bit 55 of VMX_BASIC is off, bits 0-8 and 10, 11, 13, 14, 16 and
2118 * 17 must be 1.
2119 */
2120 nested_vmx_exit_ctls_low = VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb6f12502011-05-25 23:13:06 +03002121 /* Note that guest use of VM_EXIT_ACK_INTR_ON_EXIT is not supported. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002122#ifdef CONFIG_X86_64
2123 nested_vmx_exit_ctls_high = VM_EXIT_HOST_ADDR_SPACE_SIZE;
2124#else
2125 nested_vmx_exit_ctls_high = 0;
2126#endif
Jan Kiszka33fb20c2013-03-06 15:44:03 +01002127 nested_vmx_exit_ctls_high |= VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002128
2129 /* entry controls */
2130 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
2131 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high);
Jan Kiszka33fb20c2013-03-06 15:44:03 +01002132 /* If bit 55 of VMX_BASIC is off, bits 0-8 and 12 must be 1. */
2133 nested_vmx_entry_ctls_low = VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002134 nested_vmx_entry_ctls_high &=
2135 VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_IA32E_MODE;
Jan Kiszka33fb20c2013-03-06 15:44:03 +01002136 nested_vmx_entry_ctls_high |= VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002137
2138 /* cpu-based controls */
2139 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
2140 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high);
2141 nested_vmx_procbased_ctls_low = 0;
2142 nested_vmx_procbased_ctls_high &=
2143 CPU_BASED_VIRTUAL_INTR_PENDING | CPU_BASED_USE_TSC_OFFSETING |
2144 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2145 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2146 CPU_BASED_CR3_STORE_EXITING |
2147#ifdef CONFIG_X86_64
2148 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2149#endif
2150 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
2151 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_EXITING |
Avi Kivitydbcb4e72012-08-13 15:38:22 +03002152 CPU_BASED_RDPMC_EXITING | CPU_BASED_RDTSC_EXITING |
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002153 CPU_BASED_PAUSE_EXITING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002154 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
2155 /*
2156 * We can allow some features even when not supported by the
2157 * hardware. For example, L1 can specify an MSR bitmap - and we
2158 * can use it to avoid exits to L1 - even when L0 runs L2
2159 * without MSR bitmaps.
2160 */
2161 nested_vmx_procbased_ctls_high |= CPU_BASED_USE_MSR_BITMAPS;
2162
2163 /* secondary cpu-based controls */
2164 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
2165 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high);
2166 nested_vmx_secondary_ctls_low = 0;
2167 nested_vmx_secondary_ctls_high &=
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002168 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
2169 SECONDARY_EXEC_WBINVD_EXITING;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002170
2171 /* miscellaneous data */
2172 rdmsr(MSR_IA32_VMX_MISC, nested_vmx_misc_low, nested_vmx_misc_high);
Jan Kiszka0238ea92013-03-13 11:31:24 +01002173 nested_vmx_misc_low &= VMX_MISC_PREEMPTION_TIMER_RATE_MASK |
2174 VMX_MISC_SAVE_EFER_LMA;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002175 nested_vmx_misc_high = 0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002176}
2177
2178static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2179{
2180 /*
2181 * Bits 0 in high must be 0, and bits 1 in low must be 1.
2182 */
2183 return ((control & high) | low) == control;
2184}
2185
2186static inline u64 vmx_control_msr(u32 low, u32 high)
2187{
2188 return low | ((u64)high << 32);
2189}
2190
2191/*
2192 * If we allow our guest to use VMX instructions (i.e., nested VMX), we should
2193 * also let it use VMX-specific MSRs.
2194 * vmx_get_vmx_msr() and vmx_set_vmx_msr() return 1 when we handled a
2195 * VMX-specific MSR, or 0 when we haven't (and the caller should handle it
2196 * like all other MSRs).
2197 */
2198static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2199{
2200 if (!nested_vmx_allowed(vcpu) && msr_index >= MSR_IA32_VMX_BASIC &&
2201 msr_index <= MSR_IA32_VMX_TRUE_ENTRY_CTLS) {
2202 /*
2203 * According to the spec, processors which do not support VMX
2204 * should throw a #GP(0) when VMX capability MSRs are read.
2205 */
2206 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
2207 return 1;
2208 }
2209
2210 switch (msr_index) {
2211 case MSR_IA32_FEATURE_CONTROL:
2212 *pdata = 0;
2213 break;
2214 case MSR_IA32_VMX_BASIC:
2215 /*
2216 * This MSR reports some information about VMX support. We
2217 * should return information about the VMX we emulate for the
2218 * guest, and the VMCS structure we give it - not about the
2219 * VMX support of the underlying hardware.
2220 */
2221 *pdata = VMCS12_REVISION |
2222 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2223 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2224 break;
2225 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2226 case MSR_IA32_VMX_PINBASED_CTLS:
2227 *pdata = vmx_control_msr(nested_vmx_pinbased_ctls_low,
2228 nested_vmx_pinbased_ctls_high);
2229 break;
2230 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
2231 case MSR_IA32_VMX_PROCBASED_CTLS:
2232 *pdata = vmx_control_msr(nested_vmx_procbased_ctls_low,
2233 nested_vmx_procbased_ctls_high);
2234 break;
2235 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
2236 case MSR_IA32_VMX_EXIT_CTLS:
2237 *pdata = vmx_control_msr(nested_vmx_exit_ctls_low,
2238 nested_vmx_exit_ctls_high);
2239 break;
2240 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
2241 case MSR_IA32_VMX_ENTRY_CTLS:
2242 *pdata = vmx_control_msr(nested_vmx_entry_ctls_low,
2243 nested_vmx_entry_ctls_high);
2244 break;
2245 case MSR_IA32_VMX_MISC:
Jan Kiszkac18911a2013-03-13 16:06:41 +01002246 *pdata = vmx_control_msr(nested_vmx_misc_low,
2247 nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002248 break;
2249 /*
2250 * These MSRs specify bits which the guest must keep fixed (on or off)
2251 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2252 * We picked the standard core2 setting.
2253 */
2254#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2255#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2256 case MSR_IA32_VMX_CR0_FIXED0:
2257 *pdata = VMXON_CR0_ALWAYSON;
2258 break;
2259 case MSR_IA32_VMX_CR0_FIXED1:
2260 *pdata = -1ULL;
2261 break;
2262 case MSR_IA32_VMX_CR4_FIXED0:
2263 *pdata = VMXON_CR4_ALWAYSON;
2264 break;
2265 case MSR_IA32_VMX_CR4_FIXED1:
2266 *pdata = -1ULL;
2267 break;
2268 case MSR_IA32_VMX_VMCS_ENUM:
2269 *pdata = 0x1f;
2270 break;
2271 case MSR_IA32_VMX_PROCBASED_CTLS2:
2272 *pdata = vmx_control_msr(nested_vmx_secondary_ctls_low,
2273 nested_vmx_secondary_ctls_high);
2274 break;
2275 case MSR_IA32_VMX_EPT_VPID_CAP:
2276 /* Currently, no nested ept or nested vpid */
2277 *pdata = 0;
2278 break;
2279 default:
2280 return 0;
2281 }
2282
2283 return 1;
2284}
2285
2286static int vmx_set_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
2287{
2288 if (!nested_vmx_allowed(vcpu))
2289 return 0;
2290
2291 if (msr_index == MSR_IA32_FEATURE_CONTROL)
2292 /* TODO: the right thing. */
2293 return 1;
2294 /*
2295 * No need to treat VMX capability MSRs specially: If we don't handle
2296 * them, handle_wrmsr will #GP(0), which is correct (they are readonly)
2297 */
2298 return 0;
2299}
2300
2301/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002302 * Reads an msr value (of 'msr_index') into 'pdata'.
2303 * Returns 0 on success, non-0 otherwise.
2304 * Assumes vcpu_load() was already called.
2305 */
2306static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2307{
2308 u64 data;
Avi Kivity26bb0982009-09-07 11:14:12 +03002309 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002310
2311 if (!pdata) {
2312 printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
2313 return -EINVAL;
2314 }
2315
2316 switch (msr_index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002317#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002318 case MSR_FS_BASE:
2319 data = vmcs_readl(GUEST_FS_BASE);
2320 break;
2321 case MSR_GS_BASE:
2322 data = vmcs_readl(GUEST_GS_BASE);
2323 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002324 case MSR_KERNEL_GS_BASE:
2325 vmx_load_host_state(to_vmx(vcpu));
2326 data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
2327 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03002328#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08002329 case MSR_EFER:
Avi Kivity3bab1f52006-12-29 16:49:48 -08002330 return kvm_get_msr_common(vcpu, msr_index, pdata);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302331 case MSR_IA32_TSC:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002332 data = guest_read_tsc();
2333 break;
2334 case MSR_IA32_SYSENTER_CS:
2335 data = vmcs_read32(GUEST_SYSENTER_CS);
2336 break;
2337 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002338 data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002339 break;
2340 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002341 data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002342 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002343 case MSR_TSC_AUX:
2344 if (!to_vmx(vcpu)->rdtscp_enabled)
2345 return 1;
2346 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002347 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002348 if (vmx_get_vmx_msr(vcpu, msr_index, pdata))
2349 return 0;
Rusty Russell8b9cf982007-07-30 16:31:43 +10002350 msr = find_msr_entry(to_vmx(vcpu), msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002351 if (msr) {
2352 data = msr->data;
2353 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002354 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002355 return kvm_get_msr_common(vcpu, msr_index, pdata);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002356 }
2357
2358 *pdata = data;
2359 return 0;
2360}
2361
2362/*
2363 * Writes msr value into into the appropriate "register".
2364 * Returns 0 on success, non-0 otherwise.
2365 * Assumes vcpu_load() was already called.
2366 */
Will Auld8fe8ab42012-11-29 12:42:12 -08002367static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002368{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002369 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002370 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03002371 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08002372 u32 msr_index = msr_info->index;
2373 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03002374
Avi Kivity6aa8b732006-12-10 02:21:36 -08002375 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08002376 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08002377 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03002378 break;
Avi Kivity16175a72009-03-23 22:13:44 +02002379#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002380 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002381 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002382 vmcs_writel(GUEST_FS_BASE, data);
2383 break;
2384 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03002385 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002386 vmcs_writel(GUEST_GS_BASE, data);
2387 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002388 case MSR_KERNEL_GS_BASE:
2389 vmx_load_host_state(vmx);
2390 vmx->msr_guest_kernel_gs_base = data;
2391 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002392#endif
2393 case MSR_IA32_SYSENTER_CS:
2394 vmcs_write32(GUEST_SYSENTER_CS, data);
2395 break;
2396 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002397 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002398 break;
2399 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02002400 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002401 break;
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302402 case MSR_IA32_TSC:
Will Auld8fe8ab42012-11-29 12:42:12 -08002403 kvm_write_tsc(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002404 break;
Sheng Yang468d4722008-10-09 16:01:55 +08002405 case MSR_IA32_CR_PAT:
2406 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
2407 vmcs_write64(GUEST_IA32_PAT, data);
2408 vcpu->arch.pat = data;
2409 break;
2410 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002411 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002412 break;
Will Auldba904632012-11-29 12:42:50 -08002413 case MSR_IA32_TSC_ADJUST:
2414 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002415 break;
2416 case MSR_TSC_AUX:
2417 if (!vmx->rdtscp_enabled)
2418 return 1;
2419 /* Check reserved bit, higher 32 bits should be zero */
2420 if ((data >> 32) != 0)
2421 return 1;
2422 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002423 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002424 if (vmx_set_vmx_msr(vcpu, msr_index, data))
2425 break;
Rusty Russell8b9cf982007-07-30 16:31:43 +10002426 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08002427 if (msr) {
2428 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03002429 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
2430 preempt_disable();
Avi Kivity9ee73972012-03-06 14:16:33 +02002431 kvm_set_shared_msr(msr->index, msr->data,
2432 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03002433 preempt_enable();
2434 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08002435 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002436 }
Will Auld8fe8ab42012-11-29 12:42:12 -08002437 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002438 }
2439
Eddie Dong2cc51562007-05-21 07:28:09 +03002440 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002441}
2442
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002443static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002444{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002445 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
2446 switch (reg) {
2447 case VCPU_REGS_RSP:
2448 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
2449 break;
2450 case VCPU_REGS_RIP:
2451 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
2452 break;
Avi Kivity6de4f3ad2009-05-31 22:58:47 +03002453 case VCPU_EXREG_PDPTR:
2454 if (enable_ept)
2455 ept_save_pdptrs(vcpu);
2456 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002457 default:
2458 break;
2459 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002460}
2461
Avi Kivity6aa8b732006-12-10 02:21:36 -08002462static __init int cpu_has_kvm_support(void)
2463{
Eduardo Habkost6210e372008-11-17 19:03:16 -02002464 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002465}
2466
2467static __init int vmx_disabled_by_bios(void)
2468{
2469 u64 msr;
2470
2471 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04002472 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08002473 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04002474 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
2475 && tboot_enabled())
2476 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08002477 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04002478 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08002479 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08002480 && !tboot_enabled()) {
2481 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08002482 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04002483 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08002484 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08002485 /* launched w/o TXT and VMX disabled */
2486 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
2487 && !tboot_enabled())
2488 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04002489 }
2490
2491 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002492}
2493
Dongxiao Xu7725b892010-05-11 18:29:38 +08002494static void kvm_cpu_vmxon(u64 addr)
2495{
2496 asm volatile (ASM_VMX_VMXON_RAX
2497 : : "a"(&addr), "m"(addr)
2498 : "memory", "cc");
2499}
2500
Alexander Graf10474ae2009-09-15 11:37:46 +02002501static int hardware_enable(void *garbage)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002502{
2503 int cpu = raw_smp_processor_id();
2504 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04002505 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002506
Alexander Graf10474ae2009-09-15 11:37:46 +02002507 if (read_cr4() & X86_CR4_VMXE)
2508 return -EBUSY;
2509
Nadav Har'Eld462b812011-05-24 15:26:10 +03002510 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002511
2512 /*
2513 * Now we can enable the vmclear operation in kdump
2514 * since the loaded_vmcss_on_cpu list on this cpu
2515 * has been initialized.
2516 *
2517 * Though the cpu is not in VMX operation now, there
2518 * is no problem to enable the vmclear operation
2519 * for the loaded_vmcss_on_cpu list is empty!
2520 */
2521 crash_enable_local_vmclear(cpu);
2522
Avi Kivity6aa8b732006-12-10 02:21:36 -08002523 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04002524
2525 test_bits = FEATURE_CONTROL_LOCKED;
2526 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
2527 if (tboot_enabled())
2528 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
2529
2530 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002531 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04002532 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
2533 }
Rusty Russell66aee912007-07-17 23:34:16 +10002534 write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
Alexander Graf10474ae2009-09-15 11:37:46 +02002535
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002536 if (vmm_exclusive) {
2537 kvm_cpu_vmxon(phys_addr);
2538 ept_sync_global();
2539 }
Alexander Graf10474ae2009-09-15 11:37:46 +02002540
Avi Kivity3444d7d2010-07-26 18:32:38 +03002541 store_gdt(&__get_cpu_var(host_gdt));
2542
Alexander Graf10474ae2009-09-15 11:37:46 +02002543 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002544}
2545
Nadav Har'Eld462b812011-05-24 15:26:10 +03002546static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03002547{
2548 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03002549 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03002550
Nadav Har'Eld462b812011-05-24 15:26:10 +03002551 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
2552 loaded_vmcss_on_cpu_link)
2553 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03002554}
2555
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002556
2557/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
2558 * tricks.
2559 */
2560static void kvm_cpu_vmxoff(void)
2561{
2562 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02002563}
2564
Avi Kivity6aa8b732006-12-10 02:21:36 -08002565static void hardware_disable(void *garbage)
2566{
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002567 if (vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03002568 vmclear_local_loaded_vmcss();
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002569 kvm_cpu_vmxoff();
2570 }
Dongxiao Xu7725b892010-05-11 18:29:38 +08002571 write_cr4(read_cr4() & ~X86_CR4_VMXE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002572}
2573
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002574static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04002575 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002576{
2577 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002578 u32 ctl = ctl_min | ctl_opt;
2579
2580 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2581
2582 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
2583 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
2584
2585 /* Ensure minimum (required) set of control bits are supported. */
2586 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002587 return -EIO;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002588
2589 *result = ctl;
2590 return 0;
2591}
2592
Avi Kivity110312c2010-12-21 12:54:20 +02002593static __init bool allow_1_setting(u32 msr, u32 ctl)
2594{
2595 u32 vmx_msr_low, vmx_msr_high;
2596
2597 rdmsr(msr, vmx_msr_low, vmx_msr_high);
2598 return vmx_msr_high & ctl;
2599}
2600
Yang, Sheng002c7f72007-07-31 14:23:01 +03002601static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002602{
2603 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08002604 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002605 u32 _pin_based_exec_control = 0;
2606 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002607 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002608 u32 _vmexit_control = 0;
2609 u32 _vmentry_control = 0;
2610
Raghavendra K T10166742012-02-07 23:19:20 +05302611 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002612#ifdef CONFIG_X86_64
2613 CPU_BASED_CR8_LOAD_EXITING |
2614 CPU_BASED_CR8_STORE_EXITING |
2615#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08002616 CPU_BASED_CR3_LOAD_EXITING |
2617 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002618 CPU_BASED_USE_IO_BITMAPS |
2619 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03002620 CPU_BASED_USE_TSC_OFFSETING |
Sheng Yang59708672009-12-15 13:29:54 +08002621 CPU_BASED_MWAIT_EXITING |
2622 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02002623 CPU_BASED_INVLPG_EXITING |
2624 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06002625
Sheng Yangf78e0e22007-10-29 09:40:42 +08002626 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08002627 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08002628 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002629 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
2630 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002631 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08002632#ifdef CONFIG_X86_64
2633 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2634 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
2635 ~CPU_BASED_CR8_STORE_EXITING;
2636#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08002637 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08002638 min2 = 0;
2639 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08002640 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08002641 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08002642 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002643 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002644 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002645 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00002646 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08002647 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002648 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03002649 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
2650 SECONDARY_EXEC_SHADOW_VMCS;
Sheng Yangd56f5462008-04-25 10:13:16 +08002651 if (adjust_vmx_controls(min2, opt2,
2652 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08002653 &_cpu_based_2nd_exec_control) < 0)
2654 return -EIO;
2655 }
2656#ifndef CONFIG_X86_64
2657 if (!(_cpu_based_2nd_exec_control &
2658 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
2659 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
2660#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08002661
2662 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
2663 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08002664 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08002665 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
2666 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08002667
Sheng Yangd56f5462008-04-25 10:13:16 +08002668 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03002669 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
2670 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03002671 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
2672 CPU_BASED_CR3_STORE_EXITING |
2673 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08002674 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
2675 vmx_capability.ept, vmx_capability.vpid);
2676 }
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002677
2678 min = 0;
2679#ifdef CONFIG_X86_64
2680 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
2681#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08002682 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
2683 VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002684 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
2685 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002686 return -EIO;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002687
Yang Zhang01e439b2013-04-11 19:25:12 +08002688 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
2689 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR;
2690 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
2691 &_pin_based_exec_control) < 0)
2692 return -EIO;
2693
2694 if (!(_cpu_based_2nd_exec_control &
2695 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) ||
2696 !(_vmexit_control & VM_EXIT_ACK_INTR_ON_EXIT))
2697 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
2698
Sheng Yang468d4722008-10-09 16:01:55 +08002699 min = 0;
2700 opt = VM_ENTRY_LOAD_IA32_PAT;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002701 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
2702 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002703 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002704
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002705 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002706
2707 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
2708 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002709 return -EIO;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002710
2711#ifdef CONFIG_X86_64
2712 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
2713 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03002714 return -EIO;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002715#endif
2716
2717 /* Require Write-Back (WB) memory type for VMCS accesses. */
2718 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03002719 return -EIO;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002720
Yang, Sheng002c7f72007-07-31 14:23:01 +03002721 vmcs_conf->size = vmx_msr_high & 0x1fff;
2722 vmcs_conf->order = get_order(vmcs_config.size);
2723 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002724
Yang, Sheng002c7f72007-07-31 14:23:01 +03002725 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
2726 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08002727 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03002728 vmcs_conf->vmexit_ctrl = _vmexit_control;
2729 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002730
Avi Kivity110312c2010-12-21 12:54:20 +02002731 cpu_has_load_ia32_efer =
2732 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
2733 VM_ENTRY_LOAD_IA32_EFER)
2734 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
2735 VM_EXIT_LOAD_IA32_EFER);
2736
Gleb Natapov8bf00a52011-10-05 14:01:22 +02002737 cpu_has_load_perf_global_ctrl =
2738 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
2739 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
2740 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
2741 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
2742
2743 /*
2744 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
2745 * but due to arrata below it can't be used. Workaround is to use
2746 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
2747 *
2748 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
2749 *
2750 * AAK155 (model 26)
2751 * AAP115 (model 30)
2752 * AAT100 (model 37)
2753 * BC86,AAY89,BD102 (model 44)
2754 * BA97 (model 46)
2755 *
2756 */
2757 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
2758 switch (boot_cpu_data.x86_model) {
2759 case 26:
2760 case 30:
2761 case 37:
2762 case 44:
2763 case 46:
2764 cpu_has_load_perf_global_ctrl = false;
2765 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
2766 "does not work properly. Using workaround\n");
2767 break;
2768 default:
2769 break;
2770 }
2771 }
2772
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002773 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08002774}
Avi Kivity6aa8b732006-12-10 02:21:36 -08002775
2776static struct vmcs *alloc_vmcs_cpu(int cpu)
2777{
2778 int node = cpu_to_node(cpu);
2779 struct page *pages;
2780 struct vmcs *vmcs;
2781
Mel Gorman6484eb32009-06-16 15:31:54 -07002782 pages = alloc_pages_exact_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002783 if (!pages)
2784 return NULL;
2785 vmcs = page_address(pages);
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002786 memset(vmcs, 0, vmcs_config.size);
2787 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002788 return vmcs;
2789}
2790
2791static struct vmcs *alloc_vmcs(void)
2792{
Ingo Molnard3b2c332007-01-05 16:36:23 -08002793 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08002794}
2795
2796static void free_vmcs(struct vmcs *vmcs)
2797{
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03002798 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002799}
2800
Nadav Har'Eld462b812011-05-24 15:26:10 +03002801/*
2802 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
2803 */
2804static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
2805{
2806 if (!loaded_vmcs->vmcs)
2807 return;
2808 loaded_vmcs_clear(loaded_vmcs);
2809 free_vmcs(loaded_vmcs->vmcs);
2810 loaded_vmcs->vmcs = NULL;
2811}
2812
Sam Ravnborg39959582007-06-01 00:47:13 -07002813static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002814{
2815 int cpu;
2816
Zachary Amsden3230bb42009-09-29 11:38:37 -10002817 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002818 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10002819 per_cpu(vmxarea, cpu) = NULL;
2820 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002821}
2822
Avi Kivity6aa8b732006-12-10 02:21:36 -08002823static __init int alloc_kvm_area(void)
2824{
2825 int cpu;
2826
Zachary Amsden3230bb42009-09-29 11:38:37 -10002827 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002828 struct vmcs *vmcs;
2829
2830 vmcs = alloc_vmcs_cpu(cpu);
2831 if (!vmcs) {
2832 free_kvm_area();
2833 return -ENOMEM;
2834 }
2835
2836 per_cpu(vmxarea, cpu) = vmcs;
2837 }
2838 return 0;
2839}
2840
2841static __init int hardware_setup(void)
2842{
Yang, Sheng002c7f72007-07-31 14:23:01 +03002843 if (setup_vmcs_config(&vmcs_config) < 0)
2844 return -EIO;
Joerg Roedel50a37eb2008-01-31 14:57:38 +01002845
2846 if (boot_cpu_has(X86_FEATURE_NX))
2847 kvm_enable_efer_bits(EFER_NX);
2848
Sheng Yang93ba03c2009-04-01 15:52:32 +08002849 if (!cpu_has_vmx_vpid())
2850 enable_vpid = 0;
Abel Gordonabc4fc52013-04-18 14:35:25 +03002851 if (!cpu_has_vmx_shadow_vmcs())
2852 enable_shadow_vmcs = 0;
Sheng Yang93ba03c2009-04-01 15:52:32 +08002853
Sheng Yang4bc9b982010-06-02 14:05:24 +08002854 if (!cpu_has_vmx_ept() ||
2855 !cpu_has_vmx_ept_4levels()) {
Sheng Yang93ba03c2009-04-01 15:52:32 +08002856 enable_ept = 0;
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002857 enable_unrestricted_guest = 0;
Xudong Hao83c3a332012-05-28 19:33:35 +08002858 enable_ept_ad_bits = 0;
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002859 }
2860
Xudong Hao83c3a332012-05-28 19:33:35 +08002861 if (!cpu_has_vmx_ept_ad_bits())
2862 enable_ept_ad_bits = 0;
2863
Nitin A Kamble3a624e22009-06-08 11:34:16 -07002864 if (!cpu_has_vmx_unrestricted_guest())
2865 enable_unrestricted_guest = 0;
Sheng Yang93ba03c2009-04-01 15:52:32 +08002866
2867 if (!cpu_has_vmx_flexpriority())
2868 flexpriority_enabled = 0;
2869
Gleb Natapov95ba8273132009-04-21 17:45:08 +03002870 if (!cpu_has_vmx_tpr_shadow())
2871 kvm_x86_ops->update_cr8_intercept = NULL;
2872
Marcelo Tosatti54dee992009-06-11 12:07:44 -03002873 if (enable_ept && !cpu_has_vmx_ept_2m_page())
2874 kvm_disable_largepages();
2875
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08002876 if (!cpu_has_vmx_ple())
2877 ple_gap = 0;
2878
Yang Zhang01e439b2013-04-11 19:25:12 +08002879 if (!cpu_has_vmx_apicv())
2880 enable_apicv = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08002881
Yang Zhang01e439b2013-04-11 19:25:12 +08002882 if (enable_apicv)
Yang Zhangc7c9c562013-01-25 10:18:51 +08002883 kvm_x86_ops->update_cr8_intercept = NULL;
Yang Zhanga20ed542013-04-11 19:25:15 +08002884 else {
Yang Zhangc7c9c562013-01-25 10:18:51 +08002885 kvm_x86_ops->hwapic_irr_update = NULL;
Yang Zhanga20ed542013-04-11 19:25:15 +08002886 kvm_x86_ops->deliver_posted_interrupt = NULL;
2887 kvm_x86_ops->sync_pir_to_irr = vmx_sync_pir_to_irr_dummy;
2888 }
Yang Zhang83d4c282013-01-25 10:18:49 +08002889
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002890 if (nested)
2891 nested_vmx_setup_ctls_msrs();
2892
Avi Kivity6aa8b732006-12-10 02:21:36 -08002893 return alloc_kvm_area();
2894}
2895
2896static __exit void hardware_unsetup(void)
2897{
2898 free_kvm_area();
2899}
2900
Gleb Natapov14168782013-01-21 15:36:49 +02002901static bool emulation_required(struct kvm_vcpu *vcpu)
2902{
2903 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
2904}
2905
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002906static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02002907 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002908{
Gleb Natapovd99e4152012-12-20 16:57:45 +02002909 if (!emulate_invalid_guest_state) {
2910 /*
2911 * CS and SS RPL should be equal during guest entry according
2912 * to VMX spec, but in reality it is not always so. Since vcpu
2913 * is in the middle of the transition from real mode to
2914 * protected mode it is safe to assume that RPL 0 is a good
2915 * default value.
2916 */
2917 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
2918 save->selector &= ~SELECTOR_RPL_MASK;
2919 save->dpl = save->selector & SELECTOR_RPL_MASK;
2920 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002921 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02002922 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002923}
2924
2925static void enter_pmode(struct kvm_vcpu *vcpu)
2926{
2927 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03002928 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002929
Gleb Natapovd99e4152012-12-20 16:57:45 +02002930 /*
2931 * Update real mode segment cache. It may be not up-to-date if sement
2932 * register was written while vcpu was in a guest mode.
2933 */
2934 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
2935 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
2936 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
2937 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
2938 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
2939 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
2940
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002941 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002942
Avi Kivity2fb92db2011-04-27 19:42:18 +03002943 vmx_segment_cache_clear(vmx);
2944
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002945 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002946
2947 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03002948 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2949 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002950 vmcs_writel(GUEST_RFLAGS, flags);
2951
Rusty Russell66aee912007-07-17 23:34:16 +10002952 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
2953 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08002954
2955 update_exception_bitmap(vcpu);
2956
Gleb Natapov91b0aa22013-01-21 15:36:47 +02002957 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
2958 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
2959 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
2960 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
2961 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
2962 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Gleb Natapov1f3141e2013-01-21 15:36:41 +02002963
2964 /* CPL is always 0 when CPU enters protected mode */
2965 __set_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
2966 vmx->cpl = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002967}
2968
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03002969static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002970{
Mathias Krause772e0312012-08-30 01:30:19 +02002971 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02002972 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002973
Gleb Natapovd99e4152012-12-20 16:57:45 +02002974 var.dpl = 0x3;
2975 if (seg == VCPU_SREG_CS)
2976 var.type = 0x3;
2977
2978 if (!emulate_invalid_guest_state) {
2979 var.selector = var.base >> 4;
2980 var.base = var.base & 0xffff0;
2981 var.limit = 0xffff;
2982 var.g = 0;
2983 var.db = 0;
2984 var.present = 1;
2985 var.s = 1;
2986 var.l = 0;
2987 var.unusable = 0;
2988 var.type = 0x3;
2989 var.avl = 0;
2990 if (save->base & 0xf)
2991 printk_once(KERN_WARNING "kvm: segment base is not "
2992 "paragraph aligned when entering "
2993 "protected mode (seg=%d)", seg);
2994 }
2995
2996 vmcs_write16(sf->selector, var.selector);
2997 vmcs_write32(sf->base, var.base);
2998 vmcs_write32(sf->limit, var.limit);
2999 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003000}
3001
3002static void enter_rmode(struct kvm_vcpu *vcpu)
3003{
3004 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003005 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003006
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003007 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
3008 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3009 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3010 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3011 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003012 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3013 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003014
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003015 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003016
Gleb Natapov776e58e2011-03-13 12:34:27 +02003017 /*
3018 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003019 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02003020 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003021 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02003022 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
3023 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02003024
Avi Kivity2fb92db2011-04-27 19:42:18 +03003025 vmx_segment_cache_clear(vmx);
3026
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003027 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003028 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003029 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
3030
3031 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003032 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003033
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01003034 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003035
3036 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10003037 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003038 update_exception_bitmap(vcpu);
3039
Gleb Natapovd99e4152012-12-20 16:57:45 +02003040 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3041 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3042 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3043 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3044 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
3045 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003046
Eddie Dong8668a3c2007-10-10 14:26:45 +08003047 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003048}
3049
Amit Shah401d10d2009-02-20 22:53:37 +05303050static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
3051{
3052 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003053 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
3054
3055 if (!msr)
3056 return;
Amit Shah401d10d2009-02-20 22:53:37 +05303057
Avi Kivity44ea2b12009-09-06 15:55:37 +03003058 /*
3059 * Force kernel_gs_base reloading before EFER changes, as control
3060 * of this msr depends on is_long_mode().
3061 */
3062 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02003063 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05303064 if (efer & EFER_LMA) {
3065 vmcs_write32(VM_ENTRY_CONTROLS,
3066 vmcs_read32(VM_ENTRY_CONTROLS) |
3067 VM_ENTRY_IA32E_MODE);
3068 msr->data = efer;
3069 } else {
3070 vmcs_write32(VM_ENTRY_CONTROLS,
3071 vmcs_read32(VM_ENTRY_CONTROLS) &
3072 ~VM_ENTRY_IA32E_MODE);
3073
3074 msr->data = efer & ~EFER_LME;
3075 }
3076 setup_msrs(vmx);
3077}
3078
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003079#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003080
3081static void enter_lmode(struct kvm_vcpu *vcpu)
3082{
3083 u32 guest_tr_ar;
3084
Avi Kivity2fb92db2011-04-27 19:42:18 +03003085 vmx_segment_cache_clear(to_vmx(vcpu));
3086
Avi Kivity6aa8b732006-12-10 02:21:36 -08003087 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
3088 if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02003089 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
3090 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003091 vmcs_write32(GUEST_TR_AR_BYTES,
3092 (guest_tr_ar & ~AR_TYPE_MASK)
3093 | AR_TYPE_BUSY_64_TSS);
3094 }
Avi Kivityda38f432010-07-06 11:30:49 +03003095 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003096}
3097
3098static void exit_lmode(struct kvm_vcpu *vcpu)
3099{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003100 vmcs_write32(VM_ENTRY_CONTROLS,
3101 vmcs_read32(VM_ENTRY_CONTROLS)
Li, Xin B1e4e6e02007-08-01 21:49:10 +03003102 & ~VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03003103 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003104}
3105
3106#endif
3107
Sheng Yang2384d2b2008-01-17 15:14:33 +08003108static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
3109{
Gui Jianfengb9d762f2010-06-07 10:32:29 +08003110 vpid_sync_context(to_vmx(vcpu));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003111 if (enable_ept) {
3112 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3113 return;
Sheng Yang4e1096d2008-07-06 19:16:51 +08003114 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003115 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08003116}
3117
Avi Kivitye8467fd2009-12-29 18:43:06 +02003118static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
3119{
3120 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
3121
3122 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
3123 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
3124}
3125
Avi Kivityaff48ba2010-12-05 18:56:11 +02003126static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
3127{
3128 if (enable_ept && is_paging(vcpu))
3129 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
3130 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
3131}
3132
Anthony Liguori25c4c272007-04-27 09:29:21 +03003133static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08003134{
Avi Kivityfc78f512009-12-07 12:16:48 +02003135 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
3136
3137 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
3138 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08003139}
3140
Sheng Yang14394422008-04-28 12:24:45 +08003141static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
3142{
Avi Kivity6de4f3ad2009-05-31 22:58:47 +03003143 if (!test_bit(VCPU_EXREG_PDPTR,
3144 (unsigned long *)&vcpu->arch.regs_dirty))
3145 return;
3146
Sheng Yang14394422008-04-28 12:24:45 +08003147 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Joerg Roedelff03a072010-09-10 17:30:57 +02003148 vmcs_write64(GUEST_PDPTR0, vcpu->arch.mmu.pdptrs[0]);
3149 vmcs_write64(GUEST_PDPTR1, vcpu->arch.mmu.pdptrs[1]);
3150 vmcs_write64(GUEST_PDPTR2, vcpu->arch.mmu.pdptrs[2]);
3151 vmcs_write64(GUEST_PDPTR3, vcpu->arch.mmu.pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08003152 }
3153}
3154
Avi Kivity8f5d5492009-05-31 18:41:29 +03003155static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
3156{
3157 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Joerg Roedelff03a072010-09-10 17:30:57 +02003158 vcpu->arch.mmu.pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
3159 vcpu->arch.mmu.pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
3160 vcpu->arch.mmu.pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
3161 vcpu->arch.mmu.pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003162 }
Avi Kivity6de4f3ad2009-05-31 22:58:47 +03003163
3164 __set_bit(VCPU_EXREG_PDPTR,
3165 (unsigned long *)&vcpu->arch.regs_avail);
3166 __set_bit(VCPU_EXREG_PDPTR,
3167 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003168}
3169
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003170static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08003171
3172static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
3173 unsigned long cr0,
3174 struct kvm_vcpu *vcpu)
3175{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03003176 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3177 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003178 if (!(cr0 & X86_CR0_PG)) {
3179 /* From paging/starting to nonpaging */
3180 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003181 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08003182 (CPU_BASED_CR3_LOAD_EXITING |
3183 CPU_BASED_CR3_STORE_EXITING));
3184 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003185 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003186 } else if (!is_paging(vcpu)) {
3187 /* From nonpaging to paging */
3188 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003189 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08003190 ~(CPU_BASED_CR3_LOAD_EXITING |
3191 CPU_BASED_CR3_STORE_EXITING));
3192 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003193 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003194 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08003195
3196 if (!(cr0 & X86_CR0_WP))
3197 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08003198}
3199
Avi Kivity6aa8b732006-12-10 02:21:36 -08003200static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
3201{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003202 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003203 unsigned long hw_cr0;
3204
Gleb Natapov50378782013-02-04 16:00:28 +02003205 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003206 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02003207 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02003208 else {
Gleb Natapov50378782013-02-04 16:00:28 +02003209 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003210
Gleb Natapov218e7632013-01-21 15:36:45 +02003211 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
3212 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003213
Gleb Natapov218e7632013-01-21 15:36:45 +02003214 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
3215 enter_rmode(vcpu);
3216 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003217
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003218#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003219 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92f2007-07-17 23:19:08 +10003220 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003221 enter_lmode(vcpu);
Rusty Russell707d92f2007-07-17 23:19:08 +10003222 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003223 exit_lmode(vcpu);
3224 }
3225#endif
3226
Avi Kivity089d0342009-03-23 18:26:32 +02003227 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08003228 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
3229
Avi Kivity02daab22009-12-30 12:40:26 +02003230 if (!vcpu->fpu_active)
Avi Kivity81231c62010-01-24 16:26:40 +02003231 hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
Avi Kivity02daab22009-12-30 12:40:26 +02003232
Avi Kivity6aa8b732006-12-10 02:21:36 -08003233 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08003234 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003235 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02003236
3237 /* depends on vcpu->arch.cr0 to be set to a new value */
3238 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003239}
3240
Sheng Yang14394422008-04-28 12:24:45 +08003241static u64 construct_eptp(unsigned long root_hpa)
3242{
3243 u64 eptp;
3244
3245 /* TODO write the value reading from MSR */
3246 eptp = VMX_EPT_DEFAULT_MT |
3247 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Xudong Haob38f9932012-05-28 19:33:36 +08003248 if (enable_ept_ad_bits)
3249 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003250 eptp |= (root_hpa & PAGE_MASK);
3251
3252 return eptp;
3253}
3254
Avi Kivity6aa8b732006-12-10 02:21:36 -08003255static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
3256{
Sheng Yang14394422008-04-28 12:24:45 +08003257 unsigned long guest_cr3;
3258 u64 eptp;
3259
3260 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02003261 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08003262 eptp = construct_eptp(cr3);
3263 vmcs_write64(EPT_POINTER, eptp);
Avi Kivity9f8fe502010-12-05 17:30:00 +02003264 guest_cr3 = is_paging(vcpu) ? kvm_read_cr3(vcpu) :
Sheng Yangb927a3c2009-07-21 10:42:48 +08003265 vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be42009-10-26 16:48:33 -02003266 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003267 }
3268
Sheng Yang2384d2b2008-01-17 15:14:33 +08003269 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003270 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003271}
3272
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003273static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003274{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003275 unsigned long hw_cr4 = cr4 | (to_vmx(vcpu)->rmode.vm86_active ?
Sheng Yang14394422008-04-28 12:24:45 +08003276 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
3277
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003278 if (cr4 & X86_CR4_VMXE) {
3279 /*
3280 * To use VMXON (and later other VMX instructions), a guest
3281 * must first be able to turn on cr4.VMXE (see handle_vmon()).
3282 * So basically the check on whether to allow nested VMX
3283 * is here.
3284 */
3285 if (!nested_vmx_allowed(vcpu))
3286 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01003287 }
3288 if (to_vmx(vcpu)->nested.vmxon &&
3289 ((cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003290 return 1;
3291
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003292 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02003293 if (enable_ept) {
3294 if (!is_paging(vcpu)) {
3295 hw_cr4 &= ~X86_CR4_PAE;
3296 hw_cr4 |= X86_CR4_PSE;
Dongxiao Xuc08800a2013-02-04 11:50:43 +08003297 /*
3298 * SMEP is disabled if CPU is in non-paging mode in
3299 * hardware. However KVM always uses paging mode to
3300 * emulate guest non-paging mode with TDP.
3301 * To emulate this behavior, SMEP needs to be manually
3302 * disabled when guest switches to non-paging mode.
3303 */
3304 hw_cr4 &= ~X86_CR4_SMEP;
Avi Kivitybc230082009-12-08 12:14:42 +02003305 } else if (!(cr4 & X86_CR4_PAE)) {
3306 hw_cr4 &= ~X86_CR4_PAE;
3307 }
3308 }
Sheng Yang14394422008-04-28 12:24:45 +08003309
3310 vmcs_writel(CR4_READ_SHADOW, cr4);
3311 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003312 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003313}
3314
Avi Kivity6aa8b732006-12-10 02:21:36 -08003315static void vmx_get_segment(struct kvm_vcpu *vcpu,
3316 struct kvm_segment *var, int seg)
3317{
Avi Kivitya9179492011-01-03 14:28:52 +02003318 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003319 u32 ar;
3320
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003321 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003322 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02003323 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03003324 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003325 return;
Avi Kivity1390a282012-08-21 17:07:08 +03003326 var->base = vmx_read_guest_seg_base(vmx, seg);
3327 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3328 return;
Avi Kivitya9179492011-01-03 14:28:52 +02003329 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003330 var->base = vmx_read_guest_seg_base(vmx, seg);
3331 var->limit = vmx_read_guest_seg_limit(vmx, seg);
3332 var->selector = vmx_read_guest_seg_selector(vmx, seg);
3333 ar = vmx_read_guest_seg_ar(vmx, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003334 var->type = ar & 15;
3335 var->s = (ar >> 4) & 1;
3336 var->dpl = (ar >> 5) & 3;
3337 var->present = (ar >> 7) & 1;
3338 var->avl = (ar >> 12) & 1;
3339 var->l = (ar >> 13) & 1;
3340 var->db = (ar >> 14) & 1;
3341 var->g = (ar >> 15) & 1;
3342 var->unusable = (ar >> 16) & 1;
3343}
3344
Avi Kivitya9179492011-01-03 14:28:52 +02003345static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
3346{
Avi Kivitya9179492011-01-03 14:28:52 +02003347 struct kvm_segment s;
3348
3349 if (to_vmx(vcpu)->rmode.vm86_active) {
3350 vmx_get_segment(vcpu, &s, seg);
3351 return s.base;
3352 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03003353 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02003354}
3355
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003356static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02003357{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003358 struct vcpu_vmx *vmx = to_vmx(vcpu);
3359
Avi Kivity3eeb3282010-01-21 15:31:48 +02003360 if (!is_protmode(vcpu))
Izik Eidus2e4d2652008-03-24 19:38:34 +02003361 return 0;
3362
Avi Kivityf4c63e52011-03-07 14:54:28 +02003363 if (!is_long_mode(vcpu)
3364 && (kvm_get_rflags(vcpu) & X86_EFLAGS_VM)) /* if virtual 8086 */
Izik Eidus2e4d2652008-03-24 19:38:34 +02003365 return 3;
3366
Avi Kivity69c73022011-03-07 15:26:44 +02003367 if (!test_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail)) {
3368 __set_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
Marcelo Tosattib09408d2013-01-07 19:27:06 -02003369 vmx->cpl = vmx_read_guest_seg_selector(vmx, VCPU_SREG_CS) & 3;
Avi Kivity69c73022011-03-07 15:26:44 +02003370 }
Avi Kivityd881e6f2012-06-06 18:36:48 +03003371
3372 return vmx->cpl;
Avi Kivity69c73022011-03-07 15:26:44 +02003373}
3374
3375
Avi Kivity653e3102007-05-07 10:55:37 +03003376static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003377{
Avi Kivity6aa8b732006-12-10 02:21:36 -08003378 u32 ar;
3379
Avi Kivityf0495f92012-06-07 17:06:10 +03003380 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003381 ar = 1 << 16;
3382 else {
3383 ar = var->type & 15;
3384 ar |= (var->s & 1) << 4;
3385 ar |= (var->dpl & 3) << 5;
3386 ar |= (var->present & 1) << 7;
3387 ar |= (var->avl & 1) << 12;
3388 ar |= (var->l & 1) << 13;
3389 ar |= (var->db & 1) << 14;
3390 ar |= (var->g & 1) << 15;
3391 }
Avi Kivity653e3102007-05-07 10:55:37 +03003392
3393 return ar;
3394}
3395
3396static void vmx_set_segment(struct kvm_vcpu *vcpu,
3397 struct kvm_segment *var, int seg)
3398{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003399 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02003400 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03003401
Avi Kivity2fb92db2011-04-27 19:42:18 +03003402 vmx_segment_cache_clear(vmx);
Gleb Natapov2f143242013-01-21 15:36:42 +02003403 if (seg == VCPU_SREG_CS)
3404 __clear_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
Avi Kivity2fb92db2011-04-27 19:42:18 +03003405
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003406 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
3407 vmx->rmode.segs[seg] = *var;
3408 if (seg == VCPU_SREG_TR)
3409 vmcs_write16(sf->selector, var->selector);
3410 else if (var->s)
3411 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02003412 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03003413 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02003414
Avi Kivity653e3102007-05-07 10:55:37 +03003415 vmcs_writel(sf->base, var->base);
3416 vmcs_write32(sf->limit, var->limit);
3417 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003418
3419 /*
3420 * Fix the "Accessed" bit in AR field of segment registers for older
3421 * qemu binaries.
3422 * IA32 arch specifies that at the time of processor reset the
3423 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08003424 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003425 * state vmexit when "unrestricted guest" mode is turned on.
3426 * Fix for this setup issue in cpu_reset is being pushed in the qemu
3427 * tree. Newer qemu binaries with that qemu fix would not need this
3428 * kvm hack.
3429 */
3430 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02003431 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003432
Gleb Natapovf924d662012-12-12 19:10:55 +02003433 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02003434
3435out:
Gleb Natapov14168782013-01-21 15:36:49 +02003436 vmx->emulation_required |= emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003437}
3438
Avi Kivity6aa8b732006-12-10 02:21:36 -08003439static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
3440{
Avi Kivity2fb92db2011-04-27 19:42:18 +03003441 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003442
3443 *db = (ar >> 14) & 1;
3444 *l = (ar >> 13) & 1;
3445}
3446
Gleb Natapov89a27f42010-02-16 10:51:48 +02003447static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003448{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003449 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
3450 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003451}
3452
Gleb Natapov89a27f42010-02-16 10:51:48 +02003453static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003454{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003455 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
3456 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003457}
3458
Gleb Natapov89a27f42010-02-16 10:51:48 +02003459static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003460{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003461 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
3462 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003463}
3464
Gleb Natapov89a27f42010-02-16 10:51:48 +02003465static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003466{
Gleb Natapov89a27f42010-02-16 10:51:48 +02003467 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
3468 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003469}
3470
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003471static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
3472{
3473 struct kvm_segment var;
3474 u32 ar;
3475
3476 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02003477 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02003478 if (seg == VCPU_SREG_CS)
3479 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003480 ar = vmx_segment_access_rights(&var);
3481
3482 if (var.base != (var.selector << 4))
3483 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02003484 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003485 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02003486 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003487 return false;
3488
3489 return true;
3490}
3491
3492static bool code_segment_valid(struct kvm_vcpu *vcpu)
3493{
3494 struct kvm_segment cs;
3495 unsigned int cs_rpl;
3496
3497 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3498 cs_rpl = cs.selector & SELECTOR_RPL_MASK;
3499
Avi Kivity1872a3f2009-01-04 23:26:52 +02003500 if (cs.unusable)
3501 return false;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003502 if (~cs.type & (AR_TYPE_CODE_MASK|AR_TYPE_ACCESSES_MASK))
3503 return false;
3504 if (!cs.s)
3505 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003506 if (cs.type & AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003507 if (cs.dpl > cs_rpl)
3508 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003509 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003510 if (cs.dpl != cs_rpl)
3511 return false;
3512 }
3513 if (!cs.present)
3514 return false;
3515
3516 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
3517 return true;
3518}
3519
3520static bool stack_segment_valid(struct kvm_vcpu *vcpu)
3521{
3522 struct kvm_segment ss;
3523 unsigned int ss_rpl;
3524
3525 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3526 ss_rpl = ss.selector & SELECTOR_RPL_MASK;
3527
Avi Kivity1872a3f2009-01-04 23:26:52 +02003528 if (ss.unusable)
3529 return true;
3530 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003531 return false;
3532 if (!ss.s)
3533 return false;
3534 if (ss.dpl != ss_rpl) /* DPL != RPL */
3535 return false;
3536 if (!ss.present)
3537 return false;
3538
3539 return true;
3540}
3541
3542static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
3543{
3544 struct kvm_segment var;
3545 unsigned int rpl;
3546
3547 vmx_get_segment(vcpu, &var, seg);
3548 rpl = var.selector & SELECTOR_RPL_MASK;
3549
Avi Kivity1872a3f2009-01-04 23:26:52 +02003550 if (var.unusable)
3551 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003552 if (!var.s)
3553 return false;
3554 if (!var.present)
3555 return false;
3556 if (~var.type & (AR_TYPE_CODE_MASK|AR_TYPE_WRITEABLE_MASK)) {
3557 if (var.dpl < rpl) /* DPL < RPL */
3558 return false;
3559 }
3560
3561 /* TODO: Add other members to kvm_segment_field to allow checking for other access
3562 * rights flags
3563 */
3564 return true;
3565}
3566
3567static bool tr_valid(struct kvm_vcpu *vcpu)
3568{
3569 struct kvm_segment tr;
3570
3571 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
3572
Avi Kivity1872a3f2009-01-04 23:26:52 +02003573 if (tr.unusable)
3574 return false;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003575 if (tr.selector & SELECTOR_TI_MASK) /* TI = 1 */
3576 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02003577 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003578 return false;
3579 if (!tr.present)
3580 return false;
3581
3582 return true;
3583}
3584
3585static bool ldtr_valid(struct kvm_vcpu *vcpu)
3586{
3587 struct kvm_segment ldtr;
3588
3589 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
3590
Avi Kivity1872a3f2009-01-04 23:26:52 +02003591 if (ldtr.unusable)
3592 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003593 if (ldtr.selector & SELECTOR_TI_MASK) /* TI = 1 */
3594 return false;
3595 if (ldtr.type != 2)
3596 return false;
3597 if (!ldtr.present)
3598 return false;
3599
3600 return true;
3601}
3602
3603static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
3604{
3605 struct kvm_segment cs, ss;
3606
3607 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
3608 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
3609
3610 return ((cs.selector & SELECTOR_RPL_MASK) ==
3611 (ss.selector & SELECTOR_RPL_MASK));
3612}
3613
3614/*
3615 * Check if guest state is valid. Returns true if valid, false if
3616 * not.
3617 * We assume that registers are always usable
3618 */
3619static bool guest_state_valid(struct kvm_vcpu *vcpu)
3620{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02003621 if (enable_unrestricted_guest)
3622 return true;
3623
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003624 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03003625 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03003626 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
3627 return false;
3628 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
3629 return false;
3630 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
3631 return false;
3632 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
3633 return false;
3634 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
3635 return false;
3636 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
3637 return false;
3638 } else {
3639 /* protected mode guest state checks */
3640 if (!cs_ss_rpl_check(vcpu))
3641 return false;
3642 if (!code_segment_valid(vcpu))
3643 return false;
3644 if (!stack_segment_valid(vcpu))
3645 return false;
3646 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
3647 return false;
3648 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
3649 return false;
3650 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
3651 return false;
3652 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
3653 return false;
3654 if (!tr_valid(vcpu))
3655 return false;
3656 if (!ldtr_valid(vcpu))
3657 return false;
3658 }
3659 /* TODO:
3660 * - Add checks on RIP
3661 * - Add checks on RFLAGS
3662 */
3663
3664 return true;
3665}
3666
Mike Dayd77c26f2007-10-08 09:02:08 -04003667static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003668{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003669 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02003670 u16 data = 0;
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003671 int r, idx, ret = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003672
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003673 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003674 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02003675 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3676 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003677 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003678 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08003679 r = kvm_write_guest_page(kvm, fn++, &data,
3680 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02003681 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003682 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003683 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
3684 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003685 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003686 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
3687 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003688 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02003689 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003690 r = kvm_write_guest_page(kvm, fn, &data,
3691 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
3692 sizeof(u8));
Izik Eidus195aefd2007-10-01 22:14:18 +02003693 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003694 goto out;
3695
3696 ret = 1;
3697out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003698 srcu_read_unlock(&kvm->srcu, idx);
Marcelo Tosatti10589a42007-12-20 19:18:22 -05003699 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003700}
3701
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003702static int init_rmode_identity_map(struct kvm *kvm)
3703{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003704 int i, idx, r, ret;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003705 pfn_t identity_map_pfn;
3706 u32 tmp;
3707
Avi Kivity089d0342009-03-23 18:26:32 +02003708 if (!enable_ept)
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003709 return 1;
3710 if (unlikely(!kvm->arch.ept_identity_pagetable)) {
3711 printk(KERN_ERR "EPT: identity-mapping pagetable "
3712 "haven't been allocated!\n");
3713 return 0;
3714 }
3715 if (likely(kvm->arch.ept_identity_pagetable_done))
3716 return 1;
3717 ret = 0;
Sheng Yangb927a3c2009-07-21 10:42:48 +08003718 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003719 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003720 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
3721 if (r < 0)
3722 goto out;
3723 /* Set up identity-mapping pagetable for EPT in real mode */
3724 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
3725 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
3726 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
3727 r = kvm_write_guest_page(kvm, identity_map_pfn,
3728 &tmp, i * sizeof(tmp), sizeof(tmp));
3729 if (r < 0)
3730 goto out;
3731 }
3732 kvm->arch.ept_identity_pagetable_done = true;
3733 ret = 1;
3734out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08003735 srcu_read_unlock(&kvm->srcu, idx);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003736 return ret;
3737}
3738
Avi Kivity6aa8b732006-12-10 02:21:36 -08003739static void seg_setup(int seg)
3740{
Mathias Krause772e0312012-08-30 01:30:19 +02003741 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003742 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003743
3744 vmcs_write16(sf->selector, 0);
3745 vmcs_writel(sf->base, 0);
3746 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02003747 ar = 0x93;
3748 if (seg == VCPU_SREG_CS)
3749 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003750
3751 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003752}
3753
Sheng Yangf78e0e22007-10-29 09:40:42 +08003754static int alloc_apic_access_page(struct kvm *kvm)
3755{
Xiao Guangrong44841412012-09-07 14:14:20 +08003756 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003757 struct kvm_userspace_memory_region kvm_userspace_mem;
3758 int r = 0;
3759
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003760 mutex_lock(&kvm->slots_lock);
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08003761 if (kvm->arch.apic_access_page)
Sheng Yangf78e0e22007-10-29 09:40:42 +08003762 goto out;
3763 kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
3764 kvm_userspace_mem.flags = 0;
3765 kvm_userspace_mem.guest_phys_addr = 0xfee00000ULL;
3766 kvm_userspace_mem.memory_size = PAGE_SIZE;
Takuya Yoshikawa47ae31e2013-02-27 19:43:00 +09003767 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003768 if (r)
3769 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02003770
Xiao Guangrong44841412012-09-07 14:14:20 +08003771 page = gfn_to_page(kvm, 0xfee00);
3772 if (is_error_page(page)) {
3773 r = -EFAULT;
3774 goto out;
3775 }
3776
3777 kvm->arch.apic_access_page = page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003778out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003779 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08003780 return r;
3781}
3782
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003783static int alloc_identity_pagetable(struct kvm *kvm)
3784{
Xiao Guangrong44841412012-09-07 14:14:20 +08003785 struct page *page;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003786 struct kvm_userspace_memory_region kvm_userspace_mem;
3787 int r = 0;
3788
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003789 mutex_lock(&kvm->slots_lock);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003790 if (kvm->arch.ept_identity_pagetable)
3791 goto out;
3792 kvm_userspace_mem.slot = IDENTITY_PAGETABLE_PRIVATE_MEMSLOT;
3793 kvm_userspace_mem.flags = 0;
Sheng Yangb927a3c2009-07-21 10:42:48 +08003794 kvm_userspace_mem.guest_phys_addr =
3795 kvm->arch.ept_identity_map_addr;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003796 kvm_userspace_mem.memory_size = PAGE_SIZE;
Takuya Yoshikawa47ae31e2013-02-27 19:43:00 +09003797 r = __kvm_set_memory_region(kvm, &kvm_userspace_mem);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003798 if (r)
3799 goto out;
3800
Xiao Guangrong44841412012-09-07 14:14:20 +08003801 page = gfn_to_page(kvm, kvm->arch.ept_identity_map_addr >> PAGE_SHIFT);
3802 if (is_error_page(page)) {
3803 r = -EFAULT;
3804 goto out;
3805 }
3806
3807 kvm->arch.ept_identity_pagetable = page;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003808out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02003809 mutex_unlock(&kvm->slots_lock);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08003810 return r;
3811}
3812
Sheng Yang2384d2b2008-01-17 15:14:33 +08003813static void allocate_vpid(struct vcpu_vmx *vmx)
3814{
3815 int vpid;
3816
3817 vmx->vpid = 0;
Avi Kivity919818a2009-03-23 18:01:29 +02003818 if (!enable_vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003819 return;
3820 spin_lock(&vmx_vpid_lock);
3821 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
3822 if (vpid < VMX_NR_VPIDS) {
3823 vmx->vpid = vpid;
3824 __set_bit(vpid, vmx_vpid_bitmap);
3825 }
3826 spin_unlock(&vmx_vpid_lock);
3827}
3828
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08003829static void free_vpid(struct vcpu_vmx *vmx)
3830{
3831 if (!enable_vpid)
3832 return;
3833 spin_lock(&vmx_vpid_lock);
3834 if (vmx->vpid != 0)
3835 __clear_bit(vmx->vpid, vmx_vpid_bitmap);
3836 spin_unlock(&vmx_vpid_lock);
3837}
3838
Yang Zhang8d146952013-01-25 10:18:50 +08003839#define MSR_TYPE_R 1
3840#define MSR_TYPE_W 2
3841static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
3842 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08003843{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02003844 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08003845
3846 if (!cpu_has_vmx_msr_bitmap())
3847 return;
3848
3849 /*
3850 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3851 * have the write-low and read-high bitmap offsets the wrong way round.
3852 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3853 */
Sheng Yang25c5f222008-03-28 13:18:56 +08003854 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08003855 if (type & MSR_TYPE_R)
3856 /* read-low */
3857 __clear_bit(msr, msr_bitmap + 0x000 / f);
3858
3859 if (type & MSR_TYPE_W)
3860 /* write-low */
3861 __clear_bit(msr, msr_bitmap + 0x800 / f);
3862
Sheng Yang25c5f222008-03-28 13:18:56 +08003863 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3864 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08003865 if (type & MSR_TYPE_R)
3866 /* read-high */
3867 __clear_bit(msr, msr_bitmap + 0x400 / f);
3868
3869 if (type & MSR_TYPE_W)
3870 /* write-high */
3871 __clear_bit(msr, msr_bitmap + 0xc00 / f);
3872
3873 }
3874}
3875
3876static void __vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
3877 u32 msr, int type)
3878{
3879 int f = sizeof(unsigned long);
3880
3881 if (!cpu_has_vmx_msr_bitmap())
3882 return;
3883
3884 /*
3885 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
3886 * have the write-low and read-high bitmap offsets the wrong way round.
3887 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
3888 */
3889 if (msr <= 0x1fff) {
3890 if (type & MSR_TYPE_R)
3891 /* read-low */
3892 __set_bit(msr, msr_bitmap + 0x000 / f);
3893
3894 if (type & MSR_TYPE_W)
3895 /* write-low */
3896 __set_bit(msr, msr_bitmap + 0x800 / f);
3897
3898 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
3899 msr &= 0x1fff;
3900 if (type & MSR_TYPE_R)
3901 /* read-high */
3902 __set_bit(msr, msr_bitmap + 0x400 / f);
3903
3904 if (type & MSR_TYPE_W)
3905 /* write-high */
3906 __set_bit(msr, msr_bitmap + 0xc00 / f);
3907
Sheng Yang25c5f222008-03-28 13:18:56 +08003908 }
Sheng Yang25c5f222008-03-28 13:18:56 +08003909}
3910
Avi Kivity58972972009-02-24 22:26:47 +02003911static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
3912{
3913 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08003914 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
3915 msr, MSR_TYPE_R | MSR_TYPE_W);
3916 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
3917 msr, MSR_TYPE_R | MSR_TYPE_W);
3918}
3919
3920static void vmx_enable_intercept_msr_read_x2apic(u32 msr)
3921{
3922 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
3923 msr, MSR_TYPE_R);
3924 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
3925 msr, MSR_TYPE_R);
3926}
3927
3928static void vmx_disable_intercept_msr_read_x2apic(u32 msr)
3929{
3930 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
3931 msr, MSR_TYPE_R);
3932 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
3933 msr, MSR_TYPE_R);
3934}
3935
3936static void vmx_disable_intercept_msr_write_x2apic(u32 msr)
3937{
3938 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
3939 msr, MSR_TYPE_W);
3940 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
3941 msr, MSR_TYPE_W);
Avi Kivity58972972009-02-24 22:26:47 +02003942}
3943
Yang Zhang01e439b2013-04-11 19:25:12 +08003944static int vmx_vm_has_apicv(struct kvm *kvm)
3945{
3946 return enable_apicv && irqchip_in_kernel(kvm);
3947}
3948
Avi Kivity6aa8b732006-12-10 02:21:36 -08003949/*
Yang Zhanga20ed542013-04-11 19:25:15 +08003950 * Send interrupt to vcpu via posted interrupt way.
3951 * 1. If target vcpu is running(non-root mode), send posted interrupt
3952 * notification to vcpu and hardware will sync PIR to vIRR atomically.
3953 * 2. If target vcpu isn't running(root mode), kick it to pick up the
3954 * interrupt from PIR in next vmentry.
3955 */
3956static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
3957{
3958 struct vcpu_vmx *vmx = to_vmx(vcpu);
3959 int r;
3960
3961 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
3962 return;
3963
3964 r = pi_test_and_set_on(&vmx->pi_desc);
3965 kvm_make_request(KVM_REQ_EVENT, vcpu);
Zhang, Yang Z6ffbbbb2013-04-17 23:11:54 -03003966#ifdef CONFIG_SMP
Yang Zhanga20ed542013-04-11 19:25:15 +08003967 if (!r && (vcpu->mode == IN_GUEST_MODE))
3968 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
3969 POSTED_INTR_VECTOR);
3970 else
Zhang, Yang Z6ffbbbb2013-04-17 23:11:54 -03003971#endif
Yang Zhanga20ed542013-04-11 19:25:15 +08003972 kvm_vcpu_kick(vcpu);
3973}
3974
3975static void vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
3976{
3977 struct vcpu_vmx *vmx = to_vmx(vcpu);
3978
3979 if (!pi_test_and_clear_on(&vmx->pi_desc))
3980 return;
3981
3982 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
3983}
3984
3985static void vmx_sync_pir_to_irr_dummy(struct kvm_vcpu *vcpu)
3986{
3987 return;
3988}
3989
3990/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003991 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
3992 * will not change in the lifetime of the guest.
3993 * Note that host-state that does change is set elsewhere. E.g., host-state
3994 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
3995 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08003996static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03003997{
3998 u32 low32, high32;
3999 unsigned long tmpl;
4000 struct desc_ptr dt;
4001
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07004002 vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004003 vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
4004 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
4005
4006 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004007#ifdef CONFIG_X86_64
4008 /*
4009 * Load null selectors, so we can avoid reloading them in
4010 * __vmx_load_host_state(), in case userspace uses the null selectors
4011 * too (the expected case).
4012 */
4013 vmcs_write16(HOST_DS_SELECTOR, 0);
4014 vmcs_write16(HOST_ES_SELECTOR, 0);
4015#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004016 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4017 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004018#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004019 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4020 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
4021
4022 native_store_idt(&dt);
4023 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004024 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004025
Avi Kivity83287ea422012-09-16 15:10:57 +03004026 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004027
4028 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
4029 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
4030 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
4031 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
4032
4033 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
4034 rdmsr(MSR_IA32_CR_PAT, low32, high32);
4035 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
4036 }
4037}
4038
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004039static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
4040{
4041 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
4042 if (enable_ept)
4043 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03004044 if (is_guest_mode(&vmx->vcpu))
4045 vmx->vcpu.arch.cr4_guest_owned_bits &=
4046 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004047 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
4048}
4049
Yang Zhang01e439b2013-04-11 19:25:12 +08004050static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
4051{
4052 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
4053
4054 if (!vmx_vm_has_apicv(vmx->vcpu.kvm))
4055 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
4056 return pin_based_exec_ctrl;
4057}
4058
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004059static u32 vmx_exec_control(struct vcpu_vmx *vmx)
4060{
4061 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
4062 if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
4063 exec_control &= ~CPU_BASED_TPR_SHADOW;
4064#ifdef CONFIG_X86_64
4065 exec_control |= CPU_BASED_CR8_STORE_EXITING |
4066 CPU_BASED_CR8_LOAD_EXITING;
4067#endif
4068 }
4069 if (!enable_ept)
4070 exec_control |= CPU_BASED_CR3_STORE_EXITING |
4071 CPU_BASED_CR3_LOAD_EXITING |
4072 CPU_BASED_INVLPG_EXITING;
4073 return exec_control;
4074}
4075
4076static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
4077{
4078 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
4079 if (!vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
4080 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4081 if (vmx->vpid == 0)
4082 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4083 if (!enable_ept) {
4084 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4085 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00004086 /* Enable INVPCID for non-ept guests may cause performance regression. */
4087 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004088 }
4089 if (!enable_unrestricted_guest)
4090 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
4091 if (!ple_gap)
4092 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Yang Zhangc7c9c562013-01-25 10:18:51 +08004093 if (!vmx_vm_has_apicv(vmx->vcpu.kvm))
4094 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4095 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004096 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03004097 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4098 (handle_vmptrld).
4099 We can NOT enable shadow_vmcs here because we don't have yet
4100 a current VMCS12
4101 */
4102 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004103 return exec_control;
4104}
4105
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004106static void ept_set_mmio_spte_mask(void)
4107{
4108 /*
4109 * EPT Misconfigurations can be generated if the value of bits 2:0
4110 * of an EPT paging-structure entry is 110b (write/execute).
4111 * Also, magic bits (0xffull << 49) is set to quickly identify mmio
4112 * spte.
4113 */
4114 kvm_mmu_set_mmio_spte_mask(0xffull << 49 | 0x6ull);
4115}
4116
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004117/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08004118 * Sets up the vmcs for emulated real mode.
4119 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10004120static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004121{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004122#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004123 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004124#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08004125 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004126
Avi Kivity6aa8b732006-12-10 02:21:36 -08004127 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004128 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
4129 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004130
Sheng Yang25c5f222008-03-28 13:18:56 +08004131 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02004132 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08004133
Avi Kivity6aa8b732006-12-10 02:21:36 -08004134 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
4135
Avi Kivity6aa8b732006-12-10 02:21:36 -08004136 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08004137 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004138
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004139 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004140
Sheng Yang83ff3b92007-11-21 14:33:25 +08004141 if (cpu_has_secondary_exec_ctrls()) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004142 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
4143 vmx_secondary_exec_control(vmx));
Sheng Yang83ff3b92007-11-21 14:33:25 +08004144 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08004145
Yang Zhang01e439b2013-04-11 19:25:12 +08004146 if (vmx_vm_has_apicv(vmx->vcpu.kvm)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08004147 vmcs_write64(EOI_EXIT_BITMAP0, 0);
4148 vmcs_write64(EOI_EXIT_BITMAP1, 0);
4149 vmcs_write64(EOI_EXIT_BITMAP2, 0);
4150 vmcs_write64(EOI_EXIT_BITMAP3, 0);
4151
4152 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08004153
4154 vmcs_write64(POSTED_INTR_NV, POSTED_INTR_VECTOR);
4155 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08004156 }
4157
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08004158 if (ple_gap) {
4159 vmcs_write32(PLE_GAP, ple_gap);
4160 vmcs_write32(PLE_WINDOW, ple_window);
4161 }
4162
Xiao Guangrongc3707952011-07-12 03:28:04 +08004163 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
4164 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004165 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
4166
Avi Kivity9581d442010-10-19 16:46:55 +02004167 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
4168 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004169 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08004170#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004171 rdmsrl(MSR_FS_BASE, a);
4172 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
4173 rdmsrl(MSR_GS_BASE, a);
4174 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
4175#else
4176 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
4177 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
4178#endif
4179
Eddie Dong2cc51562007-05-21 07:28:09 +03004180 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
4181 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03004182 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03004183 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03004184 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004185
Sheng Yang468d4722008-10-09 16:01:55 +08004186 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004187 u32 msr_low, msr_high;
4188 u64 host_pat;
Sheng Yang468d4722008-10-09 16:01:55 +08004189 rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high);
4190 host_pat = msr_low | ((u64) msr_high << 32);
4191 /* Write the default value follow host pat */
4192 vmcs_write64(GUEST_IA32_PAT, host_pat);
4193 /* Keep arch.pat sync with GUEST_IA32_PAT */
4194 vmx->vcpu.arch.pat = host_pat;
4195 }
4196
Avi Kivity6aa8b732006-12-10 02:21:36 -08004197 for (i = 0; i < NR_VMX_MSR; ++i) {
4198 u32 index = vmx_msr_index[i];
4199 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004200 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004201
4202 if (rdmsr_safe(index, &data_low, &data_high) < 0)
4203 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08004204 if (wrmsr_safe(index, data_low, data_high) < 0)
4205 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03004206 vmx->guest_msrs[j].index = i;
4207 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02004208 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04004209 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004210 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004211
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03004212 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004213
4214 /* 22.2.1, 20.8.1 */
Yang, Sheng1c3d14f2007-07-29 11:07:42 +03004215 vmcs_write32(VM_ENTRY_CONTROLS, vmcs_config.vmentry_ctrl);
4216
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004217 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004218 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004219
4220 return 0;
4221}
4222
Jan Kiszka57f252f2013-03-12 10:20:24 +01004223static void vmx_vcpu_reset(struct kvm_vcpu *vcpu)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004224{
4225 struct vcpu_vmx *vmx = to_vmx(vcpu);
4226 u64 msr;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004227
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004228 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004229
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004230 vmx->soft_vnmi_blocked = 0;
4231
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004232 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Avi Kivity2d3ad1f2008-02-24 11:20:43 +02004233 kvm_set_cr8(&vmx->vcpu, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004234 msr = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
Gleb Natapovc5af89b2009-06-09 15:56:26 +03004235 if (kvm_vcpu_is_bsp(&vmx->vcpu))
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004236 msr |= MSR_IA32_APICBASE_BSP;
4237 kvm_set_apic_base(&vmx->vcpu, msr);
4238
Avi Kivity2fb92db2011-04-27 19:42:18 +03004239 vmx_segment_cache_clear(vmx);
4240
Avi Kivity5706be02008-08-20 15:07:31 +03004241 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01004242 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzini04b66832013-03-19 16:30:26 +01004243 vmcs_write32(GUEST_CS_BASE, 0xffff0000);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004244
4245 seg_setup(VCPU_SREG_DS);
4246 seg_setup(VCPU_SREG_ES);
4247 seg_setup(VCPU_SREG_FS);
4248 seg_setup(VCPU_SREG_GS);
4249 seg_setup(VCPU_SREG_SS);
4250
4251 vmcs_write16(GUEST_TR_SELECTOR, 0);
4252 vmcs_writel(GUEST_TR_BASE, 0);
4253 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
4254 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
4255
4256 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
4257 vmcs_writel(GUEST_LDTR_BASE, 0);
4258 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
4259 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
4260
4261 vmcs_write32(GUEST_SYSENTER_CS, 0);
4262 vmcs_writel(GUEST_SYSENTER_ESP, 0);
4263 vmcs_writel(GUEST_SYSENTER_EIP, 0);
4264
4265 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01004266 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004267
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004268 vmcs_writel(GUEST_GDTR_BASE, 0);
4269 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
4270
4271 vmcs_writel(GUEST_IDTR_BASE, 0);
4272 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
4273
Anthony Liguori443381a2010-12-06 10:53:38 -06004274 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004275 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
4276 vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
4277
Avi Kivitye00c8cf2007-10-21 11:00:39 +02004278 /* Special registers */
4279 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
4280
4281 setup_msrs(vmx);
4282
Avi Kivity6aa8b732006-12-10 02:21:36 -08004283 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
4284
Sheng Yangf78e0e22007-10-29 09:40:42 +08004285 if (cpu_has_vmx_tpr_shadow()) {
4286 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
4287 if (vm_need_tpr_shadow(vmx->vcpu.kvm))
4288 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09004289 __pa(vmx->vcpu.arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08004290 vmcs_write32(TPR_THRESHOLD, 0);
4291 }
4292
4293 if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
4294 vmcs_write64(APIC_ACCESS_ADDR,
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08004295 page_to_phys(vmx->vcpu.kvm->arch.apic_access_page));
Avi Kivity6aa8b732006-12-10 02:21:36 -08004296
Yang Zhang01e439b2013-04-11 19:25:12 +08004297 if (vmx_vm_has_apicv(vcpu->kvm))
4298 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
4299
Sheng Yang2384d2b2008-01-17 15:14:33 +08004300 if (vmx->vpid != 0)
4301 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
4302
Eduardo Habkostfa400522009-10-24 02:49:58 -02004303 vmx->vcpu.arch.cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Avi Kivity4d4ec082009-12-29 18:07:30 +02004304 vmx_set_cr0(&vmx->vcpu, kvm_read_cr0(vcpu)); /* enter rmode */
Rusty Russell8b9cf982007-07-30 16:31:43 +10004305 vmx_set_cr4(&vmx->vcpu, 0);
Rusty Russell8b9cf982007-07-30 16:31:43 +10004306 vmx_set_efer(&vmx->vcpu, 0);
Rusty Russell8b9cf982007-07-30 16:31:43 +10004307 vmx_fpu_activate(&vmx->vcpu);
4308 update_exception_bitmap(&vmx->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004309
Gui Jianfengb9d762f2010-06-07 10:32:29 +08004310 vpid_sync_context(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004311}
4312
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004313/*
4314 * In nested virtualization, check if L1 asked to exit on external interrupts.
4315 * For most existing hypervisors, this will always return true.
4316 */
4317static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
4318{
4319 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
4320 PIN_BASED_EXT_INTR_MASK;
4321}
4322
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004323static void enable_irq_window(struct kvm_vcpu *vcpu)
4324{
4325 u32 cpu_based_vm_exec_control;
Nadav Har'Eld6185f22011-09-22 13:52:56 +03004326 if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu)) {
4327 /*
4328 * We get here if vmx_interrupt_allowed() said we can't
4329 * inject to L1 now because L2 must run. Ask L2 to exit
4330 * right after entry, so we can inject to L1 more promptly.
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004331 */
Nadav Har'Eld6185f22011-09-22 13:52:56 +03004332 kvm_make_request(KVM_REQ_IMMEDIATE_EXIT, vcpu);
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004333 return;
Nadav Har'Eld6185f22011-09-22 13:52:56 +03004334 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004335
4336 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4337 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
4338 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4339}
4340
4341static void enable_nmi_window(struct kvm_vcpu *vcpu)
4342{
4343 u32 cpu_based_vm_exec_control;
4344
4345 if (!cpu_has_virtual_nmis()) {
4346 enable_irq_window(vcpu);
4347 return;
4348 }
4349
Avi Kivity30bd0c42010-11-01 23:20:48 +02004350 if (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
4351 enable_irq_window(vcpu);
4352 return;
4353 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004354 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4355 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
4356 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
4357}
4358
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004359static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03004360{
Avi Kivity9c8cba32007-11-22 11:42:59 +02004361 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004362 uint32_t intr;
4363 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02004364
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004365 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004366
Avi Kivityfa89a812008-09-01 15:57:51 +03004367 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004368 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004369 int inc_eip = 0;
4370 if (vcpu->arch.interrupt.soft)
4371 inc_eip = vcpu->arch.event_exit_inst_len;
4372 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004373 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03004374 return;
4375 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03004376 intr = irq | INTR_INFO_VALID_MASK;
4377 if (vcpu->arch.interrupt.soft) {
4378 intr |= INTR_TYPE_SOFT_INTR;
4379 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
4380 vmx->vcpu.arch.event_exit_inst_len);
4381 } else
4382 intr |= INTR_TYPE_EXT_INTR;
4383 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03004384}
4385
Sheng Yangf08864b2008-05-15 18:23:25 +08004386static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
4387{
Jan Kiszka66a5a342008-09-26 09:30:51 +02004388 struct vcpu_vmx *vmx = to_vmx(vcpu);
4389
Nadav Har'El0b6ac342011-05-25 23:13:36 +03004390 if (is_guest_mode(vcpu))
4391 return;
4392
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004393 if (!cpu_has_virtual_nmis()) {
4394 /*
4395 * Tracking the NMI-blocked state in software is built upon
4396 * finding the next open IRQ window. This, in turn, depends on
4397 * well-behaving guests: They have to keep IRQs disabled at
4398 * least as long as the NMI handler runs. Otherwise we may
4399 * cause NMI nesting, maybe breaking the guest. But as this is
4400 * highly unlikely, we can live with the residual risk.
4401 */
4402 vmx->soft_vnmi_blocked = 1;
4403 vmx->vnmi_blocked_time = 0;
4404 }
4405
Jan Kiszka487b3912008-09-26 09:30:56 +02004406 ++vcpu->stat.nmi_injections;
Avi Kivity9d58b932011-03-07 16:52:07 +02004407 vmx->nmi_known_unmasked = false;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004408 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05004409 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02004410 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02004411 return;
4412 }
Sheng Yangf08864b2008-05-15 18:23:25 +08004413 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
4414 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08004415}
4416
Gleb Natapovc4282df2009-04-21 17:45:07 +03004417static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
Jan Kiszka33f089c2008-09-26 09:30:49 +02004418{
Jan Kiszka3b86cd92008-09-26 09:30:57 +02004419 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
Gleb Natapovc4282df2009-04-21 17:45:07 +03004420 return 0;
Jan Kiszka33f089c2008-09-26 09:30:49 +02004421
Gleb Natapovc4282df2009-04-21 17:45:07 +03004422 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
Avi Kivity30bd0c42010-11-01 23:20:48 +02004423 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
4424 | GUEST_INTR_STATE_NMI));
Jan Kiszka33f089c2008-09-26 09:30:49 +02004425}
4426
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004427static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
4428{
4429 if (!cpu_has_virtual_nmis())
4430 return to_vmx(vcpu)->soft_vnmi_blocked;
Avi Kivity9d58b932011-03-07 16:52:07 +02004431 if (to_vmx(vcpu)->nmi_known_unmasked)
4432 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03004433 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004434}
4435
4436static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
4437{
4438 struct vcpu_vmx *vmx = to_vmx(vcpu);
4439
4440 if (!cpu_has_virtual_nmis()) {
4441 if (vmx->soft_vnmi_blocked != masked) {
4442 vmx->soft_vnmi_blocked = masked;
4443 vmx->vnmi_blocked_time = 0;
4444 }
4445 } else {
Avi Kivity9d58b932011-03-07 16:52:07 +02004446 vmx->nmi_known_unmasked = !masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01004447 if (masked)
4448 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
4449 GUEST_INTR_STATE_NMI);
4450 else
4451 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
4452 GUEST_INTR_STATE_NMI);
4453 }
4454}
4455
Gleb Natapov78646122009-03-23 12:12:11 +02004456static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
4457{
Jan Kiszkae8457c62013-04-14 12:12:48 +02004458 if (is_guest_mode(vcpu)) {
Nadav Har'El51cfe382011-09-22 13:53:26 +03004459 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszkae8457c62013-04-14 12:12:48 +02004460
4461 if (to_vmx(vcpu)->nested.nested_run_pending)
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004462 return 0;
Jan Kiszkae8457c62013-04-14 12:12:48 +02004463 if (nested_exit_on_intr(vcpu)) {
4464 nested_vmx_vmexit(vcpu);
4465 vmcs12->vm_exit_reason =
4466 EXIT_REASON_EXTERNAL_INTERRUPT;
4467 vmcs12->vm_exit_intr_info = 0;
4468 /*
4469 * fall through to normal code, but now in L1, not L2
4470 */
4471 }
Nadav Har'Elb6f12502011-05-25 23:13:06 +03004472 }
4473
Gleb Natapovc4282df2009-04-21 17:45:07 +03004474 return (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
4475 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
4476 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02004477}
4478
Izik Eiduscbc94022007-10-25 00:29:55 +02004479static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
4480{
4481 int ret;
4482 struct kvm_userspace_memory_region tss_mem = {
Sheng Yang6fe63972008-10-16 17:30:58 +08004483 .slot = TSS_PRIVATE_MEMSLOT,
Izik Eiduscbc94022007-10-25 00:29:55 +02004484 .guest_phys_addr = addr,
4485 .memory_size = PAGE_SIZE * 3,
4486 .flags = 0,
4487 };
4488
Takuya Yoshikawa47ae31e2013-02-27 19:43:00 +09004489 ret = kvm_set_memory_region(kvm, &tss_mem);
Izik Eiduscbc94022007-10-25 00:29:55 +02004490 if (ret)
4491 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08004492 kvm->arch.tss_addr = addr;
Gleb Natapov93ea5382011-02-21 12:07:59 +02004493 if (!init_rmode_tss(kvm))
4494 return -ENOMEM;
4495
Izik Eiduscbc94022007-10-25 00:29:55 +02004496 return 0;
4497}
4498
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004499static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004500{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004501 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004502 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01004503 /*
4504 * Update instruction length as we may reinject the exception
4505 * from user space while in guest debugging mode.
4506 */
4507 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
4508 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004509 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004510 return false;
4511 /* fall through */
4512 case DB_VECTOR:
4513 if (vcpu->guest_debug &
4514 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
4515 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004516 /* fall through */
4517 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004518 case OF_VECTOR:
4519 case BR_VECTOR:
4520 case UD_VECTOR:
4521 case DF_VECTOR:
4522 case SS_VECTOR:
4523 case GP_VECTOR:
4524 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004525 return true;
4526 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02004527 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004528 return false;
4529}
4530
4531static int handle_rmode_exception(struct kvm_vcpu *vcpu,
4532 int vec, u32 err_code)
4533{
4534 /*
4535 * Instruction with address size override prefix opcode 0x67
4536 * Cause the #SS fault with 0 error code in VM86 mode.
4537 */
4538 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
4539 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
4540 if (vcpu->arch.halt_request) {
4541 vcpu->arch.halt_request = 0;
4542 return kvm_emulate_halt(vcpu);
4543 }
4544 return 1;
4545 }
4546 return 0;
4547 }
4548
4549 /*
4550 * Forward all other exceptions that are valid in real mode.
4551 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
4552 * the required debugging infrastructure rework.
4553 */
4554 kvm_queue_exception(vcpu, vec);
4555 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004556}
4557
Andi Kleena0861c02009-06-08 17:37:09 +08004558/*
4559 * Trigger machine check on the host. We assume all the MSRs are already set up
4560 * by the CPU and that we still run on the same CPU as the MCE occurred on.
4561 * We pass a fake environment to the machine check handler because we want
4562 * the guest to be always treated like user space, no matter what context
4563 * it used internally.
4564 */
4565static void kvm_machine_check(void)
4566{
4567#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
4568 struct pt_regs regs = {
4569 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
4570 .flags = X86_EFLAGS_IF,
4571 };
4572
4573 do_machine_check(&regs, 0);
4574#endif
4575}
4576
Avi Kivity851ba692009-08-24 11:10:17 +03004577static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08004578{
4579 /* already handled by vcpu_run */
4580 return 1;
4581}
4582
Avi Kivity851ba692009-08-24 11:10:17 +03004583static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004584{
Avi Kivity1155f762007-11-22 11:30:47 +02004585 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03004586 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004587 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004588 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004589 u32 vect_info;
4590 enum emulation_result er;
4591
Avi Kivity1155f762007-11-22 11:30:47 +02004592 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02004593 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004594
Andi Kleena0861c02009-06-08 17:37:09 +08004595 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03004596 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08004597
Jan Kiszkae4a41882008-09-26 09:30:46 +02004598 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
Avi Kivity1b6269d2007-10-09 12:12:19 +02004599 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004600
4601 if (is_no_device(intr_info)) {
Avi Kivity5fd86fc2007-05-02 20:40:00 +03004602 vmx_fpu_activate(vcpu);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03004603 return 1;
4604 }
4605
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004606 if (is_invalid_opcode(intr_info)) {
Andre Przywara51d8b662010-12-21 11:12:02 +01004607 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004608 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02004609 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05004610 return 1;
4611 }
4612
Avi Kivity6aa8b732006-12-10 02:21:36 -08004613 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06004614 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004615 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08004616
4617 /*
4618 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
4619 * MMIO, it is better to report an internal error.
4620 * See the comments in vmx_handle_exit.
4621 */
4622 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
4623 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
4624 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
4625 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
4626 vcpu->run->internal.ndata = 2;
4627 vcpu->run->internal.data[0] = vect_info;
4628 vcpu->run->internal.data[1] = intr_info;
4629 return 0;
4630 }
4631
Avi Kivity6aa8b732006-12-10 02:21:36 -08004632 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08004633 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02004634 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004635 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004636 trace_kvm_page_fault(cr2, error_code);
4637
Gleb Natapov3298b752009-05-11 13:35:46 +03004638 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03004639 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01004640 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004641 }
4642
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004643 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02004644
4645 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
4646 return handle_rmode_exception(vcpu, ex_no, error_code);
4647
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004648 switch (ex_no) {
4649 case DB_VECTOR:
4650 dr6 = vmcs_readl(EXIT_QUALIFICATION);
4651 if (!(vcpu->guest_debug &
4652 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
4653 vcpu->arch.dr6 = dr6 | DR6_FIXED_1;
4654 kvm_queue_exception(vcpu, DB_VECTOR);
4655 return 1;
4656 }
4657 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
4658 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
4659 /* fall through */
4660 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01004661 /*
4662 * Update instruction length as we may reinject #BP from
4663 * user space while in guest debugging mode. Reading it for
4664 * #DB as well causes no harm, it is not used in that case.
4665 */
4666 vmx->vcpu.arch.event_exit_inst_len =
4667 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004668 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03004669 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004670 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
4671 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004672 break;
4673 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01004674 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
4675 kvm_run->ex.exception = ex_no;
4676 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004677 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004678 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004679 return 0;
4680}
4681
Avi Kivity851ba692009-08-24 11:10:17 +03004682static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004683{
Avi Kivity1165f5f2007-04-19 17:27:43 +03004684 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004685 return 1;
4686}
4687
Avi Kivity851ba692009-08-24 11:10:17 +03004688static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08004689{
Avi Kivity851ba692009-08-24 11:10:17 +03004690 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08004691 return 0;
4692}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004693
Avi Kivity851ba692009-08-24 11:10:17 +03004694static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004695{
He, Qingbfdaab02007-09-12 14:18:28 +08004696 unsigned long exit_qualification;
Jan Kiszka34c33d12009-02-08 13:28:15 +01004697 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02004698 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004699
He, Qingbfdaab02007-09-12 14:18:28 +08004700 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02004701 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004702 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03004703
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004704 ++vcpu->stat.io_exits;
4705
4706 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01004707 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004708
4709 port = exit_qualification >> 16;
4710 size = (exit_qualification & 7) + 1;
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01004711 skip_emulated_instruction(vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02004712
4713 return kvm_fast_pio_out(vcpu, size, port);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004714}
4715
Ingo Molnar102d8322007-02-19 14:37:47 +02004716static void
4717vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
4718{
4719 /*
4720 * Patch in the VMCALL instruction:
4721 */
4722 hypercall[0] = 0x0f;
4723 hypercall[1] = 0x01;
4724 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02004725}
4726
Guo Chao0fa06072012-06-28 15:16:19 +08004727/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004728static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
4729{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004730 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004731 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4732 unsigned long orig_val = val;
4733
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004734 /*
4735 * We get here when L2 changed cr0 in a way that did not change
4736 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004737 * but did change L0 shadowed bits. So we first calculate the
4738 * effective cr0 value that L1 would like to write into the
4739 * hardware. It consists of the L2-owned bits from the new
4740 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004741 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004742 val = (val & ~vmcs12->cr0_guest_host_mask) |
4743 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
4744
4745 /* TODO: will have to take unrestricted guest mode into
4746 * account */
4747 if ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON)
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004748 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004749
4750 if (kvm_set_cr0(vcpu, val))
4751 return 1;
4752 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004753 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004754 } else {
4755 if (to_vmx(vcpu)->nested.vmxon &&
4756 ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
4757 return 1;
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004758 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004759 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004760}
4761
4762static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
4763{
4764 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004765 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
4766 unsigned long orig_val = val;
4767
4768 /* analogously to handle_set_cr0 */
4769 val = (val & ~vmcs12->cr4_guest_host_mask) |
4770 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
4771 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004772 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004773 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004774 return 0;
4775 } else
4776 return kvm_set_cr4(vcpu, val);
4777}
4778
4779/* called to set cr0 as approriate for clts instruction exit. */
4780static void handle_clts(struct kvm_vcpu *vcpu)
4781{
4782 if (is_guest_mode(vcpu)) {
4783 /*
4784 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
4785 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
4786 * just pretend it's off (also in arch.cr0 for fpu_activate).
4787 */
4788 vmcs_writel(CR0_READ_SHADOW,
4789 vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
4790 vcpu->arch.cr0 &= ~X86_CR0_TS;
4791 } else
4792 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
4793}
4794
Avi Kivity851ba692009-08-24 11:10:17 +03004795static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004796{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004797 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004798 int cr;
4799 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03004800 int err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004801
He, Qingbfdaab02007-09-12 14:18:28 +08004802 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004803 cr = exit_qualification & 15;
4804 reg = (exit_qualification >> 8) & 15;
4805 switch ((exit_qualification >> 4) & 3) {
4806 case 0: /* mov to cr */
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004807 val = kvm_register_read(vcpu, reg);
4808 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004809 switch (cr) {
4810 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004811 err = handle_set_cr0(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004812 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004813 return 1;
4814 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03004815 err = kvm_set_cr3(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004816 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004817 return 1;
4818 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004819 err = handle_set_cr4(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004820 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004821 return 1;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004822 case 8: {
4823 u8 cr8_prev = kvm_get_cr8(vcpu);
4824 u8 cr8 = kvm_register_read(vcpu, reg);
Andre Przywaraeea1cff2010-12-21 11:12:00 +01004825 err = kvm_set_cr8(vcpu, cr8);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01004826 kvm_complete_insn_gp(vcpu, err);
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004827 if (irqchip_in_kernel(vcpu->kvm))
4828 return 1;
4829 if (cr8_prev <= cr8)
4830 return 1;
Avi Kivity851ba692009-08-24 11:10:17 +03004831 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03004832 return 0;
4833 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02004834 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08004835 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03004836 case 2: /* clts */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03004837 handle_clts(vcpu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02004838 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Anthony Liguori25c4c272007-04-27 09:29:21 +03004839 skip_emulated_instruction(vcpu);
Avi Kivity6b52d182010-01-21 15:31:47 +02004840 vmx_fpu_activate(vcpu);
Anthony Liguori25c4c272007-04-27 09:29:21 +03004841 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004842 case 1: /*mov from cr*/
4843 switch (cr) {
4844 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02004845 val = kvm_read_cr3(vcpu);
4846 kvm_register_write(vcpu, reg, val);
4847 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004848 skip_emulated_instruction(vcpu);
4849 return 1;
4850 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004851 val = kvm_get_cr8(vcpu);
4852 kvm_register_write(vcpu, reg, val);
4853 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004854 skip_emulated_instruction(vcpu);
4855 return 1;
4856 }
4857 break;
4858 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02004859 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02004860 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02004861 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004862
4863 skip_emulated_instruction(vcpu);
4864 return 1;
4865 default:
4866 break;
4867 }
Avi Kivity851ba692009-08-24 11:10:17 +03004868 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03004869 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08004870 (int)(exit_qualification >> 4) & 3, cr);
4871 return 0;
4872}
4873
Avi Kivity851ba692009-08-24 11:10:17 +03004874static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004875{
He, Qingbfdaab02007-09-12 14:18:28 +08004876 unsigned long exit_qualification;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004877 int dr, reg;
4878
Jan Kiszkaf2483412010-01-20 18:20:20 +01004879 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03004880 if (!kvm_require_cpl(vcpu, 0))
4881 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004882 dr = vmcs_readl(GUEST_DR7);
4883 if (dr & DR7_GD) {
4884 /*
4885 * As the vm-exit takes precedence over the debug trap, we
4886 * need to emulate the latter, either for the host or the
4887 * guest debugging itself.
4888 */
4889 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03004890 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
4891 vcpu->run->debug.arch.dr7 = dr;
4892 vcpu->run->debug.arch.pc =
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004893 vmcs_readl(GUEST_CS_BASE) +
4894 vmcs_readl(GUEST_RIP);
Avi Kivity851ba692009-08-24 11:10:17 +03004895 vcpu->run->debug.arch.exception = DB_VECTOR;
4896 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004897 return 0;
4898 } else {
4899 vcpu->arch.dr7 &= ~DR7_GD;
4900 vcpu->arch.dr6 |= DR6_BD;
4901 vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
4902 kvm_queue_exception(vcpu, DB_VECTOR);
4903 return 1;
4904 }
4905 }
4906
He, Qingbfdaab02007-09-12 14:18:28 +08004907 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Jan Kiszka42dbaa52008-12-15 13:52:10 +01004908 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
4909 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
4910 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03004911 unsigned long val;
4912 if (!kvm_get_dr(vcpu, dr, &val))
4913 kvm_register_write(vcpu, reg, val);
4914 } else
4915 kvm_set_dr(vcpu, dr, vcpu->arch.regs[reg]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004916 skip_emulated_instruction(vcpu);
4917 return 1;
4918}
4919
Gleb Natapov020df072010-04-13 10:05:23 +03004920static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
4921{
4922 vmcs_writel(GUEST_DR7, val);
4923}
4924
Avi Kivity851ba692009-08-24 11:10:17 +03004925static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004926{
Avi Kivity06465c52007-02-28 20:46:53 +02004927 kvm_emulate_cpuid(vcpu);
4928 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004929}
4930
Avi Kivity851ba692009-08-24 11:10:17 +03004931static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004932{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004933 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08004934 u64 data;
4935
4936 if (vmx_get_msr(vcpu, ecx, &data)) {
Avi Kivity59200272010-01-25 19:47:02 +02004937 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02004938 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004939 return 1;
4940 }
4941
Marcelo Tosatti229456f2009-06-17 09:22:14 -03004942 trace_kvm_msr_read(ecx, data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004943
Avi Kivity6aa8b732006-12-10 02:21:36 -08004944 /* FIXME: handling of bits 32:63 of rax, rdx */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004945 vcpu->arch.regs[VCPU_REGS_RAX] = data & -1u;
4946 vcpu->arch.regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004947 skip_emulated_instruction(vcpu);
4948 return 1;
4949}
4950
Avi Kivity851ba692009-08-24 11:10:17 +03004951static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004952{
Will Auld8fe8ab42012-11-29 12:42:12 -08004953 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004954 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
4955 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
4956 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004957
Will Auld8fe8ab42012-11-29 12:42:12 -08004958 msr.data = data;
4959 msr.index = ecx;
4960 msr.host_initiated = false;
4961 if (vmx_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02004962 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02004963 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004964 return 1;
4965 }
4966
Avi Kivity59200272010-01-25 19:47:02 +02004967 trace_kvm_msr_write(ecx, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004968 skip_emulated_instruction(vcpu);
4969 return 1;
4970}
4971
Avi Kivity851ba692009-08-24 11:10:17 +03004972static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004973{
Avi Kivity3842d132010-07-27 12:30:24 +03004974 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08004975 return 1;
4976}
4977
Avi Kivity851ba692009-08-24 11:10:17 +03004978static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004979{
Eddie Dong85f455f2007-07-06 12:20:49 +03004980 u32 cpu_based_vm_exec_control;
4981
4982 /* clear pending irq */
4983 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
4984 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
4985 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004986
Avi Kivity3842d132010-07-27 12:30:24 +03004987 kvm_make_request(KVM_REQ_EVENT, vcpu);
4988
Jan Kiszkaa26bf122008-09-26 09:30:45 +02004989 ++vcpu->stat.irq_window_exits;
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04004990
Dor Laorc1150d82007-01-05 16:36:24 -08004991 /*
4992 * If the user space waits to inject interrupts, exit as soon as
4993 * possible
4994 */
Gleb Natapov80618232009-04-21 17:44:56 +03004995 if (!irqchip_in_kernel(vcpu->kvm) &&
Avi Kivity851ba692009-08-24 11:10:17 +03004996 vcpu->run->request_interrupt_window &&
Gleb Natapov80618232009-04-21 17:44:56 +03004997 !kvm_cpu_has_interrupt(vcpu)) {
Avi Kivity851ba692009-08-24 11:10:17 +03004998 vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
Dor Laorc1150d82007-01-05 16:36:24 -08004999 return 0;
5000 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005001 return 1;
5002}
5003
Avi Kivity851ba692009-08-24 11:10:17 +03005004static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005005{
5006 skip_emulated_instruction(vcpu);
Avi Kivityd3bef152007-06-05 15:53:05 +03005007 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005008}
5009
Avi Kivity851ba692009-08-24 11:10:17 +03005010static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02005011{
Dor Laor510043d2007-02-19 18:25:43 +02005012 skip_emulated_instruction(vcpu);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005013 kvm_emulate_hypercall(vcpu);
5014 return 1;
Ingo Molnarc21415e2007-02-19 14:37:47 +02005015}
5016
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005017static int handle_invd(struct kvm_vcpu *vcpu)
5018{
Andre Przywara51d8b662010-12-21 11:12:02 +01005019 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005020}
5021
Avi Kivity851ba692009-08-24 11:10:17 +03005022static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005023{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005024 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005025
5026 kvm_mmu_invlpg(vcpu, exit_qualification);
5027 skip_emulated_instruction(vcpu);
5028 return 1;
5029}
5030
Avi Kivityfee84b02011-11-10 14:57:25 +02005031static int handle_rdpmc(struct kvm_vcpu *vcpu)
5032{
5033 int err;
5034
5035 err = kvm_rdpmc(vcpu);
5036 kvm_complete_insn_gp(vcpu, err);
5037
5038 return 1;
5039}
5040
Avi Kivity851ba692009-08-24 11:10:17 +03005041static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02005042{
5043 skip_emulated_instruction(vcpu);
Sheng Yangf5f48ee2010-06-30 12:25:15 +08005044 kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02005045 return 1;
5046}
5047
Dexuan Cui2acf9232010-06-10 11:27:12 +08005048static int handle_xsetbv(struct kvm_vcpu *vcpu)
5049{
5050 u64 new_bv = kvm_read_edx_eax(vcpu);
5051 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
5052
5053 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
5054 skip_emulated_instruction(vcpu);
5055 return 1;
5056}
5057
Avi Kivity851ba692009-08-24 11:10:17 +03005058static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005059{
Kevin Tian58fbbf262011-08-30 13:56:17 +03005060 if (likely(fasteoi)) {
5061 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5062 int access_type, offset;
5063
5064 access_type = exit_qualification & APIC_ACCESS_TYPE;
5065 offset = exit_qualification & APIC_ACCESS_OFFSET;
5066 /*
5067 * Sane guest uses MOV to write EOI, with written value
5068 * not cared. So make a short-circuit here by avoiding
5069 * heavy instruction emulation.
5070 */
5071 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
5072 (offset == APIC_EOI)) {
5073 kvm_lapic_set_eoi(vcpu);
5074 skip_emulated_instruction(vcpu);
5075 return 1;
5076 }
5077 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005078 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08005079}
5080
Yang Zhangc7c9c562013-01-25 10:18:51 +08005081static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
5082{
5083 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5084 int vector = exit_qualification & 0xff;
5085
5086 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
5087 kvm_apic_set_eoi_accelerated(vcpu, vector);
5088 return 1;
5089}
5090
Yang Zhang83d4c282013-01-25 10:18:49 +08005091static int handle_apic_write(struct kvm_vcpu *vcpu)
5092{
5093 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5094 u32 offset = exit_qualification & 0xfff;
5095
5096 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
5097 kvm_apic_write_nodecode(vcpu, offset);
5098 return 1;
5099}
5100
Avi Kivity851ba692009-08-24 11:10:17 +03005101static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02005102{
Jan Kiszka60637aa2008-09-26 09:30:47 +02005103 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02005104 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02005105 bool has_error_code = false;
5106 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02005107 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005108 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005109
5110 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005111 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005112 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02005113
5114 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5115
5116 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005117 if (reason == TASK_SWITCH_GATE && idt_v) {
5118 switch (type) {
5119 case INTR_TYPE_NMI_INTR:
5120 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02005121 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005122 break;
5123 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005124 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005125 kvm_clear_interrupt_queue(vcpu);
5126 break;
5127 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02005128 if (vmx->idt_vectoring_info &
5129 VECTORING_INFO_DELIVER_CODE_MASK) {
5130 has_error_code = true;
5131 error_code =
5132 vmcs_read32(IDT_VECTORING_ERROR_CODE);
5133 }
5134 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005135 case INTR_TYPE_SOFT_EXCEPTION:
5136 kvm_clear_exception_queue(vcpu);
5137 break;
5138 default:
5139 break;
5140 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02005141 }
Izik Eidus37817f22008-03-24 23:14:53 +02005142 tss_selector = exit_qualification;
5143
Gleb Natapov64a7ec02009-03-30 16:03:29 +03005144 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
5145 type != INTR_TYPE_EXT_INTR &&
5146 type != INTR_TYPE_NMI_INTR))
5147 skip_emulated_instruction(vcpu);
5148
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01005149 if (kvm_task_switch(vcpu, tss_selector,
5150 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
5151 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03005152 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5153 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5154 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005155 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03005156 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005157
5158 /* clear all local breakpoint enable flags */
5159 vmcs_writel(GUEST_DR7, vmcs_readl(GUEST_DR7) & ~55);
5160
5161 /*
5162 * TODO: What about debug traps on tss switch?
5163 * Are we supposed to inject them and update dr6?
5164 */
5165
5166 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02005167}
5168
Avi Kivity851ba692009-08-24 11:10:17 +03005169static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08005170{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005171 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08005172 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005173 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08005174 int gla_validity;
Sheng Yang14394422008-04-28 12:24:45 +08005175
Sheng Yangf9c617f2009-03-25 10:08:52 +08005176 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08005177
Sheng Yang14394422008-04-28 12:24:45 +08005178 gla_validity = (exit_qualification >> 7) & 0x3;
5179 if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
5180 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
5181 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
5182 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
Sheng Yangf9c617f2009-03-25 10:08:52 +08005183 vmcs_readl(GUEST_LINEAR_ADDRESS));
Sheng Yang14394422008-04-28 12:24:45 +08005184 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
5185 (long unsigned int)exit_qualification);
Avi Kivity851ba692009-08-24 11:10:17 +03005186 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
5187 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
Avi Kivity596ae892009-06-03 14:12:10 +03005188 return 0;
Sheng Yang14394422008-04-28 12:24:45 +08005189 }
5190
5191 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005192 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08005193
5194 /* It is a write fault? */
5195 error_code = exit_qualification & (1U << 1);
5196 /* ept page table is present? */
5197 error_code |= (exit_qualification >> 3) & 0x1;
5198
5199 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08005200}
5201
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005202static u64 ept_rsvd_mask(u64 spte, int level)
5203{
5204 int i;
5205 u64 mask = 0;
5206
5207 for (i = 51; i > boot_cpu_data.x86_phys_bits; i--)
5208 mask |= (1ULL << i);
5209
5210 if (level > 2)
5211 /* bits 7:3 reserved */
5212 mask |= 0xf8;
5213 else if (level == 2) {
5214 if (spte & (1ULL << 7))
5215 /* 2MB ref, bits 20:12 reserved */
5216 mask |= 0x1ff000;
5217 else
5218 /* bits 6:3 reserved */
5219 mask |= 0x78;
5220 }
5221
5222 return mask;
5223}
5224
5225static void ept_misconfig_inspect_spte(struct kvm_vcpu *vcpu, u64 spte,
5226 int level)
5227{
5228 printk(KERN_ERR "%s: spte 0x%llx level %d\n", __func__, spte, level);
5229
5230 /* 010b (write-only) */
5231 WARN_ON((spte & 0x7) == 0x2);
5232
5233 /* 110b (write/execute) */
5234 WARN_ON((spte & 0x7) == 0x6);
5235
5236 /* 100b (execute-only) and value not supported by logical processor */
5237 if (!cpu_has_vmx_ept_execute_only())
5238 WARN_ON((spte & 0x7) == 0x4);
5239
5240 /* not 000b */
5241 if ((spte & 0x7)) {
5242 u64 rsvd_bits = spte & ept_rsvd_mask(spte, level);
5243
5244 if (rsvd_bits != 0) {
5245 printk(KERN_ERR "%s: rsvd_bits = 0x%llx\n",
5246 __func__, rsvd_bits);
5247 WARN_ON(1);
5248 }
5249
5250 if (level == 1 || (level == 2 && (spte & (1ULL << 7)))) {
5251 u64 ept_mem_type = (spte & 0x38) >> 3;
5252
5253 if (ept_mem_type == 2 || ept_mem_type == 3 ||
5254 ept_mem_type == 7) {
5255 printk(KERN_ERR "%s: ept_mem_type=0x%llx\n",
5256 __func__, ept_mem_type);
5257 WARN_ON(1);
5258 }
5259 }
5260 }
5261}
5262
Avi Kivity851ba692009-08-24 11:10:17 +03005263static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005264{
5265 u64 sptes[4];
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005266 int nr_sptes, i, ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005267 gpa_t gpa;
5268
5269 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
5270
Xiao Guangrongce88dec2011-07-12 03:33:44 +08005271 ret = handle_mmio_page_fault_common(vcpu, gpa, true);
5272 if (likely(ret == 1))
5273 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
5274 EMULATE_DONE;
5275 if (unlikely(!ret))
5276 return 1;
5277
5278 /* It is the real ept misconfig */
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005279 printk(KERN_ERR "EPT: Misconfiguration.\n");
5280 printk(KERN_ERR "EPT: GPA: 0x%llx\n", gpa);
5281
5282 nr_sptes = kvm_mmu_get_spte_hierarchy(vcpu, gpa, sptes);
5283
5284 for (i = PT64_ROOT_LEVEL; i > PT64_ROOT_LEVEL - nr_sptes; --i)
5285 ept_misconfig_inspect_spte(vcpu, sptes[i-1], i);
5286
Avi Kivity851ba692009-08-24 11:10:17 +03005287 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
5288 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03005289
5290 return 0;
5291}
5292
Avi Kivity851ba692009-08-24 11:10:17 +03005293static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08005294{
5295 u32 cpu_based_vm_exec_control;
5296
5297 /* clear pending NMI */
5298 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5299 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
5300 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5301 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03005302 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08005303
5304 return 1;
5305}
5306
Mohammed Gamal80ced182009-09-01 12:48:18 +02005307static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005308{
Avi Kivity8b3079a2009-01-05 12:10:54 +02005309 struct vcpu_vmx *vmx = to_vmx(vcpu);
5310 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02005311 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02005312 u32 cpu_exec_ctrl;
5313 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03005314 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02005315
5316 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5317 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005318
Avi Kivityb8405c12012-06-07 17:08:48 +03005319 while (!guest_state_valid(vcpu) && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03005320 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02005321 return handle_interrupt_window(&vmx->vcpu);
5322
Avi Kivityde87dcd2012-06-12 20:21:38 +03005323 if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
5324 return 1;
5325
Gleb Natapov991eebf2013-04-11 12:10:51 +03005326 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005327
Mohammed Gamal80ced182009-09-01 12:48:18 +02005328 if (err == EMULATE_DO_MMIO) {
5329 ret = 0;
5330 goto out;
5331 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01005332
Avi Kivityde5f70e2012-06-12 20:22:28 +03005333 if (err != EMULATE_DONE) {
5334 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5335 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
5336 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03005337 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03005338 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005339
5340 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02005341 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005342 if (need_resched())
5343 schedule();
5344 }
5345
Gleb Natapov14168782013-01-21 15:36:49 +02005346 vmx->emulation_required = emulation_required(vcpu);
Mohammed Gamal80ced182009-09-01 12:48:18 +02005347out:
5348 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03005349}
5350
Avi Kivity6aa8b732006-12-10 02:21:36 -08005351/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005352 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
5353 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
5354 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03005355static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005356{
5357 skip_emulated_instruction(vcpu);
5358 kvm_vcpu_on_spin(vcpu);
5359
5360 return 1;
5361}
5362
Sheng Yang59708672009-12-15 13:29:54 +08005363static int handle_invalid_op(struct kvm_vcpu *vcpu)
5364{
5365 kvm_queue_exception(vcpu, UD_VECTOR);
5366 return 1;
5367}
5368
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005369/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005370 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
5371 * We could reuse a single VMCS for all the L2 guests, but we also want the
5372 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
5373 * allows keeping them loaded on the processor, and in the future will allow
5374 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
5375 * every entry if they never change.
5376 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
5377 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
5378 *
5379 * The following functions allocate and free a vmcs02 in this pool.
5380 */
5381
5382/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
5383static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
5384{
5385 struct vmcs02_list *item;
5386 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
5387 if (item->vmptr == vmx->nested.current_vmptr) {
5388 list_move(&item->list, &vmx->nested.vmcs02_pool);
5389 return &item->vmcs02;
5390 }
5391
5392 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
5393 /* Recycle the least recently used VMCS. */
5394 item = list_entry(vmx->nested.vmcs02_pool.prev,
5395 struct vmcs02_list, list);
5396 item->vmptr = vmx->nested.current_vmptr;
5397 list_move(&item->list, &vmx->nested.vmcs02_pool);
5398 return &item->vmcs02;
5399 }
5400
5401 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02005402 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005403 if (!item)
5404 return NULL;
5405 item->vmcs02.vmcs = alloc_vmcs();
5406 if (!item->vmcs02.vmcs) {
5407 kfree(item);
5408 return NULL;
5409 }
5410 loaded_vmcs_init(&item->vmcs02);
5411 item->vmptr = vmx->nested.current_vmptr;
5412 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
5413 vmx->nested.vmcs02_num++;
5414 return &item->vmcs02;
5415}
5416
5417/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
5418static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
5419{
5420 struct vmcs02_list *item;
5421 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
5422 if (item->vmptr == vmptr) {
5423 free_loaded_vmcs(&item->vmcs02);
5424 list_del(&item->list);
5425 kfree(item);
5426 vmx->nested.vmcs02_num--;
5427 return;
5428 }
5429}
5430
5431/*
5432 * Free all VMCSs saved for this vcpu, except the one pointed by
5433 * vmx->loaded_vmcs. These include the VMCSs in vmcs02_pool (except the one
5434 * currently used, if running L2), and vmcs01 when running L2.
5435 */
5436static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
5437{
5438 struct vmcs02_list *item, *n;
5439 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
5440 if (vmx->loaded_vmcs != &item->vmcs02)
5441 free_loaded_vmcs(&item->vmcs02);
5442 list_del(&item->list);
5443 kfree(item);
5444 }
5445 vmx->nested.vmcs02_num = 0;
5446
5447 if (vmx->loaded_vmcs != &vmx->vmcs01)
5448 free_loaded_vmcs(&vmx->vmcs01);
5449}
5450
5451/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005452 * Emulate the VMXON instruction.
5453 * Currently, we just remember that VMX is active, and do not save or even
5454 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
5455 * do not currently need to store anything in that guest-allocated memory
5456 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
5457 * argument is different from the VMXON pointer (which the spec says they do).
5458 */
5459static int handle_vmon(struct kvm_vcpu *vcpu)
5460{
5461 struct kvm_segment cs;
5462 struct vcpu_vmx *vmx = to_vmx(vcpu);
5463
5464 /* The Intel VMX Instruction Reference lists a bunch of bits that
5465 * are prerequisite to running VMXON, most notably cr4.VMXE must be
5466 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
5467 * Otherwise, we should fail with #UD. We test these now:
5468 */
5469 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
5470 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
5471 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
5472 kvm_queue_exception(vcpu, UD_VECTOR);
5473 return 1;
5474 }
5475
5476 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
5477 if (is_long_mode(vcpu) && !cs.l) {
5478 kvm_queue_exception(vcpu, UD_VECTOR);
5479 return 1;
5480 }
5481
5482 if (vmx_get_cpl(vcpu)) {
5483 kvm_inject_gp(vcpu, 0);
5484 return 1;
5485 }
5486
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005487 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
5488 vmx->nested.vmcs02_num = 0;
5489
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005490 vmx->nested.vmxon = true;
5491
5492 skip_emulated_instruction(vcpu);
5493 return 1;
5494}
5495
5496/*
5497 * Intel's VMX Instruction Reference specifies a common set of prerequisites
5498 * for running VMX instructions (except VMXON, whose prerequisites are
5499 * slightly different). It also specifies what exception to inject otherwise.
5500 */
5501static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
5502{
5503 struct kvm_segment cs;
5504 struct vcpu_vmx *vmx = to_vmx(vcpu);
5505
5506 if (!vmx->nested.vmxon) {
5507 kvm_queue_exception(vcpu, UD_VECTOR);
5508 return 0;
5509 }
5510
5511 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
5512 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
5513 (is_long_mode(vcpu) && !cs.l)) {
5514 kvm_queue_exception(vcpu, UD_VECTOR);
5515 return 0;
5516 }
5517
5518 if (vmx_get_cpl(vcpu)) {
5519 kvm_inject_gp(vcpu, 0);
5520 return 0;
5521 }
5522
5523 return 1;
5524}
5525
5526/*
5527 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
5528 * just stops using VMX.
5529 */
5530static void free_nested(struct vcpu_vmx *vmx)
5531{
5532 if (!vmx->nested.vmxon)
5533 return;
5534 vmx->nested.vmxon = false;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03005535 if (vmx->nested.current_vmptr != -1ull) {
5536 kunmap(vmx->nested.current_vmcs12_page);
5537 nested_release_page(vmx->nested.current_vmcs12_page);
5538 vmx->nested.current_vmptr = -1ull;
5539 vmx->nested.current_vmcs12 = NULL;
5540 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03005541 /* Unpin physical memory we referred to in current vmcs02 */
5542 if (vmx->nested.apic_access_page) {
5543 nested_release_page(vmx->nested.apic_access_page);
5544 vmx->nested.apic_access_page = 0;
5545 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03005546
5547 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03005548}
5549
5550/* Emulate the VMXOFF instruction */
5551static int handle_vmoff(struct kvm_vcpu *vcpu)
5552{
5553 if (!nested_vmx_check_permission(vcpu))
5554 return 1;
5555 free_nested(to_vmx(vcpu));
5556 skip_emulated_instruction(vcpu);
5557 return 1;
5558}
5559
5560/*
Nadav Har'El064aea72011-05-25 23:04:56 +03005561 * Decode the memory-address operand of a vmx instruction, as recorded on an
5562 * exit caused by such an instruction (run by a guest hypervisor).
5563 * On success, returns 0. When the operand is invalid, returns 1 and throws
5564 * #UD or #GP.
5565 */
5566static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
5567 unsigned long exit_qualification,
5568 u32 vmx_instruction_info, gva_t *ret)
5569{
5570 /*
5571 * According to Vol. 3B, "Information for VM Exits Due to Instruction
5572 * Execution", on an exit, vmx_instruction_info holds most of the
5573 * addressing components of the operand. Only the displacement part
5574 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
5575 * For how an actual address is calculated from all these components,
5576 * refer to Vol. 1, "Operand Addressing".
5577 */
5578 int scaling = vmx_instruction_info & 3;
5579 int addr_size = (vmx_instruction_info >> 7) & 7;
5580 bool is_reg = vmx_instruction_info & (1u << 10);
5581 int seg_reg = (vmx_instruction_info >> 15) & 7;
5582 int index_reg = (vmx_instruction_info >> 18) & 0xf;
5583 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
5584 int base_reg = (vmx_instruction_info >> 23) & 0xf;
5585 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
5586
5587 if (is_reg) {
5588 kvm_queue_exception(vcpu, UD_VECTOR);
5589 return 1;
5590 }
5591
5592 /* Addr = segment_base + offset */
5593 /* offset = base + [index * scale] + displacement */
5594 *ret = vmx_get_segment_base(vcpu, seg_reg);
5595 if (base_is_valid)
5596 *ret += kvm_register_read(vcpu, base_reg);
5597 if (index_is_valid)
5598 *ret += kvm_register_read(vcpu, index_reg)<<scaling;
5599 *ret += exit_qualification; /* holds the displacement */
5600
5601 if (addr_size == 1) /* 32 bit */
5602 *ret &= 0xffffffff;
5603
5604 /*
5605 * TODO: throw #GP (and return 1) in various cases that the VM*
5606 * instructions require it - e.g., offset beyond segment limit,
5607 * unusable or unreadable/unwritable segment, non-canonical 64-bit
5608 * address, and so on. Currently these are not checked.
5609 */
5610 return 0;
5611}
5612
5613/*
Nadav Har'El0140cae2011-05-25 23:06:28 +03005614 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
5615 * set the success or error code of an emulated VMX instruction, as specified
5616 * by Vol 2B, VMX Instruction Reference, "Conventions".
5617 */
5618static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
5619{
5620 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
5621 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
5622 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
5623}
5624
5625static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
5626{
5627 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
5628 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
5629 X86_EFLAGS_SF | X86_EFLAGS_OF))
5630 | X86_EFLAGS_CF);
5631}
5632
5633static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
5634 u32 vm_instruction_error)
5635{
5636 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
5637 /*
5638 * failValid writes the error number to the current VMCS, which
5639 * can't be done there isn't a current VMCS.
5640 */
5641 nested_vmx_failInvalid(vcpu);
5642 return;
5643 }
5644 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
5645 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
5646 X86_EFLAGS_SF | X86_EFLAGS_OF))
5647 | X86_EFLAGS_ZF);
5648 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
5649}
5650
Nadav Har'El27d6c862011-05-25 23:06:59 +03005651/* Emulate the VMCLEAR instruction */
5652static int handle_vmclear(struct kvm_vcpu *vcpu)
5653{
5654 struct vcpu_vmx *vmx = to_vmx(vcpu);
5655 gva_t gva;
5656 gpa_t vmptr;
5657 struct vmcs12 *vmcs12;
5658 struct page *page;
5659 struct x86_exception e;
5660
5661 if (!nested_vmx_check_permission(vcpu))
5662 return 1;
5663
5664 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
5665 vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
5666 return 1;
5667
5668 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
5669 sizeof(vmptr), &e)) {
5670 kvm_inject_page_fault(vcpu, &e);
5671 return 1;
5672 }
5673
5674 if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
5675 nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_INVALID_ADDRESS);
5676 skip_emulated_instruction(vcpu);
5677 return 1;
5678 }
5679
5680 if (vmptr == vmx->nested.current_vmptr) {
5681 kunmap(vmx->nested.current_vmcs12_page);
5682 nested_release_page(vmx->nested.current_vmcs12_page);
5683 vmx->nested.current_vmptr = -1ull;
5684 vmx->nested.current_vmcs12 = NULL;
5685 }
5686
5687 page = nested_get_page(vcpu, vmptr);
5688 if (page == NULL) {
5689 /*
5690 * For accurate processor emulation, VMCLEAR beyond available
5691 * physical memory should do nothing at all. However, it is
5692 * possible that a nested vmx bug, not a guest hypervisor bug,
5693 * resulted in this case, so let's shut down before doing any
5694 * more damage:
5695 */
5696 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
5697 return 1;
5698 }
5699 vmcs12 = kmap(page);
5700 vmcs12->launch_state = 0;
5701 kunmap(page);
5702 nested_release_page(page);
5703
5704 nested_free_vmcs02(vmx, vmptr);
5705
5706 skip_emulated_instruction(vcpu);
5707 nested_vmx_succeed(vcpu);
5708 return 1;
5709}
5710
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03005711static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
5712
5713/* Emulate the VMLAUNCH instruction */
5714static int handle_vmlaunch(struct kvm_vcpu *vcpu)
5715{
5716 return nested_vmx_run(vcpu, true);
5717}
5718
5719/* Emulate the VMRESUME instruction */
5720static int handle_vmresume(struct kvm_vcpu *vcpu)
5721{
5722
5723 return nested_vmx_run(vcpu, false);
5724}
5725
Nadav Har'El49f705c2011-05-25 23:08:30 +03005726enum vmcs_field_type {
5727 VMCS_FIELD_TYPE_U16 = 0,
5728 VMCS_FIELD_TYPE_U64 = 1,
5729 VMCS_FIELD_TYPE_U32 = 2,
5730 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
5731};
5732
5733static inline int vmcs_field_type(unsigned long field)
5734{
5735 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
5736 return VMCS_FIELD_TYPE_U32;
5737 return (field >> 13) & 0x3 ;
5738}
5739
5740static inline int vmcs_field_readonly(unsigned long field)
5741{
5742 return (((field >> 10) & 0x3) == 1);
5743}
5744
5745/*
5746 * Read a vmcs12 field. Since these can have varying lengths and we return
5747 * one type, we chose the biggest type (u64) and zero-extend the return value
5748 * to that size. Note that the caller, handle_vmread, might need to use only
5749 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
5750 * 64-bit fields are to be returned).
5751 */
5752static inline bool vmcs12_read_any(struct kvm_vcpu *vcpu,
5753 unsigned long field, u64 *ret)
5754{
5755 short offset = vmcs_field_to_offset(field);
5756 char *p;
5757
5758 if (offset < 0)
5759 return 0;
5760
5761 p = ((char *)(get_vmcs12(vcpu))) + offset;
5762
5763 switch (vmcs_field_type(field)) {
5764 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
5765 *ret = *((natural_width *)p);
5766 return 1;
5767 case VMCS_FIELD_TYPE_U16:
5768 *ret = *((u16 *)p);
5769 return 1;
5770 case VMCS_FIELD_TYPE_U32:
5771 *ret = *((u32 *)p);
5772 return 1;
5773 case VMCS_FIELD_TYPE_U64:
5774 *ret = *((u64 *)p);
5775 return 1;
5776 default:
5777 return 0; /* can never happen. */
5778 }
5779}
5780
5781/*
5782 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
5783 * used before) all generate the same failure when it is missing.
5784 */
5785static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
5786{
5787 struct vcpu_vmx *vmx = to_vmx(vcpu);
5788 if (vmx->nested.current_vmptr == -1ull) {
5789 nested_vmx_failInvalid(vcpu);
5790 skip_emulated_instruction(vcpu);
5791 return 0;
5792 }
5793 return 1;
5794}
5795
5796static int handle_vmread(struct kvm_vcpu *vcpu)
5797{
5798 unsigned long field;
5799 u64 field_value;
5800 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5801 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5802 gva_t gva = 0;
5803
5804 if (!nested_vmx_check_permission(vcpu) ||
5805 !nested_vmx_check_vmcs12(vcpu))
5806 return 1;
5807
5808 /* Decode instruction info and find the field to read */
5809 field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
5810 /* Read the field, zero-extended to a u64 field_value */
5811 if (!vmcs12_read_any(vcpu, field, &field_value)) {
5812 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
5813 skip_emulated_instruction(vcpu);
5814 return 1;
5815 }
5816 /*
5817 * Now copy part of this value to register or memory, as requested.
5818 * Note that the number of bits actually copied is 32 or 64 depending
5819 * on the guest's mode (32 or 64 bit), not on the given field's length.
5820 */
5821 if (vmx_instruction_info & (1u << 10)) {
5822 kvm_register_write(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
5823 field_value);
5824 } else {
5825 if (get_vmx_mem_address(vcpu, exit_qualification,
5826 vmx_instruction_info, &gva))
5827 return 1;
5828 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
5829 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
5830 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
5831 }
5832
5833 nested_vmx_succeed(vcpu);
5834 skip_emulated_instruction(vcpu);
5835 return 1;
5836}
5837
5838
5839static int handle_vmwrite(struct kvm_vcpu *vcpu)
5840{
5841 unsigned long field;
5842 gva_t gva;
5843 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5844 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5845 char *p;
5846 short offset;
5847 /* The value to write might be 32 or 64 bits, depending on L1's long
5848 * mode, and eventually we need to write that into a field of several
5849 * possible lengths. The code below first zero-extends the value to 64
5850 * bit (field_value), and then copies only the approriate number of
5851 * bits into the vmcs12 field.
5852 */
5853 u64 field_value = 0;
5854 struct x86_exception e;
5855
5856 if (!nested_vmx_check_permission(vcpu) ||
5857 !nested_vmx_check_vmcs12(vcpu))
5858 return 1;
5859
5860 if (vmx_instruction_info & (1u << 10))
5861 field_value = kvm_register_read(vcpu,
5862 (((vmx_instruction_info) >> 3) & 0xf));
5863 else {
5864 if (get_vmx_mem_address(vcpu, exit_qualification,
5865 vmx_instruction_info, &gva))
5866 return 1;
5867 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
5868 &field_value, (is_long_mode(vcpu) ? 8 : 4), &e)) {
5869 kvm_inject_page_fault(vcpu, &e);
5870 return 1;
5871 }
5872 }
5873
5874
5875 field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
5876 if (vmcs_field_readonly(field)) {
5877 nested_vmx_failValid(vcpu,
5878 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
5879 skip_emulated_instruction(vcpu);
5880 return 1;
5881 }
5882
5883 offset = vmcs_field_to_offset(field);
5884 if (offset < 0) {
5885 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
5886 skip_emulated_instruction(vcpu);
5887 return 1;
5888 }
5889 p = ((char *) get_vmcs12(vcpu)) + offset;
5890
5891 switch (vmcs_field_type(field)) {
5892 case VMCS_FIELD_TYPE_U16:
5893 *(u16 *)p = field_value;
5894 break;
5895 case VMCS_FIELD_TYPE_U32:
5896 *(u32 *)p = field_value;
5897 break;
5898 case VMCS_FIELD_TYPE_U64:
5899 *(u64 *)p = field_value;
5900 break;
5901 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
5902 *(natural_width *)p = field_value;
5903 break;
5904 default:
5905 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
5906 skip_emulated_instruction(vcpu);
5907 return 1;
5908 }
5909
5910 nested_vmx_succeed(vcpu);
5911 skip_emulated_instruction(vcpu);
5912 return 1;
5913}
5914
Nadav Har'El63846662011-05-25 23:07:29 +03005915/* Emulate the VMPTRLD instruction */
5916static int handle_vmptrld(struct kvm_vcpu *vcpu)
5917{
5918 struct vcpu_vmx *vmx = to_vmx(vcpu);
5919 gva_t gva;
5920 gpa_t vmptr;
5921 struct x86_exception e;
5922
5923 if (!nested_vmx_check_permission(vcpu))
5924 return 1;
5925
5926 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
5927 vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
5928 return 1;
5929
5930 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
5931 sizeof(vmptr), &e)) {
5932 kvm_inject_page_fault(vcpu, &e);
5933 return 1;
5934 }
5935
5936 if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
5937 nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_INVALID_ADDRESS);
5938 skip_emulated_instruction(vcpu);
5939 return 1;
5940 }
5941
5942 if (vmx->nested.current_vmptr != vmptr) {
5943 struct vmcs12 *new_vmcs12;
5944 struct page *page;
5945 page = nested_get_page(vcpu, vmptr);
5946 if (page == NULL) {
5947 nested_vmx_failInvalid(vcpu);
5948 skip_emulated_instruction(vcpu);
5949 return 1;
5950 }
5951 new_vmcs12 = kmap(page);
5952 if (new_vmcs12->revision_id != VMCS12_REVISION) {
5953 kunmap(page);
5954 nested_release_page_clean(page);
5955 nested_vmx_failValid(vcpu,
5956 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
5957 skip_emulated_instruction(vcpu);
5958 return 1;
5959 }
5960 if (vmx->nested.current_vmptr != -1ull) {
5961 kunmap(vmx->nested.current_vmcs12_page);
5962 nested_release_page(vmx->nested.current_vmcs12_page);
5963 }
5964
5965 vmx->nested.current_vmptr = vmptr;
5966 vmx->nested.current_vmcs12 = new_vmcs12;
5967 vmx->nested.current_vmcs12_page = page;
5968 }
5969
5970 nested_vmx_succeed(vcpu);
5971 skip_emulated_instruction(vcpu);
5972 return 1;
5973}
5974
Nadav Har'El6a4d7552011-05-25 23:08:00 +03005975/* Emulate the VMPTRST instruction */
5976static int handle_vmptrst(struct kvm_vcpu *vcpu)
5977{
5978 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5979 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
5980 gva_t vmcs_gva;
5981 struct x86_exception e;
5982
5983 if (!nested_vmx_check_permission(vcpu))
5984 return 1;
5985
5986 if (get_vmx_mem_address(vcpu, exit_qualification,
5987 vmx_instruction_info, &vmcs_gva))
5988 return 1;
5989 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
5990 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
5991 (void *)&to_vmx(vcpu)->nested.current_vmptr,
5992 sizeof(u64), &e)) {
5993 kvm_inject_page_fault(vcpu, &e);
5994 return 1;
5995 }
5996 nested_vmx_succeed(vcpu);
5997 skip_emulated_instruction(vcpu);
5998 return 1;
5999}
6000
Nadav Har'El0140cae2011-05-25 23:06:28 +03006001/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08006002 * The exit handlers return 1 if the exit was handled fully and guest execution
6003 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
6004 * to be done to userspace and return 0.
6005 */
Mathias Krause772e0312012-08-30 01:30:19 +02006006static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08006007 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
6008 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08006009 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08006010 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006011 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006012 [EXIT_REASON_CR_ACCESS] = handle_cr,
6013 [EXIT_REASON_DR_ACCESS] = handle_dr,
6014 [EXIT_REASON_CPUID] = handle_cpuid,
6015 [EXIT_REASON_MSR_READ] = handle_rdmsr,
6016 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
6017 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
6018 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02006019 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03006020 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02006021 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02006022 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03006023 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006024 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03006025 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03006026 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03006027 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03006028 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03006029 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006030 [EXIT_REASON_VMOFF] = handle_vmoff,
6031 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08006032 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
6033 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08006034 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08006035 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02006036 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08006037 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02006038 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08006039 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006040 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
6041 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006042 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Sheng Yang59708672009-12-15 13:29:54 +08006043 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_invalid_op,
6044 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_invalid_op,
Avi Kivity6aa8b732006-12-10 02:21:36 -08006045};
6046
6047static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04006048 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006049
Jan Kiszka908a7bd2013-02-18 11:21:16 +01006050static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
6051 struct vmcs12 *vmcs12)
6052{
6053 unsigned long exit_qualification;
6054 gpa_t bitmap, last_bitmap;
6055 unsigned int port;
6056 int size;
6057 u8 b;
6058
6059 if (nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING))
6060 return 1;
6061
6062 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
6063 return 0;
6064
6065 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6066
6067 port = exit_qualification >> 16;
6068 size = (exit_qualification & 7) + 1;
6069
6070 last_bitmap = (gpa_t)-1;
6071 b = -1;
6072
6073 while (size > 0) {
6074 if (port < 0x8000)
6075 bitmap = vmcs12->io_bitmap_a;
6076 else if (port < 0x10000)
6077 bitmap = vmcs12->io_bitmap_b;
6078 else
6079 return 1;
6080 bitmap += (port & 0x7fff) / 8;
6081
6082 if (last_bitmap != bitmap)
6083 if (kvm_read_guest(vcpu->kvm, bitmap, &b, 1))
6084 return 1;
6085 if (b & (1 << (port & 7)))
6086 return 1;
6087
6088 port++;
6089 size--;
6090 last_bitmap = bitmap;
6091 }
6092
6093 return 0;
6094}
6095
Nadav Har'El644d7112011-05-25 23:12:35 +03006096/*
6097 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
6098 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
6099 * disinterest in the current event (read or write a specific MSR) by using an
6100 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
6101 */
6102static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
6103 struct vmcs12 *vmcs12, u32 exit_reason)
6104{
6105 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
6106 gpa_t bitmap;
6107
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01006108 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Nadav Har'El644d7112011-05-25 23:12:35 +03006109 return 1;
6110
6111 /*
6112 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
6113 * for the four combinations of read/write and low/high MSR numbers.
6114 * First we need to figure out which of the four to use:
6115 */
6116 bitmap = vmcs12->msr_bitmap;
6117 if (exit_reason == EXIT_REASON_MSR_WRITE)
6118 bitmap += 2048;
6119 if (msr_index >= 0xc0000000) {
6120 msr_index -= 0xc0000000;
6121 bitmap += 1024;
6122 }
6123
6124 /* Then read the msr_index'th bit from this bitmap: */
6125 if (msr_index < 1024*8) {
6126 unsigned char b;
Jan Kiszkabd31a7f2013-02-14 19:46:27 +01006127 if (kvm_read_guest(vcpu->kvm, bitmap + msr_index/8, &b, 1))
6128 return 1;
Nadav Har'El644d7112011-05-25 23:12:35 +03006129 return 1 & (b >> (msr_index & 7));
6130 } else
6131 return 1; /* let L1 handle the wrong parameter */
6132}
6133
6134/*
6135 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
6136 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
6137 * intercept (via guest_host_mask etc.) the current event.
6138 */
6139static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
6140 struct vmcs12 *vmcs12)
6141{
6142 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6143 int cr = exit_qualification & 15;
6144 int reg = (exit_qualification >> 8) & 15;
6145 unsigned long val = kvm_register_read(vcpu, reg);
6146
6147 switch ((exit_qualification >> 4) & 3) {
6148 case 0: /* mov to cr */
6149 switch (cr) {
6150 case 0:
6151 if (vmcs12->cr0_guest_host_mask &
6152 (val ^ vmcs12->cr0_read_shadow))
6153 return 1;
6154 break;
6155 case 3:
6156 if ((vmcs12->cr3_target_count >= 1 &&
6157 vmcs12->cr3_target_value0 == val) ||
6158 (vmcs12->cr3_target_count >= 2 &&
6159 vmcs12->cr3_target_value1 == val) ||
6160 (vmcs12->cr3_target_count >= 3 &&
6161 vmcs12->cr3_target_value2 == val) ||
6162 (vmcs12->cr3_target_count >= 4 &&
6163 vmcs12->cr3_target_value3 == val))
6164 return 0;
6165 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
6166 return 1;
6167 break;
6168 case 4:
6169 if (vmcs12->cr4_guest_host_mask &
6170 (vmcs12->cr4_read_shadow ^ val))
6171 return 1;
6172 break;
6173 case 8:
6174 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
6175 return 1;
6176 break;
6177 }
6178 break;
6179 case 2: /* clts */
6180 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
6181 (vmcs12->cr0_read_shadow & X86_CR0_TS))
6182 return 1;
6183 break;
6184 case 1: /* mov from cr */
6185 switch (cr) {
6186 case 3:
6187 if (vmcs12->cpu_based_vm_exec_control &
6188 CPU_BASED_CR3_STORE_EXITING)
6189 return 1;
6190 break;
6191 case 8:
6192 if (vmcs12->cpu_based_vm_exec_control &
6193 CPU_BASED_CR8_STORE_EXITING)
6194 return 1;
6195 break;
6196 }
6197 break;
6198 case 3: /* lmsw */
6199 /*
6200 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
6201 * cr0. Other attempted changes are ignored, with no exit.
6202 */
6203 if (vmcs12->cr0_guest_host_mask & 0xe &
6204 (val ^ vmcs12->cr0_read_shadow))
6205 return 1;
6206 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
6207 !(vmcs12->cr0_read_shadow & 0x1) &&
6208 (val & 0x1))
6209 return 1;
6210 break;
6211 }
6212 return 0;
6213}
6214
6215/*
6216 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
6217 * should handle it ourselves in L0 (and then continue L2). Only call this
6218 * when in is_guest_mode (L2).
6219 */
6220static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
6221{
Nadav Har'El644d7112011-05-25 23:12:35 +03006222 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6223 struct vcpu_vmx *vmx = to_vmx(vcpu);
6224 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka957c8972013-02-24 14:11:34 +01006225 u32 exit_reason = vmx->exit_reason;
Nadav Har'El644d7112011-05-25 23:12:35 +03006226
6227 if (vmx->nested.nested_run_pending)
6228 return 0;
6229
6230 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02006231 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
6232 vmcs_read32(VM_INSTRUCTION_ERROR));
Nadav Har'El644d7112011-05-25 23:12:35 +03006233 return 1;
6234 }
6235
6236 switch (exit_reason) {
6237 case EXIT_REASON_EXCEPTION_NMI:
6238 if (!is_exception(intr_info))
6239 return 0;
6240 else if (is_page_fault(intr_info))
6241 return enable_ept;
6242 return vmcs12->exception_bitmap &
6243 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
6244 case EXIT_REASON_EXTERNAL_INTERRUPT:
6245 return 0;
6246 case EXIT_REASON_TRIPLE_FAULT:
6247 return 1;
6248 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02006249 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03006250 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02006251 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03006252 case EXIT_REASON_TASK_SWITCH:
6253 return 1;
6254 case EXIT_REASON_CPUID:
6255 return 1;
6256 case EXIT_REASON_HLT:
6257 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
6258 case EXIT_REASON_INVD:
6259 return 1;
6260 case EXIT_REASON_INVLPG:
6261 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
6262 case EXIT_REASON_RDPMC:
6263 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
6264 case EXIT_REASON_RDTSC:
6265 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
6266 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
6267 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
6268 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
6269 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
6270 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
6271 /*
6272 * VMX instructions trap unconditionally. This allows L1 to
6273 * emulate them for its L2 guest, i.e., allows 3-level nesting!
6274 */
6275 return 1;
6276 case EXIT_REASON_CR_ACCESS:
6277 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
6278 case EXIT_REASON_DR_ACCESS:
6279 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
6280 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01006281 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Nadav Har'El644d7112011-05-25 23:12:35 +03006282 case EXIT_REASON_MSR_READ:
6283 case EXIT_REASON_MSR_WRITE:
6284 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
6285 case EXIT_REASON_INVALID_STATE:
6286 return 1;
6287 case EXIT_REASON_MWAIT_INSTRUCTION:
6288 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
6289 case EXIT_REASON_MONITOR_INSTRUCTION:
6290 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
6291 case EXIT_REASON_PAUSE_INSTRUCTION:
6292 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
6293 nested_cpu_has2(vmcs12,
6294 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
6295 case EXIT_REASON_MCE_DURING_VMENTRY:
6296 return 0;
6297 case EXIT_REASON_TPR_BELOW_THRESHOLD:
6298 return 1;
6299 case EXIT_REASON_APIC_ACCESS:
6300 return nested_cpu_has2(vmcs12,
6301 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
6302 case EXIT_REASON_EPT_VIOLATION:
6303 case EXIT_REASON_EPT_MISCONFIG:
6304 return 0;
Jan Kiszka0238ea92013-03-13 11:31:24 +01006305 case EXIT_REASON_PREEMPTION_TIMER:
6306 return vmcs12->pin_based_vm_exec_control &
6307 PIN_BASED_VMX_PREEMPTION_TIMER;
Nadav Har'El644d7112011-05-25 23:12:35 +03006308 case EXIT_REASON_WBINVD:
6309 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
6310 case EXIT_REASON_XSETBV:
6311 return 1;
6312 default:
6313 return 1;
6314 }
6315}
6316
Avi Kivity586f9602010-11-18 13:09:54 +02006317static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
6318{
6319 *info1 = vmcs_readl(EXIT_QUALIFICATION);
6320 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
6321}
6322
Avi Kivity6aa8b732006-12-10 02:21:36 -08006323/*
6324 * The guest has exited. See if we can fix it or if we need userspace
6325 * assistance.
6326 */
Avi Kivity851ba692009-08-24 11:10:17 +03006327static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006328{
Avi Kivity29bd8a72007-09-10 17:27:03 +03006329 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08006330 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02006331 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03006332
Mohammed Gamal80ced182009-09-01 12:48:18 +02006333 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02006334 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02006335 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01006336
Nadav Har'Elb6f12502011-05-25 23:13:06 +03006337 /*
6338 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
6339 * we did not inject a still-pending event to L1 now because of
6340 * nested_run_pending, we need to re-enable this bit.
6341 */
6342 if (vmx->nested.nested_run_pending)
6343 kvm_make_request(KVM_REQ_EVENT, vcpu);
6344
Nadav Har'El509c75e2011-06-02 11:54:52 +03006345 if (!is_guest_mode(vcpu) && (exit_reason == EXIT_REASON_VMLAUNCH ||
6346 exit_reason == EXIT_REASON_VMRESUME))
Nadav Har'El644d7112011-05-25 23:12:35 +03006347 vmx->nested.nested_run_pending = 1;
6348 else
6349 vmx->nested.nested_run_pending = 0;
6350
6351 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
6352 nested_vmx_vmexit(vcpu);
6353 return 1;
6354 }
6355
Mohammed Gamal51207022010-05-31 22:40:54 +03006356 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
6357 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
6358 vcpu->run->fail_entry.hardware_entry_failure_reason
6359 = exit_reason;
6360 return 0;
6361 }
6362
Avi Kivity29bd8a72007-09-10 17:27:03 +03006363 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03006364 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
6365 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03006366 = vmcs_read32(VM_INSTRUCTION_ERROR);
6367 return 0;
6368 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08006369
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08006370 /*
6371 * Note:
6372 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
6373 * delivery event since it indicates guest is accessing MMIO.
6374 * The vm-exit can be triggered again after return to guest that
6375 * will cause infinite loop.
6376 */
Mike Dayd77c26f2007-10-08 09:02:08 -04006377 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08006378 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02006379 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08006380 exit_reason != EXIT_REASON_TASK_SWITCH)) {
6381 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6382 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
6383 vcpu->run->internal.ndata = 2;
6384 vcpu->run->internal.data[0] = vectoring_info;
6385 vcpu->run->internal.data[1] = exit_reason;
6386 return 0;
6387 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006388
Nadav Har'El644d7112011-05-25 23:12:35 +03006389 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
6390 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
6391 get_vmcs12(vcpu), vcpu)))) {
Gleb Natapovc4282df2009-04-21 17:45:07 +03006392 if (vmx_interrupt_allowed(vcpu)) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006393 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006394 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
Jan Kiszka45312202008-12-11 16:54:54 +01006395 vcpu->arch.nmi_pending) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006396 /*
6397 * This CPU don't support us in finding the end of an
6398 * NMI-blocked window if the guest runs with IRQs
6399 * disabled. So we pull the trigger after 1 s of
6400 * futile waiting, but inform the user about this.
6401 */
6402 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
6403 "state on VCPU %d after 1 s timeout\n",
6404 __func__, vcpu->vcpu_id);
6405 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006406 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006407 }
6408
Avi Kivity6aa8b732006-12-10 02:21:36 -08006409 if (exit_reason < kvm_vmx_max_exit_handlers
6410 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03006411 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006412 else {
Avi Kivity851ba692009-08-24 11:10:17 +03006413 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6414 vcpu->run->hw.hardware_exit_reason = exit_reason;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006415 }
6416 return 0;
6417}
6418
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006419static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006420{
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006421 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006422 vmcs_write32(TPR_THRESHOLD, 0);
6423 return;
6424 }
6425
Gleb Natapov95ba8273132009-04-21 17:45:08 +03006426 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08006427}
6428
Yang Zhang8d146952013-01-25 10:18:50 +08006429static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
6430{
6431 u32 sec_exec_control;
6432
6433 /*
6434 * There is not point to enable virtualize x2apic without enable
6435 * apicv
6436 */
Yang Zhangc7c9c562013-01-25 10:18:51 +08006437 if (!cpu_has_vmx_virtualize_x2apic_mode() ||
6438 !vmx_vm_has_apicv(vcpu->kvm))
Yang Zhang8d146952013-01-25 10:18:50 +08006439 return;
6440
6441 if (!vm_need_tpr_shadow(vcpu->kvm))
6442 return;
6443
6444 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
6445
6446 if (set) {
6447 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6448 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
6449 } else {
6450 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
6451 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
6452 }
6453 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
6454
6455 vmx_set_msr_bitmap(vcpu);
6456}
6457
Yang Zhangc7c9c562013-01-25 10:18:51 +08006458static void vmx_hwapic_isr_update(struct kvm *kvm, int isr)
6459{
6460 u16 status;
6461 u8 old;
6462
6463 if (!vmx_vm_has_apicv(kvm))
6464 return;
6465
6466 if (isr == -1)
6467 isr = 0;
6468
6469 status = vmcs_read16(GUEST_INTR_STATUS);
6470 old = status >> 8;
6471 if (isr != old) {
6472 status &= 0xff;
6473 status |= isr << 8;
6474 vmcs_write16(GUEST_INTR_STATUS, status);
6475 }
6476}
6477
6478static void vmx_set_rvi(int vector)
6479{
6480 u16 status;
6481 u8 old;
6482
6483 status = vmcs_read16(GUEST_INTR_STATUS);
6484 old = (u8)status & 0xff;
6485 if ((u8)vector != old) {
6486 status &= ~0xff;
6487 status |= (u8)vector;
6488 vmcs_write16(GUEST_INTR_STATUS, status);
6489 }
6490}
6491
6492static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
6493{
6494 if (max_irr == -1)
6495 return;
6496
6497 vmx_set_rvi(max_irr);
6498}
6499
6500static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
6501{
Yang Zhang3d81bc72013-04-11 19:25:13 +08006502 if (!vmx_vm_has_apicv(vcpu->kvm))
6503 return;
6504
Yang Zhangc7c9c562013-01-25 10:18:51 +08006505 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
6506 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
6507 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
6508 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
6509}
6510
Avi Kivity51aa01d2010-07-20 14:31:20 +03006511static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03006512{
Avi Kivity00eba012011-03-07 17:24:54 +02006513 u32 exit_intr_info;
6514
6515 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
6516 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
6517 return;
6518
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006519 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02006520 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08006521
6522 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02006523 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08006524 kvm_machine_check();
6525
Gleb Natapov20f65982009-05-11 13:35:55 +03006526 /* We need to handle NMIs before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02006527 if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006528 (exit_intr_info & INTR_INFO_VALID_MASK)) {
6529 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03006530 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08006531 kvm_after_handle_nmi(&vmx->vcpu);
6532 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03006533}
Gleb Natapov20f65982009-05-11 13:35:55 +03006534
Yang Zhanga547c6d2013-04-11 19:25:10 +08006535static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
6536{
6537 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
6538
6539 /*
6540 * If external interrupt exists, IF bit is set in rflags/eflags on the
6541 * interrupt stack frame, and interrupt will be enabled on a return
6542 * from interrupt handler.
6543 */
6544 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
6545 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
6546 unsigned int vector;
6547 unsigned long entry;
6548 gate_desc *desc;
6549 struct vcpu_vmx *vmx = to_vmx(vcpu);
6550#ifdef CONFIG_X86_64
6551 unsigned long tmp;
6552#endif
6553
6554 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
6555 desc = (gate_desc *)vmx->host_idt_base + vector;
6556 entry = gate_offset(*desc);
6557 asm volatile(
6558#ifdef CONFIG_X86_64
6559 "mov %%" _ASM_SP ", %[sp]\n\t"
6560 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
6561 "push $%c[ss]\n\t"
6562 "push %[sp]\n\t"
6563#endif
6564 "pushf\n\t"
6565 "orl $0x200, (%%" _ASM_SP ")\n\t"
6566 __ASM_SIZE(push) " $%c[cs]\n\t"
6567 "call *%[entry]\n\t"
6568 :
6569#ifdef CONFIG_X86_64
6570 [sp]"=&r"(tmp)
6571#endif
6572 :
6573 [entry]"r"(entry),
6574 [ss]"i"(__KERNEL_DS),
6575 [cs]"i"(__KERNEL_CS)
6576 );
6577 } else
6578 local_irq_enable();
6579}
6580
Avi Kivity51aa01d2010-07-20 14:31:20 +03006581static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
6582{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006583 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03006584 bool unblock_nmi;
6585 u8 vector;
6586 bool idtv_info_valid;
6587
6588 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03006589
Avi Kivitycf393f72008-07-01 16:20:21 +03006590 if (cpu_has_virtual_nmis()) {
Avi Kivity9d58b932011-03-07 16:52:07 +02006591 if (vmx->nmi_known_unmasked)
6592 return;
Avi Kivityc5ca8e52011-03-07 17:37:37 +02006593 /*
6594 * Can't use vmx->exit_intr_info since we're not sure what
6595 * the exit reason is.
6596 */
6597 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivitycf393f72008-07-01 16:20:21 +03006598 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
6599 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
6600 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006601 * SDM 3: 27.7.1.2 (September 2008)
Avi Kivitycf393f72008-07-01 16:20:21 +03006602 * Re-set bit "block by NMI" before VM entry if vmexit caused by
6603 * a guest IRET fault.
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006604 * SDM 3: 23.2.2 (September 2008)
6605 * Bit 12 is undefined in any of the following cases:
6606 * If the VM exit sets the valid bit in the IDT-vectoring
6607 * information field.
6608 * If the VM exit is due to a double fault.
Avi Kivitycf393f72008-07-01 16:20:21 +03006609 */
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006610 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
6611 vector != DF_VECTOR && !idtv_info_valid)
Avi Kivitycf393f72008-07-01 16:20:21 +03006612 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
6613 GUEST_INTR_STATE_NMI);
Avi Kivity9d58b932011-03-07 16:52:07 +02006614 else
6615 vmx->nmi_known_unmasked =
6616 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
6617 & GUEST_INTR_STATE_NMI);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02006618 } else if (unlikely(vmx->soft_vnmi_blocked))
6619 vmx->vnmi_blocked_time +=
6620 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03006621}
6622
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006623static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03006624 u32 idt_vectoring_info,
6625 int instr_len_field,
6626 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03006627{
Avi Kivity51aa01d2010-07-20 14:31:20 +03006628 u8 vector;
6629 int type;
6630 bool idtv_info_valid;
6631
6632 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03006633
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006634 vcpu->arch.nmi_injected = false;
6635 kvm_clear_exception_queue(vcpu);
6636 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006637
6638 if (!idtv_info_valid)
6639 return;
6640
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006641 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03006642
Avi Kivity668f6122008-07-02 09:28:55 +03006643 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
6644 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006645
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006646 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03006647 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006648 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03006649 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03006650 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03006651 * Clear bit "block by NMI" before VM entry if a NMI
6652 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03006653 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006654 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006655 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03006656 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006657 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006658 /* fall through */
6659 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03006660 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03006661 u32 err = vmcs_read32(error_code_field);
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006662 kvm_queue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03006663 } else
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006664 kvm_queue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006665 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006666 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006667 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006668 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03006669 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006670 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03006671 break;
6672 default:
6673 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03006674 }
Avi Kivitycf393f72008-07-01 16:20:21 +03006675}
6676
Avi Kivity83422e12010-07-20 14:43:23 +03006677static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
6678{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006679 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03006680 VM_EXIT_INSTRUCTION_LEN,
6681 IDT_VECTORING_ERROR_CODE);
6682}
6683
Avi Kivityb463a6f2010-07-20 15:06:17 +03006684static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
6685{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01006686 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03006687 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
6688 VM_ENTRY_INSTRUCTION_LEN,
6689 VM_ENTRY_EXCEPTION_ERROR_CODE);
6690
6691 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
6692}
6693
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006694static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
6695{
6696 int i, nr_msrs;
6697 struct perf_guest_switch_msr *msrs;
6698
6699 msrs = perf_guest_get_msrs(&nr_msrs);
6700
6701 if (!msrs)
6702 return;
6703
6704 for (i = 0; i < nr_msrs; i++)
6705 if (msrs[i].host == msrs[i].guest)
6706 clear_atomic_switch_msr(vmx, msrs[i].msr);
6707 else
6708 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
6709 msrs[i].host);
6710}
6711
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08006712static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006713{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006714 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006715 unsigned long debugctlmsr;
Avi Kivity104f2262010-11-18 13:12:52 +02006716
6717 /* Record the guest's net vcpu time for enforced NMI injections. */
6718 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
6719 vmx->entry_time = ktime_get();
6720
6721 /* Don't enter VMX if guest state is invalid, let the exit handler
6722 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02006723 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02006724 return;
6725
6726 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
6727 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
6728 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
6729 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
6730
6731 /* When single-stepping over STI and MOV SS, we must clear the
6732 * corresponding interruptibility bits in the guest state. Otherwise
6733 * vmentry fails as it then expects bit 14 (BS) in pending debug
6734 * exceptions being set, but that's not correct for the guest debugging
6735 * case. */
6736 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
6737 vmx_set_interrupt_shadow(vcpu, 0);
6738
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006739 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006740 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02006741
Nadav Har'Eld462b812011-05-24 15:26:10 +03006742 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02006743 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08006744 /* Store host registers */
Avi Kivityb188c812012-09-16 15:10:58 +03006745 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
6746 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
6747 "push %%" _ASM_CX " \n\t"
6748 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03006749 "je 1f \n\t"
Avi Kivityb188c812012-09-16 15:10:58 +03006750 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03006751 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03006752 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03006753 /* Reload cr2 if changed */
Avi Kivityb188c812012-09-16 15:10:58 +03006754 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
6755 "mov %%cr2, %%" _ASM_DX " \n\t"
6756 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03006757 "je 2f \n\t"
Avi Kivityb188c812012-09-16 15:10:58 +03006758 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03006759 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08006760 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02006761 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08006762 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c812012-09-16 15:10:58 +03006763 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
6764 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
6765 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
6766 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
6767 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
6768 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08006769#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02006770 "mov %c[r8](%0), %%r8 \n\t"
6771 "mov %c[r9](%0), %%r9 \n\t"
6772 "mov %c[r10](%0), %%r10 \n\t"
6773 "mov %c[r11](%0), %%r11 \n\t"
6774 "mov %c[r12](%0), %%r12 \n\t"
6775 "mov %c[r13](%0), %%r13 \n\t"
6776 "mov %c[r14](%0), %%r14 \n\t"
6777 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08006778#endif
Avi Kivityb188c812012-09-16 15:10:58 +03006779 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03006780
Avi Kivity6aa8b732006-12-10 02:21:36 -08006781 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03006782 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03006783 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03006784 "jmp 2f \n\t"
6785 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
6786 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08006787 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c812012-09-16 15:10:58 +03006788 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02006789 "pop %0 \n\t"
Avi Kivityb188c812012-09-16 15:10:58 +03006790 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
6791 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
6792 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
6793 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
6794 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
6795 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
6796 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08006797#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02006798 "mov %%r8, %c[r8](%0) \n\t"
6799 "mov %%r9, %c[r9](%0) \n\t"
6800 "mov %%r10, %c[r10](%0) \n\t"
6801 "mov %%r11, %c[r11](%0) \n\t"
6802 "mov %%r12, %c[r12](%0) \n\t"
6803 "mov %%r13, %c[r13](%0) \n\t"
6804 "mov %%r14, %c[r14](%0) \n\t"
6805 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08006806#endif
Avi Kivityb188c812012-09-16 15:10:58 +03006807 "mov %%cr2, %%" _ASM_AX " \n\t"
6808 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03006809
Avi Kivityb188c812012-09-16 15:10:58 +03006810 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02006811 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03006812 ".pushsection .rodata \n\t"
6813 ".global vmx_return \n\t"
6814 "vmx_return: " _ASM_PTR " 2b \n\t"
6815 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02006816 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03006817 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02006818 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd42008-07-17 18:04:30 +03006819 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006820 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
6821 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
6822 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
6823 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
6824 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
6825 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
6826 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08006827#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08006828 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
6829 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
6830 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
6831 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
6832 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
6833 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
6834 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
6835 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08006836#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02006837 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
6838 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02006839 : "cc", "memory"
6840#ifdef CONFIG_X86_64
Avi Kivityb188c812012-09-16 15:10:58 +03006841 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02006842 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c812012-09-16 15:10:58 +03006843#else
6844 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02006845#endif
6846 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08006847
Gleb Natapov2a7921b2012-08-12 16:12:29 +03006848 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
6849 if (debugctlmsr)
6850 update_debugctlmsr(debugctlmsr);
6851
Avi Kivityaa67f602012-08-01 16:48:03 +03006852#ifndef CONFIG_X86_64
6853 /*
6854 * The sysexit path does not restore ds/es, so we must set them to
6855 * a reasonable value ourselves.
6856 *
6857 * We can't defer this to vmx_load_host_state() since that function
6858 * may be executed in interrupt context, which saves and restore segments
6859 * around it, nullifying its effect.
6860 */
6861 loadsegment(ds, __USER_DS);
6862 loadsegment(es, __USER_DS);
6863#endif
6864
Avi Kivity6de4f3ad2009-05-31 22:58:47 +03006865 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02006866 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivity69c73022011-03-07 15:26:44 +02006867 | (1 << VCPU_EXREG_CPL)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006868 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03006869 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02006870 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03006871 vcpu->arch.regs_dirty = 0;
6872
Avi Kivity1155f762007-11-22 11:30:47 +02006873 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
6874
Nadav Har'Eld462b812011-05-24 15:26:10 +03006875 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02006876
Avi Kivity51aa01d2010-07-20 14:31:20 +03006877 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Jan Kiszka1e2b1dd2011-09-12 10:52:24 +02006878 trace_kvm_exit(vmx->exit_reason, vcpu, KVM_ISA_VMX);
Avi Kivity51aa01d2010-07-20 14:31:20 +03006879
6880 vmx_complete_atomic_exit(vmx);
6881 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03006882 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006883}
6884
Avi Kivity6aa8b732006-12-10 02:21:36 -08006885static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
6886{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006887 struct vcpu_vmx *vmx = to_vmx(vcpu);
6888
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08006889 free_vpid(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006890 free_nested(vmx);
Nadav Har'Eld462b812011-05-24 15:26:10 +03006891 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006892 kfree(vmx->guest_msrs);
6893 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10006894 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006895}
6896
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006897static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08006898{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006899 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10006900 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03006901 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08006902
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006903 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006904 return ERR_PTR(-ENOMEM);
6905
Sheng Yang2384d2b2008-01-17 15:14:33 +08006906 allocate_vpid(vmx);
6907
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006908 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
6909 if (err)
6910 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006911
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006912 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02006913 err = -ENOMEM;
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006914 if (!vmx->guest_msrs) {
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006915 goto uninit_vcpu;
6916 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08006917
Nadav Har'Eld462b812011-05-24 15:26:10 +03006918 vmx->loaded_vmcs = &vmx->vmcs01;
6919 vmx->loaded_vmcs->vmcs = alloc_vmcs();
6920 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006921 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03006922 if (!vmm_exclusive)
6923 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
6924 loaded_vmcs_init(vmx->loaded_vmcs);
6925 if (!vmm_exclusive)
6926 kvm_cpu_vmxoff();
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04006927
Avi Kivity15ad7142007-07-11 18:17:21 +03006928 cpu = get_cpu();
6929 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10006930 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10006931 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006932 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03006933 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006934 if (err)
6935 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02006936 if (vm_need_virtualize_apic_accesses(kvm)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02006937 err = alloc_apic_access_page(kvm);
6938 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02006939 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02006940 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08006941
Sheng Yangb927a3c2009-07-21 10:42:48 +08006942 if (enable_ept) {
6943 if (!kvm->arch.ept_identity_map_addr)
6944 kvm->arch.ept_identity_map_addr =
6945 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Gleb Natapov93ea5382011-02-21 12:07:59 +02006946 err = -ENOMEM;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08006947 if (alloc_identity_pagetable(kvm) != 0)
6948 goto free_vmcs;
Gleb Natapov93ea5382011-02-21 12:07:59 +02006949 if (!init_rmode_identity_map(kvm))
6950 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08006951 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08006952
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03006953 vmx->nested.current_vmptr = -1ull;
6954 vmx->nested.current_vmcs12 = NULL;
6955
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006956 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08006957
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006958free_vmcs:
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08006959 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006960free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006961 kfree(vmx->guest_msrs);
6962uninit_vcpu:
6963 kvm_vcpu_uninit(&vmx->vcpu);
6964free_vcpu:
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08006965 free_vpid(vmx);
Rusty Russella4770342007-08-01 14:46:11 +10006966 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10006967 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08006968}
6969
Yang, Sheng002c7f72007-07-31 14:23:01 +03006970static void __init vmx_check_processor_compat(void *rtn)
6971{
6972 struct vmcs_config vmcs_conf;
6973
6974 *(int *)rtn = 0;
6975 if (setup_vmcs_config(&vmcs_conf) < 0)
6976 *(int *)rtn = -EIO;
6977 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
6978 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
6979 smp_processor_id());
6980 *(int *)rtn = -EIO;
6981 }
6982}
6983
Sheng Yang67253af2008-04-25 10:20:22 +08006984static int get_ept_level(void)
6985{
6986 return VMX_EPT_DEFAULT_GAW + 1;
6987}
6988
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006989static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08006990{
Sheng Yang4b12f0d2009-04-27 20:35:42 +08006991 u64 ret;
6992
Sheng Yang522c68c2009-04-27 20:35:43 +08006993 /* For VT-d and EPT combination
6994 * 1. MMIO: always map as UC
6995 * 2. EPT with VT-d:
6996 * a. VT-d without snooping control feature: can't guarantee the
6997 * result, try to trust guest.
6998 * b. VT-d with snooping control feature: snooping control feature of
6999 * VT-d engine can guarantee the cache correctness. Just set it
7000 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08007001 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08007002 * consistent with host MTRR
7003 */
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007004 if (is_mmio)
7005 ret = MTRR_TYPE_UNCACHABLE << VMX_EPT_MT_EPTE_SHIFT;
Sheng Yang522c68c2009-04-27 20:35:43 +08007006 else if (vcpu->kvm->arch.iommu_domain &&
7007 !(vcpu->kvm->arch.iommu_flags & KVM_IOMMU_CACHE_COHERENCY))
7008 ret = kvm_get_guest_memory_type(vcpu, gfn) <<
7009 VMX_EPT_MT_EPTE_SHIFT;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007010 else
Sheng Yang522c68c2009-04-27 20:35:43 +08007011 ret = (MTRR_TYPE_WRBACK << VMX_EPT_MT_EPTE_SHIFT)
Sheng Yanga19a6d12010-02-09 16:41:53 +08007012 | VMX_EPT_IPAT_BIT;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007013
7014 return ret;
Sheng Yang64d4d522008-10-09 16:01:57 +08007015}
7016
Sheng Yang17cc3932010-01-05 19:02:27 +08007017static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02007018{
Sheng Yang878403b2010-01-05 19:02:29 +08007019 if (enable_ept && !cpu_has_vmx_ept_1g_page())
7020 return PT_DIRECTORY_LEVEL;
7021 else
7022 /* For shadow and EPT supported 1GB page */
7023 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02007024}
7025
Sheng Yang0e851882009-12-18 16:48:46 +08007026static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
7027{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007028 struct kvm_cpuid_entry2 *best;
7029 struct vcpu_vmx *vmx = to_vmx(vcpu);
7030 u32 exec_control;
7031
7032 vmx->rdtscp_enabled = false;
7033 if (vmx_rdtscp_supported()) {
7034 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7035 if (exec_control & SECONDARY_EXEC_RDTSCP) {
7036 best = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
7037 if (best && (best->edx & bit(X86_FEATURE_RDTSCP)))
7038 vmx->rdtscp_enabled = true;
7039 else {
7040 exec_control &= ~SECONDARY_EXEC_RDTSCP;
7041 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
7042 exec_control);
7043 }
7044 }
7045 }
Mao, Junjiead756a12012-07-02 01:18:48 +00007046
Mao, Junjiead756a12012-07-02 01:18:48 +00007047 /* Exposing INVPCID only when PCID is exposed */
7048 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
7049 if (vmx_invpcid_supported() &&
Ren, Yongjie4f9770452012-09-07 07:36:59 +00007050 best && (best->ebx & bit(X86_FEATURE_INVPCID)) &&
Mao, Junjiead756a12012-07-02 01:18:48 +00007051 guest_cpuid_has_pcid(vcpu)) {
Takashi Iwai29282fd2012-11-09 15:20:17 +01007052 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
Mao, Junjiead756a12012-07-02 01:18:48 +00007053 exec_control |= SECONDARY_EXEC_ENABLE_INVPCID;
7054 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
7055 exec_control);
7056 } else {
Takashi Iwai29282fd2012-11-09 15:20:17 +01007057 if (cpu_has_secondary_exec_ctrls()) {
7058 exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
7059 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
7060 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
7061 exec_control);
7062 }
Mao, Junjiead756a12012-07-02 01:18:48 +00007063 if (best)
Ren, Yongjie4f9770452012-09-07 07:36:59 +00007064 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00007065 }
Sheng Yang0e851882009-12-18 16:48:46 +08007066}
7067
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007068static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
7069{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03007070 if (func == 1 && nested)
7071 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007072}
7073
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007074/*
7075 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
7076 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
7077 * with L0's requirements for its guest (a.k.a. vmsc01), so we can run the L2
7078 * guest in a way that will both be appropriate to L1's requests, and our
7079 * needs. In addition to modifying the active vmcs (which is vmcs02), this
7080 * function also has additional necessary side-effects, like setting various
7081 * vcpu->arch fields.
7082 */
7083static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
7084{
7085 struct vcpu_vmx *vmx = to_vmx(vcpu);
7086 u32 exec_control;
7087
7088 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
7089 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
7090 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
7091 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
7092 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
7093 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
7094 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
7095 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
7096 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
7097 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
7098 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
7099 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
7100 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
7101 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
7102 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
7103 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
7104 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
7105 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
7106 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
7107 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
7108 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
7109 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
7110 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
7111 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
7112 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
7113 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
7114 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
7115 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
7116 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
7117 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
7118 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
7119 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
7120 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
7121 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
7122 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
7123 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
7124
7125 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
7126 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
7127 vmcs12->vm_entry_intr_info_field);
7128 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
7129 vmcs12->vm_entry_exception_error_code);
7130 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
7131 vmcs12->vm_entry_instruction_len);
7132 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
7133 vmcs12->guest_interruptibility_info);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007134 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Jan Kiszka503cd0c2013-03-03 13:05:44 +01007135 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007136 vmcs_writel(GUEST_RFLAGS, vmcs12->guest_rflags);
7137 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
7138 vmcs12->guest_pending_dbg_exceptions);
7139 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
7140 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
7141
7142 vmcs_write64(VMCS_LINK_POINTER, -1ull);
7143
7144 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
7145 (vmcs_config.pin_based_exec_ctrl |
7146 vmcs12->pin_based_vm_exec_control));
7147
Jan Kiszka0238ea92013-03-13 11:31:24 +01007148 if (vmcs12->pin_based_vm_exec_control & PIN_BASED_VMX_PREEMPTION_TIMER)
7149 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE,
7150 vmcs12->vmx_preemption_timer_value);
7151
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007152 /*
7153 * Whether page-faults are trapped is determined by a combination of
7154 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
7155 * If enable_ept, L0 doesn't care about page faults and we should
7156 * set all of these to L1's desires. However, if !enable_ept, L0 does
7157 * care about (at least some) page faults, and because it is not easy
7158 * (if at all possible?) to merge L0 and L1's desires, we simply ask
7159 * to exit on each and every L2 page fault. This is done by setting
7160 * MASK=MATCH=0 and (see below) EB.PF=1.
7161 * Note that below we don't need special code to set EB.PF beyond the
7162 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
7163 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
7164 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
7165 *
7166 * A problem with this approach (when !enable_ept) is that L1 may be
7167 * injected with more page faults than it asked for. This could have
7168 * caused problems, but in practice existing hypervisors don't care.
7169 * To fix this, we will need to emulate the PFEC checking (on the L1
7170 * page tables), using walk_addr(), when injecting PFs to L1.
7171 */
7172 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
7173 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
7174 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
7175 enable_ept ? vmcs12->page_fault_error_code_match : 0);
7176
7177 if (cpu_has_secondary_exec_ctrls()) {
7178 u32 exec_control = vmx_secondary_exec_control(vmx);
7179 if (!vmx->rdtscp_enabled)
7180 exec_control &= ~SECONDARY_EXEC_RDTSCP;
7181 /* Take the following fields only from vmcs12 */
7182 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
7183 if (nested_cpu_has(vmcs12,
7184 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
7185 exec_control |= vmcs12->secondary_vm_exec_control;
7186
7187 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
7188 /*
7189 * Translate L1 physical address to host physical
7190 * address for vmcs02. Keep the page pinned, so this
7191 * physical address remains valid. We keep a reference
7192 * to it so we can release it later.
7193 */
7194 if (vmx->nested.apic_access_page) /* shouldn't happen */
7195 nested_release_page(vmx->nested.apic_access_page);
7196 vmx->nested.apic_access_page =
7197 nested_get_page(vcpu, vmcs12->apic_access_addr);
7198 /*
7199 * If translation failed, no matter: This feature asks
7200 * to exit when accessing the given address, and if it
7201 * can never be accessed, this feature won't do
7202 * anything anyway.
7203 */
7204 if (!vmx->nested.apic_access_page)
7205 exec_control &=
7206 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
7207 else
7208 vmcs_write64(APIC_ACCESS_ADDR,
7209 page_to_phys(vmx->nested.apic_access_page));
7210 }
7211
7212 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
7213 }
7214
7215
7216 /*
7217 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
7218 * Some constant fields are set here by vmx_set_constant_host_state().
7219 * Other fields are different per CPU, and will be set later when
7220 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
7221 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08007222 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007223
7224 /*
7225 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
7226 * entry, but only if the current (host) sp changed from the value
7227 * we wrote last (vmx->host_rsp). This cache is no longer relevant
7228 * if we switch vmcs, and rather than hold a separate cache per vmcs,
7229 * here we just force the write to happen on entry.
7230 */
7231 vmx->host_rsp = 0;
7232
7233 exec_control = vmx_exec_control(vmx); /* L0's desires */
7234 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
7235 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
7236 exec_control &= ~CPU_BASED_TPR_SHADOW;
7237 exec_control |= vmcs12->cpu_based_vm_exec_control;
7238 /*
7239 * Merging of IO and MSR bitmaps not currently supported.
7240 * Rather, exit every time.
7241 */
7242 exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
7243 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
7244 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
7245
7246 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
7247
7248 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
7249 * bitwise-or of what L1 wants to trap for L2, and what we want to
7250 * trap. Note that CR0.TS also needs updating - we do this later.
7251 */
7252 update_exception_bitmap(vcpu);
7253 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
7254 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
7255
7256 /* Note: IA32_MODE, LOAD_IA32_EFER are modified by vmx_set_efer below */
7257 vmcs_write32(VM_EXIT_CONTROLS,
7258 vmcs12->vm_exit_controls | vmcs_config.vmexit_ctrl);
7259 vmcs_write32(VM_ENTRY_CONTROLS, vmcs12->vm_entry_controls |
7260 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
7261
7262 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT)
7263 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
7264 else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
7265 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
7266
7267
7268 set_cr4_guest_host_mask(vmx);
7269
Nadav Har'El27fc51b2011-08-02 15:54:52 +03007270 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
7271 vmcs_write64(TSC_OFFSET,
7272 vmx->nested.vmcs01_tsc_offset + vmcs12->tsc_offset);
7273 else
7274 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007275
7276 if (enable_vpid) {
7277 /*
7278 * Trivially support vpid by letting L2s share their parent
7279 * L1's vpid. TODO: move to a more elaborate solution, giving
7280 * each L2 its own vpid and exposing the vpid feature to L1.
7281 */
7282 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
7283 vmx_flush_tlb(vcpu);
7284 }
7285
7286 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
7287 vcpu->arch.efer = vmcs12->guest_ia32_efer;
7288 if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
7289 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
7290 else
7291 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
7292 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
7293 vmx_set_efer(vcpu, vcpu->arch.efer);
7294
7295 /*
7296 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
7297 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
7298 * The CR0_READ_SHADOW is what L2 should have expected to read given
7299 * the specifications by L1; It's not enough to take
7300 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
7301 * have more bits than L1 expected.
7302 */
7303 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
7304 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
7305
7306 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
7307 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
7308
7309 /* shadow page tables on either EPT or shadow page tables */
7310 kvm_set_cr3(vcpu, vmcs12->guest_cr3);
7311 kvm_mmu_reset_context(vcpu);
7312
7313 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
7314 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
7315}
7316
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007317/*
7318 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
7319 * for running an L2 nested guest.
7320 */
7321static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
7322{
7323 struct vmcs12 *vmcs12;
7324 struct vcpu_vmx *vmx = to_vmx(vcpu);
7325 int cpu;
7326 struct loaded_vmcs *vmcs02;
7327
7328 if (!nested_vmx_check_permission(vcpu) ||
7329 !nested_vmx_check_vmcs12(vcpu))
7330 return 1;
7331
7332 skip_emulated_instruction(vcpu);
7333 vmcs12 = get_vmcs12(vcpu);
7334
Nadav Har'El7c177932011-05-25 23:12:04 +03007335 /*
7336 * The nested entry process starts with enforcing various prerequisites
7337 * on vmcs12 as required by the Intel SDM, and act appropriately when
7338 * they fail: As the SDM explains, some conditions should cause the
7339 * instruction to fail, while others will cause the instruction to seem
7340 * to succeed, but return an EXIT_REASON_INVALID_STATE.
7341 * To speed up the normal (success) code path, we should avoid checking
7342 * for misconfigurations which will anyway be caught by the processor
7343 * when using the merged vmcs02.
7344 */
7345 if (vmcs12->launch_state == launch) {
7346 nested_vmx_failValid(vcpu,
7347 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
7348 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
7349 return 1;
7350 }
7351
Paolo Bonzini26539bd2013-04-15 15:00:27 +02007352 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE) {
7353 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
7354 return 1;
7355 }
7356
Nadav Har'El7c177932011-05-25 23:12:04 +03007357 if ((vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_MSR_BITMAPS) &&
7358 !IS_ALIGNED(vmcs12->msr_bitmap, PAGE_SIZE)) {
7359 /*TODO: Also verify bits beyond physical address width are 0*/
7360 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
7361 return 1;
7362 }
7363
7364 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) &&
7365 !IS_ALIGNED(vmcs12->apic_access_addr, PAGE_SIZE)) {
7366 /*TODO: Also verify bits beyond physical address width are 0*/
7367 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
7368 return 1;
7369 }
7370
7371 if (vmcs12->vm_entry_msr_load_count > 0 ||
7372 vmcs12->vm_exit_msr_load_count > 0 ||
7373 vmcs12->vm_exit_msr_store_count > 0) {
Jan Kiszkabd801582011-09-12 11:26:22 +02007374 pr_warn_ratelimited("%s: VMCS MSR_{LOAD,STORE} unsupported\n",
7375 __func__);
Nadav Har'El7c177932011-05-25 23:12:04 +03007376 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
7377 return 1;
7378 }
7379
7380 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
7381 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high) ||
7382 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
7383 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high) ||
7384 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
7385 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high) ||
7386 !vmx_control_verify(vmcs12->vm_exit_controls,
7387 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high) ||
7388 !vmx_control_verify(vmcs12->vm_entry_controls,
7389 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high))
7390 {
7391 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
7392 return 1;
7393 }
7394
7395 if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
7396 ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
7397 nested_vmx_failValid(vcpu,
7398 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
7399 return 1;
7400 }
7401
7402 if (((vmcs12->guest_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
7403 ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
7404 nested_vmx_entry_failure(vcpu, vmcs12,
7405 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
7406 return 1;
7407 }
7408 if (vmcs12->vmcs_link_pointer != -1ull) {
7409 nested_vmx_entry_failure(vcpu, vmcs12,
7410 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
7411 return 1;
7412 }
7413
7414 /*
7415 * We're finally done with prerequisite checking, and can start with
7416 * the nested entry.
7417 */
7418
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007419 vmcs02 = nested_get_current_vmcs02(vmx);
7420 if (!vmcs02)
7421 return -ENOMEM;
7422
7423 enter_guest_mode(vcpu);
7424
7425 vmx->nested.vmcs01_tsc_offset = vmcs_read64(TSC_OFFSET);
7426
7427 cpu = get_cpu();
7428 vmx->loaded_vmcs = vmcs02;
7429 vmx_vcpu_put(vcpu);
7430 vmx_vcpu_load(vcpu, cpu);
7431 vcpu->cpu = cpu;
7432 put_cpu();
7433
Jan Kiszka36c3cc42013-02-23 22:35:37 +01007434 vmx_segment_cache_clear(vmx);
7435
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007436 vmcs12->launch_state = 1;
7437
7438 prepare_vmcs02(vcpu, vmcs12);
7439
7440 /*
7441 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
7442 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
7443 * returned as far as L1 is concerned. It will only return (and set
7444 * the success flag) when L2 exits (see nested_vmx_vmexit()).
7445 */
7446 return 1;
7447}
7448
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007449/*
7450 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
7451 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
7452 * This function returns the new value we should put in vmcs12.guest_cr0.
7453 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
7454 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
7455 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
7456 * didn't trap the bit, because if L1 did, so would L0).
7457 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
7458 * been modified by L2, and L1 knows it. So just leave the old value of
7459 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
7460 * isn't relevant, because if L0 traps this bit it can set it to anything.
7461 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
7462 * changed these bits, and therefore they need to be updated, but L0
7463 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
7464 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
7465 */
7466static inline unsigned long
7467vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
7468{
7469 return
7470 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
7471 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
7472 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
7473 vcpu->arch.cr0_guest_owned_bits));
7474}
7475
7476static inline unsigned long
7477vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
7478{
7479 return
7480 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
7481 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
7482 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
7483 vcpu->arch.cr4_guest_owned_bits));
7484}
7485
Jan Kiszka5f3d5792013-04-14 12:12:46 +02007486static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
7487 struct vmcs12 *vmcs12)
7488{
7489 u32 idt_vectoring;
7490 unsigned int nr;
7491
7492 if (vcpu->arch.exception.pending) {
7493 nr = vcpu->arch.exception.nr;
7494 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
7495
7496 if (kvm_exception_is_soft(nr)) {
7497 vmcs12->vm_exit_instruction_len =
7498 vcpu->arch.event_exit_inst_len;
7499 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
7500 } else
7501 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
7502
7503 if (vcpu->arch.exception.has_error_code) {
7504 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
7505 vmcs12->idt_vectoring_error_code =
7506 vcpu->arch.exception.error_code;
7507 }
7508
7509 vmcs12->idt_vectoring_info_field = idt_vectoring;
7510 } else if (vcpu->arch.nmi_pending) {
7511 vmcs12->idt_vectoring_info_field =
7512 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
7513 } else if (vcpu->arch.interrupt.pending) {
7514 nr = vcpu->arch.interrupt.nr;
7515 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
7516
7517 if (vcpu->arch.interrupt.soft) {
7518 idt_vectoring |= INTR_TYPE_SOFT_INTR;
7519 vmcs12->vm_entry_instruction_len =
7520 vcpu->arch.event_exit_inst_len;
7521 } else
7522 idt_vectoring |= INTR_TYPE_EXT_INTR;
7523
7524 vmcs12->idt_vectoring_info_field = idt_vectoring;
7525 }
7526}
7527
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007528/*
7529 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
7530 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
7531 * and this function updates it to reflect the changes to the guest state while
7532 * L2 was running (and perhaps made some exits which were handled directly by L0
7533 * without going back to L1), and to reflect the exit reason.
7534 * Note that we do not have to copy here all VMCS fields, just those that
7535 * could have changed by the L2 guest or the exit - i.e., the guest-state and
7536 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
7537 * which already writes to vmcs12 directly.
7538 */
Jan Kiszka733568f2013-02-23 15:07:47 +01007539static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007540{
7541 /* update guest state fields: */
7542 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
7543 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
7544
7545 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
7546 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
7547 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
7548 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
7549
7550 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
7551 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
7552 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
7553 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
7554 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
7555 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
7556 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
7557 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
7558 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
7559 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
7560 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
7561 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
7562 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
7563 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
7564 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
7565 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
7566 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
7567 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
7568 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
7569 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
7570 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
7571 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
7572 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
7573 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
7574 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
7575 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
7576 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
7577 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
7578 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
7579 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
7580 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
7581 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
7582 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
7583 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
7584 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
7585 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
7586
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007587 vmcs12->guest_interruptibility_info =
7588 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
7589 vmcs12->guest_pending_dbg_exceptions =
7590 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
7591
Jan Kiszkac18911a2013-03-13 16:06:41 +01007592 vmcs12->vm_entry_controls =
7593 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
7594 (vmcs_read32(VM_ENTRY_CONTROLS) & VM_ENTRY_IA32E_MODE);
7595
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007596 /* TODO: These cannot have changed unless we have MSR bitmaps and
7597 * the relevant bit asks not to trap the change */
7598 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
Jan Kiszkab8c07d52013-04-06 13:51:21 +02007599 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007600 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
7601 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
7602 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
7603 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
7604
7605 /* update exit information fields: */
7606
Jan Kiszka957c8972013-02-24 14:11:34 +01007607 vmcs12->vm_exit_reason = to_vmx(vcpu)->exit_reason;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007608 vmcs12->exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7609
7610 vmcs12->vm_exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Jan Kiszkac0d1c772013-04-14 12:12:50 +02007611 if ((vmcs12->vm_exit_intr_info &
7612 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
7613 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
7614 vmcs12->vm_exit_intr_error_code =
7615 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Jan Kiszka5f3d5792013-04-14 12:12:46 +02007616 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007617 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
7618 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7619
Jan Kiszka5f3d5792013-04-14 12:12:46 +02007620 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
7621 /* vm_entry_intr_info_field is cleared on exit. Emulate this
7622 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007623 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +02007624
7625 /*
7626 * Transfer the event that L0 or L1 may wanted to inject into
7627 * L2 to IDT_VECTORING_INFO_FIELD.
7628 */
7629 vmcs12_save_pending_event(vcpu, vmcs12);
7630 }
7631
7632 /*
7633 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
7634 * preserved above and would only end up incorrectly in L1.
7635 */
7636 vcpu->arch.nmi_injected = false;
7637 kvm_clear_exception_queue(vcpu);
7638 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007639}
7640
7641/*
7642 * A part of what we need to when the nested L2 guest exits and we want to
7643 * run its L1 parent, is to reset L1's guest state to the host state specified
7644 * in vmcs12.
7645 * This function is to be called not only on normal nested exit, but also on
7646 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
7647 * Failures During or After Loading Guest State").
7648 * This function should be called when the active VMCS is L1's (vmcs01).
7649 */
Jan Kiszka733568f2013-02-23 15:07:47 +01007650static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
7651 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007652{
7653 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
7654 vcpu->arch.efer = vmcs12->host_ia32_efer;
7655 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
7656 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
7657 else
7658 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
7659 vmx_set_efer(vcpu, vcpu->arch.efer);
7660
7661 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
7662 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
Jan Kiszkac4627c72013-03-03 20:47:11 +01007663 vmx_set_rflags(vcpu, X86_EFLAGS_BIT1);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007664 /*
7665 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
7666 * actually changed, because it depends on the current state of
7667 * fpu_active (which may have changed).
7668 * Note that vmx_set_cr0 refers to efer set above.
7669 */
7670 kvm_set_cr0(vcpu, vmcs12->host_cr0);
7671 /*
7672 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
7673 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
7674 * but we also need to update cr0_guest_host_mask and exception_bitmap.
7675 */
7676 update_exception_bitmap(vcpu);
7677 vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
7678 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
7679
7680 /*
7681 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
7682 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
7683 */
7684 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
7685 kvm_set_cr4(vcpu, vmcs12->host_cr4);
7686
7687 /* shadow page tables on either EPT or shadow page tables */
7688 kvm_set_cr3(vcpu, vmcs12->host_cr3);
7689 kvm_mmu_reset_context(vcpu);
7690
7691 if (enable_vpid) {
7692 /*
7693 * Trivially support vpid by letting L2s share their parent
7694 * L1's vpid. TODO: move to a more elaborate solution, giving
7695 * each L2 its own vpid and exposing the vpid feature to L1.
7696 */
7697 vmx_flush_tlb(vcpu);
7698 }
7699
7700
7701 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
7702 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
7703 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
7704 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
7705 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
7706 vmcs_writel(GUEST_TR_BASE, vmcs12->host_tr_base);
7707 vmcs_writel(GUEST_GS_BASE, vmcs12->host_gs_base);
7708 vmcs_writel(GUEST_FS_BASE, vmcs12->host_fs_base);
7709 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->host_es_selector);
7710 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->host_cs_selector);
7711 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->host_ss_selector);
7712 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->host_ds_selector);
7713 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->host_fs_selector);
7714 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->host_gs_selector);
7715 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->host_tr_selector);
7716
7717 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT)
7718 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
7719 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
7720 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
7721 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +01007722
7723 kvm_set_dr(vcpu, 7, 0x400);
7724 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007725}
7726
7727/*
7728 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
7729 * and modify vmcs12 to make it see what it would expect to see there if
7730 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
7731 */
7732static void nested_vmx_vmexit(struct kvm_vcpu *vcpu)
7733{
7734 struct vcpu_vmx *vmx = to_vmx(vcpu);
7735 int cpu;
7736 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
7737
Jan Kiszka5f3d5792013-04-14 12:12:46 +02007738 /* trying to cancel vmlaunch/vmresume is a bug */
7739 WARN_ON_ONCE(vmx->nested.nested_run_pending);
7740
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007741 leave_guest_mode(vcpu);
7742 prepare_vmcs12(vcpu, vmcs12);
7743
7744 cpu = get_cpu();
7745 vmx->loaded_vmcs = &vmx->vmcs01;
7746 vmx_vcpu_put(vcpu);
7747 vmx_vcpu_load(vcpu, cpu);
7748 vcpu->cpu = cpu;
7749 put_cpu();
7750
Jan Kiszka36c3cc42013-02-23 22:35:37 +01007751 vmx_segment_cache_clear(vmx);
7752
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007753 /* if no vmcs02 cache requested, remove the one we used */
7754 if (VMCS02_POOL_SIZE == 0)
7755 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
7756
7757 load_vmcs12_host_state(vcpu, vmcs12);
7758
Nadav Har'El27fc51b2011-08-02 15:54:52 +03007759 /* Update TSC_OFFSET if TSC was changed while L2 ran */
Nadav Har'El4704d0b2011-05-25 23:11:34 +03007760 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
7761
7762 /* This is needed for same reason as it was needed in prepare_vmcs02 */
7763 vmx->host_rsp = 0;
7764
7765 /* Unpin physical memory we referred to in vmcs02 */
7766 if (vmx->nested.apic_access_page) {
7767 nested_release_page(vmx->nested.apic_access_page);
7768 vmx->nested.apic_access_page = 0;
7769 }
7770
7771 /*
7772 * Exiting from L2 to L1, we're now back to L1 which thinks it just
7773 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
7774 * success or failure flag accordingly.
7775 */
7776 if (unlikely(vmx->fail)) {
7777 vmx->fail = 0;
7778 nested_vmx_failValid(vcpu, vmcs_read32(VM_INSTRUCTION_ERROR));
7779 } else
7780 nested_vmx_succeed(vcpu);
7781}
7782
Nadav Har'El7c177932011-05-25 23:12:04 +03007783/*
7784 * L1's failure to enter L2 is a subset of a normal exit, as explained in
7785 * 23.7 "VM-entry failures during or after loading guest state" (this also
7786 * lists the acceptable exit-reason and exit-qualification parameters).
7787 * It should only be called before L2 actually succeeded to run, and when
7788 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
7789 */
7790static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
7791 struct vmcs12 *vmcs12,
7792 u32 reason, unsigned long qualification)
7793{
7794 load_vmcs12_host_state(vcpu, vmcs12);
7795 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
7796 vmcs12->exit_qualification = qualification;
7797 nested_vmx_succeed(vcpu);
7798}
7799
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007800static int vmx_check_intercept(struct kvm_vcpu *vcpu,
7801 struct x86_instruction_info *info,
7802 enum x86_intercept_stage stage)
7803{
7804 return X86EMUL_CONTINUE;
7805}
7806
Christian Ehrhardtcbdd1be2007-09-09 15:41:59 +03007807static struct kvm_x86_ops vmx_x86_ops = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007808 .cpu_has_kvm_support = cpu_has_kvm_support,
7809 .disabled_by_bios = vmx_disabled_by_bios,
7810 .hardware_setup = hardware_setup,
7811 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +03007812 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007813 .hardware_enable = hardware_enable,
7814 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +08007815 .cpu_has_accelerated_tpr = report_flexpriority,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007816
7817 .vcpu_create = vmx_create_vcpu,
7818 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +03007819 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007820
Avi Kivity04d2cc72007-09-10 18:10:54 +03007821 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007822 .vcpu_load = vmx_vcpu_load,
7823 .vcpu_put = vmx_vcpu_put,
7824
Jan Kiszkac8639012012-09-21 05:42:55 +02007825 .update_db_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007826 .get_msr = vmx_get_msr,
7827 .set_msr = vmx_set_msr,
7828 .get_segment_base = vmx_get_segment_base,
7829 .get_segment = vmx_get_segment,
7830 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +02007831 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007832 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +02007833 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +02007834 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +03007835 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007836 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007837 .set_cr3 = vmx_set_cr3,
7838 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007839 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007840 .get_idt = vmx_get_idt,
7841 .set_idt = vmx_set_idt,
7842 .get_gdt = vmx_get_gdt,
7843 .set_gdt = vmx_set_gdt,
Gleb Natapov020df072010-04-13 10:05:23 +03007844 .set_dr7 = vmx_set_dr7,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03007845 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007846 .get_rflags = vmx_get_rflags,
7847 .set_rflags = vmx_set_rflags,
Avi Kivityebcbab42010-02-07 11:56:52 +02007848 .fpu_activate = vmx_fpu_activate,
Avi Kivity02daab22009-12-30 12:40:26 +02007849 .fpu_deactivate = vmx_fpu_deactivate,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007850
7851 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007852
Avi Kivity6aa8b732006-12-10 02:21:36 -08007853 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +02007854 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007855 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -04007856 .set_interrupt_shadow = vmx_set_interrupt_shadow,
7857 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +02007858 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +03007859 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007860 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +02007861 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +03007862 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +02007863 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007864 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +01007865 .get_nmi_mask = vmx_get_nmi_mask,
7866 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007867 .enable_nmi_window = enable_nmi_window,
7868 .enable_irq_window = enable_irq_window,
7869 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +08007870 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007871 .vm_has_apicv = vmx_vm_has_apicv,
7872 .load_eoi_exitmap = vmx_load_eoi_exitmap,
7873 .hwapic_irr_update = vmx_hwapic_irr_update,
7874 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +08007875 .sync_pir_to_irr = vmx_sync_pir_to_irr,
7876 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +03007877
Izik Eiduscbc94022007-10-25 00:29:55 +02007878 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +08007879 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +08007880 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -03007881
Avi Kivity586f9602010-11-18 13:09:54 +02007882 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +02007883
Sheng Yang17cc3932010-01-05 19:02:27 +08007884 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +08007885
7886 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +08007887
7888 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +00007889 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +02007890
7891 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +08007892
7893 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -10007894
Joerg Roedel4051b182011-03-25 09:44:49 +01007895 .set_tsc_khz = vmx_set_tsc_khz,
Will Auldba904632012-11-29 12:42:50 -08007896 .read_tsc_offset = vmx_read_tsc_offset,
Zachary Amsden99e3e302010-08-19 22:07:17 -10007897 .write_tsc_offset = vmx_write_tsc_offset,
Zachary Amsdene48672f2010-08-19 22:07:23 -10007898 .adjust_tsc_offset = vmx_adjust_tsc_offset,
Joerg Roedel857e4092011-03-25 09:44:50 +01007899 .compute_tsc_offset = vmx_compute_tsc_offset,
Nadav Har'Eld5c17852011-08-02 15:54:20 +03007900 .read_l1_tsc = vmx_read_l1_tsc,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +02007901
7902 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +02007903
7904 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +08007905 .handle_external_intr = vmx_handle_external_intr,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007906};
7907
7908static int __init vmx_init(void)
7909{
Yang Zhang8d146952013-01-25 10:18:50 +08007910 int r, i, msr;
Avi Kivity26bb0982009-09-07 11:14:12 +03007911
7912 rdmsrl_safe(MSR_EFER, &host_efer);
7913
7914 for (i = 0; i < NR_VMX_MSR; ++i)
7915 kvm_define_shared_msr(i, vmx_msr_index[i]);
He, Qingfdef3ad2007-04-30 09:45:24 +03007916
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007917 vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
He, Qingfdef3ad2007-04-30 09:45:24 +03007918 if (!vmx_io_bitmap_a)
7919 return -ENOMEM;
7920
Guo Chao2106a542012-06-15 11:31:56 +08007921 r = -ENOMEM;
7922
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007923 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08007924 if (!vmx_io_bitmap_b)
He, Qingfdef3ad2007-04-30 09:45:24 +03007925 goto out;
He, Qingfdef3ad2007-04-30 09:45:24 +03007926
Avi Kivity58972972009-02-24 22:26:47 +02007927 vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08007928 if (!vmx_msr_bitmap_legacy)
Sheng Yang25c5f222008-03-28 13:18:56 +08007929 goto out1;
Guo Chao2106a542012-06-15 11:31:56 +08007930
Yang Zhang8d146952013-01-25 10:18:50 +08007931 vmx_msr_bitmap_legacy_x2apic =
7932 (unsigned long *)__get_free_page(GFP_KERNEL);
7933 if (!vmx_msr_bitmap_legacy_x2apic)
7934 goto out2;
Sheng Yang25c5f222008-03-28 13:18:56 +08007935
Avi Kivity58972972009-02-24 22:26:47 +02007936 vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
Guo Chao2106a542012-06-15 11:31:56 +08007937 if (!vmx_msr_bitmap_longmode)
Yang Zhang8d146952013-01-25 10:18:50 +08007938 goto out3;
Guo Chao2106a542012-06-15 11:31:56 +08007939
Yang Zhang8d146952013-01-25 10:18:50 +08007940 vmx_msr_bitmap_longmode_x2apic =
7941 (unsigned long *)__get_free_page(GFP_KERNEL);
7942 if (!vmx_msr_bitmap_longmode_x2apic)
7943 goto out4;
Avi Kivity58972972009-02-24 22:26:47 +02007944
He, Qingfdef3ad2007-04-30 09:45:24 +03007945 /*
7946 * Allow direct access to the PC debug port (it is often used for I/O
7947 * delays, but the vmexits simply slow things down).
7948 */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007949 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
7950 clear_bit(0x80, vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03007951
Avi Kivity3e7c73e2009-02-24 21:46:19 +02007952 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
He, Qingfdef3ad2007-04-30 09:45:24 +03007953
Avi Kivity58972972009-02-24 22:26:47 +02007954 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
7955 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
Sheng Yang25c5f222008-03-28 13:18:56 +08007956
Sheng Yang2384d2b2008-01-17 15:14:33 +08007957 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
7958
Avi Kivity0ee75be2010-04-28 15:39:01 +03007959 r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
7960 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +03007961 if (r)
Yang Zhang458f2122013-04-08 15:26:33 +08007962 goto out5;
Sheng Yang25c5f222008-03-28 13:18:56 +08007963
Zhang Yanfei8f536b72012-12-06 23:43:34 +08007964#ifdef CONFIG_KEXEC
7965 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
7966 crash_vmclear_local_loaded_vmcss);
7967#endif
7968
Avi Kivity58972972009-02-24 22:26:47 +02007969 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
7970 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
7971 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
7972 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
7973 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
7974 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
Yang Zhang8d146952013-01-25 10:18:50 +08007975 memcpy(vmx_msr_bitmap_legacy_x2apic,
7976 vmx_msr_bitmap_legacy, PAGE_SIZE);
7977 memcpy(vmx_msr_bitmap_longmode_x2apic,
7978 vmx_msr_bitmap_longmode, PAGE_SIZE);
7979
Yang Zhang01e439b2013-04-11 19:25:12 +08007980 if (enable_apicv) {
Yang Zhang8d146952013-01-25 10:18:50 +08007981 for (msr = 0x800; msr <= 0x8ff; msr++)
7982 vmx_disable_intercept_msr_read_x2apic(msr);
7983
7984 /* According SDM, in x2apic mode, the whole id reg is used.
7985 * But in KVM, it only use the highest eight bits. Need to
7986 * intercept it */
7987 vmx_enable_intercept_msr_read_x2apic(0x802);
7988 /* TMCCT */
7989 vmx_enable_intercept_msr_read_x2apic(0x839);
7990 /* TPR */
7991 vmx_disable_intercept_msr_write_x2apic(0x808);
Yang Zhangc7c9c562013-01-25 10:18:51 +08007992 /* EOI */
7993 vmx_disable_intercept_msr_write_x2apic(0x80b);
7994 /* SELF-IPI */
7995 vmx_disable_intercept_msr_write_x2apic(0x83f);
Yang Zhang8d146952013-01-25 10:18:50 +08007996 }
He, Qingfdef3ad2007-04-30 09:45:24 +03007997
Avi Kivity089d0342009-03-23 18:26:32 +02007998 if (enable_ept) {
Xudong Hao3f6d8c82012-05-22 11:23:15 +08007999 kvm_mmu_set_mask_ptes(0ull,
8000 (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
8001 (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
8002 0ull, VMX_EPT_EXECUTABLE_MASK);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08008003 ept_set_mmio_spte_mask();
Sheng Yang5fdbcb92008-07-16 09:25:40 +08008004 kvm_enable_tdp();
8005 } else
8006 kvm_disable_tdp();
Sheng Yang14394422008-04-28 12:24:45 +08008007
He, Qingfdef3ad2007-04-30 09:45:24 +03008008 return 0;
8009
Yang Zhang458f2122013-04-08 15:26:33 +08008010out5:
8011 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
Yang Zhang8d146952013-01-25 10:18:50 +08008012out4:
Avi Kivity58972972009-02-24 22:26:47 +02008013 free_page((unsigned long)vmx_msr_bitmap_longmode);
Yang Zhang8d146952013-01-25 10:18:50 +08008014out3:
8015 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
Sheng Yang25c5f222008-03-28 13:18:56 +08008016out2:
Avi Kivity58972972009-02-24 22:26:47 +02008017 free_page((unsigned long)vmx_msr_bitmap_legacy);
He, Qingfdef3ad2007-04-30 09:45:24 +03008018out1:
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008019 free_page((unsigned long)vmx_io_bitmap_b);
He, Qingfdef3ad2007-04-30 09:45:24 +03008020out:
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008021 free_page((unsigned long)vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03008022 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008023}
8024
8025static void __exit vmx_exit(void)
8026{
Yang Zhang8d146952013-01-25 10:18:50 +08008027 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
8028 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
Avi Kivity58972972009-02-24 22:26:47 +02008029 free_page((unsigned long)vmx_msr_bitmap_legacy);
8030 free_page((unsigned long)vmx_msr_bitmap_longmode);
Avi Kivity3e7c73e2009-02-24 21:46:19 +02008031 free_page((unsigned long)vmx_io_bitmap_b);
8032 free_page((unsigned long)vmx_io_bitmap_a);
He, Qingfdef3ad2007-04-30 09:45:24 +03008033
Zhang Yanfei8f536b72012-12-06 23:43:34 +08008034#ifdef CONFIG_KEXEC
8035 rcu_assign_pointer(crash_vmclear_loaded_vmcss, NULL);
8036 synchronize_rcu();
8037#endif
8038
Zhang Xiantaocb498ea2007-11-14 20:39:31 +08008039 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -08008040}
8041
8042module_init(vmx_init)
8043module_exit(vmx_exit)