blob: c7e3b0c1a1caf033ee326e9ce41d9bc0f7239959 [file] [log] [blame]
srinidhi kasagar3f9900f2010-02-01 19:44:54 +05301/*
Linus Walleij1804edd2010-09-23 09:03:40 +02002 * Copyright (C) 2009 ST-Ericsson SA
srinidhi kasagar3f9900f2010-02-01 19:44:54 +05303 * Copyright (C) 2009 STMicroelectronics
4 *
5 * I2C master mode controller driver, used in Nomadik 8815
6 * and Ux500 platforms.
7 *
8 * Author: Srinidhi Kasagar <srinidhi.kasagar@stericsson.com>
9 * Author: Sachin Verma <sachin.verma@st.com>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2, as
13 * published by the Free Software Foundation.
14 */
15#include <linux/init.h>
16#include <linux/module.h>
Alessandro Rubini23560212012-06-11 22:56:38 +020017#include <linux/amba/bus.h>
18#include <linux/atomic.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090019#include <linux/slab.h>
srinidhi kasagar3f9900f2010-02-01 19:44:54 +053020#include <linux/interrupt.h>
21#include <linux/i2c.h>
22#include <linux/err.h>
23#include <linux/clk.h>
24#include <linux/io.h>
Rabin Vincentb0e751a2011-05-13 12:30:07 +020025#include <linux/pm_runtime.h>
Alessandro Rubiniaf97bac2012-06-11 22:56:26 +020026#include <linux/platform_data/i2c-nomadik.h>
Lee Jones43fea582012-08-06 11:09:57 +010027#include <linux/of.h>
28#include <linux/of_i2c.h>
Patrice Chotard24e9e152013-01-24 09:47:22 +010029#include <linux/pinctrl/consumer.h>
srinidhi kasagar3f9900f2010-02-01 19:44:54 +053030
31#define DRIVER_NAME "nmk-i2c"
32
33/* I2C Controller register offsets */
34#define I2C_CR (0x000)
35#define I2C_SCR (0x004)
36#define I2C_HSMCR (0x008)
37#define I2C_MCR (0x00C)
38#define I2C_TFR (0x010)
39#define I2C_SR (0x014)
40#define I2C_RFR (0x018)
41#define I2C_TFTR (0x01C)
42#define I2C_RFTR (0x020)
43#define I2C_DMAR (0x024)
44#define I2C_BRCR (0x028)
45#define I2C_IMSCR (0x02C)
46#define I2C_RISR (0x030)
47#define I2C_MISR (0x034)
48#define I2C_ICR (0x038)
49
50/* Control registers */
51#define I2C_CR_PE (0x1 << 0) /* Peripheral Enable */
52#define I2C_CR_OM (0x3 << 1) /* Operating mode */
53#define I2C_CR_SAM (0x1 << 3) /* Slave addressing mode */
54#define I2C_CR_SM (0x3 << 4) /* Speed mode */
55#define I2C_CR_SGCM (0x1 << 6) /* Slave general call mode */
56#define I2C_CR_FTX (0x1 << 7) /* Flush Transmit */
57#define I2C_CR_FRX (0x1 << 8) /* Flush Receive */
58#define I2C_CR_DMA_TX_EN (0x1 << 9) /* DMA Tx enable */
59#define I2C_CR_DMA_RX_EN (0x1 << 10) /* DMA Rx Enable */
60#define I2C_CR_DMA_SLE (0x1 << 11) /* DMA sync. logic enable */
61#define I2C_CR_LM (0x1 << 12) /* Loopback mode */
62#define I2C_CR_FON (0x3 << 13) /* Filtering on */
63#define I2C_CR_FS (0x3 << 15) /* Force stop enable */
64
65/* Master controller (MCR) register */
66#define I2C_MCR_OP (0x1 << 0) /* Operation */
67#define I2C_MCR_A7 (0x7f << 1) /* 7-bit address */
Jonas Aaberg8abf6fbb2011-10-20 18:23:01 +020068#define I2C_MCR_EA10 (0x7 << 8) /* 10-bit Extended address */
srinidhi kasagar3f9900f2010-02-01 19:44:54 +053069#define I2C_MCR_SB (0x1 << 11) /* Extended address */
70#define I2C_MCR_AM (0x3 << 12) /* Address type */
Jonas Aaberg8abf6fbb2011-10-20 18:23:01 +020071#define I2C_MCR_STOP (0x1 << 14) /* Stop condition */
72#define I2C_MCR_LENGTH (0x7ff << 15) /* Transaction length */
srinidhi kasagar3f9900f2010-02-01 19:44:54 +053073
74/* Status register (SR) */
75#define I2C_SR_OP (0x3 << 0) /* Operation */
76#define I2C_SR_STATUS (0x3 << 2) /* controller status */
77#define I2C_SR_CAUSE (0x7 << 4) /* Abort cause */
78#define I2C_SR_TYPE (0x3 << 7) /* Receive type */
79#define I2C_SR_LENGTH (0x7ff << 9) /* Transfer length */
80
81/* Interrupt mask set/clear (IMSCR) bits */
Jonas Aaberg8abf6fbb2011-10-20 18:23:01 +020082#define I2C_IT_TXFE (0x1 << 0)
srinidhi kasagar3f9900f2010-02-01 19:44:54 +053083#define I2C_IT_TXFNE (0x1 << 1)
84#define I2C_IT_TXFF (0x1 << 2)
85#define I2C_IT_TXFOVR (0x1 << 3)
86#define I2C_IT_RXFE (0x1 << 4)
87#define I2C_IT_RXFNF (0x1 << 5)
88#define I2C_IT_RXFF (0x1 << 6)
89#define I2C_IT_RFSR (0x1 << 16)
90#define I2C_IT_RFSE (0x1 << 17)
91#define I2C_IT_WTSR (0x1 << 18)
92#define I2C_IT_MTD (0x1 << 19)
93#define I2C_IT_STD (0x1 << 20)
94#define I2C_IT_MAL (0x1 << 24)
95#define I2C_IT_BERR (0x1 << 25)
96#define I2C_IT_MTDWS (0x1 << 28)
97
98#define GEN_MASK(val, mask, sb) (((val) << (sb)) & (mask))
99
100/* some bits in ICR are reserved */
101#define I2C_CLEAR_ALL_INTS 0x131f007f
102
103/* first three msb bits are reserved */
104#define IRQ_MASK(mask) (mask & 0x1fffffff)
105
106/* maximum threshold value */
107#define MAX_I2C_FIFO_THRESHOLD 15
108
109enum i2c_status {
110 I2C_NOP,
111 I2C_ON_GOING,
112 I2C_OK,
113 I2C_ABORT
114};
115
116/* operation */
117enum i2c_operation {
118 I2C_NO_OPERATION = 0xff,
119 I2C_WRITE = 0x00,
120 I2C_READ = 0x01
121};
122
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530123/**
124 * struct i2c_nmk_client - client specific data
125 * @slave_adr: 7-bit slave address
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300126 * @count: no. bytes to be transferred
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530127 * @buffer: client data buffer
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300128 * @xfer_bytes: bytes transferred till now
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530129 * @operation: current I2C operation
130 */
131struct i2c_nmk_client {
132 unsigned short slave_adr;
133 unsigned long count;
134 unsigned char *buffer;
135 unsigned long xfer_bytes;
136 enum i2c_operation operation;
137};
138
139/**
Jonas Aaberg8abf6fbb2011-10-20 18:23:01 +0200140 * struct nmk_i2c_dev - private data structure of the controller.
Alessandro Rubini23560212012-06-11 22:56:38 +0200141 * @adev: parent amba device.
Jonas Aaberg8abf6fbb2011-10-20 18:23:01 +0200142 * @adap: corresponding I2C adapter.
143 * @irq: interrupt line for the controller.
144 * @virtbase: virtual io memory area.
145 * @clk: hardware i2c block clock.
146 * @cfg: machine provided controller configuration.
147 * @cli: holder of client specific data.
148 * @stop: stop condition.
149 * @xfer_complete: acknowledge completion for a I2C message.
150 * @result: controller propogated result.
Jonas Aaberg8abf6fbb2011-10-20 18:23:01 +0200151 * @busy: Busy doing transfer.
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530152 */
153struct nmk_i2c_dev {
Alessandro Rubini23560212012-06-11 22:56:38 +0200154 struct amba_device *adev;
Jonas Aaberg8abf6fbb2011-10-20 18:23:01 +0200155 struct i2c_adapter adap;
156 int irq;
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530157 void __iomem *virtbase;
158 struct clk *clk;
159 struct nmk_i2c_controller cfg;
160 struct i2c_nmk_client cli;
Jonas Aaberg8abf6fbb2011-10-20 18:23:01 +0200161 int stop;
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530162 struct completion xfer_complete;
Jonas Aaberg8abf6fbb2011-10-20 18:23:01 +0200163 int result;
Jonas Aberga20d2392011-05-13 12:29:02 +0200164 bool busy;
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530165};
166
167/* controller's abort causes */
168static const char *abort_causes[] = {
169 "no ack received after address transmission",
170 "no ack received during data phase",
171 "ack received after xmission of master code",
172 "master lost arbitration",
173 "slave restarts",
174 "slave reset",
175 "overflow, maxsize is 2047 bytes",
176};
177
178static inline void i2c_set_bit(void __iomem *reg, u32 mask)
179{
180 writel(readl(reg) | mask, reg);
181}
182
183static inline void i2c_clr_bit(void __iomem *reg, u32 mask)
184{
185 writel(readl(reg) & ~mask, reg);
186}
187
188/**
189 * flush_i2c_fifo() - This function flushes the I2C FIFO
190 * @dev: private data of I2C Driver
191 *
192 * This function flushes the I2C Tx and Rx FIFOs. It returns
193 * 0 on successful flushing of FIFO
194 */
195static int flush_i2c_fifo(struct nmk_i2c_dev *dev)
196{
197#define LOOP_ATTEMPTS 10
198 int i;
199 unsigned long timeout;
200
201 /*
202 * flush the transmit and receive FIFO. The flushing
203 * operation takes several cycles before to be completed.
204 * On the completion, the I2C internal logic clears these
205 * bits, until then no one must access Tx, Rx FIFO and
206 * should poll on these bits waiting for the completion.
207 */
208 writel((I2C_CR_FTX | I2C_CR_FRX), dev->virtbase + I2C_CR);
209
210 for (i = 0; i < LOOP_ATTEMPTS; i++) {
Virupax Sadashivpetimathcd20e4f2011-05-13 12:29:46 +0200211 timeout = jiffies + dev->adap.timeout;
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530212
213 while (!time_after(jiffies, timeout)) {
214 if ((readl(dev->virtbase + I2C_CR) &
215 (I2C_CR_FTX | I2C_CR_FRX)) == 0)
216 return 0;
217 }
218 }
219
Alessandro Rubini23560212012-06-11 22:56:38 +0200220 dev_err(&dev->adev->dev,
Jonas Aaberg8abf6fbb2011-10-20 18:23:01 +0200221 "flushing operation timed out giving up after %d attempts",
222 LOOP_ATTEMPTS);
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530223
224 return -ETIMEDOUT;
225}
226
227/**
228 * disable_all_interrupts() - Disable all interrupts of this I2c Bus
229 * @dev: private data of I2C Driver
230 */
231static void disable_all_interrupts(struct nmk_i2c_dev *dev)
232{
233 u32 mask = IRQ_MASK(0);
234 writel(mask, dev->virtbase + I2C_IMSCR);
235}
236
237/**
238 * clear_all_interrupts() - Clear all interrupts of I2C Controller
239 * @dev: private data of I2C Driver
240 */
241static void clear_all_interrupts(struct nmk_i2c_dev *dev)
242{
243 u32 mask;
244 mask = IRQ_MASK(I2C_CLEAR_ALL_INTS);
245 writel(mask, dev->virtbase + I2C_ICR);
246}
247
248/**
249 * init_hw() - initialize the I2C hardware
250 * @dev: private data of I2C Driver
251 */
252static int init_hw(struct nmk_i2c_dev *dev)
253{
254 int stat;
255
256 stat = flush_i2c_fifo(dev);
257 if (stat)
Jonas Aberga20d2392011-05-13 12:29:02 +0200258 goto exit;
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530259
260 /* disable the controller */
261 i2c_clr_bit(dev->virtbase + I2C_CR , I2C_CR_PE);
262
263 disable_all_interrupts(dev);
264
265 clear_all_interrupts(dev);
266
267 dev->cli.operation = I2C_NO_OPERATION;
268
Jonas Aberga20d2392011-05-13 12:29:02 +0200269exit:
Jonas Aberga20d2392011-05-13 12:29:02 +0200270 return stat;
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530271}
272
273/* enable peripheral, master mode operation */
Jonas Aaberg8abf6fbb2011-10-20 18:23:01 +0200274#define DEFAULT_I2C_REG_CR ((1 << 1) | I2C_CR_PE)
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530275
276/**
277 * load_i2c_mcr_reg() - load the MCR register
278 * @dev: private data of controller
Virupax Sadashivpetimath51a0c8d2012-06-25 17:56:07 +0530279 * @flags: message flags
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530280 */
Virupax Sadashivpetimath51a0c8d2012-06-25 17:56:07 +0530281static u32 load_i2c_mcr_reg(struct nmk_i2c_dev *dev, u16 flags)
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530282{
283 u32 mcr = 0;
Virupax Sadashivpetimath51a0c8d2012-06-25 17:56:07 +0530284 unsigned short slave_adr_3msb_bits;
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530285
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530286 mcr |= GEN_MASK(dev->cli.slave_adr, I2C_MCR_A7, 1);
287
Virupax Sadashivpetimath51a0c8d2012-06-25 17:56:07 +0530288 if (unlikely(flags & I2C_M_TEN)) {
289 /* 10-bit address transaction */
290 mcr |= GEN_MASK(2, I2C_MCR_AM, 12);
291 /*
292 * Get the top 3 bits.
293 * EA10 represents extended address in MCR. This includes
294 * the extension (MSB bits) of the 7 bit address loaded
295 * in A7
296 */
297 slave_adr_3msb_bits = (dev->cli.slave_adr >> 7) & 0x7;
298
299 mcr |= GEN_MASK(slave_adr_3msb_bits, I2C_MCR_EA10, 8);
300 } else {
301 /* 7-bit address transaction */
302 mcr |= GEN_MASK(1, I2C_MCR_AM, 12);
303 }
304
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530305 /* start byte procedure not applied */
306 mcr |= GEN_MASK(0, I2C_MCR_SB, 11);
307
308 /* check the operation, master read/write? */
309 if (dev->cli.operation == I2C_WRITE)
310 mcr |= GEN_MASK(I2C_WRITE, I2C_MCR_OP, 0);
311 else
312 mcr |= GEN_MASK(I2C_READ, I2C_MCR_OP, 0);
313
314 /* stop or repeated start? */
315 if (dev->stop)
316 mcr |= GEN_MASK(1, I2C_MCR_STOP, 14);
317 else
318 mcr &= ~(GEN_MASK(1, I2C_MCR_STOP, 14));
319
320 mcr |= GEN_MASK(dev->cli.count, I2C_MCR_LENGTH, 15);
321
322 return mcr;
323}
324
325/**
326 * setup_i2c_controller() - setup the controller
327 * @dev: private data of controller
328 */
329static void setup_i2c_controller(struct nmk_i2c_dev *dev)
330{
331 u32 brcr1, brcr2;
332 u32 i2c_clk, div;
333
334 writel(0x0, dev->virtbase + I2C_CR);
335 writel(0x0, dev->virtbase + I2C_HSMCR);
336 writel(0x0, dev->virtbase + I2C_TFTR);
337 writel(0x0, dev->virtbase + I2C_RFTR);
338 writel(0x0, dev->virtbase + I2C_DMAR);
339
340 /*
341 * set the slsu:
342 *
343 * slsu defines the data setup time after SCL clock
344 * stretching in terms of i2c clk cycles. The
345 * needed setup time for the three modes are 250ns,
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300346 * 100ns, 10ns respectively thus leading to the values
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530347 * of 14, 6, 2 for a 48 MHz i2c clk.
348 */
349 writel(dev->cfg.slsu << 16, dev->virtbase + I2C_SCR);
350
351 i2c_clk = clk_get_rate(dev->clk);
352
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530353 /*
354 * The spec says, in case of std. mode the divider is
355 * 2 whereas it is 3 for fast and fastplus mode of
356 * operation. TODO - high speed support.
357 */
358 div = (dev->cfg.clk_freq > 100000) ? 3 : 2;
359
360 /*
361 * generate the mask for baud rate counters. The controller
362 * has two baud rate counters. One is used for High speed
363 * operation, and the other is for std, fast mode, fast mode
364 * plus operation. Currently we do not supprt high speed mode
365 * so set brcr1 to 0.
366 */
367 brcr1 = 0 << 16;
368 brcr2 = (i2c_clk/(dev->cfg.clk_freq * div)) & 0xffff;
369
370 /* set the baud rate counter register */
371 writel((brcr1 | brcr2), dev->virtbase + I2C_BRCR);
372
373 /*
374 * set the speed mode. Currently we support
375 * only standard and fast mode of operation
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300376 * TODO - support for fast mode plus (up to 1Mb/s)
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530377 * and high speed (up to 3.4 Mb/s)
378 */
379 if (dev->cfg.sm > I2C_FREQ_MODE_FAST) {
Alessandro Rubini23560212012-06-11 22:56:38 +0200380 dev_err(&dev->adev->dev,
Jonas Aaberg8abf6fbb2011-10-20 18:23:01 +0200381 "do not support this mode defaulting to std. mode\n");
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530382 brcr2 = i2c_clk/(100000 * 2) & 0xffff;
383 writel((brcr1 | brcr2), dev->virtbase + I2C_BRCR);
384 writel(I2C_FREQ_MODE_STANDARD << 4,
385 dev->virtbase + I2C_CR);
386 }
387 writel(dev->cfg.sm << 4, dev->virtbase + I2C_CR);
388
389 /* set the Tx and Rx FIFO threshold */
390 writel(dev->cfg.tft, dev->virtbase + I2C_TFTR);
391 writel(dev->cfg.rft, dev->virtbase + I2C_RFTR);
392}
393
394/**
395 * read_i2c() - Read from I2C client device
396 * @dev: private data of I2C Driver
Virupax Sadashivpetimath51a0c8d2012-06-25 17:56:07 +0530397 * @flags: message flags
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530398 *
399 * This function reads from i2c client device when controller is in
400 * master mode. There is a completion timeout. If there is no transfer
401 * before timeout error is returned.
402 */
Virupax Sadashivpetimath51a0c8d2012-06-25 17:56:07 +0530403static int read_i2c(struct nmk_i2c_dev *dev, u16 flags)
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530404{
405 u32 status = 0;
Wolfram Sang876ae852013-01-24 11:27:46 +0100406 u32 mcr, irq_mask;
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530407 int timeout;
408
Virupax Sadashivpetimath51a0c8d2012-06-25 17:56:07 +0530409 mcr = load_i2c_mcr_reg(dev, flags);
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530410 writel(mcr, dev->virtbase + I2C_MCR);
411
412 /* load the current CR value */
413 writel(readl(dev->virtbase + I2C_CR) | DEFAULT_I2C_REG_CR,
414 dev->virtbase + I2C_CR);
415
416 /* enable the controller */
417 i2c_set_bit(dev->virtbase + I2C_CR, I2C_CR_PE);
418
419 init_completion(&dev->xfer_complete);
420
421 /* enable interrupts by setting the mask */
422 irq_mask = (I2C_IT_RXFNF | I2C_IT_RXFF |
423 I2C_IT_MAL | I2C_IT_BERR);
424
425 if (dev->stop)
426 irq_mask |= I2C_IT_MTD;
427 else
428 irq_mask |= I2C_IT_MTDWS;
429
430 irq_mask = I2C_CLEAR_ALL_INTS & IRQ_MASK(irq_mask);
431
432 writel(readl(dev->virtbase + I2C_IMSCR) | irq_mask,
433 dev->virtbase + I2C_IMSCR);
434
srinidhi kasagar4b723a42011-08-09 20:17:22 +0200435 timeout = wait_for_completion_timeout(
Virupax Sadashivpetimathcd20e4f2011-05-13 12:29:46 +0200436 &dev->xfer_complete, dev->adap.timeout);
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530437
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530438 if (timeout == 0) {
Virupax Sadashivpetimath0511f642011-05-13 12:30:53 +0200439 /* Controller timed out */
Alessandro Rubini23560212012-06-11 22:56:38 +0200440 dev_err(&dev->adev->dev, "read from slave 0x%x timed out\n",
Virupax Sadashivpetimath4cb3f532011-05-13 12:29:55 +0200441 dev->cli.slave_adr);
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530442 status = -ETIMEDOUT;
443 }
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530444 return status;
445}
446
Virupax Sadashivpetimath55355342011-05-13 12:30:34 +0200447static void fill_tx_fifo(struct nmk_i2c_dev *dev, int no_bytes)
448{
449 int count;
450
451 for (count = (no_bytes - 2);
452 (count > 0) &&
453 (dev->cli.count != 0);
454 count--) {
455 /* write to the Tx FIFO */
456 writeb(*dev->cli.buffer,
457 dev->virtbase + I2C_TFR);
458 dev->cli.buffer++;
459 dev->cli.count--;
460 dev->cli.xfer_bytes++;
461 }
462
463}
464
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530465/**
466 * write_i2c() - Write data to I2C client.
467 * @dev: private data of I2C Driver
Virupax Sadashivpetimath51a0c8d2012-06-25 17:56:07 +0530468 * @flags: message flags
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530469 *
470 * This function writes data to I2C client
471 */
Virupax Sadashivpetimath51a0c8d2012-06-25 17:56:07 +0530472static int write_i2c(struct nmk_i2c_dev *dev, u16 flags)
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530473{
474 u32 status = 0;
Wolfram Sang876ae852013-01-24 11:27:46 +0100475 u32 mcr, irq_mask;
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530476 int timeout;
477
Virupax Sadashivpetimath51a0c8d2012-06-25 17:56:07 +0530478 mcr = load_i2c_mcr_reg(dev, flags);
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530479
480 writel(mcr, dev->virtbase + I2C_MCR);
481
482 /* load the current CR value */
483 writel(readl(dev->virtbase + I2C_CR) | DEFAULT_I2C_REG_CR,
484 dev->virtbase + I2C_CR);
485
486 /* enable the controller */
487 i2c_set_bit(dev->virtbase + I2C_CR , I2C_CR_PE);
488
489 init_completion(&dev->xfer_complete);
490
491 /* enable interrupts by settings the masks */
Virupax Sadashivpetimath55355342011-05-13 12:30:34 +0200492 irq_mask = (I2C_IT_TXFOVR | I2C_IT_MAL | I2C_IT_BERR);
493
494 /* Fill the TX FIFO with transmit data */
495 fill_tx_fifo(dev, MAX_I2C_FIFO_THRESHOLD);
496
497 if (dev->cli.count != 0)
498 irq_mask |= I2C_IT_TXFNE;
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530499
500 /*
501 * check if we want to transfer a single or multiple bytes, if so
502 * set the MTDWS bit (Master Transaction Done Without Stop)
503 * to start repeated start operation
504 */
505 if (dev->stop)
506 irq_mask |= I2C_IT_MTD;
507 else
508 irq_mask |= I2C_IT_MTDWS;
509
510 irq_mask = I2C_CLEAR_ALL_INTS & IRQ_MASK(irq_mask);
511
512 writel(readl(dev->virtbase + I2C_IMSCR) | irq_mask,
513 dev->virtbase + I2C_IMSCR);
514
srinidhi kasagar4b723a42011-08-09 20:17:22 +0200515 timeout = wait_for_completion_timeout(
Virupax Sadashivpetimathcd20e4f2011-05-13 12:29:46 +0200516 &dev->xfer_complete, dev->adap.timeout);
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530517
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530518 if (timeout == 0) {
Virupax Sadashivpetimath0511f642011-05-13 12:30:53 +0200519 /* Controller timed out */
Alessandro Rubini23560212012-06-11 22:56:38 +0200520 dev_err(&dev->adev->dev, "write to slave 0x%x timed out\n",
Virupax Sadashivpetimath4cb3f532011-05-13 12:29:55 +0200521 dev->cli.slave_adr);
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530522 status = -ETIMEDOUT;
523 }
524
525 return status;
526}
527
528/**
Linus Walleij82a44132011-05-13 12:31:01 +0200529 * nmk_i2c_xfer_one() - transmit a single I2C message
530 * @dev: device with a message encoded into it
531 * @flags: message flags
532 */
533static int nmk_i2c_xfer_one(struct nmk_i2c_dev *dev, u16 flags)
534{
535 int status;
536
537 if (flags & I2C_M_RD) {
538 /* read operation */
539 dev->cli.operation = I2C_READ;
Virupax Sadashivpetimath51a0c8d2012-06-25 17:56:07 +0530540 status = read_i2c(dev, flags);
Linus Walleij82a44132011-05-13 12:31:01 +0200541 } else {
542 /* write operation */
543 dev->cli.operation = I2C_WRITE;
Virupax Sadashivpetimath51a0c8d2012-06-25 17:56:07 +0530544 status = write_i2c(dev, flags);
Linus Walleij82a44132011-05-13 12:31:01 +0200545 }
546
547 if (status || (dev->result)) {
548 u32 i2c_sr;
549 u32 cause;
550
551 i2c_sr = readl(dev->virtbase + I2C_SR);
552 /*
553 * Check if the controller I2C operation status
554 * is set to ABORT(11b).
555 */
556 if (((i2c_sr >> 2) & 0x3) == 0x3) {
557 /* get the abort cause */
558 cause = (i2c_sr >> 4) & 0x7;
Alessandro Rubini23560212012-06-11 22:56:38 +0200559 dev_err(&dev->adev->dev, "%s\n",
Jonas Aaberg8abf6fbb2011-10-20 18:23:01 +0200560 cause >= ARRAY_SIZE(abort_causes) ?
Linus Walleij82a44132011-05-13 12:31:01 +0200561 "unknown reason" :
562 abort_causes[cause]);
563 }
564
565 (void) init_hw(dev);
566
567 status = status ? status : dev->result;
568 }
569
570 return status;
571}
572
573/**
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530574 * nmk_i2c_xfer() - I2C transfer function used by kernel framework
Linus Walleij1804edd2010-09-23 09:03:40 +0200575 * @i2c_adap: Adapter pointer to the controller
576 * @msgs: Pointer to data to be written.
577 * @num_msgs: Number of messages to be executed
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530578 *
579 * This is the function called by the generic kernel i2c_transfer()
580 * or i2c_smbus...() API calls. Note that this code is protected by the
581 * semaphore set in the kernel i2c_transfer() function.
582 *
583 * NOTE:
584 * READ TRANSFER : We impose a restriction of the first message to be the
Jonas Aaberg8abf6fbb2011-10-20 18:23:01 +0200585 * index message for any read transaction.
586 * - a no index is coded as '0',
587 * - 2byte big endian index is coded as '3'
588 * !!! msg[0].buf holds the actual index.
589 * This is compatible with generic messages of smbus emulator
590 * that send a one byte index.
591 * eg. a I2C transation to read 2 bytes from index 0
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530592 * idx = 0;
593 * msg[0].addr = client->addr;
594 * msg[0].flags = 0x0;
595 * msg[0].len = 1;
596 * msg[0].buf = &idx;
597 *
598 * msg[1].addr = client->addr;
599 * msg[1].flags = I2C_M_RD;
600 * msg[1].len = 2;
601 * msg[1].buf = rd_buff
602 * i2c_transfer(adap, msg, 2);
603 *
604 * WRITE TRANSFER : The I2C standard interface interprets all data as payload.
605 * If you want to emulate an SMBUS write transaction put the
606 * index as first byte(or first and second) in the payload.
607 * eg. a I2C transation to write 2 bytes from index 1
608 * wr_buff[0] = 0x1;
609 * wr_buff[1] = 0x23;
610 * wr_buff[2] = 0x46;
611 * msg[0].flags = 0x0;
612 * msg[0].len = 3;
613 * msg[0].buf = wr_buff;
614 * i2c_transfer(adap, msg, 1);
615 *
616 * To read or write a block of data (multiple bytes) using SMBUS emulation
617 * please use the i2c_smbus_read_i2c_block_data()
618 * or i2c_smbus_write_i2c_block_data() API
619 */
620static int nmk_i2c_xfer(struct i2c_adapter *i2c_adap,
621 struct i2c_msg msgs[], int num_msgs)
622{
623 int status;
624 int i;
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530625 struct nmk_i2c_dev *dev = i2c_get_adapdata(i2c_adap);
Virupax Sadashivpetimathebd10e02011-05-13 12:30:23 +0200626 int j;
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530627
Jonas Aberga20d2392011-05-13 12:29:02 +0200628 dev->busy = true;
629
Alessandro Rubini23560212012-06-11 22:56:38 +0200630 pm_runtime_get_sync(&dev->adev->dev);
Jonas Aberga20d2392011-05-13 12:29:02 +0200631
Philippe Begnic817315f2012-10-10 13:02:26 +0200632 status = clk_prepare_enable(dev->clk);
633 if (status) {
634 dev_err(&dev->adev->dev, "can't prepare_enable clock\n");
635 goto out_clk;
636 }
Linus Walleij8ef4f4e2010-09-23 09:03:55 +0200637
Patrice Chotard24e9e152013-01-24 09:47:22 +0100638 /* Optionaly enable pins to be muxed in and configured */
Linus Walleijac844b62013-06-05 15:38:02 +0200639 pinctrl_pm_select_default_state(&dev->adev->dev);
Patrice Chotard24e9e152013-01-24 09:47:22 +0100640
Virupax Sadashivpetimathebd10e02011-05-13 12:30:23 +0200641 status = init_hw(dev);
642 if (status)
643 goto out;
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530644
Linus Walleij82a44132011-05-13 12:31:01 +0200645 /* Attempt three times to send the message queue */
Virupax Sadashivpetimathebd10e02011-05-13 12:30:23 +0200646 for (j = 0; j < 3; j++) {
647 /* setup the i2c controller */
648 setup_i2c_controller(dev);
Jonas Aberga20d2392011-05-13 12:29:02 +0200649
Virupax Sadashivpetimathebd10e02011-05-13 12:30:23 +0200650 for (i = 0; i < num_msgs; i++) {
Virupax Sadashivpetimathebd10e02011-05-13 12:30:23 +0200651 dev->cli.slave_adr = msgs[i].addr;
652 dev->cli.buffer = msgs[i].buf;
653 dev->cli.count = msgs[i].len;
654 dev->stop = (i < (num_msgs - 1)) ? 0 : 1;
655 dev->result = 0;
656
Linus Walleij82a44132011-05-13 12:31:01 +0200657 status = nmk_i2c_xfer_one(dev, msgs[i].flags);
658 if (status != 0)
Virupax Sadashivpetimathebd10e02011-05-13 12:30:23 +0200659 break;
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530660 }
Virupax Sadashivpetimathebd10e02011-05-13 12:30:23 +0200661 if (status == 0)
662 break;
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530663 }
Jonas Aberga20d2392011-05-13 12:29:02 +0200664
665out:
Philippe Begnic817315f2012-10-10 13:02:26 +0200666 clk_disable_unprepare(dev->clk);
667out_clk:
Patrice Chotard24e9e152013-01-24 09:47:22 +0100668 /* Optionally let pins go into idle state */
Linus Walleijac844b62013-06-05 15:38:02 +0200669 pinctrl_pm_select_idle_state(&dev->adev->dev);
Patrice Chotard24e9e152013-01-24 09:47:22 +0100670
Alessandro Rubini23560212012-06-11 22:56:38 +0200671 pm_runtime_put_sync(&dev->adev->dev);
Jonas Aberga20d2392011-05-13 12:29:02 +0200672
673 dev->busy = false;
Linus Walleij8ef4f4e2010-09-23 09:03:55 +0200674
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530675 /* return the no. messages processed */
676 if (status)
677 return status;
678 else
679 return num_msgs;
680}
681
682/**
683 * disable_interrupts() - disable the interrupts
684 * @dev: private data of controller
Linus Walleij1804edd2010-09-23 09:03:40 +0200685 * @irq: interrupt number
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530686 */
687static int disable_interrupts(struct nmk_i2c_dev *dev, u32 irq)
688{
689 irq = IRQ_MASK(irq);
690 writel(readl(dev->virtbase + I2C_IMSCR) & ~(I2C_CLEAR_ALL_INTS & irq),
691 dev->virtbase + I2C_IMSCR);
692 return 0;
693}
694
695/**
696 * i2c_irq_handler() - interrupt routine
697 * @irq: interrupt number
698 * @arg: data passed to the handler
699 *
700 * This is the interrupt handler for the i2c driver. Currently
701 * it handles the major interrupts like Rx & Tx FIFO management
702 * interrupts, master transaction interrupts, arbitration and
703 * bus error interrupts. The rest of the interrupts are treated as
704 * unhandled.
705 */
706static irqreturn_t i2c_irq_handler(int irq, void *arg)
707{
708 struct nmk_i2c_dev *dev = arg;
709 u32 tft, rft;
710 u32 count;
Wolfram Sang876ae852013-01-24 11:27:46 +0100711 u32 misr, src;
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530712
713 /* load Tx FIFO and Rx FIFO threshold values */
714 tft = readl(dev->virtbase + I2C_TFTR);
715 rft = readl(dev->virtbase + I2C_RFTR);
716
717 /* read interrupt status register */
718 misr = readl(dev->virtbase + I2C_MISR);
719
720 src = __ffs(misr);
721 switch ((1 << src)) {
722
723 /* Transmit FIFO nearly empty interrupt */
724 case I2C_IT_TXFNE:
725 {
726 if (dev->cli.operation == I2C_READ) {
727 /*
728 * in read operation why do we care for writing?
729 * so disable the Transmit FIFO interrupt
730 */
731 disable_interrupts(dev, I2C_IT_TXFNE);
732 } else {
Virupax Sadashivpetimath55355342011-05-13 12:30:34 +0200733 fill_tx_fifo(dev, (MAX_I2C_FIFO_THRESHOLD - tft));
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530734 /*
735 * if done, close the transfer by disabling the
736 * corresponding TXFNE interrupt
737 */
738 if (dev->cli.count == 0)
739 disable_interrupts(dev, I2C_IT_TXFNE);
740 }
741 }
742 break;
743
744 /*
745 * Rx FIFO nearly full interrupt.
746 * This is set when the numer of entries in Rx FIFO is
747 * greater or equal than the threshold value programmed
748 * in RFT
749 */
750 case I2C_IT_RXFNF:
751 for (count = rft; count > 0; count--) {
752 /* Read the Rx FIFO */
753 *dev->cli.buffer = readb(dev->virtbase + I2C_RFR);
754 dev->cli.buffer++;
755 }
756 dev->cli.count -= rft;
757 dev->cli.xfer_bytes += rft;
758 break;
759
760 /* Rx FIFO full */
761 case I2C_IT_RXFF:
762 for (count = MAX_I2C_FIFO_THRESHOLD; count > 0; count--) {
763 *dev->cli.buffer = readb(dev->virtbase + I2C_RFR);
764 dev->cli.buffer++;
765 }
766 dev->cli.count -= MAX_I2C_FIFO_THRESHOLD;
767 dev->cli.xfer_bytes += MAX_I2C_FIFO_THRESHOLD;
768 break;
769
770 /* Master Transaction Done with/without stop */
771 case I2C_IT_MTD:
772 case I2C_IT_MTDWS:
773 if (dev->cli.operation == I2C_READ) {
Rabin Vincent1df3ab12010-04-27 10:31:08 +0530774 while (!(readl(dev->virtbase + I2C_RISR)
775 & I2C_IT_RXFE)) {
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530776 if (dev->cli.count == 0)
777 break;
778 *dev->cli.buffer =
779 readb(dev->virtbase + I2C_RFR);
780 dev->cli.buffer++;
781 dev->cli.count--;
782 dev->cli.xfer_bytes++;
783 }
784 }
785
Virupax Sadashivpetimathb5e890f2011-05-13 12:30:42 +0200786 disable_all_interrupts(dev);
787 clear_all_interrupts(dev);
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530788
789 if (dev->cli.count) {
Virupax Sadashivpetimath99381be2011-05-13 12:29:28 +0200790 dev->result = -EIO;
Alessandro Rubini23560212012-06-11 22:56:38 +0200791 dev_err(&dev->adev->dev,
Jonas Aaberg8abf6fbb2011-10-20 18:23:01 +0200792 "%lu bytes still remain to be xfered\n",
793 dev->cli.count);
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530794 (void) init_hw(dev);
795 }
796 complete(&dev->xfer_complete);
797
798 break;
799
800 /* Master Arbitration lost interrupt */
801 case I2C_IT_MAL:
Virupax Sadashivpetimath99381be2011-05-13 12:29:28 +0200802 dev->result = -EIO;
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530803 (void) init_hw(dev);
804
805 i2c_set_bit(dev->virtbase + I2C_ICR, I2C_IT_MAL);
806 complete(&dev->xfer_complete);
807
808 break;
809
810 /*
811 * Bus Error interrupt.
812 * This happens when an unexpected start/stop condition occurs
813 * during the transaction.
814 */
815 case I2C_IT_BERR:
Virupax Sadashivpetimath99381be2011-05-13 12:29:28 +0200816 dev->result = -EIO;
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530817 /* get the status */
818 if (((readl(dev->virtbase + I2C_SR) >> 2) & 0x3) == I2C_ABORT)
819 (void) init_hw(dev);
820
821 i2c_set_bit(dev->virtbase + I2C_ICR, I2C_IT_BERR);
822 complete(&dev->xfer_complete);
823
824 break;
825
826 /*
827 * Tx FIFO overrun interrupt.
828 * This is set when a write operation in Tx FIFO is performed and
829 * the Tx FIFO is full.
830 */
831 case I2C_IT_TXFOVR:
Virupax Sadashivpetimath99381be2011-05-13 12:29:28 +0200832 dev->result = -EIO;
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530833 (void) init_hw(dev);
834
Alessandro Rubini23560212012-06-11 22:56:38 +0200835 dev_err(&dev->adev->dev, "Tx Fifo Over run\n");
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530836 complete(&dev->xfer_complete);
837
838 break;
839
840 /* unhandled interrupts by this driver - TODO*/
841 case I2C_IT_TXFE:
842 case I2C_IT_TXFF:
843 case I2C_IT_RXFE:
844 case I2C_IT_RFSR:
845 case I2C_IT_RFSE:
846 case I2C_IT_WTSR:
847 case I2C_IT_STD:
Alessandro Rubini23560212012-06-11 22:56:38 +0200848 dev_err(&dev->adev->dev, "unhandled Interrupt\n");
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530849 break;
850 default:
Alessandro Rubini23560212012-06-11 22:56:38 +0200851 dev_err(&dev->adev->dev, "spurious Interrupt..\n");
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530852 break;
853 }
854
855 return IRQ_HANDLED;
856}
857
Jonas Aberga20d2392011-05-13 12:29:02 +0200858
859#ifdef CONFIG_PM
Rabin Vincentb0e751a2011-05-13 12:30:07 +0200860static int nmk_i2c_suspend(struct device *dev)
Jonas Aberga20d2392011-05-13 12:29:02 +0200861{
Alessandro Rubini23560212012-06-11 22:56:38 +0200862 struct amba_device *adev = to_amba_device(dev);
863 struct nmk_i2c_dev *nmk_i2c = amba_get_drvdata(adev);
Jonas Aberga20d2392011-05-13 12:29:02 +0200864
Rabin Vincentb0e751a2011-05-13 12:30:07 +0200865 if (nmk_i2c->busy)
Jonas Aberga20d2392011-05-13 12:29:02 +0200866 return -EBUSY;
Rabin Vincentb0e751a2011-05-13 12:30:07 +0200867
Linus Walleijac844b62013-06-05 15:38:02 +0200868 pinctrl_pm_select_sleep_state(dev);
Patrice Chotard24e9e152013-01-24 09:47:22 +0100869
Rabin Vincentb0e751a2011-05-13 12:30:07 +0200870 return 0;
871}
872
873static int nmk_i2c_resume(struct device *dev)
874{
Patrice Chotard24e9e152013-01-24 09:47:22 +0100875 /* First go to the default state */
Linus Walleijac844b62013-06-05 15:38:02 +0200876 pinctrl_pm_select_default_state(dev);
Patrice Chotard24e9e152013-01-24 09:47:22 +0100877 /* Then let's idle the pins until the next transfer happens */
Linus Walleijac844b62013-06-05 15:38:02 +0200878 pinctrl_pm_select_idle_state(dev);
879
Rabin Vincentb0e751a2011-05-13 12:30:07 +0200880 return 0;
Jonas Aberga20d2392011-05-13 12:29:02 +0200881}
882#else
883#define nmk_i2c_suspend NULL
Rabin Vincentb0e751a2011-05-13 12:30:07 +0200884#define nmk_i2c_resume NULL
Jonas Aberga20d2392011-05-13 12:29:02 +0200885#endif
886
Rabin Vincentb0e751a2011-05-13 12:30:07 +0200887/*
888 * We use noirq so that we suspend late and resume before the wakeup interrupt
889 * to ensure that we do the !pm_runtime_suspended() check in resume before
890 * there has been a regular pm runtime resume (via pm_runtime_get_sync()).
891 */
892static const struct dev_pm_ops nmk_i2c_pm = {
893 .suspend_noirq = nmk_i2c_suspend,
894 .resume_noirq = nmk_i2c_resume,
895};
896
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530897static unsigned int nmk_i2c_functionality(struct i2c_adapter *adap)
898{
Virupax Sadashivpetimath51a0c8d2012-06-25 17:56:07 +0530899 return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL | I2C_FUNC_10BIT_ADDR;
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530900}
901
902static const struct i2c_algorithm nmk_i2c_algo = {
903 .master_xfer = nmk_i2c_xfer,
904 .functionality = nmk_i2c_functionality
905};
906
Lee Jonesb007a3e2012-08-07 12:27:24 +0100907static struct nmk_i2c_controller u8500_i2c = {
908 /*
909 * Slave data setup time; 250ns, 100ns, and 10ns, which
910 * is 14, 6 and 2 respectively for a 48Mhz i2c clock.
911 */
912 .slsu = 0xe,
913 .tft = 1, /* Tx FIFO threshold */
914 .rft = 8, /* Rx FIFO threshold */
915 .clk_freq = 400000, /* fast mode operation */
916 .timeout = 200, /* Slave response timeout(ms) */
917 .sm = I2C_FREQ_MODE_FAST,
918};
919
Lee Jones43fea582012-08-06 11:09:57 +0100920static void nmk_i2c_of_probe(struct device_node *np,
921 struct nmk_i2c_controller *pdata)
922{
923 of_property_read_u32(np, "clock-frequency", &pdata->clk_freq);
924
925 /* This driver only supports 'standard' and 'fast' modes of operation. */
926 if (pdata->clk_freq <= 100000)
927 pdata->sm = I2C_FREQ_MODE_STANDARD;
928 else
929 pdata->sm = I2C_FREQ_MODE_FAST;
930}
931
Alessandro Rubini23560212012-06-11 22:56:38 +0200932static atomic_t adapter_id = ATOMIC_INIT(0);
933
934static int nmk_i2c_probe(struct amba_device *adev, const struct amba_id *id)
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530935{
936 int ret = 0;
Lee Jonesb007a3e2012-08-07 12:27:24 +0100937 struct nmk_i2c_controller *pdata = adev->dev.platform_data;
Lee Jones43fea582012-08-06 11:09:57 +0100938 struct device_node *np = adev->dev.of_node;
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530939 struct nmk_i2c_dev *dev;
940 struct i2c_adapter *adap;
941
Lee Jones43fea582012-08-06 11:09:57 +0100942 if (!pdata) {
943 if (np) {
944 pdata = devm_kzalloc(&adev->dev, sizeof(*pdata), GFP_KERNEL);
945 if (!pdata) {
946 ret = -ENOMEM;
947 goto err_no_mem;
948 }
949 /* Provide the default configuration as a base. */
950 memcpy(pdata, &u8500_i2c, sizeof(struct nmk_i2c_controller));
951 nmk_i2c_of_probe(np, pdata);
952 } else
953 /* No i2c configuration found, using the default. */
954 pdata = &u8500_i2c;
955 }
Lee Jonesb007a3e2012-08-07 12:27:24 +0100956
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530957 dev = kzalloc(sizeof(struct nmk_i2c_dev), GFP_KERNEL);
958 if (!dev) {
Alessandro Rubini23560212012-06-11 22:56:38 +0200959 dev_err(&adev->dev, "cannot allocate memory\n");
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530960 ret = -ENOMEM;
961 goto err_no_mem;
962 }
Jonas Aberga20d2392011-05-13 12:29:02 +0200963 dev->busy = false;
Alessandro Rubini23560212012-06-11 22:56:38 +0200964 dev->adev = adev;
965 amba_set_drvdata(adev, dev);
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530966
Linus Walleijac844b62013-06-05 15:38:02 +0200967 /* Select default pin state */
968 pinctrl_pm_select_default_state(&adev->dev);
969 /* If possible, let's go to idle until the first transfer */
970 pinctrl_pm_select_idle_state(&adev->dev);
Patrice Chotard24e9e152013-01-24 09:47:22 +0100971
Alessandro Rubini23560212012-06-11 22:56:38 +0200972 dev->virtbase = ioremap(adev->res.start, resource_size(&adev->res));
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530973 if (!dev->virtbase) {
974 ret = -ENOMEM;
975 goto err_no_ioremap;
976 }
977
Alessandro Rubini23560212012-06-11 22:56:38 +0200978 dev->irq = adev->irq[0];
Yong Zhang43110512011-09-21 17:28:33 +0800979 ret = request_irq(dev->irq, i2c_irq_handler, 0,
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530980 DRIVER_NAME, dev);
981 if (ret) {
Alessandro Rubini23560212012-06-11 22:56:38 +0200982 dev_err(&adev->dev, "cannot claim the irq %d\n", dev->irq);
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530983 goto err_irq;
984 }
985
Alessandro Rubini23560212012-06-11 22:56:38 +0200986 pm_suspend_ignore_children(&adev->dev, true);
Rabin Vincentb0e751a2011-05-13 12:30:07 +0200987
Alessandro Rubini23560212012-06-11 22:56:38 +0200988 dev->clk = clk_get(&adev->dev, NULL);
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530989 if (IS_ERR(dev->clk)) {
Alessandro Rubini23560212012-06-11 22:56:38 +0200990 dev_err(&adev->dev, "could not get i2c clock\n");
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530991 ret = PTR_ERR(dev->clk);
992 goto err_no_clk;
993 }
994
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530995 adap = &dev->adap;
Lee Jones43fea582012-08-06 11:09:57 +0100996 adap->dev.of_node = np;
Alessandro Rubini23560212012-06-11 22:56:38 +0200997 adap->dev.parent = &adev->dev;
srinidhi kasagar3f9900f2010-02-01 19:44:54 +0530998 adap->owner = THIS_MODULE;
999 adap->class = I2C_CLASS_HWMON | I2C_CLASS_SPD;
1000 adap->algo = &nmk_i2c_algo;
Lee Jones98582d92012-04-17 15:52:26 +01001001 adap->timeout = msecs_to_jiffies(pdata->timeout);
Alessandro Rubini23560212012-06-11 22:56:38 +02001002 adap->nr = atomic_read(&adapter_id);
Linus Walleij6d779a42010-11-30 16:59:29 +01001003 snprintf(adap->name, sizeof(adap->name),
Alessandro Rubini23560212012-06-11 22:56:38 +02001004 "Nomadik I2C%d at %pR", adap->nr, &adev->res);
1005 atomic_inc(&adapter_id);
srinidhi kasagar3f9900f2010-02-01 19:44:54 +05301006
1007 /* fetch the controller configuration from machine */
1008 dev->cfg.clk_freq = pdata->clk_freq;
1009 dev->cfg.slsu = pdata->slsu;
1010 dev->cfg.tft = pdata->tft;
1011 dev->cfg.rft = pdata->rft;
1012 dev->cfg.sm = pdata->sm;
1013
1014 i2c_set_adapdata(adap, dev);
1015
Alessandro Rubini23560212012-06-11 22:56:38 +02001016 dev_info(&adev->dev,
Jonas Aaberg8abf6fbb2011-10-20 18:23:01 +02001017 "initialize %s on virtual base %p\n",
1018 adap->name, dev->virtbase);
srinidhi kasagar3f9900f2010-02-01 19:44:54 +05301019
1020 ret = i2c_add_numbered_adapter(adap);
1021 if (ret) {
Alessandro Rubini23560212012-06-11 22:56:38 +02001022 dev_err(&adev->dev, "failed to add adapter\n");
srinidhi kasagar3f9900f2010-02-01 19:44:54 +05301023 goto err_add_adap;
1024 }
1025
Lee Jones43fea582012-08-06 11:09:57 +01001026 of_i2c_register_devices(adap);
1027
Alessandro Rubini23560212012-06-11 22:56:38 +02001028 pm_runtime_put(&adev->dev);
1029
srinidhi kasagar3f9900f2010-02-01 19:44:54 +05301030 return 0;
1031
srinidhi kasagar3f9900f2010-02-01 19:44:54 +05301032 err_add_adap:
1033 clk_put(dev->clk);
1034 err_no_clk:
1035 free_irq(dev->irq, dev);
1036 err_irq:
1037 iounmap(dev->virtbase);
1038 err_no_ioremap:
srinidhi kasagar3f9900f2010-02-01 19:44:54 +05301039 kfree(dev);
1040 err_no_mem:
1041
1042 return ret;
1043}
1044
Alessandro Rubini23560212012-06-11 22:56:38 +02001045static int nmk_i2c_remove(struct amba_device *adev)
srinidhi kasagar3f9900f2010-02-01 19:44:54 +05301046{
Alessandro Rubini23560212012-06-11 22:56:38 +02001047 struct resource *res = &adev->res;
1048 struct nmk_i2c_dev *dev = amba_get_drvdata(adev);
srinidhi kasagar3f9900f2010-02-01 19:44:54 +05301049
1050 i2c_del_adapter(&dev->adap);
1051 flush_i2c_fifo(dev);
1052 disable_all_interrupts(dev);
1053 clear_all_interrupts(dev);
1054 /* disable the controller */
1055 i2c_clr_bit(dev->virtbase + I2C_CR, I2C_CR_PE);
1056 free_irq(dev->irq, dev);
1057 iounmap(dev->virtbase);
Rabin Vincenta1c27672010-04-27 10:31:07 +05301058 if (res)
1059 release_mem_region(res->start, resource_size(res));
srinidhi kasagar3f9900f2010-02-01 19:44:54 +05301060 clk_put(dev->clk);
Alessandro Rubini23560212012-06-11 22:56:38 +02001061 pm_runtime_disable(&adev->dev);
srinidhi kasagar3f9900f2010-02-01 19:44:54 +05301062 kfree(dev);
1063
1064 return 0;
1065}
1066
Alessandro Rubini23560212012-06-11 22:56:38 +02001067static struct amba_id nmk_i2c_ids[] = {
1068 {
1069 .id = 0x00180024,
1070 .mask = 0x00ffffff,
1071 },
1072 {
1073 .id = 0x00380024,
1074 .mask = 0x00ffffff,
1075 },
1076 {},
1077};
1078
1079MODULE_DEVICE_TABLE(amba, nmk_i2c_ids);
1080
1081static struct amba_driver nmk_i2c_driver = {
1082 .drv = {
srinidhi kasagar3f9900f2010-02-01 19:44:54 +05301083 .owner = THIS_MODULE,
1084 .name = DRIVER_NAME,
Rabin Vincentb0e751a2011-05-13 12:30:07 +02001085 .pm = &nmk_i2c_pm,
srinidhi kasagar3f9900f2010-02-01 19:44:54 +05301086 },
Alessandro Rubini23560212012-06-11 22:56:38 +02001087 .id_table = nmk_i2c_ids,
srinidhi kasagar3f9900f2010-02-01 19:44:54 +05301088 .probe = nmk_i2c_probe,
Alessandro Rubini23560212012-06-11 22:56:38 +02001089 .remove = nmk_i2c_remove,
srinidhi kasagar3f9900f2010-02-01 19:44:54 +05301090};
1091
1092static int __init nmk_i2c_init(void)
1093{
Alessandro Rubini23560212012-06-11 22:56:38 +02001094 return amba_driver_register(&nmk_i2c_driver);
srinidhi kasagar3f9900f2010-02-01 19:44:54 +05301095}
1096
1097static void __exit nmk_i2c_exit(void)
1098{
Alessandro Rubini23560212012-06-11 22:56:38 +02001099 amba_driver_unregister(&nmk_i2c_driver);
srinidhi kasagar3f9900f2010-02-01 19:44:54 +05301100}
1101
1102subsys_initcall(nmk_i2c_init);
1103module_exit(nmk_i2c_exit);
1104
1105MODULE_AUTHOR("Sachin Verma, Srinidhi KASAGAR");
1106MODULE_DESCRIPTION("Nomadik/Ux500 I2C driver");
1107MODULE_LICENSE("GPL");