blob: 128111d8ffe0de7ffcdaf0891221ff37d0ae61f8 [file] [log] [blame]
Ingo Molnarc140df92008-01-30 13:30:09 +01001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Firmware replacement code.
Ingo Molnarc140df92008-01-30 13:30:09 +01003 *
Pavel Machek8caac562008-11-26 17:15:27 +01004 * Work around broken BIOSes that don't set an aperture, only set the
5 * aperture in the AGP bridge, or set too small aperture.
6 *
Ingo Molnarc140df92008-01-30 13:30:09 +01007 * If all fails map the aperture over some low memory. This is cheaper than
8 * doing bounce buffering. The memory is lost. This is done at early boot
9 * because only the bootmem allocator can allocate 32+MB.
10 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070011 * Copyright 2002 Andi Kleen, SuSE Labs.
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/kernel.h>
14#include <linux/types.h>
15#include <linux/init.h>
16#include <linux/bootmem.h>
17#include <linux/mmzone.h>
18#include <linux/pci_ids.h>
19#include <linux/pci.h>
20#include <linux/bitops.h>
Aaron Durbin56dd6692006-09-26 10:52:40 +020021#include <linux/ioport.h>
Pavel Machek2050d452008-03-13 23:05:41 +010022#include <linux/suspend.h>
Catalin Marinasacde31d2009-08-27 14:29:20 +010023#include <linux/kmemleak.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <asm/e820.h>
25#include <asm/io.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090026#include <asm/iommu.h>
Joerg Roedel395624f2007-10-24 12:49:47 +020027#include <asm/gart.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <asm/pci-direct.h>
Andi Kleenca8642f2006-01-11 22:44:27 +010029#include <asm/dma.h>
Andi Kleena32073b2006-06-26 13:56:40 +020030#include <asm/k8.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
Joerg Roedel0440d4c2007-10-24 12:49:50 +020032int gart_iommu_aperture;
Pavel Machek7de6a4c2008-03-13 11:03:58 +010033int gart_iommu_aperture_disabled __initdata;
34int gart_iommu_aperture_allowed __initdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
36int fallback_aper_order __initdata = 1; /* 64MB */
Pavel Machek7de6a4c2008-03-13 11:03:58 +010037int fallback_aper_force __initdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
39int fix_aperture __initdata = 1;
40
Yinghai Lu55c0d722008-04-19 01:31:11 -070041struct bus_dev_range {
42 int bus;
43 int dev_base;
44 int dev_limit;
45};
46
47static struct bus_dev_range bus_dev_ranges[] __initdata = {
48 { 0x00, 0x18, 0x20},
49 { 0xff, 0x00, 0x20},
50 { 0xfe, 0x00, 0x20}
51};
52
Aaron Durbin56dd6692006-09-26 10:52:40 +020053static struct resource gart_resource = {
54 .name = "GART",
55 .flags = IORESOURCE_MEM,
56};
57
58static void __init insert_aperture_resource(u32 aper_base, u32 aper_size)
59{
60 gart_resource.start = aper_base;
61 gart_resource.end = aper_base + aper_size - 1;
62 insert_resource(&iomem_resource, &gart_resource);
63}
64
Andrew Morton42442ed2005-06-08 15:49:25 -070065/* This code runs before the PCI subsystem is initialized, so just
66 access the northbridge directly. */
Linus Torvalds1da177e2005-04-16 15:20:36 -070067
Ingo Molnarc140df92008-01-30 13:30:09 +010068static u32 __init allocate_aperture(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070069{
Linus Torvalds1da177e2005-04-16 15:20:36 -070070 u32 aper_size;
Ingo Molnarc140df92008-01-30 13:30:09 +010071 void *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -070072
Yinghai Lu7677b2e2008-04-14 20:40:37 -070073 /* aper_size should <= 1G */
74 if (fallback_aper_order > 5)
75 fallback_aper_order = 5;
Ingo Molnarc140df92008-01-30 13:30:09 +010076 aper_size = (32 * 1024 * 1024) << fallback_aper_order;
Linus Torvalds1da177e2005-04-16 15:20:36 -070077
Ingo Molnarc140df92008-01-30 13:30:09 +010078 /*
79 * Aperture has to be naturally aligned. This means a 2GB aperture
80 * won't have much chance of finding a place in the lower 4GB of
81 * memory. Unfortunately we cannot move it up because that would
82 * make the IOMMU useless.
Linus Torvalds1da177e2005-04-16 15:20:36 -070083 */
Yinghai Lu7677b2e2008-04-14 20:40:37 -070084 /*
85 * using 512M as goal, in case kexec will load kernel_big
86 * that will do the on position decompress, and could overlap with
87 * that positon with gart that is used.
88 * sequende:
89 * kernel_small
90 * ==> kexec (with kdump trigger path or previous doesn't shutdown gart)
91 * ==> kernel_small(gart area become e820_reserved)
92 * ==> kexec (with kdump trigger path or previous doesn't shutdown gart)
93 * ==> kerne_big (uncompressed size will be big than 64M or 128M)
94 * so don't use 512M below as gart iommu, leave the space for kernel
95 * code for safe
96 */
97 p = __alloc_bootmem_nopanic(aper_size, aper_size, 512ULL<<20);
Catalin Marinasacde31d2009-08-27 14:29:20 +010098 /*
99 * Kmemleak should not scan this block as it may not be mapped via the
100 * kernel direct mapping.
101 */
102 kmemleak_ignore(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103 if (!p || __pa(p)+aper_size > 0xffffffff) {
Ingo Molnar31183ba2008-01-30 13:30:10 +0100104 printk(KERN_ERR
105 "Cannot allocate aperture memory hole (%p,%uK)\n",
106 p, aper_size>>10);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107 if (p)
James Puthukattukaran82d1bb72007-05-02 19:27:13 +0200108 free_bootmem(__pa(p), aper_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109 return 0;
110 }
Ingo Molnar31183ba2008-01-30 13:30:10 +0100111 printk(KERN_INFO "Mapping aperture over %d KB of RAM @ %lx\n",
112 aper_size >> 10, __pa(p));
Aaron Durbin56dd6692006-09-26 10:52:40 +0200113 insert_aperture_resource((u32)__pa(p), aper_size);
Pavel Machek2050d452008-03-13 23:05:41 +0100114 register_nosave_region((u32)__pa(p) >> PAGE_SHIFT,
115 (u32)__pa(p+aper_size) >> PAGE_SHIFT);
Ingo Molnarc140df92008-01-30 13:30:09 +0100116
117 return (u32)__pa(p);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118}
119
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120
Andrew Morton42442ed2005-06-08 15:49:25 -0700121/* Find a PCI capability */
Pavel Machekdd564d02008-05-27 18:03:56 +0200122static u32 __init find_cap(int bus, int slot, int func, int cap)
Ingo Molnarc140df92008-01-30 13:30:09 +0100123{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124 int bytes;
Ingo Molnarc140df92008-01-30 13:30:09 +0100125 u8 pos;
126
Yinghai Lu55c0d722008-04-19 01:31:11 -0700127 if (!(read_pci_config_16(bus, slot, func, PCI_STATUS) &
Ingo Molnarc140df92008-01-30 13:30:09 +0100128 PCI_STATUS_CAP_LIST))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129 return 0;
Ingo Molnarc140df92008-01-30 13:30:09 +0100130
Yinghai Lu55c0d722008-04-19 01:31:11 -0700131 pos = read_pci_config_byte(bus, slot, func, PCI_CAPABILITY_LIST);
Ingo Molnarc140df92008-01-30 13:30:09 +0100132 for (bytes = 0; bytes < 48 && pos >= 0x40; bytes++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133 u8 id;
Ingo Molnarc140df92008-01-30 13:30:09 +0100134
135 pos &= ~3;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700136 id = read_pci_config_byte(bus, slot, func, pos+PCI_CAP_LIST_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137 if (id == 0xff)
138 break;
Ingo Molnarc140df92008-01-30 13:30:09 +0100139 if (id == cap)
140 return pos;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700141 pos = read_pci_config_byte(bus, slot, func,
Ingo Molnarc140df92008-01-30 13:30:09 +0100142 pos+PCI_CAP_LIST_NEXT);
143 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144 return 0;
Ingo Molnarc140df92008-01-30 13:30:09 +0100145}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146
147/* Read a standard AGPv3 bridge header */
Pavel Machekdd564d02008-05-27 18:03:56 +0200148static u32 __init read_agp(int bus, int slot, int func, int cap, u32 *order)
Ingo Molnarc140df92008-01-30 13:30:09 +0100149{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150 u32 apsize;
151 u32 apsizereg;
152 int nbits;
153 u32 aper_low, aper_hi;
154 u64 aper;
Yinghai Lu1edc1ab2008-04-13 01:11:41 -0700155 u32 old_order;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156
Yinghai Lu55c0d722008-04-19 01:31:11 -0700157 printk(KERN_INFO "AGP bridge at %02x:%02x:%02x\n", bus, slot, func);
158 apsizereg = read_pci_config_16(bus, slot, func, cap + 0x14);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159 if (apsizereg == 0xffffffff) {
Ingo Molnar31183ba2008-01-30 13:30:10 +0100160 printk(KERN_ERR "APSIZE in AGP bridge unreadable\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161 return 0;
162 }
163
Yinghai Lu1edc1ab2008-04-13 01:11:41 -0700164 /* old_order could be the value from NB gart setting */
165 old_order = *order;
166
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167 apsize = apsizereg & 0xfff;
168 /* Some BIOS use weird encodings not in the AGPv3 table. */
Ingo Molnarc140df92008-01-30 13:30:09 +0100169 if (apsize & 0xff)
170 apsize |= 0xf00;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171 nbits = hweight16(apsize);
172 *order = 7 - nbits;
173 if ((int)*order < 0) /* < 32MB */
174 *order = 0;
Ingo Molnarc140df92008-01-30 13:30:09 +0100175
Yinghai Lu55c0d722008-04-19 01:31:11 -0700176 aper_low = read_pci_config(bus, slot, func, 0x10);
177 aper_hi = read_pci_config(bus, slot, func, 0x14);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178 aper = (aper_low & ~((1<<22)-1)) | ((u64)aper_hi << 32);
179
Yinghai Lu1edc1ab2008-04-13 01:11:41 -0700180 /*
181 * On some sick chips, APSIZE is 0. It means it wants 4G
182 * so let double check that order, and lets trust AMD NB settings:
183 */
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700184 printk(KERN_INFO "Aperture from AGP @ %Lx old size %u MB\n",
185 aper, 32 << old_order);
186 if (aper + (32ULL<<(20 + *order)) > 0x100000000ULL) {
Yinghai Lu1edc1ab2008-04-13 01:11:41 -0700187 printk(KERN_INFO "Aperture size %u MB (APSIZE %x) is not right, using settings from NB\n",
188 32 << *order, apsizereg);
189 *order = old_order;
190 }
191
Ingo Molnar31183ba2008-01-30 13:30:10 +0100192 printk(KERN_INFO "Aperture from AGP @ %Lx size %u MB (APSIZE %x)\n",
193 aper, 32 << *order, apsizereg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700195 if (!aperture_valid(aper, (32*1024*1024) << *order, 32<<20))
Ingo Molnarc140df92008-01-30 13:30:09 +0100196 return 0;
197 return (u32)aper;
198}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199
Ingo Molnarc140df92008-01-30 13:30:09 +0100200/*
201 * Look for an AGP bridge. Windows only expects the aperture in the
202 * AGP bridge and some BIOS forget to initialize the Northbridge too.
203 * Work around this here.
204 *
205 * Do an PCI bus scan by hand because we're running before the PCI
206 * subsystem.
207 *
208 * All K8 AGP bridges are AGPv3 compliant, so we can do this scan
209 * generically. It's probably overkill to always scan all slots because
210 * the AGP bridges should be always an own bus on the HT hierarchy,
211 * but do it here for future safety.
212 */
Pavel Machekdd564d02008-05-27 18:03:56 +0200213static u32 __init search_agp_bridge(u32 *order, int *valid_agp)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214{
Yinghai Lu55c0d722008-04-19 01:31:11 -0700215 int bus, slot, func;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216
217 /* Poor man's PCI discovery */
Yinghai Lu55c0d722008-04-19 01:31:11 -0700218 for (bus = 0; bus < 256; bus++) {
Ingo Molnarc140df92008-01-30 13:30:09 +0100219 for (slot = 0; slot < 32; slot++) {
220 for (func = 0; func < 8; func++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221 u32 class, cap;
222 u8 type;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700223 class = read_pci_config(bus, slot, func,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224 PCI_CLASS_REVISION);
225 if (class == 0xffffffff)
Ingo Molnarc140df92008-01-30 13:30:09 +0100226 break;
227
228 switch (class >> 16) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229 case PCI_CLASS_BRIDGE_HOST:
230 case PCI_CLASS_BRIDGE_OTHER: /* needed? */
231 /* AGP bridge? */
Yinghai Lu55c0d722008-04-19 01:31:11 -0700232 cap = find_cap(bus, slot, func,
Ingo Molnarc140df92008-01-30 13:30:09 +0100233 PCI_CAP_ID_AGP);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234 if (!cap)
235 break;
Ingo Molnarc140df92008-01-30 13:30:09 +0100236 *valid_agp = 1;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700237 return read_agp(bus, slot, func, cap,
Ingo Molnarc140df92008-01-30 13:30:09 +0100238 order);
239 }
240
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 /* No multi-function device? */
Yinghai Lu55c0d722008-04-19 01:31:11 -0700242 type = read_pci_config_byte(bus, slot, func,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243 PCI_HEADER_TYPE);
244 if (!(type & 0x80))
245 break;
Ingo Molnarc140df92008-01-30 13:30:09 +0100246 }
247 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248 }
Ingo Molnar31183ba2008-01-30 13:30:10 +0100249 printk(KERN_INFO "No AGP bridge found\n");
Ingo Molnarc140df92008-01-30 13:30:09 +0100250
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251 return 0;
252}
253
Yinghai Luaaf23042008-01-30 13:33:09 +0100254static int gart_fix_e820 __initdata = 1;
255
256static int __init parse_gart_mem(char *p)
257{
258 if (!p)
259 return -EINVAL;
260
261 if (!strncmp(p, "off", 3))
262 gart_fix_e820 = 0;
263 else if (!strncmp(p, "on", 2))
264 gart_fix_e820 = 1;
265
266 return 0;
267}
268early_param("gart_fix_e820", parse_gart_mem);
269
270void __init early_gart_iommu_check(void)
271{
272 /*
273 * in case it is enabled before, esp for kexec/kdump,
274 * previous kernel already enable that. memset called
275 * by allocate_aperture/__alloc_bootmem_nopanic cause restart.
276 * or second kernel have different position for GART hole. and new
277 * kernel could use hole as RAM that is still used by GART set by
278 * first kernel
279 * or BIOS forget to put that in reserved.
280 * try to update e820 to make that region as reserved.
281 */
Pavel Machekfa5b8a32008-05-26 20:40:47 +0200282 int i, fix, slot;
Yinghai Luaaf23042008-01-30 13:33:09 +0100283 u32 ctl;
284 u32 aper_size = 0, aper_order = 0, last_aper_order = 0;
285 u64 aper_base = 0, last_aper_base = 0;
Pavel Machekfa5b8a32008-05-26 20:40:47 +0200286 int aper_enabled = 0, last_aper_enabled = 0, last_valid = 0;
Yinghai Luaaf23042008-01-30 13:33:09 +0100287
288 if (!early_pci_allowed())
289 return;
290
Pavel Machekfa5b8a32008-05-26 20:40:47 +0200291 /* This is mostly duplicate of iommu_hole_init */
Yinghai Luaaf23042008-01-30 13:33:09 +0100292 fix = 0;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700293 for (i = 0; i < ARRAY_SIZE(bus_dev_ranges); i++) {
294 int bus;
295 int dev_base, dev_limit;
Yinghai Luaaf23042008-01-30 13:33:09 +0100296
Yinghai Lu55c0d722008-04-19 01:31:11 -0700297 bus = bus_dev_ranges[i].bus;
298 dev_base = bus_dev_ranges[i].dev_base;
299 dev_limit = bus_dev_ranges[i].dev_limit;
Yinghai Luaaf23042008-01-30 13:33:09 +0100300
Yinghai Lu55c0d722008-04-19 01:31:11 -0700301 for (slot = dev_base; slot < dev_limit; slot++) {
302 if (!early_is_k8_nb(read_pci_config(bus, slot, 3, 0x00)))
303 continue;
304
305 ctl = read_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL);
306 aper_enabled = ctl & AMD64_GARTEN;
307 aper_order = (ctl >> 1) & 7;
308 aper_size = (32 * 1024 * 1024) << aper_order;
309 aper_base = read_pci_config(bus, slot, 3, AMD64_GARTAPERTUREBASE) & 0x7fff;
310 aper_base <<= 25;
311
Pavel Machekfa5b8a32008-05-26 20:40:47 +0200312 if (last_valid) {
313 if ((aper_order != last_aper_order) ||
314 (aper_base != last_aper_base) ||
315 (aper_enabled != last_aper_enabled)) {
316 fix = 1;
317 break;
318 }
Yinghai Lu55c0d722008-04-19 01:31:11 -0700319 }
Pavel Machekfa5b8a32008-05-26 20:40:47 +0200320
Yinghai Lu55c0d722008-04-19 01:31:11 -0700321 last_aper_order = aper_order;
322 last_aper_base = aper_base;
323 last_aper_enabled = aper_enabled;
Pavel Machekfa5b8a32008-05-26 20:40:47 +0200324 last_valid = 1;
Yinghai Luaaf23042008-01-30 13:33:09 +0100325 }
Yinghai Luaaf23042008-01-30 13:33:09 +0100326 }
327
328 if (!fix && !aper_enabled)
329 return;
330
331 if (!aper_base || !aper_size || aper_base + aper_size > 0x100000000UL)
332 fix = 1;
333
334 if (gart_fix_e820 && !fix && aper_enabled) {
Yinghai Lu07545572008-06-21 03:50:47 -0700335 if (e820_any_mapped(aper_base, aper_base + aper_size,
336 E820_RAM)) {
Pavel Machek0abbc782008-05-20 16:27:17 +0200337 /* reserve it, so we can reuse it in second kernel */
Yinghai Luaaf23042008-01-30 13:33:09 +0100338 printk(KERN_INFO "update e820 for GART\n");
Yinghai Lud0be6bd2008-06-15 18:58:51 -0700339 e820_add_region(aper_base, aper_size, E820_RESERVED);
Yinghai Luaaf23042008-01-30 13:33:09 +0100340 update_e820();
341 }
Yinghai Luaaf23042008-01-30 13:33:09 +0100342 }
343
Pavel Machek4f384f82008-05-26 21:17:30 +0200344 if (!fix)
345 return;
346
Yinghai Luaaf23042008-01-30 13:33:09 +0100347 /* different nodes have different setting, disable them all at first*/
Yinghai Lu55c0d722008-04-19 01:31:11 -0700348 for (i = 0; i < ARRAY_SIZE(bus_dev_ranges); i++) {
349 int bus;
350 int dev_base, dev_limit;
Yinghai Luaaf23042008-01-30 13:33:09 +0100351
Yinghai Lu55c0d722008-04-19 01:31:11 -0700352 bus = bus_dev_ranges[i].bus;
353 dev_base = bus_dev_ranges[i].dev_base;
354 dev_limit = bus_dev_ranges[i].dev_limit;
355
356 for (slot = dev_base; slot < dev_limit; slot++) {
357 if (!early_is_k8_nb(read_pci_config(bus, slot, 3, 0x00)))
358 continue;
359
360 ctl = read_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL);
361 ctl &= ~AMD64_GARTEN;
362 write_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL, ctl);
363 }
Yinghai Luaaf23042008-01-30 13:33:09 +0100364 }
365
366}
367
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700368static int __initdata printed_gart_size_msg;
369
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200370void __init gart_iommu_hole_init(void)
Ingo Molnarc140df92008-01-30 13:30:09 +0100371{
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700372 u32 agp_aper_base = 0, agp_aper_order = 0;
Andi Kleen50895c52005-11-05 17:25:53 +0100373 u32 aper_size, aper_alloc = 0, aper_order = 0, last_aper_order = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374 u64 aper_base, last_aper_base = 0;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700375 int fix, slot, valid_agp = 0;
376 int i, node;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200378 if (gart_iommu_aperture_disabled || !fix_aperture ||
379 !early_pci_allowed())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 return;
381
Dan Aloni753811d2007-07-21 17:11:36 +0200382 printk(KERN_INFO "Checking aperture...\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700384 if (!fallback_aper_force)
385 agp_aper_base = search_agp_bridge(&agp_aper_order, &valid_agp);
386
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 fix = 0;
Yinghai Lu47db4c32008-01-30 13:33:18 +0100388 node = 0;
Yinghai Lu55c0d722008-04-19 01:31:11 -0700389 for (i = 0; i < ARRAY_SIZE(bus_dev_ranges); i++) {
390 int bus;
391 int dev_base, dev_limit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392
Yinghai Lu55c0d722008-04-19 01:31:11 -0700393 bus = bus_dev_ranges[i].bus;
394 dev_base = bus_dev_ranges[i].dev_base;
395 dev_limit = bus_dev_ranges[i].dev_limit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396
Yinghai Lu55c0d722008-04-19 01:31:11 -0700397 for (slot = dev_base; slot < dev_limit; slot++) {
398 if (!early_is_k8_nb(read_pci_config(bus, slot, 3, 0x00)))
399 continue;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400
Yinghai Lu55c0d722008-04-19 01:31:11 -0700401 iommu_detected = 1;
402 gart_iommu_aperture = 1;
Ingo Molnarc140df92008-01-30 13:30:09 +0100403
Yinghai Lu55c0d722008-04-19 01:31:11 -0700404 aper_order = (read_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL) >> 1) & 7;
405 aper_size = (32 * 1024 * 1024) << aper_order;
406 aper_base = read_pci_config(bus, slot, 3, AMD64_GARTAPERTUREBASE) & 0x7fff;
407 aper_base <<= 25;
408
409 printk(KERN_INFO "Node %d: aperture @ %Lx size %u MB\n",
410 node, aper_base, aper_size >> 20);
411 node++;
412
413 if (!aperture_valid(aper_base, aper_size, 64<<20)) {
414 if (valid_agp && agp_aper_base &&
415 agp_aper_base == aper_base &&
416 agp_aper_order == aper_order) {
417 /* the same between two setting from NB and agp */
Yinghai Luc987d122008-06-24 22:14:09 -0700418 if (!no_iommu &&
419 max_pfn > MAX_DMA32_PFN &&
420 !printed_gart_size_msg) {
Yinghai Lu55c0d722008-04-19 01:31:11 -0700421 printk(KERN_ERR "you are using iommu with agp, but GART size is less than 64M\n");
422 printk(KERN_ERR "please increase GART size in your BIOS setup\n");
423 printk(KERN_ERR "if BIOS doesn't have that option, contact your HW vendor!\n");
424 printed_gart_size_msg = 1;
425 }
426 } else {
427 fix = 1;
428 goto out;
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700429 }
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700430 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431
Yinghai Lu55c0d722008-04-19 01:31:11 -0700432 if ((last_aper_order && aper_order != last_aper_order) ||
433 (last_aper_base && aper_base != last_aper_base)) {
434 fix = 1;
435 goto out;
436 }
437 last_aper_order = aper_order;
438 last_aper_base = aper_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439 }
Ingo Molnarc140df92008-01-30 13:30:09 +0100440 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441
Yinghai Lu55c0d722008-04-19 01:31:11 -0700442out:
Aaron Durbin56dd6692006-09-26 10:52:40 +0200443 if (!fix && !fallback_aper_force) {
444 if (last_aper_base) {
445 unsigned long n = (32 * 1024 * 1024) << last_aper_order;
Ingo Molnarc140df92008-01-30 13:30:09 +0100446
Aaron Durbin56dd6692006-09-26 10:52:40 +0200447 insert_aperture_resource((u32)last_aper_base, n);
448 }
Ingo Molnarc140df92008-01-30 13:30:09 +0100449 return;
Aaron Durbin56dd6692006-09-26 10:52:40 +0200450 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451
Yinghai Lu8c9fd91a2008-04-13 18:42:31 -0700452 if (!fallback_aper_force) {
453 aper_alloc = agp_aper_base;
454 aper_order = agp_aper_order;
455 }
Ingo Molnarc140df92008-01-30 13:30:09 +0100456
457 if (aper_alloc) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458 /* Got the aperture from the AGP bridge */
Andi Kleen63f02fd2005-09-12 18:49:24 +0200459 } else if (swiotlb && !valid_agp) {
460 /* Do nothing */
Yinghai Luc987d122008-06-24 22:14:09 -0700461 } else if ((!no_iommu && max_pfn > MAX_DMA32_PFN) ||
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462 force_iommu ||
463 valid_agp ||
Ingo Molnarc140df92008-01-30 13:30:09 +0100464 fallback_aper_force) {
Adam Jackson9b156842008-09-29 14:52:03 -0400465 printk(KERN_INFO
Ingo Molnar31183ba2008-01-30 13:30:10 +0100466 "Your BIOS doesn't leave a aperture memory hole\n");
Adam Jackson9b156842008-09-29 14:52:03 -0400467 printk(KERN_INFO
Ingo Molnar31183ba2008-01-30 13:30:10 +0100468 "Please enable the IOMMU option in the BIOS setup\n");
Adam Jackson9b156842008-09-29 14:52:03 -0400469 printk(KERN_INFO
Ingo Molnar31183ba2008-01-30 13:30:10 +0100470 "This costs you %d MB of RAM\n",
471 32 << fallback_aper_order);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472
473 aper_order = fallback_aper_order;
474 aper_alloc = allocate_aperture();
Ingo Molnarc140df92008-01-30 13:30:09 +0100475 if (!aper_alloc) {
476 /*
477 * Could disable AGP and IOMMU here, but it's
478 * probably not worth it. But the later users
479 * cannot deal with bad apertures and turning
480 * on the aperture over memory causes very
481 * strange problems, so it's better to panic
482 * early.
483 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 panic("Not enough memory for aperture");
485 }
Ingo Molnarc140df92008-01-30 13:30:09 +0100486 } else {
487 return;
488 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489
490 /* Fix up the north bridges */
Yinghai Lu55c0d722008-04-19 01:31:11 -0700491 for (i = 0; i < ARRAY_SIZE(bus_dev_ranges); i++) {
492 int bus;
493 int dev_base, dev_limit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494
Yinghai Lu55c0d722008-04-19 01:31:11 -0700495 bus = bus_dev_ranges[i].bus;
496 dev_base = bus_dev_ranges[i].dev_base;
497 dev_limit = bus_dev_ranges[i].dev_limit;
498 for (slot = dev_base; slot < dev_limit; slot++) {
499 if (!early_is_k8_nb(read_pci_config(bus, slot, 3, 0x00)))
500 continue;
501
502 /* Don't enable translation yet. That is done later.
503 Assume this BIOS didn't initialise the GART so
504 just overwrite all previous bits */
505 write_pci_config(bus, slot, 3, AMD64_GARTAPERTURECTL, aper_order << 1);
506 write_pci_config(bus, slot, 3, AMD64_GARTAPERTUREBASE, aper_alloc >> 25);
507 }
Ingo Molnarc140df92008-01-30 13:30:09 +0100508 }
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200509
510 set_up_gart_resume(aper_order, aper_alloc);
Ingo Molnarc140df92008-01-30 13:30:09 +0100511}