| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* | 
|  | 2 | *  ahci.c - AHCI SATA support | 
|  | 3 | * | 
| Jeff Garzik | af36d7f | 2005-08-28 20:18:39 -0400 | [diff] [blame] | 4 | *  Maintained by:  Jeff Garzik <jgarzik@pobox.com> | 
|  | 5 | *    		    Please ALWAYS copy linux-ide@vger.kernel.org | 
|  | 6 | *		    on emails. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 7 | * | 
| Jeff Garzik | af36d7f | 2005-08-28 20:18:39 -0400 | [diff] [blame] | 8 | *  Copyright 2004-2005 Red Hat, Inc. | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 9 | * | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 10 | * | 
| Jeff Garzik | af36d7f | 2005-08-28 20:18:39 -0400 | [diff] [blame] | 11 | *  This program is free software; you can redistribute it and/or modify | 
|  | 12 | *  it under the terms of the GNU General Public License as published by | 
|  | 13 | *  the Free Software Foundation; either version 2, or (at your option) | 
|  | 14 | *  any later version. | 
|  | 15 | * | 
|  | 16 | *  This program is distributed in the hope that it will be useful, | 
|  | 17 | *  but WITHOUT ANY WARRANTY; without even the implied warranty of | 
|  | 18 | *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the | 
|  | 19 | *  GNU General Public License for more details. | 
|  | 20 | * | 
|  | 21 | *  You should have received a copy of the GNU General Public License | 
|  | 22 | *  along with this program; see the file COPYING.  If not, write to | 
|  | 23 | *  the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA. | 
|  | 24 | * | 
|  | 25 | * | 
|  | 26 | * libata documentation is available via 'make {ps|pdf}docs', | 
|  | 27 | * as Documentation/DocBook/libata.* | 
|  | 28 | * | 
|  | 29 | * AHCI hardware documentation: | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 30 | * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf | 
| Jeff Garzik | af36d7f | 2005-08-28 20:18:39 -0400 | [diff] [blame] | 31 | * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 32 | * | 
|  | 33 | */ | 
|  | 34 |  | 
|  | 35 | #include <linux/kernel.h> | 
|  | 36 | #include <linux/module.h> | 
|  | 37 | #include <linux/pci.h> | 
|  | 38 | #include <linux/init.h> | 
|  | 39 | #include <linux/blkdev.h> | 
|  | 40 | #include <linux/delay.h> | 
|  | 41 | #include <linux/interrupt.h> | 
| domen@coderock.org | 87507cf | 2005-04-08 09:53:06 +0200 | [diff] [blame] | 42 | #include <linux/dma-mapping.h> | 
| Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 43 | #include <linux/device.h> | 
| Tejun Heo | edc9305 | 2007-10-25 14:59:16 +0900 | [diff] [blame] | 44 | #include <linux/dmi.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 45 | #include <scsi/scsi_host.h> | 
| Jeff Garzik | 193515d | 2005-11-07 00:59:37 -0500 | [diff] [blame] | 46 | #include <scsi/scsi_cmnd.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 47 | #include <linux/libata.h> | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 48 |  | 
|  | 49 | #define DRV_NAME	"ahci" | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 50 | #define DRV_VERSION	"3.0" | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 51 |  | 
| David Milburn | 87943ac | 2008-10-13 14:38:36 -0500 | [diff] [blame] | 52 | /* Enclosure Management Control */ | 
|  | 53 | #define EM_CTRL_MSG_TYPE              0x000f0000 | 
|  | 54 |  | 
|  | 55 | /* Enclosure Management LED Message Type */ | 
|  | 56 | #define EM_MSG_LED_HBA_PORT           0x0000000f | 
|  | 57 | #define EM_MSG_LED_PMP_SLOT           0x0000ff00 | 
|  | 58 | #define EM_MSG_LED_VALUE              0xffff0000 | 
|  | 59 | #define EM_MSG_LED_VALUE_ACTIVITY     0x00070000 | 
|  | 60 | #define EM_MSG_LED_VALUE_OFF          0xfff80000 | 
|  | 61 | #define EM_MSG_LED_VALUE_ON           0x00010000 | 
|  | 62 |  | 
| Tejun Heo | a22e644 | 2008-03-10 10:25:25 +0900 | [diff] [blame] | 63 | static int ahci_skip_host_reset; | 
| Arjan van de Ven | f3d7f23 | 2009-01-26 02:05:44 -0800 | [diff] [blame] | 64 | static int ahci_ignore_sss; | 
|  | 65 |  | 
| Tejun Heo | a22e644 | 2008-03-10 10:25:25 +0900 | [diff] [blame] | 66 | module_param_named(skip_host_reset, ahci_skip_host_reset, int, 0444); | 
|  | 67 | MODULE_PARM_DESC(skip_host_reset, "skip global host reset (0=don't skip, 1=skip)"); | 
|  | 68 |  | 
| Arjan van de Ven | f3d7f23 | 2009-01-26 02:05:44 -0800 | [diff] [blame] | 69 | module_param_named(ignore_sss, ahci_ignore_sss, int, 0444); | 
|  | 70 | MODULE_PARM_DESC(ignore_sss, "Ignore staggered spinup flag (0=don't ignore, 1=ignore)"); | 
|  | 71 |  | 
| Kristen Carlson Accardi | 3155659 | 2007-10-25 01:33:26 -0400 | [diff] [blame] | 72 | static int ahci_enable_alpm(struct ata_port *ap, | 
|  | 73 | enum link_pm policy); | 
|  | 74 | static void ahci_disable_alpm(struct ata_port *ap); | 
| Kristen Carlson Accardi | 18f7ba4 | 2008-06-03 10:33:55 -0700 | [diff] [blame] | 75 | static ssize_t ahci_led_show(struct ata_port *ap, char *buf); | 
|  | 76 | static ssize_t ahci_led_store(struct ata_port *ap, const char *buf, | 
|  | 77 | size_t size); | 
|  | 78 | static ssize_t ahci_transmit_led_message(struct ata_port *ap, u32 state, | 
|  | 79 | ssize_t size); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 80 |  | 
|  | 81 | enum { | 
|  | 82 | AHCI_PCI_BAR		= 5, | 
| Tejun Heo | 648a88b | 2006-11-09 15:08:40 +0900 | [diff] [blame] | 83 | AHCI_MAX_PORTS		= 32, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 84 | AHCI_MAX_SG		= 168, /* hardware max is 64K */ | 
|  | 85 | AHCI_DMA_BOUNDARY	= 0xffffffff, | 
| Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 86 | AHCI_MAX_CMDS		= 32, | 
| Tejun Heo | dd410ff | 2006-05-15 21:03:50 +0900 | [diff] [blame] | 87 | AHCI_CMD_SZ		= 32, | 
| Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 88 | AHCI_CMD_SLOT_SZ	= AHCI_MAX_CMDS * AHCI_CMD_SZ, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 89 | AHCI_RX_FIS_SZ		= 256, | 
| Jeff Garzik | a0ea732 | 2005-06-04 01:13:15 -0400 | [diff] [blame] | 90 | AHCI_CMD_TBL_CDB	= 0x40, | 
| Tejun Heo | dd410ff | 2006-05-15 21:03:50 +0900 | [diff] [blame] | 91 | AHCI_CMD_TBL_HDR_SZ	= 0x80, | 
|  | 92 | AHCI_CMD_TBL_SZ		= AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16), | 
|  | 93 | AHCI_CMD_TBL_AR_SZ	= AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS, | 
|  | 94 | AHCI_PORT_PRIV_DMA_SZ	= AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ + | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 95 | AHCI_RX_FIS_SZ, | 
|  | 96 | AHCI_IRQ_ON_SG		= (1 << 31), | 
|  | 97 | AHCI_CMD_ATAPI		= (1 << 5), | 
|  | 98 | AHCI_CMD_WRITE		= (1 << 6), | 
| Tejun Heo | 4b10e55 | 2006-03-12 11:25:27 +0900 | [diff] [blame] | 99 | AHCI_CMD_PREFETCH	= (1 << 7), | 
| Tejun Heo | 22b4998 | 2006-01-23 21:38:44 +0900 | [diff] [blame] | 100 | AHCI_CMD_RESET		= (1 << 8), | 
|  | 101 | AHCI_CMD_CLR_BUSY	= (1 << 10), | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 102 |  | 
|  | 103 | RX_FIS_D2H_REG		= 0x40,	/* offset of D2H Register FIS data */ | 
| Tejun Heo | 0291f95 | 2007-01-25 19:16:28 +0900 | [diff] [blame] | 104 | RX_FIS_SDB		= 0x58, /* offset of SDB FIS data */ | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 105 | RX_FIS_UNK		= 0x60, /* offset of Unknown FIS data */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 106 |  | 
|  | 107 | board_ahci		= 0, | 
| Tejun Heo | 7a234af | 2007-09-03 12:44:57 +0900 | [diff] [blame] | 108 | board_ahci_vt8251	= 1, | 
|  | 109 | board_ahci_ign_iferr	= 2, | 
|  | 110 | board_ahci_sb600	= 3, | 
|  | 111 | board_ahci_mv		= 4, | 
| Shane Huang | e427fe0 | 2008-12-30 10:53:41 +0800 | [diff] [blame] | 112 | board_ahci_sb700	= 5, /* for SB700 and SB800 */ | 
| Tejun Heo | e297d99 | 2008-06-10 00:13:04 +0900 | [diff] [blame] | 113 | board_ahci_mcp65	= 6, | 
| Tejun Heo | 9a3b103 | 2008-06-18 20:56:58 -0400 | [diff] [blame] | 114 | board_ahci_nopmp	= 7, | 
| Tejun Heo | aa431dd | 2009-04-08 14:25:31 -0700 | [diff] [blame] | 115 | board_ahci_yesncq	= 8, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 116 |  | 
|  | 117 | /* global controller registers */ | 
|  | 118 | HOST_CAP		= 0x00, /* host capabilities */ | 
|  | 119 | HOST_CTL		= 0x04, /* global host control */ | 
|  | 120 | HOST_IRQ_STAT		= 0x08, /* interrupt status */ | 
|  | 121 | HOST_PORTS_IMPL		= 0x0c, /* bitmap of implemented ports */ | 
|  | 122 | HOST_VERSION		= 0x10, /* AHCI spec. version compliancy */ | 
| Kristen Carlson Accardi | 18f7ba4 | 2008-06-03 10:33:55 -0700 | [diff] [blame] | 123 | HOST_EM_LOC		= 0x1c, /* Enclosure Management location */ | 
|  | 124 | HOST_EM_CTL		= 0x20, /* Enclosure Management Control */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 125 |  | 
|  | 126 | /* HOST_CTL bits */ | 
|  | 127 | HOST_RESET		= (1 << 0),  /* reset controller; self-clear */ | 
|  | 128 | HOST_IRQ_EN		= (1 << 1),  /* global IRQ enable */ | 
|  | 129 | HOST_AHCI_EN		= (1 << 31), /* AHCI enabled */ | 
|  | 130 |  | 
|  | 131 | /* HOST_CAP bits */ | 
| Kristen Carlson Accardi | 18f7ba4 | 2008-06-03 10:33:55 -0700 | [diff] [blame] | 132 | HOST_CAP_EMS		= (1 << 6),  /* Enclosure Management support */ | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 133 | HOST_CAP_SSC		= (1 << 14), /* Slumber capable */ | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 134 | HOST_CAP_PMP		= (1 << 17), /* Port Multiplier support */ | 
| Tejun Heo | 22b4998 | 2006-01-23 21:38:44 +0900 | [diff] [blame] | 135 | HOST_CAP_CLO		= (1 << 24), /* Command List Override support */ | 
| Kristen Carlson Accardi | 3155659 | 2007-10-25 01:33:26 -0400 | [diff] [blame] | 136 | HOST_CAP_ALPM		= (1 << 26), /* Aggressive Link PM support */ | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 137 | HOST_CAP_SSS		= (1 << 27), /* Staggered Spin-up */ | 
| Tejun Heo | 203ef6c | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 138 | HOST_CAP_SNTF		= (1 << 29), /* SNotification register */ | 
| Tejun Heo | 979db80 | 2006-05-15 21:03:52 +0900 | [diff] [blame] | 139 | HOST_CAP_NCQ		= (1 << 30), /* Native Command Queueing */ | 
| Tejun Heo | dd410ff | 2006-05-15 21:03:50 +0900 | [diff] [blame] | 140 | HOST_CAP_64		= (1 << 31), /* PCI DAC (64-bit DMA) support */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 141 |  | 
|  | 142 | /* registers for each SATA port */ | 
|  | 143 | PORT_LST_ADDR		= 0x00, /* command list DMA addr */ | 
|  | 144 | PORT_LST_ADDR_HI	= 0x04, /* command list DMA addr hi */ | 
|  | 145 | PORT_FIS_ADDR		= 0x08, /* FIS rx buf addr */ | 
|  | 146 | PORT_FIS_ADDR_HI	= 0x0c, /* FIS rx buf addr hi */ | 
|  | 147 | PORT_IRQ_STAT		= 0x10, /* interrupt status */ | 
|  | 148 | PORT_IRQ_MASK		= 0x14, /* interrupt enable/disable mask */ | 
|  | 149 | PORT_CMD		= 0x18, /* port command */ | 
|  | 150 | PORT_TFDATA		= 0x20,	/* taskfile data */ | 
|  | 151 | PORT_SIG		= 0x24,	/* device TF signature */ | 
|  | 152 | PORT_CMD_ISSUE		= 0x38, /* command issue */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 153 | PORT_SCR_STAT		= 0x28, /* SATA phy register: SStatus */ | 
|  | 154 | PORT_SCR_CTL		= 0x2c, /* SATA phy register: SControl */ | 
|  | 155 | PORT_SCR_ERR		= 0x30, /* SATA phy register: SError */ | 
|  | 156 | PORT_SCR_ACT		= 0x34, /* SATA phy register: SActive */ | 
| Tejun Heo | 203ef6c | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 157 | PORT_SCR_NTF		= 0x3c, /* SATA phy register: SNotification */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 158 |  | 
|  | 159 | /* PORT_IRQ_{STAT,MASK} bits */ | 
|  | 160 | PORT_IRQ_COLD_PRES	= (1 << 31), /* cold presence detect */ | 
|  | 161 | PORT_IRQ_TF_ERR		= (1 << 30), /* task file error */ | 
|  | 162 | PORT_IRQ_HBUS_ERR	= (1 << 29), /* host bus fatal error */ | 
|  | 163 | PORT_IRQ_HBUS_DATA_ERR	= (1 << 28), /* host bus data error */ | 
|  | 164 | PORT_IRQ_IF_ERR		= (1 << 27), /* interface fatal error */ | 
|  | 165 | PORT_IRQ_IF_NONFATAL	= (1 << 26), /* interface non-fatal error */ | 
|  | 166 | PORT_IRQ_OVERFLOW	= (1 << 24), /* xfer exhausted available S/G */ | 
|  | 167 | PORT_IRQ_BAD_PMP	= (1 << 23), /* incorrect port multiplier */ | 
|  | 168 |  | 
|  | 169 | PORT_IRQ_PHYRDY		= (1 << 22), /* PhyRdy changed */ | 
|  | 170 | PORT_IRQ_DEV_ILCK	= (1 << 7), /* device interlock */ | 
|  | 171 | PORT_IRQ_CONNECT	= (1 << 6), /* port connect change status */ | 
|  | 172 | PORT_IRQ_SG_DONE	= (1 << 5), /* descriptor processed */ | 
|  | 173 | PORT_IRQ_UNK_FIS	= (1 << 4), /* unknown FIS rx'd */ | 
|  | 174 | PORT_IRQ_SDB_FIS	= (1 << 3), /* Set Device Bits FIS rx'd */ | 
|  | 175 | PORT_IRQ_DMAS_FIS	= (1 << 2), /* DMA Setup FIS rx'd */ | 
|  | 176 | PORT_IRQ_PIOS_FIS	= (1 << 1), /* PIO Setup FIS rx'd */ | 
|  | 177 | PORT_IRQ_D2H_REG_FIS	= (1 << 0), /* D2H Register FIS rx'd */ | 
|  | 178 |  | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 179 | PORT_IRQ_FREEZE		= PORT_IRQ_HBUS_ERR | | 
|  | 180 | PORT_IRQ_IF_ERR | | 
|  | 181 | PORT_IRQ_CONNECT | | 
| Tejun Heo | 4296971 | 2006-05-31 18:28:18 +0900 | [diff] [blame] | 182 | PORT_IRQ_PHYRDY | | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 183 | PORT_IRQ_UNK_FIS | | 
|  | 184 | PORT_IRQ_BAD_PMP, | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 185 | PORT_IRQ_ERROR		= PORT_IRQ_FREEZE | | 
|  | 186 | PORT_IRQ_TF_ERR | | 
|  | 187 | PORT_IRQ_HBUS_DATA_ERR, | 
|  | 188 | DEF_PORT_IRQ		= PORT_IRQ_ERROR | PORT_IRQ_SG_DONE | | 
|  | 189 | PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS | | 
|  | 190 | PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 191 |  | 
|  | 192 | /* PORT_CMD bits */ | 
| Kristen Carlson Accardi | 3155659 | 2007-10-25 01:33:26 -0400 | [diff] [blame] | 193 | PORT_CMD_ASP		= (1 << 27), /* Aggressive Slumber/Partial */ | 
|  | 194 | PORT_CMD_ALPE		= (1 << 26), /* Aggressive Link PM enable */ | 
| Jeff Garzik | 02eaa66 | 2005-11-12 01:32:19 -0500 | [diff] [blame] | 195 | PORT_CMD_ATAPI		= (1 << 24), /* Device is ATAPI */ | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 196 | PORT_CMD_PMP		= (1 << 17), /* PMP attached */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 197 | PORT_CMD_LIST_ON	= (1 << 15), /* cmd list DMA engine running */ | 
|  | 198 | PORT_CMD_FIS_ON		= (1 << 14), /* FIS DMA engine running */ | 
|  | 199 | PORT_CMD_FIS_RX		= (1 << 4), /* Enable FIS receive DMA engine */ | 
| Tejun Heo | 22b4998 | 2006-01-23 21:38:44 +0900 | [diff] [blame] | 200 | PORT_CMD_CLO		= (1 << 3), /* Command list override */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 201 | PORT_CMD_POWER_ON	= (1 << 2), /* Power up device */ | 
|  | 202 | PORT_CMD_SPIN_UP	= (1 << 1), /* Spin up device */ | 
|  | 203 | PORT_CMD_START		= (1 << 0), /* Enable port DMA engine */ | 
|  | 204 |  | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 205 | PORT_CMD_ICC_MASK	= (0xf << 28), /* i/f ICC state mask */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 206 | PORT_CMD_ICC_ACTIVE	= (0x1 << 28), /* Put i/f in active state */ | 
|  | 207 | PORT_CMD_ICC_PARTIAL	= (0x2 << 28), /* Put i/f in partial state */ | 
|  | 208 | PORT_CMD_ICC_SLUMBER	= (0x6 << 28), /* Put i/f in slumber state */ | 
| Jeff Garzik | 4b0060f | 2005-06-04 00:50:22 -0400 | [diff] [blame] | 209 |  | 
| Tejun Heo | 417a1a6 | 2007-09-23 13:19:55 +0900 | [diff] [blame] | 210 | /* hpriv->flags bits */ | 
|  | 211 | AHCI_HFLAG_NO_NCQ		= (1 << 0), | 
|  | 212 | AHCI_HFLAG_IGN_IRQ_IF_ERR	= (1 << 1), /* ignore IRQ_IF_ERR */ | 
|  | 213 | AHCI_HFLAG_IGN_SERR_INTERNAL	= (1 << 2), /* ignore SERR_INTERNAL */ | 
|  | 214 | AHCI_HFLAG_32BIT_ONLY		= (1 << 3), /* force 32bit */ | 
|  | 215 | AHCI_HFLAG_MV_PATA		= (1 << 4), /* PATA port */ | 
|  | 216 | AHCI_HFLAG_NO_MSI		= (1 << 5), /* no PCI MSI */ | 
| Tejun Heo | 6949b91 | 2007-09-23 13:19:55 +0900 | [diff] [blame] | 217 | AHCI_HFLAG_NO_PMP		= (1 << 6), /* no PMP */ | 
| Kristen Carlson Accardi | 3155659 | 2007-10-25 01:33:26 -0400 | [diff] [blame] | 218 | AHCI_HFLAG_NO_HOTPLUG		= (1 << 7), /* ignore PxSERR.DIAG.N */ | 
| Jeff Garzik | a878539 | 2008-02-28 15:43:48 -0500 | [diff] [blame] | 219 | AHCI_HFLAG_SECT255		= (1 << 8), /* max 255 sectors */ | 
| Tejun Heo | e297d99 | 2008-06-10 00:13:04 +0900 | [diff] [blame] | 220 | AHCI_HFLAG_YES_NCQ		= (1 << 9), /* force NCQ cap on */ | 
| Tejun Heo | 9b10ae8 | 2009-05-30 20:50:12 +0900 | [diff] [blame] | 221 | AHCI_HFLAG_NO_SUSPEND		= (1 << 10), /* don't suspend */ | 
| Tejun Heo | 417a1a6 | 2007-09-23 13:19:55 +0900 | [diff] [blame] | 222 |  | 
| Bastiaan Jacques | bf2af2a | 2006-04-17 14:17:59 +0200 | [diff] [blame] | 223 | /* ap->flags bits */ | 
| Tejun Heo | 1188c0d | 2007-04-23 02:41:05 +0900 | [diff] [blame] | 224 |  | 
|  | 225 | AHCI_FLAG_COMMON		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY | | 
|  | 226 | ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA | | 
| Kristen Carlson Accardi | 3155659 | 2007-10-25 01:33:26 -0400 | [diff] [blame] | 227 | ATA_FLAG_ACPI_SATA | ATA_FLAG_AN | | 
|  | 228 | ATA_FLAG_IPM, | 
| Tejun Heo | c4f7792 | 2007-12-06 15:09:43 +0900 | [diff] [blame] | 229 |  | 
|  | 230 | ICH_MAP				= 0x90, /* ICH MAP register */ | 
| Kristen Carlson Accardi | 18f7ba4 | 2008-06-03 10:33:55 -0700 | [diff] [blame] | 231 |  | 
| Tejun Heo | d50ce07 | 2009-05-12 10:57:41 +0900 | [diff] [blame] | 232 | /* em constants */ | 
|  | 233 | EM_MAX_SLOTS			= 8, | 
|  | 234 | EM_MAX_RETRY			= 5, | 
|  | 235 |  | 
| Kristen Carlson Accardi | 18f7ba4 | 2008-06-03 10:33:55 -0700 | [diff] [blame] | 236 | /* em_ctl bits */ | 
|  | 237 | EM_CTL_RST			= (1 << 9), /* Reset */ | 
|  | 238 | EM_CTL_TM			= (1 << 8), /* Transmit Message */ | 
|  | 239 | EM_CTL_ALHD			= (1 << 26), /* Activity LED */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 240 | }; | 
|  | 241 |  | 
|  | 242 | struct ahci_cmd_hdr { | 
| Al Viro | 4ca4e43 | 2007-12-30 09:32:22 +0000 | [diff] [blame] | 243 | __le32			opts; | 
|  | 244 | __le32			status; | 
|  | 245 | __le32			tbl_addr; | 
|  | 246 | __le32			tbl_addr_hi; | 
|  | 247 | __le32			reserved[4]; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 248 | }; | 
|  | 249 |  | 
|  | 250 | struct ahci_sg { | 
| Al Viro | 4ca4e43 | 2007-12-30 09:32:22 +0000 | [diff] [blame] | 251 | __le32			addr; | 
|  | 252 | __le32			addr_hi; | 
|  | 253 | __le32			reserved; | 
|  | 254 | __le32			flags_size; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 255 | }; | 
|  | 256 |  | 
| Kristen Carlson Accardi | 18f7ba4 | 2008-06-03 10:33:55 -0700 | [diff] [blame] | 257 | struct ahci_em_priv { | 
|  | 258 | enum sw_activity blink_policy; | 
|  | 259 | struct timer_list timer; | 
|  | 260 | unsigned long saved_activity; | 
|  | 261 | unsigned long activity; | 
|  | 262 | unsigned long led_state; | 
|  | 263 | }; | 
|  | 264 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 265 | struct ahci_host_priv { | 
| Tejun Heo | 417a1a6 | 2007-09-23 13:19:55 +0900 | [diff] [blame] | 266 | unsigned int		flags;		/* AHCI_HFLAG_* */ | 
| Tejun Heo | d447df1 | 2007-03-18 22:15:33 +0900 | [diff] [blame] | 267 | u32			cap;		/* cap to use */ | 
|  | 268 | u32			port_map;	/* port map to use */ | 
|  | 269 | u32			saved_cap;	/* saved initial cap */ | 
|  | 270 | u32			saved_port_map;	/* saved initial port_map */ | 
| Kristen Carlson Accardi | 18f7ba4 | 2008-06-03 10:33:55 -0700 | [diff] [blame] | 271 | u32 			em_loc; /* enclosure management location */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 272 | }; | 
|  | 273 |  | 
|  | 274 | struct ahci_port_priv { | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 275 | struct ata_link		*active_link; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 276 | struct ahci_cmd_hdr	*cmd_slot; | 
|  | 277 | dma_addr_t		cmd_slot_dma; | 
|  | 278 | void			*cmd_tbl; | 
|  | 279 | dma_addr_t		cmd_tbl_dma; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 280 | void			*rx_fis; | 
|  | 281 | dma_addr_t		rx_fis_dma; | 
| Tejun Heo | 0291f95 | 2007-01-25 19:16:28 +0900 | [diff] [blame] | 282 | /* for NCQ spurious interrupt analysis */ | 
| Tejun Heo | 0291f95 | 2007-01-25 19:16:28 +0900 | [diff] [blame] | 283 | unsigned int		ncq_saw_d2h:1; | 
|  | 284 | unsigned int		ncq_saw_dmas:1; | 
| Tejun Heo | afb2d55 | 2007-02-27 13:24:19 +0900 | [diff] [blame] | 285 | unsigned int		ncq_saw_sdb:1; | 
| Kristen Carlson Accardi | a738492 | 2007-08-09 14:23:41 -0700 | [diff] [blame] | 286 | u32 			intr_mask;	/* interrupts to enable */ | 
| Tejun Heo | d50ce07 | 2009-05-12 10:57:41 +0900 | [diff] [blame] | 287 | /* enclosure management info per PM slot */ | 
|  | 288 | struct ahci_em_priv	em_priv[EM_MAX_SLOTS]; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 289 | }; | 
|  | 290 |  | 
| Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 291 | static int ahci_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val); | 
|  | 292 | static int ahci_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val); | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 293 | static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent); | 
| Tejun Heo | 9a3d9eb | 2006-01-23 13:09:36 +0900 | [diff] [blame] | 294 | static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc); | 
| Tejun Heo | 4c9bf4e | 2008-04-07 22:47:20 +0900 | [diff] [blame] | 295 | static bool ahci_qc_fill_rtf(struct ata_queued_cmd *qc); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 296 | static int ahci_port_start(struct ata_port *ap); | 
|  | 297 | static void ahci_port_stop(struct ata_port *ap); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 298 | static void ahci_qc_prep(struct ata_queued_cmd *qc); | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 299 | static void ahci_freeze(struct ata_port *ap); | 
|  | 300 | static void ahci_thaw(struct ata_port *ap); | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 301 | static void ahci_pmp_attach(struct ata_port *ap); | 
|  | 302 | static void ahci_pmp_detach(struct ata_port *ap); | 
| Tejun Heo | a1efdab | 2008-03-25 12:22:50 +0900 | [diff] [blame] | 303 | static int ahci_softreset(struct ata_link *link, unsigned int *class, | 
|  | 304 | unsigned long deadline); | 
| Shane Huang | bd17243 | 2008-06-10 15:52:04 +0800 | [diff] [blame] | 305 | static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class, | 
|  | 306 | unsigned long deadline); | 
| Tejun Heo | a1efdab | 2008-03-25 12:22:50 +0900 | [diff] [blame] | 307 | static int ahci_hardreset(struct ata_link *link, unsigned int *class, | 
|  | 308 | unsigned long deadline); | 
|  | 309 | static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class, | 
|  | 310 | unsigned long deadline); | 
|  | 311 | static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class, | 
|  | 312 | unsigned long deadline); | 
|  | 313 | static void ahci_postreset(struct ata_link *link, unsigned int *class); | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 314 | static void ahci_error_handler(struct ata_port *ap); | 
|  | 315 | static void ahci_post_internal_cmd(struct ata_queued_cmd *qc); | 
| Jeff Garzik | df69c9c | 2007-05-26 20:46:51 -0400 | [diff] [blame] | 316 | static int ahci_port_resume(struct ata_port *ap); | 
| Jeff Garzik | a878539 | 2008-02-28 15:43:48 -0500 | [diff] [blame] | 317 | static void ahci_dev_config(struct ata_device *dev); | 
| Jeff Garzik | dab632e | 2007-05-28 08:33:01 -0400 | [diff] [blame] | 318 | static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag, | 
|  | 319 | u32 opts); | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 320 | #ifdef CONFIG_PM | 
| Tejun Heo | c133287 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 321 | static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg); | 
| Tejun Heo | c133287 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 322 | static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg); | 
|  | 323 | static int ahci_pci_device_resume(struct pci_dev *pdev); | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 324 | #endif | 
| Kristen Carlson Accardi | 18f7ba4 | 2008-06-03 10:33:55 -0700 | [diff] [blame] | 325 | static ssize_t ahci_activity_show(struct ata_device *dev, char *buf); | 
|  | 326 | static ssize_t ahci_activity_store(struct ata_device *dev, | 
|  | 327 | enum sw_activity val); | 
|  | 328 | static void ahci_init_sw_activity(struct ata_link *link); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 329 |  | 
| Tony Jones | ee959b0 | 2008-02-22 00:13:36 +0100 | [diff] [blame] | 330 | static struct device_attribute *ahci_shost_attrs[] = { | 
|  | 331 | &dev_attr_link_power_management_policy, | 
| Kristen Carlson Accardi | 18f7ba4 | 2008-06-03 10:33:55 -0700 | [diff] [blame] | 332 | &dev_attr_em_message_type, | 
|  | 333 | &dev_attr_em_message, | 
|  | 334 | NULL | 
|  | 335 | }; | 
|  | 336 |  | 
|  | 337 | static struct device_attribute *ahci_sdev_attrs[] = { | 
|  | 338 | &dev_attr_sw_activity, | 
| Elias Oltmanns | 45fabbb | 2008-09-21 11:54:08 +0200 | [diff] [blame] | 339 | &dev_attr_unload_heads, | 
| Kristen Carlson Accardi | 3155659 | 2007-10-25 01:33:26 -0400 | [diff] [blame] | 340 | NULL | 
|  | 341 | }; | 
|  | 342 |  | 
| Jeff Garzik | 193515d | 2005-11-07 00:59:37 -0500 | [diff] [blame] | 343 | static struct scsi_host_template ahci_sht = { | 
| Tejun Heo | 68d1d07 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 344 | ATA_NCQ_SHT(DRV_NAME), | 
| Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 345 | .can_queue		= AHCI_MAX_CMDS - 1, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 346 | .sg_tablesize		= AHCI_MAX_SG, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 347 | .dma_boundary		= AHCI_DMA_BOUNDARY, | 
| Kristen Carlson Accardi | 3155659 | 2007-10-25 01:33:26 -0400 | [diff] [blame] | 348 | .shost_attrs		= ahci_shost_attrs, | 
| Kristen Carlson Accardi | 18f7ba4 | 2008-06-03 10:33:55 -0700 | [diff] [blame] | 349 | .sdev_attrs		= ahci_sdev_attrs, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 350 | }; | 
|  | 351 |  | 
| Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 352 | static struct ata_port_operations ahci_ops = { | 
|  | 353 | .inherits		= &sata_pmp_port_ops, | 
|  | 354 |  | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 355 | .qc_defer		= sata_pmp_qc_defer_cmd_switch, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 356 | .qc_prep		= ahci_qc_prep, | 
|  | 357 | .qc_issue		= ahci_qc_issue, | 
| Tejun Heo | 4c9bf4e | 2008-04-07 22:47:20 +0900 | [diff] [blame] | 358 | .qc_fill_rtf		= ahci_qc_fill_rtf, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 359 |  | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 360 | .freeze			= ahci_freeze, | 
|  | 361 | .thaw			= ahci_thaw, | 
| Tejun Heo | a1efdab | 2008-03-25 12:22:50 +0900 | [diff] [blame] | 362 | .softreset		= ahci_softreset, | 
|  | 363 | .hardreset		= ahci_hardreset, | 
|  | 364 | .postreset		= ahci_postreset, | 
| Tejun Heo | 071f44b | 2008-04-07 22:47:22 +0900 | [diff] [blame] | 365 | .pmp_softreset		= ahci_softreset, | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 366 | .error_handler		= ahci_error_handler, | 
|  | 367 | .post_internal_cmd	= ahci_post_internal_cmd, | 
| Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 368 | .dev_config		= ahci_dev_config, | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 369 |  | 
| Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 370 | .scr_read		= ahci_scr_read, | 
|  | 371 | .scr_write		= ahci_scr_write, | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 372 | .pmp_attach		= ahci_pmp_attach, | 
|  | 373 | .pmp_detach		= ahci_pmp_detach, | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 374 |  | 
| Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 375 | .enable_pm		= ahci_enable_alpm, | 
|  | 376 | .disable_pm		= ahci_disable_alpm, | 
| Kristen Carlson Accardi | 18f7ba4 | 2008-06-03 10:33:55 -0700 | [diff] [blame] | 377 | .em_show		= ahci_led_show, | 
|  | 378 | .em_store		= ahci_led_store, | 
|  | 379 | .sw_activity_show	= ahci_activity_show, | 
|  | 380 | .sw_activity_store	= ahci_activity_store, | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 381 | #ifdef CONFIG_PM | 
| Tejun Heo | c133287 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 382 | .port_suspend		= ahci_port_suspend, | 
|  | 383 | .port_resume		= ahci_port_resume, | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 384 | #endif | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 385 | .port_start		= ahci_port_start, | 
|  | 386 | .port_stop		= ahci_port_stop, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 387 | }; | 
|  | 388 |  | 
| Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 389 | static struct ata_port_operations ahci_vt8251_ops = { | 
|  | 390 | .inherits		= &ahci_ops, | 
| Tejun Heo | a1efdab | 2008-03-25 12:22:50 +0900 | [diff] [blame] | 391 | .hardreset		= ahci_vt8251_hardreset, | 
| Tejun Heo | ad616ff | 2006-11-01 18:00:24 +0900 | [diff] [blame] | 392 | }; | 
|  | 393 |  | 
| Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 394 | static struct ata_port_operations ahci_p5wdh_ops = { | 
|  | 395 | .inherits		= &ahci_ops, | 
| Tejun Heo | a1efdab | 2008-03-25 12:22:50 +0900 | [diff] [blame] | 396 | .hardreset		= ahci_p5wdh_hardreset, | 
| Tejun Heo | edc9305 | 2007-10-25 14:59:16 +0900 | [diff] [blame] | 397 | }; | 
|  | 398 |  | 
| Shane Huang | bd17243 | 2008-06-10 15:52:04 +0800 | [diff] [blame] | 399 | static struct ata_port_operations ahci_sb600_ops = { | 
|  | 400 | .inherits		= &ahci_ops, | 
|  | 401 | .softreset		= ahci_sb600_softreset, | 
|  | 402 | .pmp_softreset		= ahci_sb600_softreset, | 
|  | 403 | }; | 
|  | 404 |  | 
| Tejun Heo | 417a1a6 | 2007-09-23 13:19:55 +0900 | [diff] [blame] | 405 | #define AHCI_HFLAGS(flags)	.private_data	= (void *)(flags) | 
|  | 406 |  | 
| Arjan van de Ven | 98ac62d | 2005-11-28 10:06:23 +0100 | [diff] [blame] | 407 | static const struct ata_port_info ahci_port_info[] = { | 
| Jeff Garzik | 4da646b | 2009-04-08 02:00:13 -0400 | [diff] [blame] | 408 | [board_ahci] = | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 409 | { | 
| Tejun Heo | 1188c0d | 2007-04-23 02:41:05 +0900 | [diff] [blame] | 410 | .flags		= AHCI_FLAG_COMMON, | 
| Erik Inge Bolsø | 14bdef9 | 2009-03-14 21:38:24 +0100 | [diff] [blame] | 411 | .pio_mask	= ATA_PIO4, | 
| Jeff Garzik | 469248a | 2007-07-08 01:13:16 -0400 | [diff] [blame] | 412 | .udma_mask	= ATA_UDMA6, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 413 | .port_ops	= &ahci_ops, | 
|  | 414 | }, | 
| Jeff Garzik | 4da646b | 2009-04-08 02:00:13 -0400 | [diff] [blame] | 415 | [board_ahci_vt8251] = | 
| Bastiaan Jacques | bf2af2a | 2006-04-17 14:17:59 +0200 | [diff] [blame] | 416 | { | 
| Tejun Heo | 6949b91 | 2007-09-23 13:19:55 +0900 | [diff] [blame] | 417 | AHCI_HFLAGS	(AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP), | 
| Tejun Heo | 417a1a6 | 2007-09-23 13:19:55 +0900 | [diff] [blame] | 418 | .flags		= AHCI_FLAG_COMMON, | 
| Erik Inge Bolsø | 14bdef9 | 2009-03-14 21:38:24 +0100 | [diff] [blame] | 419 | .pio_mask	= ATA_PIO4, | 
| Jeff Garzik | 469248a | 2007-07-08 01:13:16 -0400 | [diff] [blame] | 420 | .udma_mask	= ATA_UDMA6, | 
| Tejun Heo | ad616ff | 2006-11-01 18:00:24 +0900 | [diff] [blame] | 421 | .port_ops	= &ahci_vt8251_ops, | 
| Bastiaan Jacques | bf2af2a | 2006-04-17 14:17:59 +0200 | [diff] [blame] | 422 | }, | 
| Jeff Garzik | 4da646b | 2009-04-08 02:00:13 -0400 | [diff] [blame] | 423 | [board_ahci_ign_iferr] = | 
| Tejun Heo | 4166955 | 2006-11-29 11:33:14 +0900 | [diff] [blame] | 424 | { | 
| Tejun Heo | 417a1a6 | 2007-09-23 13:19:55 +0900 | [diff] [blame] | 425 | AHCI_HFLAGS	(AHCI_HFLAG_IGN_IRQ_IF_ERR), | 
|  | 426 | .flags		= AHCI_FLAG_COMMON, | 
| Erik Inge Bolsø | 14bdef9 | 2009-03-14 21:38:24 +0100 | [diff] [blame] | 427 | .pio_mask	= ATA_PIO4, | 
| Jeff Garzik | 469248a | 2007-07-08 01:13:16 -0400 | [diff] [blame] | 428 | .udma_mask	= ATA_UDMA6, | 
| Tejun Heo | 4166955 | 2006-11-29 11:33:14 +0900 | [diff] [blame] | 429 | .port_ops	= &ahci_ops, | 
|  | 430 | }, | 
| Jeff Garzik | 4da646b | 2009-04-08 02:00:13 -0400 | [diff] [blame] | 431 | [board_ahci_sb600] = | 
| Conke Hu | 55a6160 | 2007-03-27 18:33:05 +0800 | [diff] [blame] | 432 | { | 
| Tejun Heo | 417a1a6 | 2007-09-23 13:19:55 +0900 | [diff] [blame] | 433 | AHCI_HFLAGS	(AHCI_HFLAG_IGN_SERR_INTERNAL | | 
| Shane Huang | 58a09b3 | 2009-05-27 15:04:43 +0800 | [diff] [blame] | 434 | AHCI_HFLAG_NO_MSI | AHCI_HFLAG_SECT255), | 
| Tejun Heo | 417a1a6 | 2007-09-23 13:19:55 +0900 | [diff] [blame] | 435 | .flags		= AHCI_FLAG_COMMON, | 
| Erik Inge Bolsø | 14bdef9 | 2009-03-14 21:38:24 +0100 | [diff] [blame] | 436 | .pio_mask	= ATA_PIO4, | 
| Jeff Garzik | 469248a | 2007-07-08 01:13:16 -0400 | [diff] [blame] | 437 | .udma_mask	= ATA_UDMA6, | 
| Shane Huang | bd17243 | 2008-06-10 15:52:04 +0800 | [diff] [blame] | 438 | .port_ops	= &ahci_sb600_ops, | 
| Conke Hu | 55a6160 | 2007-03-27 18:33:05 +0800 | [diff] [blame] | 439 | }, | 
| Jeff Garzik | 4da646b | 2009-04-08 02:00:13 -0400 | [diff] [blame] | 440 | [board_ahci_mv] = | 
| Jeff Garzik | cd70c26 | 2007-07-08 02:29:42 -0400 | [diff] [blame] | 441 | { | 
| Tejun Heo | 417a1a6 | 2007-09-23 13:19:55 +0900 | [diff] [blame] | 442 | AHCI_HFLAGS	(AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI | | 
| Tejun Heo | 1724846 | 2008-08-29 16:03:59 +0200 | [diff] [blame] | 443 | AHCI_HFLAG_MV_PATA | AHCI_HFLAG_NO_PMP), | 
| Jeff Garzik | cd70c26 | 2007-07-08 02:29:42 -0400 | [diff] [blame] | 444 | .flags		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY | | 
| Tejun Heo | 417a1a6 | 2007-09-23 13:19:55 +0900 | [diff] [blame] | 445 | ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA, | 
| Erik Inge Bolsø | 14bdef9 | 2009-03-14 21:38:24 +0100 | [diff] [blame] | 446 | .pio_mask	= ATA_PIO4, | 
| Jeff Garzik | cd70c26 | 2007-07-08 02:29:42 -0400 | [diff] [blame] | 447 | .udma_mask	= ATA_UDMA6, | 
|  | 448 | .port_ops	= &ahci_ops, | 
|  | 449 | }, | 
| Jeff Garzik | 4da646b | 2009-04-08 02:00:13 -0400 | [diff] [blame] | 450 | [board_ahci_sb700] =	/* for SB700 and SB800 */ | 
| Shane Huang | e39fc8c | 2008-02-22 05:00:31 -0800 | [diff] [blame] | 451 | { | 
| Shane Huang | bd17243 | 2008-06-10 15:52:04 +0800 | [diff] [blame] | 452 | AHCI_HFLAGS	(AHCI_HFLAG_IGN_SERR_INTERNAL), | 
| Shane Huang | e39fc8c | 2008-02-22 05:00:31 -0800 | [diff] [blame] | 453 | .flags		= AHCI_FLAG_COMMON, | 
| Erik Inge Bolsø | 14bdef9 | 2009-03-14 21:38:24 +0100 | [diff] [blame] | 454 | .pio_mask	= ATA_PIO4, | 
| Shane Huang | e39fc8c | 2008-02-22 05:00:31 -0800 | [diff] [blame] | 455 | .udma_mask	= ATA_UDMA6, | 
| Shane Huang | bd17243 | 2008-06-10 15:52:04 +0800 | [diff] [blame] | 456 | .port_ops	= &ahci_sb600_ops, | 
| Shane Huang | e39fc8c | 2008-02-22 05:00:31 -0800 | [diff] [blame] | 457 | }, | 
| Jeff Garzik | 4da646b | 2009-04-08 02:00:13 -0400 | [diff] [blame] | 458 | [board_ahci_mcp65] = | 
| Tejun Heo | e297d99 | 2008-06-10 00:13:04 +0900 | [diff] [blame] | 459 | { | 
|  | 460 | AHCI_HFLAGS	(AHCI_HFLAG_YES_NCQ), | 
|  | 461 | .flags		= AHCI_FLAG_COMMON, | 
| Erik Inge Bolsø | 14bdef9 | 2009-03-14 21:38:24 +0100 | [diff] [blame] | 462 | .pio_mask	= ATA_PIO4, | 
| Tejun Heo | e297d99 | 2008-06-10 00:13:04 +0900 | [diff] [blame] | 463 | .udma_mask	= ATA_UDMA6, | 
|  | 464 | .port_ops	= &ahci_ops, | 
|  | 465 | }, | 
| Jeff Garzik | 4da646b | 2009-04-08 02:00:13 -0400 | [diff] [blame] | 466 | [board_ahci_nopmp] = | 
| Tejun Heo | 9a3b103 | 2008-06-18 20:56:58 -0400 | [diff] [blame] | 467 | { | 
|  | 468 | AHCI_HFLAGS	(AHCI_HFLAG_NO_PMP), | 
|  | 469 | .flags		= AHCI_FLAG_COMMON, | 
| Erik Inge Bolsø | 14bdef9 | 2009-03-14 21:38:24 +0100 | [diff] [blame] | 470 | .pio_mask	= ATA_PIO4, | 
| Tejun Heo | 9a3b103 | 2008-06-18 20:56:58 -0400 | [diff] [blame] | 471 | .udma_mask	= ATA_UDMA6, | 
|  | 472 | .port_ops	= &ahci_ops, | 
|  | 473 | }, | 
| Tejun Heo | aa431dd | 2009-04-08 14:25:31 -0700 | [diff] [blame] | 474 | /* board_ahci_yesncq */ | 
|  | 475 | { | 
|  | 476 | AHCI_HFLAGS	(AHCI_HFLAG_YES_NCQ), | 
|  | 477 | .flags		= AHCI_FLAG_COMMON, | 
|  | 478 | .pio_mask	= ATA_PIO4, | 
|  | 479 | .udma_mask	= ATA_UDMA6, | 
|  | 480 | .port_ops	= &ahci_ops, | 
|  | 481 | }, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 482 | }; | 
|  | 483 |  | 
| Jeff Garzik | 3b7d697 | 2005-11-10 11:04:11 -0500 | [diff] [blame] | 484 | static const struct pci_device_id ahci_pci_tbl[] = { | 
| Jeff Garzik | fe7fa31 | 2006-06-22 23:05:36 -0400 | [diff] [blame] | 485 | /* Intel */ | 
| Jeff Garzik | 54bb3a9 | 2006-09-27 22:20:11 -0400 | [diff] [blame] | 486 | { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */ | 
|  | 487 | { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */ | 
|  | 488 | { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */ | 
|  | 489 | { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */ | 
|  | 490 | { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */ | 
| Tejun Heo | 82490c0 | 2007-01-23 15:13:39 +0900 | [diff] [blame] | 491 | { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */ | 
| Jeff Garzik | 54bb3a9 | 2006-09-27 22:20:11 -0400 | [diff] [blame] | 492 | { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */ | 
|  | 493 | { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */ | 
|  | 494 | { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */ | 
|  | 495 | { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */ | 
| Tejun Heo | 7a234af | 2007-09-03 12:44:57 +0900 | [diff] [blame] | 496 | { PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */ | 
|  | 497 | { PCI_VDEVICE(INTEL, 0x2822), board_ahci }, /* ICH8 */ | 
|  | 498 | { PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */ | 
|  | 499 | { PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */ | 
|  | 500 | { PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */ | 
|  | 501 | { PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */ | 
|  | 502 | { PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */ | 
|  | 503 | { PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */ | 
|  | 504 | { PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */ | 
|  | 505 | { PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */ | 
|  | 506 | { PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */ | 
|  | 507 | { PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */ | 
|  | 508 | { PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */ | 
|  | 509 | { PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */ | 
|  | 510 | { PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */ | 
|  | 511 | { PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */ | 
|  | 512 | { PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */ | 
| Jason Gaston | d4155e6 | 2007-09-20 17:35:00 -0400 | [diff] [blame] | 513 | { PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */ | 
|  | 514 | { PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */ | 
| Jason Gaston | 16ad1ad | 2008-01-28 17:34:14 -0800 | [diff] [blame] | 515 | { PCI_VDEVICE(INTEL, 0x3a05), board_ahci }, /* ICH10 */ | 
|  | 516 | { PCI_VDEVICE(INTEL, 0x3a25), board_ahci }, /* ICH10 */ | 
| Seth Heasley | adcb530 | 2008-08-11 17:03:09 -0700 | [diff] [blame] | 517 | { PCI_VDEVICE(INTEL, 0x3b24), board_ahci }, /* PCH RAID */ | 
| Seth Heasley | 8e48b6b | 2008-08-27 16:47:22 -0700 | [diff] [blame] | 518 | { PCI_VDEVICE(INTEL, 0x3b25), board_ahci }, /* PCH RAID */ | 
| Seth Heasley | adcb530 | 2008-08-11 17:03:09 -0700 | [diff] [blame] | 519 | { PCI_VDEVICE(INTEL, 0x3b2b), board_ahci }, /* PCH RAID */ | 
| Seth Heasley | 8e48b6b | 2008-08-27 16:47:22 -0700 | [diff] [blame] | 520 | { PCI_VDEVICE(INTEL, 0x3b2c), board_ahci }, /* PCH RAID */ | 
| Jeff Garzik | fe7fa31 | 2006-06-22 23:05:36 -0400 | [diff] [blame] | 521 |  | 
| Tejun Heo | e34bb37 | 2007-02-26 20:24:03 +0900 | [diff] [blame] | 522 | /* JMicron 360/1/3/5/6, match class to avoid IDE function */ | 
|  | 523 | { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, | 
|  | 524 | PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr }, | 
| Jeff Garzik | fe7fa31 | 2006-06-22 23:05:36 -0400 | [diff] [blame] | 525 |  | 
|  | 526 | /* ATI */ | 
| Conke Hu | c65ec1c | 2007-04-11 18:23:14 +0800 | [diff] [blame] | 527 | { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */ | 
| Shane Huang | e39fc8c | 2008-02-22 05:00:31 -0800 | [diff] [blame] | 528 | { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb700 }, /* ATI SB700/800 */ | 
|  | 529 | { PCI_VDEVICE(ATI, 0x4391), board_ahci_sb700 }, /* ATI SB700/800 */ | 
|  | 530 | { PCI_VDEVICE(ATI, 0x4392), board_ahci_sb700 }, /* ATI SB700/800 */ | 
|  | 531 | { PCI_VDEVICE(ATI, 0x4393), board_ahci_sb700 }, /* ATI SB700/800 */ | 
|  | 532 | { PCI_VDEVICE(ATI, 0x4394), board_ahci_sb700 }, /* ATI SB700/800 */ | 
|  | 533 | { PCI_VDEVICE(ATI, 0x4395), board_ahci_sb700 }, /* ATI SB700/800 */ | 
| Jeff Garzik | fe7fa31 | 2006-06-22 23:05:36 -0400 | [diff] [blame] | 534 |  | 
|  | 535 | /* VIA */ | 
| Jeff Garzik | 54bb3a9 | 2006-09-27 22:20:11 -0400 | [diff] [blame] | 536 | { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */ | 
| Tejun Heo | bf33554 | 2007-04-11 17:27:14 +0900 | [diff] [blame] | 537 | { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */ | 
| Jeff Garzik | fe7fa31 | 2006-06-22 23:05:36 -0400 | [diff] [blame] | 538 |  | 
|  | 539 | /* NVIDIA */ | 
| Tejun Heo | e297d99 | 2008-06-10 00:13:04 +0900 | [diff] [blame] | 540 | { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci_mcp65 },	/* MCP65 */ | 
|  | 541 | { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci_mcp65 },	/* MCP65 */ | 
|  | 542 | { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci_mcp65 },	/* MCP65 */ | 
|  | 543 | { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci_mcp65 },	/* MCP65 */ | 
|  | 544 | { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci_mcp65 },	/* MCP65 */ | 
|  | 545 | { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci_mcp65 },	/* MCP65 */ | 
|  | 546 | { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci_mcp65 },	/* MCP65 */ | 
|  | 547 | { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci_mcp65 },	/* MCP65 */ | 
| Tejun Heo | aa431dd | 2009-04-08 14:25:31 -0700 | [diff] [blame] | 548 | { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci_yesncq },	/* MCP67 */ | 
|  | 549 | { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci_yesncq },	/* MCP67 */ | 
|  | 550 | { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci_yesncq },	/* MCP67 */ | 
|  | 551 | { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci_yesncq },	/* MCP67 */ | 
|  | 552 | { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci_yesncq },	/* MCP67 */ | 
|  | 553 | { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci_yesncq },	/* MCP67 */ | 
|  | 554 | { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci_yesncq },	/* MCP67 */ | 
|  | 555 | { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci_yesncq },	/* MCP67 */ | 
|  | 556 | { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci_yesncq },	/* MCP67 */ | 
|  | 557 | { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci_yesncq },	/* MCP67 */ | 
|  | 558 | { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci_yesncq },	/* MCP67 */ | 
|  | 559 | { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci_yesncq },	/* MCP67 */ | 
|  | 560 | { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci_yesncq },	/* MCP73 */ | 
|  | 561 | { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci_yesncq },	/* MCP73 */ | 
|  | 562 | { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci_yesncq },	/* MCP73 */ | 
|  | 563 | { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci_yesncq },	/* MCP73 */ | 
|  | 564 | { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci_yesncq },	/* MCP73 */ | 
|  | 565 | { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci_yesncq },	/* MCP73 */ | 
|  | 566 | { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci_yesncq },	/* MCP73 */ | 
|  | 567 | { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci_yesncq },	/* MCP73 */ | 
|  | 568 | { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci_yesncq },	/* MCP73 */ | 
|  | 569 | { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci_yesncq },	/* MCP73 */ | 
|  | 570 | { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci_yesncq },	/* MCP73 */ | 
|  | 571 | { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci_yesncq },	/* MCP73 */ | 
| Peer Chen | 0522b28 | 2007-06-07 18:05:12 +0800 | [diff] [blame] | 572 | { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci },		/* MCP77 */ | 
|  | 573 | { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci },		/* MCP77 */ | 
|  | 574 | { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci },		/* MCP77 */ | 
|  | 575 | { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci },		/* MCP77 */ | 
|  | 576 | { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci },		/* MCP77 */ | 
|  | 577 | { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci },		/* MCP77 */ | 
|  | 578 | { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci },		/* MCP77 */ | 
|  | 579 | { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci },		/* MCP77 */ | 
|  | 580 | { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci },		/* MCP77 */ | 
|  | 581 | { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci },		/* MCP77 */ | 
|  | 582 | { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci },		/* MCP77 */ | 
|  | 583 | { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci },		/* MCP77 */ | 
| peerchen | 6ba8695 | 2007-12-03 22:20:37 +0800 | [diff] [blame] | 584 | { PCI_VDEVICE(NVIDIA, 0x0ab4), board_ahci },		/* MCP79 */ | 
|  | 585 | { PCI_VDEVICE(NVIDIA, 0x0ab5), board_ahci },		/* MCP79 */ | 
|  | 586 | { PCI_VDEVICE(NVIDIA, 0x0ab6), board_ahci },		/* MCP79 */ | 
|  | 587 | { PCI_VDEVICE(NVIDIA, 0x0ab7), board_ahci },		/* MCP79 */ | 
| Peer Chen | 7100819 | 2007-09-24 10:16:25 +0800 | [diff] [blame] | 588 | { PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci },		/* MCP79 */ | 
|  | 589 | { PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci },		/* MCP79 */ | 
|  | 590 | { PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci },		/* MCP79 */ | 
|  | 591 | { PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci },		/* MCP79 */ | 
|  | 592 | { PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci },		/* MCP79 */ | 
|  | 593 | { PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci },		/* MCP79 */ | 
|  | 594 | { PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci },		/* MCP79 */ | 
|  | 595 | { PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci },		/* MCP79 */ | 
| peerchen | 7adbe46 | 2009-02-27 16:58:41 +0800 | [diff] [blame] | 596 | { PCI_VDEVICE(NVIDIA, 0x0d84), board_ahci },		/* MCP89 */ | 
|  | 597 | { PCI_VDEVICE(NVIDIA, 0x0d85), board_ahci },		/* MCP89 */ | 
|  | 598 | { PCI_VDEVICE(NVIDIA, 0x0d86), board_ahci },		/* MCP89 */ | 
|  | 599 | { PCI_VDEVICE(NVIDIA, 0x0d87), board_ahci },		/* MCP89 */ | 
|  | 600 | { PCI_VDEVICE(NVIDIA, 0x0d88), board_ahci },		/* MCP89 */ | 
|  | 601 | { PCI_VDEVICE(NVIDIA, 0x0d89), board_ahci },		/* MCP89 */ | 
|  | 602 | { PCI_VDEVICE(NVIDIA, 0x0d8a), board_ahci },		/* MCP89 */ | 
|  | 603 | { PCI_VDEVICE(NVIDIA, 0x0d8b), board_ahci },		/* MCP89 */ | 
|  | 604 | { PCI_VDEVICE(NVIDIA, 0x0d8c), board_ahci },		/* MCP89 */ | 
|  | 605 | { PCI_VDEVICE(NVIDIA, 0x0d8d), board_ahci },		/* MCP89 */ | 
|  | 606 | { PCI_VDEVICE(NVIDIA, 0x0d8e), board_ahci },		/* MCP89 */ | 
|  | 607 | { PCI_VDEVICE(NVIDIA, 0x0d8f), board_ahci },		/* MCP89 */ | 
| Jeff Garzik | fe7fa31 | 2006-06-22 23:05:36 -0400 | [diff] [blame] | 608 |  | 
| Jeff Garzik | 95916ed | 2006-07-29 04:10:14 -0400 | [diff] [blame] | 609 | /* SiS */ | 
| Tejun Heo | 20e2de4 | 2008-08-01 12:51:43 +0900 | [diff] [blame] | 610 | { PCI_VDEVICE(SI, 0x1184), board_ahci },		/* SiS 966 */ | 
|  | 611 | { PCI_VDEVICE(SI, 0x1185), board_ahci },		/* SiS 968 */ | 
|  | 612 | { PCI_VDEVICE(SI, 0x0186), board_ahci },		/* SiS 968 */ | 
| Jeff Garzik | 95916ed | 2006-07-29 04:10:14 -0400 | [diff] [blame] | 613 |  | 
| Jeff Garzik | cd70c26 | 2007-07-08 02:29:42 -0400 | [diff] [blame] | 614 | /* Marvell */ | 
|  | 615 | { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv },	/* 6145 */ | 
| Jose Alberto Reguero | c40e7cb | 2008-03-13 23:22:24 +0100 | [diff] [blame] | 616 | { PCI_VDEVICE(MARVELL, 0x6121), board_ahci_mv },	/* 6121 */ | 
| Jeff Garzik | cd70c26 | 2007-07-08 02:29:42 -0400 | [diff] [blame] | 617 |  | 
| Mark Nelson | c77a036 | 2008-10-23 14:08:16 +1100 | [diff] [blame] | 618 | /* Promise */ | 
|  | 619 | { PCI_VDEVICE(PROMISE, 0x3f20), board_ahci },	/* PDC42819 */ | 
|  | 620 |  | 
| Jeff Garzik | 415ae2b | 2006-11-01 05:10:42 -0500 | [diff] [blame] | 621 | /* Generic, PCI class code for AHCI */ | 
|  | 622 | { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, | 
| Conke Hu | c9f8947 | 2007-01-09 05:32:51 -0500 | [diff] [blame] | 623 | PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci }, | 
| Jeff Garzik | 415ae2b | 2006-11-01 05:10:42 -0500 | [diff] [blame] | 624 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 625 | { }	/* terminate list */ | 
|  | 626 | }; | 
|  | 627 |  | 
|  | 628 |  | 
|  | 629 | static struct pci_driver ahci_pci_driver = { | 
|  | 630 | .name			= DRV_NAME, | 
|  | 631 | .id_table		= ahci_pci_tbl, | 
|  | 632 | .probe			= ahci_init_one, | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 633 | .remove			= ata_pci_remove_one, | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 634 | #ifdef CONFIG_PM | 
| Tejun Heo | c133287 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 635 | .suspend		= ahci_pci_device_suspend, | 
|  | 636 | .resume			= ahci_pci_device_resume, | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 637 | #endif | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 638 | }; | 
|  | 639 |  | 
| Kristen Carlson Accardi | 18f7ba4 | 2008-06-03 10:33:55 -0700 | [diff] [blame] | 640 | static int ahci_em_messages = 1; | 
|  | 641 | module_param(ahci_em_messages, int, 0444); | 
|  | 642 | /* add other LED protocol types when they become supported */ | 
|  | 643 | MODULE_PARM_DESC(ahci_em_messages, | 
|  | 644 | "Set AHCI Enclosure Management Message type (0 = disabled, 1 = LED"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 645 |  | 
| Alan Cox | 5b66c82 | 2008-09-03 14:48:34 +0100 | [diff] [blame] | 646 | #if defined(CONFIG_PATA_MARVELL) || defined(CONFIG_PATA_MARVELL_MODULE) | 
|  | 647 | static int marvell_enable; | 
|  | 648 | #else | 
|  | 649 | static int marvell_enable = 1; | 
|  | 650 | #endif | 
|  | 651 | module_param(marvell_enable, int, 0644); | 
|  | 652 | MODULE_PARM_DESC(marvell_enable, "Marvell SATA via AHCI (1 = enabled)"); | 
|  | 653 |  | 
|  | 654 |  | 
| Tejun Heo | 98fa4b6 | 2006-11-02 12:17:23 +0900 | [diff] [blame] | 655 | static inline int ahci_nr_ports(u32 cap) | 
|  | 656 | { | 
|  | 657 | return (cap & 0x1f) + 1; | 
|  | 658 | } | 
|  | 659 |  | 
| Jeff Garzik | dab632e | 2007-05-28 08:33:01 -0400 | [diff] [blame] | 660 | static inline void __iomem *__ahci_port_base(struct ata_host *host, | 
|  | 661 | unsigned int port_no) | 
|  | 662 | { | 
|  | 663 | void __iomem *mmio = host->iomap[AHCI_PCI_BAR]; | 
|  | 664 |  | 
|  | 665 | return mmio + 0x100 + (port_no * 0x80); | 
|  | 666 | } | 
|  | 667 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 668 | static inline void __iomem *ahci_port_base(struct ata_port *ap) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 669 | { | 
| Jeff Garzik | dab632e | 2007-05-28 08:33:01 -0400 | [diff] [blame] | 670 | return __ahci_port_base(ap->host, ap->port_no); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 671 | } | 
|  | 672 |  | 
| Tejun Heo | b710a1f | 2008-01-05 23:11:57 +0900 | [diff] [blame] | 673 | static void ahci_enable_ahci(void __iomem *mmio) | 
|  | 674 | { | 
| Tejun Heo | 15fe982 | 2008-04-23 20:52:58 +0900 | [diff] [blame] | 675 | int i; | 
| Tejun Heo | b710a1f | 2008-01-05 23:11:57 +0900 | [diff] [blame] | 676 | u32 tmp; | 
|  | 677 |  | 
|  | 678 | /* turn on AHCI_EN */ | 
|  | 679 | tmp = readl(mmio + HOST_CTL); | 
| Tejun Heo | 15fe982 | 2008-04-23 20:52:58 +0900 | [diff] [blame] | 680 | if (tmp & HOST_AHCI_EN) | 
|  | 681 | return; | 
|  | 682 |  | 
|  | 683 | /* Some controllers need AHCI_EN to be written multiple times. | 
|  | 684 | * Try a few times before giving up. | 
|  | 685 | */ | 
|  | 686 | for (i = 0; i < 5; i++) { | 
| Tejun Heo | b710a1f | 2008-01-05 23:11:57 +0900 | [diff] [blame] | 687 | tmp |= HOST_AHCI_EN; | 
|  | 688 | writel(tmp, mmio + HOST_CTL); | 
|  | 689 | tmp = readl(mmio + HOST_CTL);	/* flush && sanity check */ | 
| Tejun Heo | 15fe982 | 2008-04-23 20:52:58 +0900 | [diff] [blame] | 690 | if (tmp & HOST_AHCI_EN) | 
|  | 691 | return; | 
|  | 692 | msleep(10); | 
| Tejun Heo | b710a1f | 2008-01-05 23:11:57 +0900 | [diff] [blame] | 693 | } | 
| Tejun Heo | 15fe982 | 2008-04-23 20:52:58 +0900 | [diff] [blame] | 694 |  | 
|  | 695 | WARN_ON(1); | 
| Tejun Heo | b710a1f | 2008-01-05 23:11:57 +0900 | [diff] [blame] | 696 | } | 
|  | 697 |  | 
| Tejun Heo | d447df1 | 2007-03-18 22:15:33 +0900 | [diff] [blame] | 698 | /** | 
|  | 699 | *	ahci_save_initial_config - Save and fixup initial config values | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 700 | *	@pdev: target PCI device | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 701 | *	@hpriv: host private area to store config values | 
| Tejun Heo | d447df1 | 2007-03-18 22:15:33 +0900 | [diff] [blame] | 702 | * | 
|  | 703 | *	Some registers containing configuration info might be setup by | 
|  | 704 | *	BIOS and might be cleared on reset.  This function saves the | 
|  | 705 | *	initial values of those registers into @hpriv such that they | 
|  | 706 | *	can be restored after controller reset. | 
|  | 707 | * | 
|  | 708 | *	If inconsistent, config values are fixed up by this function. | 
|  | 709 | * | 
|  | 710 | *	LOCKING: | 
|  | 711 | *	None. | 
|  | 712 | */ | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 713 | static void ahci_save_initial_config(struct pci_dev *pdev, | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 714 | struct ahci_host_priv *hpriv) | 
| Tejun Heo | d447df1 | 2007-03-18 22:15:33 +0900 | [diff] [blame] | 715 | { | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 716 | void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR]; | 
| Tejun Heo | d447df1 | 2007-03-18 22:15:33 +0900 | [diff] [blame] | 717 | u32 cap, port_map; | 
| Tejun Heo | 17199b1 | 2007-03-18 22:26:53 +0900 | [diff] [blame] | 718 | int i; | 
| Jose Alberto Reguero | c40e7cb | 2008-03-13 23:22:24 +0100 | [diff] [blame] | 719 | int mv; | 
| Tejun Heo | d447df1 | 2007-03-18 22:15:33 +0900 | [diff] [blame] | 720 |  | 
| Tejun Heo | b710a1f | 2008-01-05 23:11:57 +0900 | [diff] [blame] | 721 | /* make sure AHCI mode is enabled before accessing CAP */ | 
|  | 722 | ahci_enable_ahci(mmio); | 
|  | 723 |  | 
| Tejun Heo | d447df1 | 2007-03-18 22:15:33 +0900 | [diff] [blame] | 724 | /* Values prefixed with saved_ are written back to host after | 
|  | 725 | * reset.  Values without are used for driver operation. | 
|  | 726 | */ | 
|  | 727 | hpriv->saved_cap = cap = readl(mmio + HOST_CAP); | 
|  | 728 | hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL); | 
|  | 729 |  | 
| Tejun Heo | 274c1fd | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 730 | /* some chips have errata preventing 64bit use */ | 
| Tejun Heo | 417a1a6 | 2007-09-23 13:19:55 +0900 | [diff] [blame] | 731 | if ((cap & HOST_CAP_64) && (hpriv->flags & AHCI_HFLAG_32BIT_ONLY)) { | 
| Tejun Heo | c7a4215 | 2007-05-18 16:23:19 +0200 | [diff] [blame] | 732 | dev_printk(KERN_INFO, &pdev->dev, | 
|  | 733 | "controller can't do 64bit DMA, forcing 32bit\n"); | 
|  | 734 | cap &= ~HOST_CAP_64; | 
|  | 735 | } | 
|  | 736 |  | 
| Tejun Heo | 417a1a6 | 2007-09-23 13:19:55 +0900 | [diff] [blame] | 737 | if ((cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_NO_NCQ)) { | 
| Tejun Heo | 274c1fd | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 738 | dev_printk(KERN_INFO, &pdev->dev, | 
|  | 739 | "controller can't do NCQ, turning off CAP_NCQ\n"); | 
|  | 740 | cap &= ~HOST_CAP_NCQ; | 
|  | 741 | } | 
|  | 742 |  | 
| Tejun Heo | e297d99 | 2008-06-10 00:13:04 +0900 | [diff] [blame] | 743 | if (!(cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_YES_NCQ)) { | 
|  | 744 | dev_printk(KERN_INFO, &pdev->dev, | 
|  | 745 | "controller can do NCQ, turning on CAP_NCQ\n"); | 
|  | 746 | cap |= HOST_CAP_NCQ; | 
|  | 747 | } | 
|  | 748 |  | 
| Roel Kluin | 258cd84 | 2008-03-09 21:42:40 +0100 | [diff] [blame] | 749 | if ((cap & HOST_CAP_PMP) && (hpriv->flags & AHCI_HFLAG_NO_PMP)) { | 
| Tejun Heo | 6949b91 | 2007-09-23 13:19:55 +0900 | [diff] [blame] | 750 | dev_printk(KERN_INFO, &pdev->dev, | 
|  | 751 | "controller can't do PMP, turning off CAP_PMP\n"); | 
|  | 752 | cap &= ~HOST_CAP_PMP; | 
|  | 753 | } | 
|  | 754 |  | 
| Tejun Heo | d799e08 | 2008-06-17 12:46:30 +0900 | [diff] [blame] | 755 | if (pdev->vendor == PCI_VENDOR_ID_JMICRON && pdev->device == 0x2361 && | 
|  | 756 | port_map != 1) { | 
|  | 757 | dev_printk(KERN_INFO, &pdev->dev, | 
|  | 758 | "JMB361 has only one port, port_map 0x%x -> 0x%x\n", | 
|  | 759 | port_map, 1); | 
|  | 760 | port_map = 1; | 
|  | 761 | } | 
|  | 762 |  | 
| Jeff Garzik | cd70c26 | 2007-07-08 02:29:42 -0400 | [diff] [blame] | 763 | /* | 
|  | 764 | * Temporary Marvell 6145 hack: PATA port presence | 
|  | 765 | * is asserted through the standard AHCI port | 
|  | 766 | * presence register, as bit 4 (counting from 0) | 
|  | 767 | */ | 
| Tejun Heo | 417a1a6 | 2007-09-23 13:19:55 +0900 | [diff] [blame] | 768 | if (hpriv->flags & AHCI_HFLAG_MV_PATA) { | 
| Jose Alberto Reguero | c40e7cb | 2008-03-13 23:22:24 +0100 | [diff] [blame] | 769 | if (pdev->device == 0x6121) | 
|  | 770 | mv = 0x3; | 
|  | 771 | else | 
|  | 772 | mv = 0xf; | 
| Jeff Garzik | cd70c26 | 2007-07-08 02:29:42 -0400 | [diff] [blame] | 773 | dev_printk(KERN_ERR, &pdev->dev, | 
|  | 774 | "MV_AHCI HACK: port_map %x -> %x\n", | 
| Jose Alberto Reguero | c40e7cb | 2008-03-13 23:22:24 +0100 | [diff] [blame] | 775 | port_map, | 
|  | 776 | port_map & mv); | 
| Alan Cox | 5b66c82 | 2008-09-03 14:48:34 +0100 | [diff] [blame] | 777 | dev_printk(KERN_ERR, &pdev->dev, | 
|  | 778 | "Disabling your PATA port. Use the boot option 'ahci.marvell_enable=0' to avoid this.\n"); | 
| Jeff Garzik | cd70c26 | 2007-07-08 02:29:42 -0400 | [diff] [blame] | 779 |  | 
| Jose Alberto Reguero | c40e7cb | 2008-03-13 23:22:24 +0100 | [diff] [blame] | 780 | port_map &= mv; | 
| Jeff Garzik | cd70c26 | 2007-07-08 02:29:42 -0400 | [diff] [blame] | 781 | } | 
|  | 782 |  | 
| Tejun Heo | 17199b1 | 2007-03-18 22:26:53 +0900 | [diff] [blame] | 783 | /* cross check port_map and cap.n_ports */ | 
| Tejun Heo | 7a234af | 2007-09-03 12:44:57 +0900 | [diff] [blame] | 784 | if (port_map) { | 
| Tejun Heo | 837f5f8 | 2008-02-06 15:13:51 +0900 | [diff] [blame] | 785 | int map_ports = 0; | 
| Tejun Heo | 17199b1 | 2007-03-18 22:26:53 +0900 | [diff] [blame] | 786 |  | 
| Tejun Heo | 837f5f8 | 2008-02-06 15:13:51 +0900 | [diff] [blame] | 787 | for (i = 0; i < AHCI_MAX_PORTS; i++) | 
|  | 788 | if (port_map & (1 << i)) | 
|  | 789 | map_ports++; | 
| Tejun Heo | 17199b1 | 2007-03-18 22:26:53 +0900 | [diff] [blame] | 790 |  | 
| Tejun Heo | 837f5f8 | 2008-02-06 15:13:51 +0900 | [diff] [blame] | 791 | /* If PI has more ports than n_ports, whine, clear | 
|  | 792 | * port_map and let it be generated from n_ports. | 
| Tejun Heo | 17199b1 | 2007-03-18 22:26:53 +0900 | [diff] [blame] | 793 | */ | 
| Tejun Heo | 837f5f8 | 2008-02-06 15:13:51 +0900 | [diff] [blame] | 794 | if (map_ports > ahci_nr_ports(cap)) { | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 795 | dev_printk(KERN_WARNING, &pdev->dev, | 
| Tejun Heo | 837f5f8 | 2008-02-06 15:13:51 +0900 | [diff] [blame] | 796 | "implemented port map (0x%x) contains more " | 
|  | 797 | "ports than nr_ports (%u), using nr_ports\n", | 
|  | 798 | port_map, ahci_nr_ports(cap)); | 
| Tejun Heo | 7a234af | 2007-09-03 12:44:57 +0900 | [diff] [blame] | 799 | port_map = 0; | 
|  | 800 | } | 
|  | 801 | } | 
|  | 802 |  | 
|  | 803 | /* fabricate port_map from cap.nr_ports */ | 
|  | 804 | if (!port_map) { | 
| Tejun Heo | 17199b1 | 2007-03-18 22:26:53 +0900 | [diff] [blame] | 805 | port_map = (1 << ahci_nr_ports(cap)) - 1; | 
| Tejun Heo | 7a234af | 2007-09-03 12:44:57 +0900 | [diff] [blame] | 806 | dev_printk(KERN_WARNING, &pdev->dev, | 
|  | 807 | "forcing PORTS_IMPL to 0x%x\n", port_map); | 
|  | 808 |  | 
|  | 809 | /* write the fixed up value to the PI register */ | 
|  | 810 | hpriv->saved_port_map = port_map; | 
| Tejun Heo | 17199b1 | 2007-03-18 22:26:53 +0900 | [diff] [blame] | 811 | } | 
|  | 812 |  | 
| Tejun Heo | d447df1 | 2007-03-18 22:15:33 +0900 | [diff] [blame] | 813 | /* record values to use during operation */ | 
|  | 814 | hpriv->cap = cap; | 
|  | 815 | hpriv->port_map = port_map; | 
|  | 816 | } | 
|  | 817 |  | 
|  | 818 | /** | 
|  | 819 | *	ahci_restore_initial_config - Restore initial config | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 820 | *	@host: target ATA host | 
| Tejun Heo | d447df1 | 2007-03-18 22:15:33 +0900 | [diff] [blame] | 821 | * | 
|  | 822 | *	Restore initial config stored by ahci_save_initial_config(). | 
|  | 823 | * | 
|  | 824 | *	LOCKING: | 
|  | 825 | *	None. | 
|  | 826 | */ | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 827 | static void ahci_restore_initial_config(struct ata_host *host) | 
| Tejun Heo | d447df1 | 2007-03-18 22:15:33 +0900 | [diff] [blame] | 828 | { | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 829 | struct ahci_host_priv *hpriv = host->private_data; | 
|  | 830 | void __iomem *mmio = host->iomap[AHCI_PCI_BAR]; | 
|  | 831 |  | 
| Tejun Heo | d447df1 | 2007-03-18 22:15:33 +0900 | [diff] [blame] | 832 | writel(hpriv->saved_cap, mmio + HOST_CAP); | 
|  | 833 | writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL); | 
|  | 834 | (void) readl(mmio + HOST_PORTS_IMPL);	/* flush */ | 
|  | 835 | } | 
|  | 836 |  | 
| Tejun Heo | 203ef6c | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 837 | static unsigned ahci_scr_offset(struct ata_port *ap, unsigned int sc_reg) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 838 | { | 
| Tejun Heo | 203ef6c | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 839 | static const int offset[] = { | 
|  | 840 | [SCR_STATUS]		= PORT_SCR_STAT, | 
|  | 841 | [SCR_CONTROL]		= PORT_SCR_CTL, | 
|  | 842 | [SCR_ERROR]		= PORT_SCR_ERR, | 
|  | 843 | [SCR_ACTIVE]		= PORT_SCR_ACT, | 
|  | 844 | [SCR_NOTIFICATION]	= PORT_SCR_NTF, | 
|  | 845 | }; | 
|  | 846 | struct ahci_host_priv *hpriv = ap->host->private_data; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 847 |  | 
| Tejun Heo | 203ef6c | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 848 | if (sc_reg < ARRAY_SIZE(offset) && | 
|  | 849 | (sc_reg != SCR_NOTIFICATION || (hpriv->cap & HOST_CAP_SNTF))) | 
|  | 850 | return offset[sc_reg]; | 
| Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 851 | return 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 852 | } | 
|  | 853 |  | 
| Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 854 | static int ahci_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 855 | { | 
| Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 856 | void __iomem *port_mmio = ahci_port_base(link->ap); | 
|  | 857 | int offset = ahci_scr_offset(link->ap, sc_reg); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 858 |  | 
| Tejun Heo | 203ef6c | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 859 | if (offset) { | 
|  | 860 | *val = readl(port_mmio + offset); | 
|  | 861 | return 0; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 862 | } | 
| Tejun Heo | 203ef6c | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 863 | return -EINVAL; | 
|  | 864 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 865 |  | 
| Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 866 | static int ahci_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val) | 
| Tejun Heo | 203ef6c | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 867 | { | 
| Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 868 | void __iomem *port_mmio = ahci_port_base(link->ap); | 
|  | 869 | int offset = ahci_scr_offset(link->ap, sc_reg); | 
| Tejun Heo | 203ef6c | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 870 |  | 
|  | 871 | if (offset) { | 
|  | 872 | writel(val, port_mmio + offset); | 
|  | 873 | return 0; | 
|  | 874 | } | 
|  | 875 | return -EINVAL; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 876 | } | 
|  | 877 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 878 | static void ahci_start_engine(struct ata_port *ap) | 
| Tejun Heo | 7c76d1e | 2005-12-19 22:36:34 +0900 | [diff] [blame] | 879 | { | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 880 | void __iomem *port_mmio = ahci_port_base(ap); | 
| Tejun Heo | 7c76d1e | 2005-12-19 22:36:34 +0900 | [diff] [blame] | 881 | u32 tmp; | 
|  | 882 |  | 
| Tejun Heo | d8fcd11 | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 883 | /* start DMA */ | 
| Tejun Heo | 9f59205 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 884 | tmp = readl(port_mmio + PORT_CMD); | 
| Tejun Heo | 7c76d1e | 2005-12-19 22:36:34 +0900 | [diff] [blame] | 885 | tmp |= PORT_CMD_START; | 
|  | 886 | writel(tmp, port_mmio + PORT_CMD); | 
|  | 887 | readl(port_mmio + PORT_CMD); /* flush */ | 
|  | 888 | } | 
|  | 889 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 890 | static int ahci_stop_engine(struct ata_port *ap) | 
| Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 891 | { | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 892 | void __iomem *port_mmio = ahci_port_base(ap); | 
| Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 893 | u32 tmp; | 
|  | 894 |  | 
|  | 895 | tmp = readl(port_mmio + PORT_CMD); | 
|  | 896 |  | 
| Tejun Heo | d8fcd11 | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 897 | /* check if the HBA is idle */ | 
| Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 898 | if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0) | 
|  | 899 | return 0; | 
|  | 900 |  | 
| Tejun Heo | d8fcd11 | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 901 | /* setting HBA to idle */ | 
| Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 902 | tmp &= ~PORT_CMD_START; | 
|  | 903 | writel(tmp, port_mmio + PORT_CMD); | 
|  | 904 |  | 
| Tejun Heo | d8fcd11 | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 905 | /* wait for engine to stop. This could be as long as 500 msec */ | 
| Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 906 | tmp = ata_wait_register(port_mmio + PORT_CMD, | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 907 | PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500); | 
| Tejun Heo | d8fcd11 | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 908 | if (tmp & PORT_CMD_LIST_ON) | 
| Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 909 | return -EIO; | 
|  | 910 |  | 
|  | 911 | return 0; | 
|  | 912 | } | 
|  | 913 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 914 | static void ahci_start_fis_rx(struct ata_port *ap) | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 915 | { | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 916 | void __iomem *port_mmio = ahci_port_base(ap); | 
|  | 917 | struct ahci_host_priv *hpriv = ap->host->private_data; | 
|  | 918 | struct ahci_port_priv *pp = ap->private_data; | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 919 | u32 tmp; | 
|  | 920 |  | 
|  | 921 | /* set FIS registers */ | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 922 | if (hpriv->cap & HOST_CAP_64) | 
|  | 923 | writel((pp->cmd_slot_dma >> 16) >> 16, | 
|  | 924 | port_mmio + PORT_LST_ADDR_HI); | 
|  | 925 | writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR); | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 926 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 927 | if (hpriv->cap & HOST_CAP_64) | 
|  | 928 | writel((pp->rx_fis_dma >> 16) >> 16, | 
|  | 929 | port_mmio + PORT_FIS_ADDR_HI); | 
|  | 930 | writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR); | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 931 |  | 
|  | 932 | /* enable FIS reception */ | 
|  | 933 | tmp = readl(port_mmio + PORT_CMD); | 
|  | 934 | tmp |= PORT_CMD_FIS_RX; | 
|  | 935 | writel(tmp, port_mmio + PORT_CMD); | 
|  | 936 |  | 
|  | 937 | /* flush */ | 
|  | 938 | readl(port_mmio + PORT_CMD); | 
|  | 939 | } | 
|  | 940 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 941 | static int ahci_stop_fis_rx(struct ata_port *ap) | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 942 | { | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 943 | void __iomem *port_mmio = ahci_port_base(ap); | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 944 | u32 tmp; | 
|  | 945 |  | 
|  | 946 | /* disable FIS reception */ | 
|  | 947 | tmp = readl(port_mmio + PORT_CMD); | 
|  | 948 | tmp &= ~PORT_CMD_FIS_RX; | 
|  | 949 | writel(tmp, port_mmio + PORT_CMD); | 
|  | 950 |  | 
|  | 951 | /* wait for completion, spec says 500ms, give it 1000 */ | 
|  | 952 | tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON, | 
|  | 953 | PORT_CMD_FIS_ON, 10, 1000); | 
|  | 954 | if (tmp & PORT_CMD_FIS_ON) | 
|  | 955 | return -EBUSY; | 
|  | 956 |  | 
|  | 957 | return 0; | 
|  | 958 | } | 
|  | 959 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 960 | static void ahci_power_up(struct ata_port *ap) | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 961 | { | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 962 | struct ahci_host_priv *hpriv = ap->host->private_data; | 
|  | 963 | void __iomem *port_mmio = ahci_port_base(ap); | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 964 | u32 cmd; | 
|  | 965 |  | 
|  | 966 | cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK; | 
|  | 967 |  | 
|  | 968 | /* spin up device */ | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 969 | if (hpriv->cap & HOST_CAP_SSS) { | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 970 | cmd |= PORT_CMD_SPIN_UP; | 
|  | 971 | writel(cmd, port_mmio + PORT_CMD); | 
|  | 972 | } | 
|  | 973 |  | 
|  | 974 | /* wake up link */ | 
|  | 975 | writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD); | 
|  | 976 | } | 
|  | 977 |  | 
| Kristen Carlson Accardi | 3155659 | 2007-10-25 01:33:26 -0400 | [diff] [blame] | 978 | static void ahci_disable_alpm(struct ata_port *ap) | 
|  | 979 | { | 
|  | 980 | struct ahci_host_priv *hpriv = ap->host->private_data; | 
|  | 981 | void __iomem *port_mmio = ahci_port_base(ap); | 
|  | 982 | u32 cmd; | 
|  | 983 | struct ahci_port_priv *pp = ap->private_data; | 
|  | 984 |  | 
|  | 985 | /* IPM bits should be disabled by libata-core */ | 
|  | 986 | /* get the existing command bits */ | 
|  | 987 | cmd = readl(port_mmio + PORT_CMD); | 
|  | 988 |  | 
|  | 989 | /* disable ALPM and ASP */ | 
|  | 990 | cmd &= ~PORT_CMD_ASP; | 
|  | 991 | cmd &= ~PORT_CMD_ALPE; | 
|  | 992 |  | 
|  | 993 | /* force the interface back to active */ | 
|  | 994 | cmd |= PORT_CMD_ICC_ACTIVE; | 
|  | 995 |  | 
|  | 996 | /* write out new cmd value */ | 
|  | 997 | writel(cmd, port_mmio + PORT_CMD); | 
|  | 998 | cmd = readl(port_mmio + PORT_CMD); | 
|  | 999 |  | 
|  | 1000 | /* wait 10ms to be sure we've come out of any low power state */ | 
|  | 1001 | msleep(10); | 
|  | 1002 |  | 
|  | 1003 | /* clear out any PhyRdy stuff from interrupt status */ | 
|  | 1004 | writel(PORT_IRQ_PHYRDY, port_mmio + PORT_IRQ_STAT); | 
|  | 1005 |  | 
|  | 1006 | /* go ahead and clean out PhyRdy Change from Serror too */ | 
| Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 1007 | ahci_scr_write(&ap->link, SCR_ERROR, ((1 << 16) | (1 << 18))); | 
| Kristen Carlson Accardi | 3155659 | 2007-10-25 01:33:26 -0400 | [diff] [blame] | 1008 |  | 
|  | 1009 | /* | 
|  | 1010 | * Clear flag to indicate that we should ignore all PhyRdy | 
|  | 1011 | * state changes | 
|  | 1012 | */ | 
|  | 1013 | hpriv->flags &= ~AHCI_HFLAG_NO_HOTPLUG; | 
|  | 1014 |  | 
|  | 1015 | /* | 
|  | 1016 | * Enable interrupts on Phy Ready. | 
|  | 1017 | */ | 
|  | 1018 | pp->intr_mask |= PORT_IRQ_PHYRDY; | 
|  | 1019 | writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK); | 
|  | 1020 |  | 
|  | 1021 | /* | 
|  | 1022 | * don't change the link pm policy - we can be called | 
|  | 1023 | * just to turn of link pm temporarily | 
|  | 1024 | */ | 
|  | 1025 | } | 
|  | 1026 |  | 
|  | 1027 | static int ahci_enable_alpm(struct ata_port *ap, | 
|  | 1028 | enum link_pm policy) | 
|  | 1029 | { | 
|  | 1030 | struct ahci_host_priv *hpriv = ap->host->private_data; | 
|  | 1031 | void __iomem *port_mmio = ahci_port_base(ap); | 
|  | 1032 | u32 cmd; | 
|  | 1033 | struct ahci_port_priv *pp = ap->private_data; | 
|  | 1034 | u32 asp; | 
|  | 1035 |  | 
|  | 1036 | /* Make sure the host is capable of link power management */ | 
|  | 1037 | if (!(hpriv->cap & HOST_CAP_ALPM)) | 
|  | 1038 | return -EINVAL; | 
|  | 1039 |  | 
|  | 1040 | switch (policy) { | 
|  | 1041 | case MAX_PERFORMANCE: | 
|  | 1042 | case NOT_AVAILABLE: | 
|  | 1043 | /* | 
|  | 1044 | * if we came here with NOT_AVAILABLE, | 
|  | 1045 | * it just means this is the first time we | 
|  | 1046 | * have tried to enable - default to max performance, | 
|  | 1047 | * and let the user go to lower power modes on request. | 
|  | 1048 | */ | 
|  | 1049 | ahci_disable_alpm(ap); | 
|  | 1050 | return 0; | 
|  | 1051 | case MIN_POWER: | 
|  | 1052 | /* configure HBA to enter SLUMBER */ | 
|  | 1053 | asp = PORT_CMD_ASP; | 
|  | 1054 | break; | 
|  | 1055 | case MEDIUM_POWER: | 
|  | 1056 | /* configure HBA to enter PARTIAL */ | 
|  | 1057 | asp = 0; | 
|  | 1058 | break; | 
|  | 1059 | default: | 
|  | 1060 | return -EINVAL; | 
|  | 1061 | } | 
|  | 1062 |  | 
|  | 1063 | /* | 
|  | 1064 | * Disable interrupts on Phy Ready. This keeps us from | 
|  | 1065 | * getting woken up due to spurious phy ready interrupts | 
|  | 1066 | * TBD - Hot plug should be done via polling now, is | 
|  | 1067 | * that even supported? | 
|  | 1068 | */ | 
|  | 1069 | pp->intr_mask &= ~PORT_IRQ_PHYRDY; | 
|  | 1070 | writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK); | 
|  | 1071 |  | 
|  | 1072 | /* | 
|  | 1073 | * Set a flag to indicate that we should ignore all PhyRdy | 
|  | 1074 | * state changes since these can happen now whenever we | 
|  | 1075 | * change link state | 
|  | 1076 | */ | 
|  | 1077 | hpriv->flags |= AHCI_HFLAG_NO_HOTPLUG; | 
|  | 1078 |  | 
|  | 1079 | /* get the existing command bits */ | 
|  | 1080 | cmd = readl(port_mmio + PORT_CMD); | 
|  | 1081 |  | 
|  | 1082 | /* | 
|  | 1083 | * Set ASP based on Policy | 
|  | 1084 | */ | 
|  | 1085 | cmd |= asp; | 
|  | 1086 |  | 
|  | 1087 | /* | 
|  | 1088 | * Setting this bit will instruct the HBA to aggressively | 
|  | 1089 | * enter a lower power link state when it's appropriate and | 
|  | 1090 | * based on the value set above for ASP | 
|  | 1091 | */ | 
|  | 1092 | cmd |= PORT_CMD_ALPE; | 
|  | 1093 |  | 
|  | 1094 | /* write out new cmd value */ | 
|  | 1095 | writel(cmd, port_mmio + PORT_CMD); | 
|  | 1096 | cmd = readl(port_mmio + PORT_CMD); | 
|  | 1097 |  | 
|  | 1098 | /* IPM bits should be set by libata-core */ | 
|  | 1099 | return 0; | 
|  | 1100 | } | 
|  | 1101 |  | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 1102 | #ifdef CONFIG_PM | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1103 | static void ahci_power_down(struct ata_port *ap) | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1104 | { | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1105 | struct ahci_host_priv *hpriv = ap->host->private_data; | 
|  | 1106 | void __iomem *port_mmio = ahci_port_base(ap); | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1107 | u32 cmd, scontrol; | 
|  | 1108 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1109 | if (!(hpriv->cap & HOST_CAP_SSS)) | 
| Tejun Heo | 07c53da | 2007-01-21 02:10:11 +0900 | [diff] [blame] | 1110 | return; | 
|  | 1111 |  | 
|  | 1112 | /* put device into listen mode, first set PxSCTL.DET to 0 */ | 
|  | 1113 | scontrol = readl(port_mmio + PORT_SCR_CTL); | 
|  | 1114 | scontrol &= ~0xf; | 
|  | 1115 | writel(scontrol, port_mmio + PORT_SCR_CTL); | 
|  | 1116 |  | 
|  | 1117 | /* then set PxCMD.SUD to 0 */ | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1118 | cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK; | 
| Tejun Heo | 07c53da | 2007-01-21 02:10:11 +0900 | [diff] [blame] | 1119 | cmd &= ~PORT_CMD_SPIN_UP; | 
|  | 1120 | writel(cmd, port_mmio + PORT_CMD); | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1121 | } | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 1122 | #endif | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1123 |  | 
| Jeff Garzik | df69c9c | 2007-05-26 20:46:51 -0400 | [diff] [blame] | 1124 | static void ahci_start_port(struct ata_port *ap) | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1125 | { | 
| Kristen Carlson Accardi | 18f7ba4 | 2008-06-03 10:33:55 -0700 | [diff] [blame] | 1126 | struct ahci_port_priv *pp = ap->private_data; | 
|  | 1127 | struct ata_link *link; | 
|  | 1128 | struct ahci_em_priv *emp; | 
| David Milburn | 4c1e9aa | 2009-04-03 15:36:41 -0500 | [diff] [blame] | 1129 | ssize_t rc; | 
|  | 1130 | int i; | 
| Kristen Carlson Accardi | 18f7ba4 | 2008-06-03 10:33:55 -0700 | [diff] [blame] | 1131 |  | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1132 | /* enable FIS reception */ | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1133 | ahci_start_fis_rx(ap); | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1134 |  | 
|  | 1135 | /* enable DMA */ | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1136 | ahci_start_engine(ap); | 
| Kristen Carlson Accardi | 18f7ba4 | 2008-06-03 10:33:55 -0700 | [diff] [blame] | 1137 |  | 
|  | 1138 | /* turn on LEDs */ | 
|  | 1139 | if (ap->flags & ATA_FLAG_EM) { | 
| Tejun Heo | 1eca436 | 2008-11-03 20:03:17 +0900 | [diff] [blame] | 1140 | ata_for_each_link(link, ap, EDGE) { | 
| Kristen Carlson Accardi | 18f7ba4 | 2008-06-03 10:33:55 -0700 | [diff] [blame] | 1141 | emp = &pp->em_priv[link->pmp]; | 
| David Milburn | 4c1e9aa | 2009-04-03 15:36:41 -0500 | [diff] [blame] | 1142 |  | 
|  | 1143 | /* EM Transmit bit maybe busy during init */ | 
| Tejun Heo | d50ce07 | 2009-05-12 10:57:41 +0900 | [diff] [blame] | 1144 | for (i = 0; i < EM_MAX_RETRY; i++) { | 
| David Milburn | 4c1e9aa | 2009-04-03 15:36:41 -0500 | [diff] [blame] | 1145 | rc = ahci_transmit_led_message(ap, | 
|  | 1146 | emp->led_state, | 
|  | 1147 | 4); | 
|  | 1148 | if (rc == -EBUSY) | 
| Tejun Heo | d50ce07 | 2009-05-12 10:57:41 +0900 | [diff] [blame] | 1149 | msleep(1); | 
| David Milburn | 4c1e9aa | 2009-04-03 15:36:41 -0500 | [diff] [blame] | 1150 | else | 
|  | 1151 | break; | 
|  | 1152 | } | 
| Kristen Carlson Accardi | 18f7ba4 | 2008-06-03 10:33:55 -0700 | [diff] [blame] | 1153 | } | 
|  | 1154 | } | 
|  | 1155 |  | 
|  | 1156 | if (ap->flags & ATA_FLAG_SW_ACTIVITY) | 
| Tejun Heo | 1eca436 | 2008-11-03 20:03:17 +0900 | [diff] [blame] | 1157 | ata_for_each_link(link, ap, EDGE) | 
| Kristen Carlson Accardi | 18f7ba4 | 2008-06-03 10:33:55 -0700 | [diff] [blame] | 1158 | ahci_init_sw_activity(link); | 
|  | 1159 |  | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1160 | } | 
|  | 1161 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1162 | static int ahci_deinit_port(struct ata_port *ap, const char **emsg) | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1163 | { | 
|  | 1164 | int rc; | 
|  | 1165 |  | 
|  | 1166 | /* disable DMA */ | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1167 | rc = ahci_stop_engine(ap); | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1168 | if (rc) { | 
|  | 1169 | *emsg = "failed to stop engine"; | 
|  | 1170 | return rc; | 
|  | 1171 | } | 
|  | 1172 |  | 
|  | 1173 | /* disable FIS reception */ | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1174 | rc = ahci_stop_fis_rx(ap); | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1175 | if (rc) { | 
|  | 1176 | *emsg = "failed stop FIS RX"; | 
|  | 1177 | return rc; | 
|  | 1178 | } | 
|  | 1179 |  | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1180 | return 0; | 
|  | 1181 | } | 
|  | 1182 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1183 | static int ahci_reset_controller(struct ata_host *host) | 
| Tejun Heo | d91542c | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1184 | { | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1185 | struct pci_dev *pdev = to_pci_dev(host->dev); | 
| Tejun Heo | 49f2909 | 2007-11-19 16:03:44 +0900 | [diff] [blame] | 1186 | struct ahci_host_priv *hpriv = host->private_data; | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1187 | void __iomem *mmio = host->iomap[AHCI_PCI_BAR]; | 
| Tejun Heo | d447df1 | 2007-03-18 22:15:33 +0900 | [diff] [blame] | 1188 | u32 tmp; | 
| Tejun Heo | d91542c | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1189 |  | 
| Jeff Garzik | 3cc3eb1 | 2007-09-26 00:02:41 -0400 | [diff] [blame] | 1190 | /* we must be in AHCI mode, before using anything | 
|  | 1191 | * AHCI-specific, such as HOST_RESET. | 
|  | 1192 | */ | 
| Tejun Heo | b710a1f | 2008-01-05 23:11:57 +0900 | [diff] [blame] | 1193 | ahci_enable_ahci(mmio); | 
| Jeff Garzik | 3cc3eb1 | 2007-09-26 00:02:41 -0400 | [diff] [blame] | 1194 |  | 
|  | 1195 | /* global controller reset */ | 
| Tejun Heo | a22e644 | 2008-03-10 10:25:25 +0900 | [diff] [blame] | 1196 | if (!ahci_skip_host_reset) { | 
|  | 1197 | tmp = readl(mmio + HOST_CTL); | 
|  | 1198 | if ((tmp & HOST_RESET) == 0) { | 
|  | 1199 | writel(tmp | HOST_RESET, mmio + HOST_CTL); | 
|  | 1200 | readl(mmio + HOST_CTL); /* flush */ | 
|  | 1201 | } | 
| Tejun Heo | d91542c | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1202 |  | 
| Zhang Rui | 24920c8 | 2008-07-04 13:32:17 +0800 | [diff] [blame] | 1203 | /* | 
|  | 1204 | * to perform host reset, OS should set HOST_RESET | 
|  | 1205 | * and poll until this bit is read to be "0". | 
|  | 1206 | * reset must complete within 1 second, or | 
| Tejun Heo | a22e644 | 2008-03-10 10:25:25 +0900 | [diff] [blame] | 1207 | * the hardware should be considered fried. | 
|  | 1208 | */ | 
| Zhang Rui | 24920c8 | 2008-07-04 13:32:17 +0800 | [diff] [blame] | 1209 | tmp = ata_wait_register(mmio + HOST_CTL, HOST_RESET, | 
|  | 1210 | HOST_RESET, 10, 1000); | 
| Tejun Heo | d91542c | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1211 |  | 
| Tejun Heo | a22e644 | 2008-03-10 10:25:25 +0900 | [diff] [blame] | 1212 | if (tmp & HOST_RESET) { | 
|  | 1213 | dev_printk(KERN_ERR, host->dev, | 
|  | 1214 | "controller reset failed (0x%x)\n", tmp); | 
|  | 1215 | return -EIO; | 
|  | 1216 | } | 
| Tejun Heo | d91542c | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1217 |  | 
| Tejun Heo | a22e644 | 2008-03-10 10:25:25 +0900 | [diff] [blame] | 1218 | /* turn on AHCI mode */ | 
|  | 1219 | ahci_enable_ahci(mmio); | 
| Tejun Heo | 98fa4b6 | 2006-11-02 12:17:23 +0900 | [diff] [blame] | 1220 |  | 
| Tejun Heo | a22e644 | 2008-03-10 10:25:25 +0900 | [diff] [blame] | 1221 | /* Some registers might be cleared on reset.  Restore | 
|  | 1222 | * initial values. | 
|  | 1223 | */ | 
|  | 1224 | ahci_restore_initial_config(host); | 
|  | 1225 | } else | 
|  | 1226 | dev_printk(KERN_INFO, host->dev, | 
|  | 1227 | "skipping global host reset\n"); | 
| Tejun Heo | d91542c | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1228 |  | 
|  | 1229 | if (pdev->vendor == PCI_VENDOR_ID_INTEL) { | 
|  | 1230 | u16 tmp16; | 
|  | 1231 |  | 
|  | 1232 | /* configure PCS */ | 
|  | 1233 | pci_read_config_word(pdev, 0x92, &tmp16); | 
| Tejun Heo | 49f2909 | 2007-11-19 16:03:44 +0900 | [diff] [blame] | 1234 | if ((tmp16 & hpriv->port_map) != hpriv->port_map) { | 
|  | 1235 | tmp16 |= hpriv->port_map; | 
|  | 1236 | pci_write_config_word(pdev, 0x92, tmp16); | 
|  | 1237 | } | 
| Tejun Heo | d91542c | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1238 | } | 
|  | 1239 |  | 
|  | 1240 | return 0; | 
|  | 1241 | } | 
|  | 1242 |  | 
| Kristen Carlson Accardi | 18f7ba4 | 2008-06-03 10:33:55 -0700 | [diff] [blame] | 1243 | static void ahci_sw_activity(struct ata_link *link) | 
|  | 1244 | { | 
|  | 1245 | struct ata_port *ap = link->ap; | 
|  | 1246 | struct ahci_port_priv *pp = ap->private_data; | 
|  | 1247 | struct ahci_em_priv *emp = &pp->em_priv[link->pmp]; | 
|  | 1248 |  | 
|  | 1249 | if (!(link->flags & ATA_LFLAG_SW_ACTIVITY)) | 
|  | 1250 | return; | 
|  | 1251 |  | 
|  | 1252 | emp->activity++; | 
|  | 1253 | if (!timer_pending(&emp->timer)) | 
|  | 1254 | mod_timer(&emp->timer, jiffies + msecs_to_jiffies(10)); | 
|  | 1255 | } | 
|  | 1256 |  | 
|  | 1257 | static void ahci_sw_activity_blink(unsigned long arg) | 
|  | 1258 | { | 
|  | 1259 | struct ata_link *link = (struct ata_link *)arg; | 
|  | 1260 | struct ata_port *ap = link->ap; | 
|  | 1261 | struct ahci_port_priv *pp = ap->private_data; | 
|  | 1262 | struct ahci_em_priv *emp = &pp->em_priv[link->pmp]; | 
|  | 1263 | unsigned long led_message = emp->led_state; | 
|  | 1264 | u32 activity_led_state; | 
| David Milburn | eb40963 | 2008-10-16 09:26:19 -0500 | [diff] [blame] | 1265 | unsigned long flags; | 
| Kristen Carlson Accardi | 18f7ba4 | 2008-06-03 10:33:55 -0700 | [diff] [blame] | 1266 |  | 
| David Milburn | 87943ac | 2008-10-13 14:38:36 -0500 | [diff] [blame] | 1267 | led_message &= EM_MSG_LED_VALUE; | 
| Kristen Carlson Accardi | 18f7ba4 | 2008-06-03 10:33:55 -0700 | [diff] [blame] | 1268 | led_message |= ap->port_no | (link->pmp << 8); | 
|  | 1269 |  | 
|  | 1270 | /* check to see if we've had activity.  If so, | 
|  | 1271 | * toggle state of LED and reset timer.  If not, | 
|  | 1272 | * turn LED to desired idle state. | 
|  | 1273 | */ | 
| David Milburn | eb40963 | 2008-10-16 09:26:19 -0500 | [diff] [blame] | 1274 | spin_lock_irqsave(ap->lock, flags); | 
| Kristen Carlson Accardi | 18f7ba4 | 2008-06-03 10:33:55 -0700 | [diff] [blame] | 1275 | if (emp->saved_activity != emp->activity) { | 
|  | 1276 | emp->saved_activity = emp->activity; | 
|  | 1277 | /* get the current LED state */ | 
| David Milburn | 87943ac | 2008-10-13 14:38:36 -0500 | [diff] [blame] | 1278 | activity_led_state = led_message & EM_MSG_LED_VALUE_ON; | 
| Kristen Carlson Accardi | 18f7ba4 | 2008-06-03 10:33:55 -0700 | [diff] [blame] | 1279 |  | 
|  | 1280 | if (activity_led_state) | 
|  | 1281 | activity_led_state = 0; | 
|  | 1282 | else | 
|  | 1283 | activity_led_state = 1; | 
|  | 1284 |  | 
|  | 1285 | /* clear old state */ | 
| David Milburn | 87943ac | 2008-10-13 14:38:36 -0500 | [diff] [blame] | 1286 | led_message &= ~EM_MSG_LED_VALUE_ACTIVITY; | 
| Kristen Carlson Accardi | 18f7ba4 | 2008-06-03 10:33:55 -0700 | [diff] [blame] | 1287 |  | 
|  | 1288 | /* toggle state */ | 
|  | 1289 | led_message |= (activity_led_state << 16); | 
|  | 1290 | mod_timer(&emp->timer, jiffies + msecs_to_jiffies(100)); | 
|  | 1291 | } else { | 
|  | 1292 | /* switch to idle */ | 
| David Milburn | 87943ac | 2008-10-13 14:38:36 -0500 | [diff] [blame] | 1293 | led_message &= ~EM_MSG_LED_VALUE_ACTIVITY; | 
| Kristen Carlson Accardi | 18f7ba4 | 2008-06-03 10:33:55 -0700 | [diff] [blame] | 1294 | if (emp->blink_policy == BLINK_OFF) | 
|  | 1295 | led_message |= (1 << 16); | 
|  | 1296 | } | 
| David Milburn | eb40963 | 2008-10-16 09:26:19 -0500 | [diff] [blame] | 1297 | spin_unlock_irqrestore(ap->lock, flags); | 
| Kristen Carlson Accardi | 18f7ba4 | 2008-06-03 10:33:55 -0700 | [diff] [blame] | 1298 | ahci_transmit_led_message(ap, led_message, 4); | 
|  | 1299 | } | 
|  | 1300 |  | 
|  | 1301 | static void ahci_init_sw_activity(struct ata_link *link) | 
|  | 1302 | { | 
|  | 1303 | struct ata_port *ap = link->ap; | 
|  | 1304 | struct ahci_port_priv *pp = ap->private_data; | 
|  | 1305 | struct ahci_em_priv *emp = &pp->em_priv[link->pmp]; | 
|  | 1306 |  | 
|  | 1307 | /* init activity stats, setup timer */ | 
|  | 1308 | emp->saved_activity = emp->activity = 0; | 
|  | 1309 | setup_timer(&emp->timer, ahci_sw_activity_blink, (unsigned long)link); | 
|  | 1310 |  | 
|  | 1311 | /* check our blink policy and set flag for link if it's enabled */ | 
|  | 1312 | if (emp->blink_policy) | 
|  | 1313 | link->flags |= ATA_LFLAG_SW_ACTIVITY; | 
|  | 1314 | } | 
|  | 1315 |  | 
|  | 1316 | static int ahci_reset_em(struct ata_host *host) | 
|  | 1317 | { | 
|  | 1318 | void __iomem *mmio = host->iomap[AHCI_PCI_BAR]; | 
|  | 1319 | u32 em_ctl; | 
|  | 1320 |  | 
|  | 1321 | em_ctl = readl(mmio + HOST_EM_CTL); | 
|  | 1322 | if ((em_ctl & EM_CTL_TM) || (em_ctl & EM_CTL_RST)) | 
|  | 1323 | return -EINVAL; | 
|  | 1324 |  | 
|  | 1325 | writel(em_ctl | EM_CTL_RST, mmio + HOST_EM_CTL); | 
|  | 1326 | return 0; | 
|  | 1327 | } | 
|  | 1328 |  | 
|  | 1329 | static ssize_t ahci_transmit_led_message(struct ata_port *ap, u32 state, | 
|  | 1330 | ssize_t size) | 
|  | 1331 | { | 
|  | 1332 | struct ahci_host_priv *hpriv = ap->host->private_data; | 
|  | 1333 | struct ahci_port_priv *pp = ap->private_data; | 
|  | 1334 | void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR]; | 
|  | 1335 | u32 em_ctl; | 
|  | 1336 | u32 message[] = {0, 0}; | 
| Linus Torvalds | 93082f0 | 2008-07-25 10:56:36 -0700 | [diff] [blame] | 1337 | unsigned long flags; | 
| Kristen Carlson Accardi | 18f7ba4 | 2008-06-03 10:33:55 -0700 | [diff] [blame] | 1338 | int pmp; | 
|  | 1339 | struct ahci_em_priv *emp; | 
|  | 1340 |  | 
|  | 1341 | /* get the slot number from the message */ | 
| David Milburn | 87943ac | 2008-10-13 14:38:36 -0500 | [diff] [blame] | 1342 | pmp = (state & EM_MSG_LED_PMP_SLOT) >> 8; | 
| Tejun Heo | d50ce07 | 2009-05-12 10:57:41 +0900 | [diff] [blame] | 1343 | if (pmp < EM_MAX_SLOTS) | 
| Kristen Carlson Accardi | 18f7ba4 | 2008-06-03 10:33:55 -0700 | [diff] [blame] | 1344 | emp = &pp->em_priv[pmp]; | 
|  | 1345 | else | 
|  | 1346 | return -EINVAL; | 
|  | 1347 |  | 
|  | 1348 | spin_lock_irqsave(ap->lock, flags); | 
|  | 1349 |  | 
|  | 1350 | /* | 
|  | 1351 | * if we are still busy transmitting a previous message, | 
|  | 1352 | * do not allow | 
|  | 1353 | */ | 
|  | 1354 | em_ctl = readl(mmio + HOST_EM_CTL); | 
|  | 1355 | if (em_ctl & EM_CTL_TM) { | 
|  | 1356 | spin_unlock_irqrestore(ap->lock, flags); | 
| David Milburn | 4c1e9aa | 2009-04-03 15:36:41 -0500 | [diff] [blame] | 1357 | return -EBUSY; | 
| Kristen Carlson Accardi | 18f7ba4 | 2008-06-03 10:33:55 -0700 | [diff] [blame] | 1358 | } | 
|  | 1359 |  | 
|  | 1360 | /* | 
|  | 1361 | * create message header - this is all zero except for | 
|  | 1362 | * the message size, which is 4 bytes. | 
|  | 1363 | */ | 
|  | 1364 | message[0] |= (4 << 8); | 
|  | 1365 |  | 
|  | 1366 | /* ignore 0:4 of byte zero, fill in port info yourself */ | 
| David Milburn | 87943ac | 2008-10-13 14:38:36 -0500 | [diff] [blame] | 1367 | message[1] = ((state & ~EM_MSG_LED_HBA_PORT) | ap->port_no); | 
| Kristen Carlson Accardi | 18f7ba4 | 2008-06-03 10:33:55 -0700 | [diff] [blame] | 1368 |  | 
|  | 1369 | /* write message to EM_LOC */ | 
|  | 1370 | writel(message[0], mmio + hpriv->em_loc); | 
|  | 1371 | writel(message[1], mmio + hpriv->em_loc+4); | 
|  | 1372 |  | 
|  | 1373 | /* save off new led state for port/slot */ | 
| David Milburn | 208f2a8 | 2009-03-20 14:14:23 -0500 | [diff] [blame] | 1374 | emp->led_state = state; | 
| Kristen Carlson Accardi | 18f7ba4 | 2008-06-03 10:33:55 -0700 | [diff] [blame] | 1375 |  | 
|  | 1376 | /* | 
|  | 1377 | * tell hardware to transmit the message | 
|  | 1378 | */ | 
|  | 1379 | writel(em_ctl | EM_CTL_TM, mmio + HOST_EM_CTL); | 
|  | 1380 |  | 
|  | 1381 | spin_unlock_irqrestore(ap->lock, flags); | 
|  | 1382 | return size; | 
|  | 1383 | } | 
|  | 1384 |  | 
|  | 1385 | static ssize_t ahci_led_show(struct ata_port *ap, char *buf) | 
|  | 1386 | { | 
|  | 1387 | struct ahci_port_priv *pp = ap->private_data; | 
|  | 1388 | struct ata_link *link; | 
|  | 1389 | struct ahci_em_priv *emp; | 
|  | 1390 | int rc = 0; | 
|  | 1391 |  | 
| Tejun Heo | 1eca436 | 2008-11-03 20:03:17 +0900 | [diff] [blame] | 1392 | ata_for_each_link(link, ap, EDGE) { | 
| Kristen Carlson Accardi | 18f7ba4 | 2008-06-03 10:33:55 -0700 | [diff] [blame] | 1393 | emp = &pp->em_priv[link->pmp]; | 
|  | 1394 | rc += sprintf(buf, "%lx\n", emp->led_state); | 
|  | 1395 | } | 
|  | 1396 | return rc; | 
|  | 1397 | } | 
|  | 1398 |  | 
|  | 1399 | static ssize_t ahci_led_store(struct ata_port *ap, const char *buf, | 
|  | 1400 | size_t size) | 
|  | 1401 | { | 
|  | 1402 | int state; | 
|  | 1403 | int pmp; | 
|  | 1404 | struct ahci_port_priv *pp = ap->private_data; | 
|  | 1405 | struct ahci_em_priv *emp; | 
|  | 1406 |  | 
|  | 1407 | state = simple_strtoul(buf, NULL, 0); | 
|  | 1408 |  | 
|  | 1409 | /* get the slot number from the message */ | 
| David Milburn | 87943ac | 2008-10-13 14:38:36 -0500 | [diff] [blame] | 1410 | pmp = (state & EM_MSG_LED_PMP_SLOT) >> 8; | 
| Tejun Heo | d50ce07 | 2009-05-12 10:57:41 +0900 | [diff] [blame] | 1411 | if (pmp < EM_MAX_SLOTS) | 
| Kristen Carlson Accardi | 18f7ba4 | 2008-06-03 10:33:55 -0700 | [diff] [blame] | 1412 | emp = &pp->em_priv[pmp]; | 
|  | 1413 | else | 
|  | 1414 | return -EINVAL; | 
|  | 1415 |  | 
|  | 1416 | /* mask off the activity bits if we are in sw_activity | 
|  | 1417 | * mode, user should turn off sw_activity before setting | 
|  | 1418 | * activity led through em_message | 
|  | 1419 | */ | 
|  | 1420 | if (emp->blink_policy) | 
| David Milburn | 87943ac | 2008-10-13 14:38:36 -0500 | [diff] [blame] | 1421 | state &= ~EM_MSG_LED_VALUE_ACTIVITY; | 
| Kristen Carlson Accardi | 18f7ba4 | 2008-06-03 10:33:55 -0700 | [diff] [blame] | 1422 |  | 
|  | 1423 | return ahci_transmit_led_message(ap, state, size); | 
|  | 1424 | } | 
|  | 1425 |  | 
|  | 1426 | static ssize_t ahci_activity_store(struct ata_device *dev, enum sw_activity val) | 
|  | 1427 | { | 
|  | 1428 | struct ata_link *link = dev->link; | 
|  | 1429 | struct ata_port *ap = link->ap; | 
|  | 1430 | struct ahci_port_priv *pp = ap->private_data; | 
|  | 1431 | struct ahci_em_priv *emp = &pp->em_priv[link->pmp]; | 
|  | 1432 | u32 port_led_state = emp->led_state; | 
|  | 1433 |  | 
|  | 1434 | /* save the desired Activity LED behavior */ | 
|  | 1435 | if (val == OFF) { | 
|  | 1436 | /* clear LFLAG */ | 
|  | 1437 | link->flags &= ~(ATA_LFLAG_SW_ACTIVITY); | 
|  | 1438 |  | 
|  | 1439 | /* set the LED to OFF */ | 
| David Milburn | 87943ac | 2008-10-13 14:38:36 -0500 | [diff] [blame] | 1440 | port_led_state &= EM_MSG_LED_VALUE_OFF; | 
| Kristen Carlson Accardi | 18f7ba4 | 2008-06-03 10:33:55 -0700 | [diff] [blame] | 1441 | port_led_state |= (ap->port_no | (link->pmp << 8)); | 
|  | 1442 | ahci_transmit_led_message(ap, port_led_state, 4); | 
|  | 1443 | } else { | 
|  | 1444 | link->flags |= ATA_LFLAG_SW_ACTIVITY; | 
|  | 1445 | if (val == BLINK_OFF) { | 
|  | 1446 | /* set LED to ON for idle */ | 
| David Milburn | 87943ac | 2008-10-13 14:38:36 -0500 | [diff] [blame] | 1447 | port_led_state &= EM_MSG_LED_VALUE_OFF; | 
| Kristen Carlson Accardi | 18f7ba4 | 2008-06-03 10:33:55 -0700 | [diff] [blame] | 1448 | port_led_state |= (ap->port_no | (link->pmp << 8)); | 
| David Milburn | 87943ac | 2008-10-13 14:38:36 -0500 | [diff] [blame] | 1449 | port_led_state |= EM_MSG_LED_VALUE_ON; /* check this */ | 
| Kristen Carlson Accardi | 18f7ba4 | 2008-06-03 10:33:55 -0700 | [diff] [blame] | 1450 | ahci_transmit_led_message(ap, port_led_state, 4); | 
|  | 1451 | } | 
|  | 1452 | } | 
|  | 1453 | emp->blink_policy = val; | 
|  | 1454 | return 0; | 
|  | 1455 | } | 
|  | 1456 |  | 
|  | 1457 | static ssize_t ahci_activity_show(struct ata_device *dev, char *buf) | 
|  | 1458 | { | 
|  | 1459 | struct ata_link *link = dev->link; | 
|  | 1460 | struct ata_port *ap = link->ap; | 
|  | 1461 | struct ahci_port_priv *pp = ap->private_data; | 
|  | 1462 | struct ahci_em_priv *emp = &pp->em_priv[link->pmp]; | 
|  | 1463 |  | 
|  | 1464 | /* display the saved value of activity behavior for this | 
|  | 1465 | * disk. | 
|  | 1466 | */ | 
|  | 1467 | return sprintf(buf, "%d\n", emp->blink_policy); | 
|  | 1468 | } | 
|  | 1469 |  | 
| Jeff Garzik | 2bcd866 | 2007-05-28 07:45:27 -0400 | [diff] [blame] | 1470 | static void ahci_port_init(struct pci_dev *pdev, struct ata_port *ap, | 
|  | 1471 | int port_no, void __iomem *mmio, | 
|  | 1472 | void __iomem *port_mmio) | 
|  | 1473 | { | 
|  | 1474 | const char *emsg = NULL; | 
|  | 1475 | int rc; | 
|  | 1476 | u32 tmp; | 
|  | 1477 |  | 
|  | 1478 | /* make sure port is not active */ | 
|  | 1479 | rc = ahci_deinit_port(ap, &emsg); | 
|  | 1480 | if (rc) | 
|  | 1481 | dev_printk(KERN_WARNING, &pdev->dev, | 
|  | 1482 | "%s (%d)\n", emsg, rc); | 
|  | 1483 |  | 
|  | 1484 | /* clear SError */ | 
|  | 1485 | tmp = readl(port_mmio + PORT_SCR_ERR); | 
|  | 1486 | VPRINTK("PORT_SCR_ERR 0x%x\n", tmp); | 
|  | 1487 | writel(tmp, port_mmio + PORT_SCR_ERR); | 
|  | 1488 |  | 
|  | 1489 | /* clear port IRQ */ | 
|  | 1490 | tmp = readl(port_mmio + PORT_IRQ_STAT); | 
|  | 1491 | VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp); | 
|  | 1492 | if (tmp) | 
|  | 1493 | writel(tmp, port_mmio + PORT_IRQ_STAT); | 
|  | 1494 |  | 
|  | 1495 | writel(1 << port_no, mmio + HOST_IRQ_STAT); | 
|  | 1496 | } | 
|  | 1497 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1498 | static void ahci_init_controller(struct ata_host *host) | 
| Tejun Heo | d91542c | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1499 | { | 
| Tejun Heo | 417a1a6 | 2007-09-23 13:19:55 +0900 | [diff] [blame] | 1500 | struct ahci_host_priv *hpriv = host->private_data; | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1501 | struct pci_dev *pdev = to_pci_dev(host->dev); | 
|  | 1502 | void __iomem *mmio = host->iomap[AHCI_PCI_BAR]; | 
| Jeff Garzik | 2bcd866 | 2007-05-28 07:45:27 -0400 | [diff] [blame] | 1503 | int i; | 
| Jeff Garzik | cd70c26 | 2007-07-08 02:29:42 -0400 | [diff] [blame] | 1504 | void __iomem *port_mmio; | 
| Tejun Heo | d91542c | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1505 | u32 tmp; | 
| Jose Alberto Reguero | c40e7cb | 2008-03-13 23:22:24 +0100 | [diff] [blame] | 1506 | int mv; | 
| Tejun Heo | d91542c | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1507 |  | 
| Tejun Heo | 417a1a6 | 2007-09-23 13:19:55 +0900 | [diff] [blame] | 1508 | if (hpriv->flags & AHCI_HFLAG_MV_PATA) { | 
| Jose Alberto Reguero | c40e7cb | 2008-03-13 23:22:24 +0100 | [diff] [blame] | 1509 | if (pdev->device == 0x6121) | 
|  | 1510 | mv = 2; | 
|  | 1511 | else | 
|  | 1512 | mv = 4; | 
|  | 1513 | port_mmio = __ahci_port_base(host, mv); | 
| Jeff Garzik | cd70c26 | 2007-07-08 02:29:42 -0400 | [diff] [blame] | 1514 |  | 
|  | 1515 | writel(0, port_mmio + PORT_IRQ_MASK); | 
|  | 1516 |  | 
|  | 1517 | /* clear port IRQ */ | 
|  | 1518 | tmp = readl(port_mmio + PORT_IRQ_STAT); | 
|  | 1519 | VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp); | 
|  | 1520 | if (tmp) | 
|  | 1521 | writel(tmp, port_mmio + PORT_IRQ_STAT); | 
|  | 1522 | } | 
|  | 1523 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1524 | for (i = 0; i < host->n_ports; i++) { | 
|  | 1525 | struct ata_port *ap = host->ports[i]; | 
| Tejun Heo | d91542c | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1526 |  | 
| Jeff Garzik | cd70c26 | 2007-07-08 02:29:42 -0400 | [diff] [blame] | 1527 | port_mmio = ahci_port_base(ap); | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1528 | if (ata_port_is_dummy(ap)) | 
| Tejun Heo | d91542c | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1529 | continue; | 
| Tejun Heo | d91542c | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1530 |  | 
| Jeff Garzik | 2bcd866 | 2007-05-28 07:45:27 -0400 | [diff] [blame] | 1531 | ahci_port_init(pdev, ap, i, mmio, port_mmio); | 
| Tejun Heo | d91542c | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 1532 | } | 
|  | 1533 |  | 
|  | 1534 | tmp = readl(mmio + HOST_CTL); | 
|  | 1535 | VPRINTK("HOST_CTL 0x%x\n", tmp); | 
|  | 1536 | writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL); | 
|  | 1537 | tmp = readl(mmio + HOST_CTL); | 
|  | 1538 | VPRINTK("HOST_CTL 0x%x\n", tmp); | 
|  | 1539 | } | 
|  | 1540 |  | 
| Jeff Garzik | a878539 | 2008-02-28 15:43:48 -0500 | [diff] [blame] | 1541 | static void ahci_dev_config(struct ata_device *dev) | 
|  | 1542 | { | 
|  | 1543 | struct ahci_host_priv *hpriv = dev->link->ap->host->private_data; | 
|  | 1544 |  | 
| Jeff Garzik | 4cde32f | 2008-03-24 22:40:40 -0400 | [diff] [blame] | 1545 | if (hpriv->flags & AHCI_HFLAG_SECT255) { | 
| Jeff Garzik | a878539 | 2008-02-28 15:43:48 -0500 | [diff] [blame] | 1546 | dev->max_sectors = 255; | 
| Jeff Garzik | 4cde32f | 2008-03-24 22:40:40 -0400 | [diff] [blame] | 1547 | ata_dev_printk(dev, KERN_INFO, | 
|  | 1548 | "SB600 AHCI: limiting to 255 sectors per cmd\n"); | 
|  | 1549 | } | 
| Jeff Garzik | a878539 | 2008-02-28 15:43:48 -0500 | [diff] [blame] | 1550 | } | 
|  | 1551 |  | 
| Tejun Heo | 422b759 | 2005-12-19 22:37:17 +0900 | [diff] [blame] | 1552 | static unsigned int ahci_dev_classify(struct ata_port *ap) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1553 | { | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1554 | void __iomem *port_mmio = ahci_port_base(ap); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1555 | struct ata_taskfile tf; | 
| Tejun Heo | 422b759 | 2005-12-19 22:37:17 +0900 | [diff] [blame] | 1556 | u32 tmp; | 
|  | 1557 |  | 
|  | 1558 | tmp = readl(port_mmio + PORT_SIG); | 
|  | 1559 | tf.lbah		= (tmp >> 24)	& 0xff; | 
|  | 1560 | tf.lbam		= (tmp >> 16)	& 0xff; | 
|  | 1561 | tf.lbal		= (tmp >> 8)	& 0xff; | 
|  | 1562 | tf.nsect	= (tmp)		& 0xff; | 
|  | 1563 |  | 
|  | 1564 | return ata_dev_classify(&tf); | 
|  | 1565 | } | 
|  | 1566 |  | 
| Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 1567 | static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag, | 
|  | 1568 | u32 opts) | 
| Tejun Heo | cc9278e | 2006-02-10 17:25:47 +0900 | [diff] [blame] | 1569 | { | 
| Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 1570 | dma_addr_t cmd_tbl_dma; | 
|  | 1571 |  | 
|  | 1572 | cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ; | 
|  | 1573 |  | 
|  | 1574 | pp->cmd_slot[tag].opts = cpu_to_le32(opts); | 
|  | 1575 | pp->cmd_slot[tag].status = 0; | 
|  | 1576 | pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff); | 
|  | 1577 | pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16); | 
| Tejun Heo | cc9278e | 2006-02-10 17:25:47 +0900 | [diff] [blame] | 1578 | } | 
|  | 1579 |  | 
| Tejun Heo | d2e75df | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 1580 | static int ahci_kick_engine(struct ata_port *ap, int force_restart) | 
| Bastiaan Jacques | bf2af2a | 2006-04-17 14:17:59 +0200 | [diff] [blame] | 1581 | { | 
| Tejun Heo | 350756f | 2008-04-07 22:47:21 +0900 | [diff] [blame] | 1582 | void __iomem *port_mmio = ahci_port_base(ap); | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 1583 | struct ahci_host_priv *hpriv = ap->host->private_data; | 
| Tejun Heo | 520d06f | 2008-04-07 22:47:21 +0900 | [diff] [blame] | 1584 | u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF; | 
| Bastiaan Jacques | bf2af2a | 2006-04-17 14:17:59 +0200 | [diff] [blame] | 1585 | u32 tmp; | 
| Tejun Heo | d2e75df | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 1586 | int busy, rc; | 
| Bastiaan Jacques | bf2af2a | 2006-04-17 14:17:59 +0200 | [diff] [blame] | 1587 |  | 
| Tejun Heo | d2e75df | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 1588 | /* do we need to kick the port? */ | 
| Tejun Heo | 520d06f | 2008-04-07 22:47:21 +0900 | [diff] [blame] | 1589 | busy = status & (ATA_BUSY | ATA_DRQ); | 
| Tejun Heo | d2e75df | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 1590 | if (!busy && !force_restart) | 
|  | 1591 | return 0; | 
| Bastiaan Jacques | bf2af2a | 2006-04-17 14:17:59 +0200 | [diff] [blame] | 1592 |  | 
| Tejun Heo | d2e75df | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 1593 | /* stop engine */ | 
|  | 1594 | rc = ahci_stop_engine(ap); | 
|  | 1595 | if (rc) | 
|  | 1596 | goto out_restart; | 
|  | 1597 |  | 
|  | 1598 | /* need to do CLO? */ | 
|  | 1599 | if (!busy) { | 
|  | 1600 | rc = 0; | 
|  | 1601 | goto out_restart; | 
|  | 1602 | } | 
|  | 1603 |  | 
|  | 1604 | if (!(hpriv->cap & HOST_CAP_CLO)) { | 
|  | 1605 | rc = -EOPNOTSUPP; | 
|  | 1606 | goto out_restart; | 
|  | 1607 | } | 
|  | 1608 |  | 
|  | 1609 | /* perform CLO */ | 
| Bastiaan Jacques | bf2af2a | 2006-04-17 14:17:59 +0200 | [diff] [blame] | 1610 | tmp = readl(port_mmio + PORT_CMD); | 
|  | 1611 | tmp |= PORT_CMD_CLO; | 
|  | 1612 | writel(tmp, port_mmio + PORT_CMD); | 
|  | 1613 |  | 
| Tejun Heo | d2e75df | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 1614 | rc = 0; | 
| Bastiaan Jacques | bf2af2a | 2006-04-17 14:17:59 +0200 | [diff] [blame] | 1615 | tmp = ata_wait_register(port_mmio + PORT_CMD, | 
|  | 1616 | PORT_CMD_CLO, PORT_CMD_CLO, 1, 500); | 
|  | 1617 | if (tmp & PORT_CMD_CLO) | 
| Tejun Heo | d2e75df | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 1618 | rc = -EIO; | 
| Bastiaan Jacques | bf2af2a | 2006-04-17 14:17:59 +0200 | [diff] [blame] | 1619 |  | 
| Tejun Heo | d2e75df | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 1620 | /* restart engine */ | 
|  | 1621 | out_restart: | 
|  | 1622 | ahci_start_engine(ap); | 
|  | 1623 | return rc; | 
| Bastiaan Jacques | bf2af2a | 2006-04-17 14:17:59 +0200 | [diff] [blame] | 1624 | } | 
|  | 1625 |  | 
| Tejun Heo | 91c4a2e | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 1626 | static int ahci_exec_polled_cmd(struct ata_port *ap, int pmp, | 
|  | 1627 | struct ata_taskfile *tf, int is_cmd, u16 flags, | 
|  | 1628 | unsigned long timeout_msec) | 
|  | 1629 | { | 
|  | 1630 | const u32 cmd_fis_len = 5; /* five dwords */ | 
|  | 1631 | struct ahci_port_priv *pp = ap->private_data; | 
|  | 1632 | void __iomem *port_mmio = ahci_port_base(ap); | 
|  | 1633 | u8 *fis = pp->cmd_tbl; | 
|  | 1634 | u32 tmp; | 
|  | 1635 |  | 
|  | 1636 | /* prep the command */ | 
|  | 1637 | ata_tf_to_fis(tf, pmp, is_cmd, fis); | 
|  | 1638 | ahci_fill_cmd_slot(pp, 0, cmd_fis_len | flags | (pmp << 12)); | 
|  | 1639 |  | 
|  | 1640 | /* issue & wait */ | 
|  | 1641 | writel(1, port_mmio + PORT_CMD_ISSUE); | 
|  | 1642 |  | 
|  | 1643 | if (timeout_msec) { | 
|  | 1644 | tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1, | 
|  | 1645 | 1, timeout_msec); | 
|  | 1646 | if (tmp & 0x1) { | 
|  | 1647 | ahci_kick_engine(ap, 1); | 
|  | 1648 | return -EBUSY; | 
|  | 1649 | } | 
|  | 1650 | } else | 
|  | 1651 | readl(port_mmio + PORT_CMD_ISSUE);	/* flush */ | 
|  | 1652 |  | 
|  | 1653 | return 0; | 
|  | 1654 | } | 
|  | 1655 |  | 
| Shane Huang | bd17243 | 2008-06-10 15:52:04 +0800 | [diff] [blame] | 1656 | static int ahci_do_softreset(struct ata_link *link, unsigned int *class, | 
|  | 1657 | int pmp, unsigned long deadline, | 
|  | 1658 | int (*check_ready)(struct ata_link *link)) | 
| Tejun Heo | 4658f79 | 2006-03-22 21:07:03 +0900 | [diff] [blame] | 1659 | { | 
| Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 1660 | struct ata_port *ap = link->ap; | 
| Tejun Heo | 4658f79 | 2006-03-22 21:07:03 +0900 | [diff] [blame] | 1661 | const char *reason = NULL; | 
| Tejun Heo | 2cbb79e | 2007-07-16 14:29:38 +0900 | [diff] [blame] | 1662 | unsigned long now, msecs; | 
| Tejun Heo | 4658f79 | 2006-03-22 21:07:03 +0900 | [diff] [blame] | 1663 | struct ata_taskfile tf; | 
| Tejun Heo | 4658f79 | 2006-03-22 21:07:03 +0900 | [diff] [blame] | 1664 | int rc; | 
|  | 1665 |  | 
|  | 1666 | DPRINTK("ENTER\n"); | 
|  | 1667 |  | 
|  | 1668 | /* prepare for SRST (AHCI-1.1 10.4.1) */ | 
| Tejun Heo | d2e75df | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 1669 | rc = ahci_kick_engine(ap, 1); | 
| Tejun Heo | 994056d | 2007-12-06 15:02:48 +0900 | [diff] [blame] | 1670 | if (rc && rc != -EOPNOTSUPP) | 
| Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 1671 | ata_link_printk(link, KERN_WARNING, | 
| Tejun Heo | 994056d | 2007-12-06 15:02:48 +0900 | [diff] [blame] | 1672 | "failed to reset engine (errno=%d)\n", rc); | 
| Tejun Heo | 4658f79 | 2006-03-22 21:07:03 +0900 | [diff] [blame] | 1673 |  | 
| Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 1674 | ata_tf_init(link->device, &tf); | 
| Tejun Heo | 4658f79 | 2006-03-22 21:07:03 +0900 | [diff] [blame] | 1675 |  | 
|  | 1676 | /* issue the first D2H Register FIS */ | 
| Tejun Heo | 2cbb79e | 2007-07-16 14:29:38 +0900 | [diff] [blame] | 1677 | msecs = 0; | 
|  | 1678 | now = jiffies; | 
|  | 1679 | if (time_after(now, deadline)) | 
|  | 1680 | msecs = jiffies_to_msecs(deadline - now); | 
|  | 1681 |  | 
| Tejun Heo | 4658f79 | 2006-03-22 21:07:03 +0900 | [diff] [blame] | 1682 | tf.ctl |= ATA_SRST; | 
| Tejun Heo | a9cf5e8 | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 1683 | if (ahci_exec_polled_cmd(ap, pmp, &tf, 0, | 
| Tejun Heo | 91c4a2e | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 1684 | AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY, msecs)) { | 
| Tejun Heo | 4658f79 | 2006-03-22 21:07:03 +0900 | [diff] [blame] | 1685 | rc = -EIO; | 
|  | 1686 | reason = "1st FIS failed"; | 
|  | 1687 | goto fail; | 
|  | 1688 | } | 
|  | 1689 |  | 
|  | 1690 | /* spec says at least 5us, but be generous and sleep for 1ms */ | 
|  | 1691 | msleep(1); | 
|  | 1692 |  | 
|  | 1693 | /* issue the second D2H Register FIS */ | 
| Tejun Heo | 4658f79 | 2006-03-22 21:07:03 +0900 | [diff] [blame] | 1694 | tf.ctl &= ~ATA_SRST; | 
| Tejun Heo | a9cf5e8 | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 1695 | ahci_exec_polled_cmd(ap, pmp, &tf, 0, 0, 0); | 
| Tejun Heo | 4658f79 | 2006-03-22 21:07:03 +0900 | [diff] [blame] | 1696 |  | 
| Tejun Heo | 705e76b | 2008-04-07 22:47:19 +0900 | [diff] [blame] | 1697 | /* wait for link to become ready */ | 
| Shane Huang | bd17243 | 2008-06-10 15:52:04 +0800 | [diff] [blame] | 1698 | rc = ata_wait_after_reset(link, deadline, check_ready); | 
| Tejun Heo | 9b89391 | 2007-02-02 16:50:52 +0900 | [diff] [blame] | 1699 | /* link occupied, -ENODEV too is an error */ | 
|  | 1700 | if (rc) { | 
|  | 1701 | reason = "device not ready"; | 
|  | 1702 | goto fail; | 
| Tejun Heo | 4658f79 | 2006-03-22 21:07:03 +0900 | [diff] [blame] | 1703 | } | 
| Tejun Heo | 9b89391 | 2007-02-02 16:50:52 +0900 | [diff] [blame] | 1704 | *class = ahci_dev_classify(ap); | 
| Tejun Heo | 4658f79 | 2006-03-22 21:07:03 +0900 | [diff] [blame] | 1705 |  | 
|  | 1706 | DPRINTK("EXIT, class=%u\n", *class); | 
|  | 1707 | return 0; | 
|  | 1708 |  | 
| Tejun Heo | 4658f79 | 2006-03-22 21:07:03 +0900 | [diff] [blame] | 1709 | fail: | 
| Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 1710 | ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason); | 
| Tejun Heo | 4658f79 | 2006-03-22 21:07:03 +0900 | [diff] [blame] | 1711 | return rc; | 
|  | 1712 | } | 
|  | 1713 |  | 
| Shane Huang | bd17243 | 2008-06-10 15:52:04 +0800 | [diff] [blame] | 1714 | static int ahci_check_ready(struct ata_link *link) | 
|  | 1715 | { | 
|  | 1716 | void __iomem *port_mmio = ahci_port_base(link->ap); | 
|  | 1717 | u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF; | 
|  | 1718 |  | 
|  | 1719 | return ata_check_ready(status); | 
|  | 1720 | } | 
|  | 1721 |  | 
|  | 1722 | static int ahci_softreset(struct ata_link *link, unsigned int *class, | 
|  | 1723 | unsigned long deadline) | 
|  | 1724 | { | 
|  | 1725 | int pmp = sata_srst_pmp(link); | 
|  | 1726 |  | 
|  | 1727 | DPRINTK("ENTER\n"); | 
|  | 1728 |  | 
|  | 1729 | return ahci_do_softreset(link, class, pmp, deadline, ahci_check_ready); | 
|  | 1730 | } | 
|  | 1731 |  | 
|  | 1732 | static int ahci_sb600_check_ready(struct ata_link *link) | 
|  | 1733 | { | 
|  | 1734 | void __iomem *port_mmio = ahci_port_base(link->ap); | 
|  | 1735 | u8 status = readl(port_mmio + PORT_TFDATA) & 0xFF; | 
|  | 1736 | u32 irq_status = readl(port_mmio + PORT_IRQ_STAT); | 
|  | 1737 |  | 
|  | 1738 | /* | 
|  | 1739 | * There is no need to check TFDATA if BAD PMP is found due to HW bug, | 
|  | 1740 | * which can save timeout delay. | 
|  | 1741 | */ | 
|  | 1742 | if (irq_status & PORT_IRQ_BAD_PMP) | 
|  | 1743 | return -EIO; | 
|  | 1744 |  | 
|  | 1745 | return ata_check_ready(status); | 
|  | 1746 | } | 
|  | 1747 |  | 
|  | 1748 | static int ahci_sb600_softreset(struct ata_link *link, unsigned int *class, | 
|  | 1749 | unsigned long deadline) | 
|  | 1750 | { | 
|  | 1751 | struct ata_port *ap = link->ap; | 
|  | 1752 | void __iomem *port_mmio = ahci_port_base(ap); | 
|  | 1753 | int pmp = sata_srst_pmp(link); | 
|  | 1754 | int rc; | 
|  | 1755 | u32 irq_sts; | 
|  | 1756 |  | 
|  | 1757 | DPRINTK("ENTER\n"); | 
|  | 1758 |  | 
|  | 1759 | rc = ahci_do_softreset(link, class, pmp, deadline, | 
|  | 1760 | ahci_sb600_check_ready); | 
|  | 1761 |  | 
|  | 1762 | /* | 
|  | 1763 | * Soft reset fails on some ATI chips with IPMS set when PMP | 
|  | 1764 | * is enabled but SATA HDD/ODD is connected to SATA port, | 
|  | 1765 | * do soft reset again to port 0. | 
|  | 1766 | */ | 
|  | 1767 | if (rc == -EIO) { | 
|  | 1768 | irq_sts = readl(port_mmio + PORT_IRQ_STAT); | 
|  | 1769 | if (irq_sts & PORT_IRQ_BAD_PMP) { | 
|  | 1770 | ata_link_printk(link, KERN_WARNING, | 
|  | 1771 | "failed due to HW bug, retry pmp=0\n"); | 
|  | 1772 | rc = ahci_do_softreset(link, class, 0, deadline, | 
|  | 1773 | ahci_check_ready); | 
|  | 1774 | } | 
|  | 1775 | } | 
|  | 1776 |  | 
|  | 1777 | return rc; | 
|  | 1778 | } | 
|  | 1779 |  | 
| Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 1780 | static int ahci_hardreset(struct ata_link *link, unsigned int *class, | 
| Tejun Heo | d4b2bab | 2007-02-02 16:50:52 +0900 | [diff] [blame] | 1781 | unsigned long deadline) | 
| Tejun Heo | 422b759 | 2005-12-19 22:37:17 +0900 | [diff] [blame] | 1782 | { | 
| Tejun Heo | 9dadd45 | 2008-04-07 22:47:19 +0900 | [diff] [blame] | 1783 | const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context); | 
| Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 1784 | struct ata_port *ap = link->ap; | 
| Tejun Heo | 4296971 | 2006-05-31 18:28:18 +0900 | [diff] [blame] | 1785 | struct ahci_port_priv *pp = ap->private_data; | 
|  | 1786 | u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG; | 
|  | 1787 | struct ata_taskfile tf; | 
| Tejun Heo | 9dadd45 | 2008-04-07 22:47:19 +0900 | [diff] [blame] | 1788 | bool online; | 
| Tejun Heo | 4bd00f6 | 2006-02-11 16:26:02 +0900 | [diff] [blame] | 1789 | int rc; | 
|  | 1790 |  | 
|  | 1791 | DPRINTK("ENTER\n"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1792 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1793 | ahci_stop_engine(ap); | 
| Tejun Heo | 4296971 | 2006-05-31 18:28:18 +0900 | [diff] [blame] | 1794 |  | 
|  | 1795 | /* clear D2H reception area to properly wait for D2H FIS */ | 
| Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 1796 | ata_tf_init(link->device, &tf); | 
| Tejun Heo | dfd7a3d | 2007-01-26 15:37:20 +0900 | [diff] [blame] | 1797 | tf.command = 0x80; | 
| Tejun Heo | 9977126 | 2007-07-16 14:29:38 +0900 | [diff] [blame] | 1798 | ata_tf_to_fis(&tf, 0, 0, d2h_fis); | 
| Tejun Heo | 4296971 | 2006-05-31 18:28:18 +0900 | [diff] [blame] | 1799 |  | 
| Tejun Heo | 9dadd45 | 2008-04-07 22:47:19 +0900 | [diff] [blame] | 1800 | rc = sata_link_hardreset(link, timing, deadline, &online, | 
|  | 1801 | ahci_check_ready); | 
| Tejun Heo | 4296971 | 2006-05-31 18:28:18 +0900 | [diff] [blame] | 1802 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1803 | ahci_start_engine(ap); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1804 |  | 
| Tejun Heo | 9dadd45 | 2008-04-07 22:47:19 +0900 | [diff] [blame] | 1805 | if (online) | 
| Tejun Heo | 4bd00f6 | 2006-02-11 16:26:02 +0900 | [diff] [blame] | 1806 | *class = ahci_dev_classify(ap); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1807 |  | 
| Tejun Heo | 4bd00f6 | 2006-02-11 16:26:02 +0900 | [diff] [blame] | 1808 | DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class); | 
|  | 1809 | return rc; | 
|  | 1810 | } | 
|  | 1811 |  | 
| Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 1812 | static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class, | 
| Tejun Heo | d4b2bab | 2007-02-02 16:50:52 +0900 | [diff] [blame] | 1813 | unsigned long deadline) | 
| Tejun Heo | ad616ff | 2006-11-01 18:00:24 +0900 | [diff] [blame] | 1814 | { | 
| Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 1815 | struct ata_port *ap = link->ap; | 
| Tejun Heo | 9dadd45 | 2008-04-07 22:47:19 +0900 | [diff] [blame] | 1816 | bool online; | 
| Tejun Heo | ad616ff | 2006-11-01 18:00:24 +0900 | [diff] [blame] | 1817 | int rc; | 
|  | 1818 |  | 
|  | 1819 | DPRINTK("ENTER\n"); | 
|  | 1820 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1821 | ahci_stop_engine(ap); | 
| Tejun Heo | ad616ff | 2006-11-01 18:00:24 +0900 | [diff] [blame] | 1822 |  | 
| Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 1823 | rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context), | 
| Tejun Heo | 9dadd45 | 2008-04-07 22:47:19 +0900 | [diff] [blame] | 1824 | deadline, &online, NULL); | 
| Tejun Heo | ad616ff | 2006-11-01 18:00:24 +0900 | [diff] [blame] | 1825 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1826 | ahci_start_engine(ap); | 
| Tejun Heo | ad616ff | 2006-11-01 18:00:24 +0900 | [diff] [blame] | 1827 |  | 
|  | 1828 | DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class); | 
|  | 1829 |  | 
|  | 1830 | /* vt8251 doesn't clear BSY on signature FIS reception, | 
|  | 1831 | * request follow-up softreset. | 
|  | 1832 | */ | 
| Tejun Heo | 9dadd45 | 2008-04-07 22:47:19 +0900 | [diff] [blame] | 1833 | return online ? -EAGAIN : rc; | 
| Tejun Heo | ad616ff | 2006-11-01 18:00:24 +0900 | [diff] [blame] | 1834 | } | 
|  | 1835 |  | 
| Tejun Heo | edc9305 | 2007-10-25 14:59:16 +0900 | [diff] [blame] | 1836 | static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class, | 
|  | 1837 | unsigned long deadline) | 
|  | 1838 | { | 
|  | 1839 | struct ata_port *ap = link->ap; | 
|  | 1840 | struct ahci_port_priv *pp = ap->private_data; | 
|  | 1841 | u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG; | 
|  | 1842 | struct ata_taskfile tf; | 
| Tejun Heo | 9dadd45 | 2008-04-07 22:47:19 +0900 | [diff] [blame] | 1843 | bool online; | 
| Tejun Heo | edc9305 | 2007-10-25 14:59:16 +0900 | [diff] [blame] | 1844 | int rc; | 
|  | 1845 |  | 
|  | 1846 | ahci_stop_engine(ap); | 
|  | 1847 |  | 
|  | 1848 | /* clear D2H reception area to properly wait for D2H FIS */ | 
|  | 1849 | ata_tf_init(link->device, &tf); | 
|  | 1850 | tf.command = 0x80; | 
|  | 1851 | ata_tf_to_fis(&tf, 0, 0, d2h_fis); | 
|  | 1852 |  | 
|  | 1853 | rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context), | 
| Tejun Heo | 9dadd45 | 2008-04-07 22:47:19 +0900 | [diff] [blame] | 1854 | deadline, &online, NULL); | 
| Tejun Heo | edc9305 | 2007-10-25 14:59:16 +0900 | [diff] [blame] | 1855 |  | 
|  | 1856 | ahci_start_engine(ap); | 
|  | 1857 |  | 
| Tejun Heo | edc9305 | 2007-10-25 14:59:16 +0900 | [diff] [blame] | 1858 | /* The pseudo configuration device on SIMG4726 attached to | 
|  | 1859 | * ASUS P5W-DH Deluxe doesn't send signature FIS after | 
|  | 1860 | * hardreset if no device is attached to the first downstream | 
|  | 1861 | * port && the pseudo device locks up on SRST w/ PMP==0.  To | 
|  | 1862 | * work around this, wait for !BSY only briefly.  If BSY isn't | 
|  | 1863 | * cleared, perform CLO and proceed to IDENTIFY (achieved by | 
|  | 1864 | * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA). | 
|  | 1865 | * | 
|  | 1866 | * Wait for two seconds.  Devices attached to downstream port | 
|  | 1867 | * which can't process the following IDENTIFY after this will | 
|  | 1868 | * have to be reset again.  For most cases, this should | 
|  | 1869 | * suffice while making probing snappish enough. | 
|  | 1870 | */ | 
| Tejun Heo | 9dadd45 | 2008-04-07 22:47:19 +0900 | [diff] [blame] | 1871 | if (online) { | 
|  | 1872 | rc = ata_wait_after_reset(link, jiffies + 2 * HZ, | 
|  | 1873 | ahci_check_ready); | 
|  | 1874 | if (rc) | 
|  | 1875 | ahci_kick_engine(ap, 0); | 
|  | 1876 | } | 
| Tejun Heo | 9dadd45 | 2008-04-07 22:47:19 +0900 | [diff] [blame] | 1877 | return rc; | 
| Tejun Heo | edc9305 | 2007-10-25 14:59:16 +0900 | [diff] [blame] | 1878 | } | 
|  | 1879 |  | 
| Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 1880 | static void ahci_postreset(struct ata_link *link, unsigned int *class) | 
| Tejun Heo | 4bd00f6 | 2006-02-11 16:26:02 +0900 | [diff] [blame] | 1881 | { | 
| Tejun Heo | cc0680a | 2007-08-06 18:36:23 +0900 | [diff] [blame] | 1882 | struct ata_port *ap = link->ap; | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 1883 | void __iomem *port_mmio = ahci_port_base(ap); | 
| Tejun Heo | 4bd00f6 | 2006-02-11 16:26:02 +0900 | [diff] [blame] | 1884 | u32 new_tmp, tmp; | 
|  | 1885 |  | 
| Tejun Heo | 203c75b | 2008-04-07 22:47:18 +0900 | [diff] [blame] | 1886 | ata_std_postreset(link, class); | 
| Jeff Garzik | 02eaa66 | 2005-11-12 01:32:19 -0500 | [diff] [blame] | 1887 |  | 
|  | 1888 | /* Make sure port's ATAPI bit is set appropriately */ | 
|  | 1889 | new_tmp = tmp = readl(port_mmio + PORT_CMD); | 
| Tejun Heo | 4bd00f6 | 2006-02-11 16:26:02 +0900 | [diff] [blame] | 1890 | if (*class == ATA_DEV_ATAPI) | 
| Jeff Garzik | 02eaa66 | 2005-11-12 01:32:19 -0500 | [diff] [blame] | 1891 | new_tmp |= PORT_CMD_ATAPI; | 
|  | 1892 | else | 
|  | 1893 | new_tmp &= ~PORT_CMD_ATAPI; | 
|  | 1894 | if (new_tmp != tmp) { | 
|  | 1895 | writel(new_tmp, port_mmio + PORT_CMD); | 
|  | 1896 | readl(port_mmio + PORT_CMD); /* flush */ | 
|  | 1897 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1898 | } | 
|  | 1899 |  | 
| Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 1900 | static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1901 | { | 
| Jeff Garzik | cedc9a4 | 2005-10-05 07:13:30 -0400 | [diff] [blame] | 1902 | struct scatterlist *sg; | 
| Tejun Heo | ff2aeb1 | 2007-12-05 16:43:11 +0900 | [diff] [blame] | 1903 | struct ahci_sg *ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ; | 
|  | 1904 | unsigned int si; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1905 |  | 
|  | 1906 | VPRINTK("ENTER\n"); | 
|  | 1907 |  | 
|  | 1908 | /* | 
|  | 1909 | * Next, the S/G list. | 
|  | 1910 | */ | 
| Tejun Heo | ff2aeb1 | 2007-12-05 16:43:11 +0900 | [diff] [blame] | 1911 | for_each_sg(qc->sg, sg, qc->n_elem, si) { | 
| Jeff Garzik | cedc9a4 | 2005-10-05 07:13:30 -0400 | [diff] [blame] | 1912 | dma_addr_t addr = sg_dma_address(sg); | 
|  | 1913 | u32 sg_len = sg_dma_len(sg); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1914 |  | 
| Tejun Heo | ff2aeb1 | 2007-12-05 16:43:11 +0900 | [diff] [blame] | 1915 | ahci_sg[si].addr = cpu_to_le32(addr & 0xffffffff); | 
|  | 1916 | ahci_sg[si].addr_hi = cpu_to_le32((addr >> 16) >> 16); | 
|  | 1917 | ahci_sg[si].flags_size = cpu_to_le32(sg_len - 1); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1918 | } | 
| Jeff Garzik | 828d09d | 2005-11-12 01:27:07 -0500 | [diff] [blame] | 1919 |  | 
| Tejun Heo | ff2aeb1 | 2007-12-05 16:43:11 +0900 | [diff] [blame] | 1920 | return si; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1921 | } | 
|  | 1922 |  | 
|  | 1923 | static void ahci_qc_prep(struct ata_queued_cmd *qc) | 
|  | 1924 | { | 
| Jeff Garzik | a0ea732 | 2005-06-04 01:13:15 -0400 | [diff] [blame] | 1925 | struct ata_port *ap = qc->ap; | 
|  | 1926 | struct ahci_port_priv *pp = ap->private_data; | 
| Tejun Heo | 405e66b | 2007-11-27 19:28:53 +0900 | [diff] [blame] | 1927 | int is_atapi = ata_is_atapi(qc->tf.protocol); | 
| Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 1928 | void *cmd_tbl; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1929 | u32 opts; | 
|  | 1930 | const u32 cmd_fis_len = 5; /* five dwords */ | 
| Jeff Garzik | 828d09d | 2005-11-12 01:27:07 -0500 | [diff] [blame] | 1931 | unsigned int n_elem; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1932 |  | 
|  | 1933 | /* | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1934 | * Fill in command table information.  First, the header, | 
|  | 1935 | * a SATA Register - Host to Device command FIS. | 
|  | 1936 | */ | 
| Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 1937 | cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ; | 
|  | 1938 |  | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1939 | ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, cmd_tbl); | 
| Tejun Heo | cc9278e | 2006-02-10 17:25:47 +0900 | [diff] [blame] | 1940 | if (is_atapi) { | 
| Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 1941 | memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32); | 
|  | 1942 | memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len); | 
| Jeff Garzik | a0ea732 | 2005-06-04 01:13:15 -0400 | [diff] [blame] | 1943 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1944 |  | 
| Tejun Heo | cc9278e | 2006-02-10 17:25:47 +0900 | [diff] [blame] | 1945 | n_elem = 0; | 
|  | 1946 | if (qc->flags & ATA_QCFLAG_DMAMAP) | 
| Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 1947 | n_elem = ahci_fill_sg(qc, cmd_tbl); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1948 |  | 
| Tejun Heo | cc9278e | 2006-02-10 17:25:47 +0900 | [diff] [blame] | 1949 | /* | 
|  | 1950 | * Fill in command slot information. | 
|  | 1951 | */ | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1952 | opts = cmd_fis_len | n_elem << 16 | (qc->dev->link->pmp << 12); | 
| Tejun Heo | cc9278e | 2006-02-10 17:25:47 +0900 | [diff] [blame] | 1953 | if (qc->tf.flags & ATA_TFLAG_WRITE) | 
|  | 1954 | opts |= AHCI_CMD_WRITE; | 
|  | 1955 | if (is_atapi) | 
| Tejun Heo | 4b10e55 | 2006-03-12 11:25:27 +0900 | [diff] [blame] | 1956 | opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH; | 
| Jeff Garzik | 828d09d | 2005-11-12 01:27:07 -0500 | [diff] [blame] | 1957 |  | 
| Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 1958 | ahci_fill_cmd_slot(pp, qc->tag, opts); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1959 | } | 
|  | 1960 |  | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 1961 | static void ahci_error_intr(struct ata_port *ap, u32 irq_stat) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1962 | { | 
| Tejun Heo | 417a1a6 | 2007-09-23 13:19:55 +0900 | [diff] [blame] | 1963 | struct ahci_host_priv *hpriv = ap->host->private_data; | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 1964 | struct ahci_port_priv *pp = ap->private_data; | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1965 | struct ata_eh_info *host_ehi = &ap->link.eh_info; | 
|  | 1966 | struct ata_link *link = NULL; | 
|  | 1967 | struct ata_queued_cmd *active_qc; | 
|  | 1968 | struct ata_eh_info *active_ehi; | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 1969 | u32 serror; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1970 |  | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1971 | /* determine active link */ | 
| Tejun Heo | 1eca436 | 2008-11-03 20:03:17 +0900 | [diff] [blame] | 1972 | ata_for_each_link(link, ap, EDGE) | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1973 | if (ata_link_active(link)) | 
|  | 1974 | break; | 
|  | 1975 | if (!link) | 
|  | 1976 | link = &ap->link; | 
|  | 1977 |  | 
|  | 1978 | active_qc = ata_qc_from_tag(ap, link->active_tag); | 
|  | 1979 | active_ehi = &link->eh_info; | 
|  | 1980 |  | 
|  | 1981 | /* record irq stat */ | 
|  | 1982 | ata_ehi_clear_desc(host_ehi); | 
|  | 1983 | ata_ehi_push_desc(host_ehi, "irq_stat 0x%08x", irq_stat); | 
| Jeff Garzik | 9f68a24 | 2005-11-15 14:03:47 -0500 | [diff] [blame] | 1984 |  | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 1985 | /* AHCI needs SError cleared; otherwise, it might lock up */ | 
| Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 1986 | ahci_scr_read(&ap->link, SCR_ERROR, &serror); | 
|  | 1987 | ahci_scr_write(&ap->link, SCR_ERROR, serror); | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1988 | host_ehi->serror |= serror; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1989 |  | 
| Tejun Heo | 4166955 | 2006-11-29 11:33:14 +0900 | [diff] [blame] | 1990 | /* some controllers set IRQ_IF_ERR on device errors, ignore it */ | 
| Tejun Heo | 417a1a6 | 2007-09-23 13:19:55 +0900 | [diff] [blame] | 1991 | if (hpriv->flags & AHCI_HFLAG_IGN_IRQ_IF_ERR) | 
| Tejun Heo | 4166955 | 2006-11-29 11:33:14 +0900 | [diff] [blame] | 1992 | irq_stat &= ~PORT_IRQ_IF_ERR; | 
|  | 1993 |  | 
| Conke Hu | 55a6160 | 2007-03-27 18:33:05 +0800 | [diff] [blame] | 1994 | if (irq_stat & PORT_IRQ_TF_ERR) { | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 1995 | /* If qc is active, charge it; otherwise, the active | 
|  | 1996 | * link.  There's no active qc on NCQ errors.  It will | 
|  | 1997 | * be determined by EH by reading log page 10h. | 
|  | 1998 | */ | 
|  | 1999 | if (active_qc) | 
|  | 2000 | active_qc->err_mask |= AC_ERR_DEV; | 
|  | 2001 | else | 
|  | 2002 | active_ehi->err_mask |= AC_ERR_DEV; | 
|  | 2003 |  | 
| Tejun Heo | 417a1a6 | 2007-09-23 13:19:55 +0900 | [diff] [blame] | 2004 | if (hpriv->flags & AHCI_HFLAG_IGN_SERR_INTERNAL) | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 2005 | host_ehi->serror &= ~SERR_INTERNAL; | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 2006 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2007 |  | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 2008 | if (irq_stat & PORT_IRQ_UNK_FIS) { | 
|  | 2009 | u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2010 |  | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 2011 | active_ehi->err_mask |= AC_ERR_HSM; | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 2012 | active_ehi->action |= ATA_EH_RESET; | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 2013 | ata_ehi_push_desc(active_ehi, | 
|  | 2014 | "unknown FIS %08x %08x %08x %08x" , | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 2015 | unk[0], unk[1], unk[2], unk[3]); | 
|  | 2016 | } | 
| Jeff Garzik | b8f6153 | 2005-08-25 22:01:20 -0400 | [diff] [blame] | 2017 |  | 
| Tejun Heo | 071f44b | 2008-04-07 22:47:22 +0900 | [diff] [blame] | 2018 | if (sata_pmp_attached(ap) && (irq_stat & PORT_IRQ_BAD_PMP)) { | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 2019 | active_ehi->err_mask |= AC_ERR_HSM; | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 2020 | active_ehi->action |= ATA_EH_RESET; | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 2021 | ata_ehi_push_desc(active_ehi, "incorrect PMP"); | 
|  | 2022 | } | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 2023 |  | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 2024 | if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) { | 
|  | 2025 | host_ehi->err_mask |= AC_ERR_HOST_BUS; | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 2026 | host_ehi->action |= ATA_EH_RESET; | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 2027 | ata_ehi_push_desc(host_ehi, "host bus error"); | 
|  | 2028 | } | 
|  | 2029 |  | 
|  | 2030 | if (irq_stat & PORT_IRQ_IF_ERR) { | 
|  | 2031 | host_ehi->err_mask |= AC_ERR_ATA_BUS; | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 2032 | host_ehi->action |= ATA_EH_RESET; | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 2033 | ata_ehi_push_desc(host_ehi, "interface fatal error"); | 
|  | 2034 | } | 
|  | 2035 |  | 
|  | 2036 | if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) { | 
|  | 2037 | ata_ehi_hotplugged(host_ehi); | 
|  | 2038 | ata_ehi_push_desc(host_ehi, "%s", | 
|  | 2039 | irq_stat & PORT_IRQ_CONNECT ? | 
|  | 2040 | "connection status changed" : "PHY RDY changed"); | 
|  | 2041 | } | 
|  | 2042 |  | 
|  | 2043 | /* okay, let's hand over to EH */ | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2044 |  | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 2045 | if (irq_stat & PORT_IRQ_FREEZE) | 
|  | 2046 | ata_port_freeze(ap); | 
|  | 2047 | else | 
|  | 2048 | ata_port_abort(ap); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2049 | } | 
|  | 2050 |  | 
| Jeff Garzik | df69c9c | 2007-05-26 20:46:51 -0400 | [diff] [blame] | 2051 | static void ahci_port_intr(struct ata_port *ap) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2052 | { | 
| Tejun Heo | 350756f | 2008-04-07 22:47:21 +0900 | [diff] [blame] | 2053 | void __iomem *port_mmio = ahci_port_base(ap); | 
| Tejun Heo | 9af5c9c | 2007-08-06 18:36:22 +0900 | [diff] [blame] | 2054 | struct ata_eh_info *ehi = &ap->link.eh_info; | 
| Tejun Heo | 0291f95 | 2007-01-25 19:16:28 +0900 | [diff] [blame] | 2055 | struct ahci_port_priv *pp = ap->private_data; | 
| Tejun Heo | 5f226c6 | 2007-10-09 15:02:23 +0900 | [diff] [blame] | 2056 | struct ahci_host_priv *hpriv = ap->host->private_data; | 
| Tejun Heo | b06ce3e | 2007-10-09 15:06:48 +0900 | [diff] [blame] | 2057 | int resetting = !!(ap->pflags & ATA_PFLAG_RESETTING); | 
| Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 2058 | u32 status, qc_active; | 
| Tejun Heo | 459ad68 | 2007-12-07 12:46:23 +0900 | [diff] [blame] | 2059 | int rc; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2060 |  | 
|  | 2061 | status = readl(port_mmio + PORT_IRQ_STAT); | 
|  | 2062 | writel(status, port_mmio + PORT_IRQ_STAT); | 
|  | 2063 |  | 
| Tejun Heo | b06ce3e | 2007-10-09 15:06:48 +0900 | [diff] [blame] | 2064 | /* ignore BAD_PMP while resetting */ | 
|  | 2065 | if (unlikely(resetting)) | 
|  | 2066 | status &= ~PORT_IRQ_BAD_PMP; | 
|  | 2067 |  | 
| Kristen Carlson Accardi | 3155659 | 2007-10-25 01:33:26 -0400 | [diff] [blame] | 2068 | /* If we are getting PhyRdy, this is | 
|  | 2069 | * just a power state change, we should | 
|  | 2070 | * clear out this, plus the PhyRdy/Comm | 
|  | 2071 | * Wake bits from Serror | 
|  | 2072 | */ | 
|  | 2073 | if ((hpriv->flags & AHCI_HFLAG_NO_HOTPLUG) && | 
|  | 2074 | (status & PORT_IRQ_PHYRDY)) { | 
|  | 2075 | status &= ~PORT_IRQ_PHYRDY; | 
| Tejun Heo | 82ef04f | 2008-07-31 17:02:40 +0900 | [diff] [blame] | 2076 | ahci_scr_write(&ap->link, SCR_ERROR, ((1 << 16) | (1 << 18))); | 
| Kristen Carlson Accardi | 3155659 | 2007-10-25 01:33:26 -0400 | [diff] [blame] | 2077 | } | 
|  | 2078 |  | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 2079 | if (unlikely(status & PORT_IRQ_ERROR)) { | 
|  | 2080 | ahci_error_intr(ap, status); | 
|  | 2081 | return; | 
|  | 2082 | } | 
|  | 2083 |  | 
| Kristen Carlson Accardi | 2f29496 | 2007-08-15 04:11:25 -0400 | [diff] [blame] | 2084 | if (status & PORT_IRQ_SDB_FIS) { | 
| Tejun Heo | 5f226c6 | 2007-10-09 15:02:23 +0900 | [diff] [blame] | 2085 | /* If SNotification is available, leave notification | 
|  | 2086 | * handling to sata_async_notification().  If not, | 
|  | 2087 | * emulate it by snooping SDB FIS RX area. | 
|  | 2088 | * | 
|  | 2089 | * Snooping FIS RX area is probably cheaper than | 
|  | 2090 | * poking SNotification but some constrollers which | 
|  | 2091 | * implement SNotification, ICH9 for example, don't | 
|  | 2092 | * store AN SDB FIS into receive area. | 
| Kristen Carlson Accardi | 2f29496 | 2007-08-15 04:11:25 -0400 | [diff] [blame] | 2093 | */ | 
| Tejun Heo | 5f226c6 | 2007-10-09 15:02:23 +0900 | [diff] [blame] | 2094 | if (hpriv->cap & HOST_CAP_SNTF) | 
| Tejun Heo | 7d77b24 | 2007-09-23 13:14:13 +0900 | [diff] [blame] | 2095 | sata_async_notification(ap); | 
| Tejun Heo | 5f226c6 | 2007-10-09 15:02:23 +0900 | [diff] [blame] | 2096 | else { | 
|  | 2097 | /* If the 'N' bit in word 0 of the FIS is set, | 
|  | 2098 | * we just received asynchronous notification. | 
|  | 2099 | * Tell libata about it. | 
|  | 2100 | */ | 
|  | 2101 | const __le32 *f = pp->rx_fis + RX_FIS_SDB; | 
|  | 2102 | u32 f0 = le32_to_cpu(f[0]); | 
|  | 2103 |  | 
|  | 2104 | if (f0 & (1 << 15)) | 
|  | 2105 | sata_async_notification(ap); | 
|  | 2106 | } | 
| Kristen Carlson Accardi | 2f29496 | 2007-08-15 04:11:25 -0400 | [diff] [blame] | 2107 | } | 
|  | 2108 |  | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 2109 | /* pp->active_link is valid iff any command is in flight */ | 
|  | 2110 | if (ap->qc_active && pp->active_link->sactive) | 
| Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 2111 | qc_active = readl(port_mmio + PORT_SCR_ACT); | 
|  | 2112 | else | 
|  | 2113 | qc_active = readl(port_mmio + PORT_CMD_ISSUE); | 
|  | 2114 |  | 
| Tejun Heo | 79f97da | 2008-04-07 22:47:20 +0900 | [diff] [blame] | 2115 | rc = ata_qc_complete_multiple(ap, qc_active); | 
| Tejun Heo | b06ce3e | 2007-10-09 15:06:48 +0900 | [diff] [blame] | 2116 |  | 
| Tejun Heo | 459ad68 | 2007-12-07 12:46:23 +0900 | [diff] [blame] | 2117 | /* while resetting, invalid completions are expected */ | 
|  | 2118 | if (unlikely(rc < 0 && !resetting)) { | 
| Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 2119 | ehi->err_mask |= AC_ERR_HSM; | 
| Tejun Heo | cf48062 | 2008-01-24 00:05:14 +0900 | [diff] [blame] | 2120 | ehi->action |= ATA_EH_RESET; | 
| Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 2121 | ata_port_freeze(ap); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2122 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2123 | } | 
|  | 2124 |  | 
| David Howells | 7d12e78 | 2006-10-05 14:55:46 +0100 | [diff] [blame] | 2125 | static irqreturn_t ahci_interrupt(int irq, void *dev_instance) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2126 | { | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 2127 | struct ata_host *host = dev_instance; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2128 | struct ahci_host_priv *hpriv; | 
|  | 2129 | unsigned int i, handled = 0; | 
| Jeff Garzik | ea6ba10 | 2005-08-30 05:18:18 -0400 | [diff] [blame] | 2130 | void __iomem *mmio; | 
| Tejun Heo | d28f87a | 2008-07-05 13:10:50 +0900 | [diff] [blame] | 2131 | u32 irq_stat, irq_masked; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2132 |  | 
|  | 2133 | VPRINTK("ENTER\n"); | 
|  | 2134 |  | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 2135 | hpriv = host->private_data; | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 2136 | mmio = host->iomap[AHCI_PCI_BAR]; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2137 |  | 
|  | 2138 | /* sigh.  0xffffffff is a valid return from h/w */ | 
|  | 2139 | irq_stat = readl(mmio + HOST_IRQ_STAT); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2140 | if (!irq_stat) | 
|  | 2141 | return IRQ_NONE; | 
|  | 2142 |  | 
| Tejun Heo | d28f87a | 2008-07-05 13:10:50 +0900 | [diff] [blame] | 2143 | irq_masked = irq_stat & hpriv->port_map; | 
|  | 2144 |  | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 2145 | spin_lock(&host->lock); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2146 |  | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 2147 | for (i = 0; i < host->n_ports; i++) { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2148 | struct ata_port *ap; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2149 |  | 
| Tejun Heo | d28f87a | 2008-07-05 13:10:50 +0900 | [diff] [blame] | 2150 | if (!(irq_masked & (1 << i))) | 
| Jeff Garzik | 67846b3 | 2005-10-05 02:58:32 -0400 | [diff] [blame] | 2151 | continue; | 
|  | 2152 |  | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 2153 | ap = host->ports[i]; | 
| Jeff Garzik | 67846b3 | 2005-10-05 02:58:32 -0400 | [diff] [blame] | 2154 | if (ap) { | 
| Jeff Garzik | df69c9c | 2007-05-26 20:46:51 -0400 | [diff] [blame] | 2155 | ahci_port_intr(ap); | 
| Jeff Garzik | 67846b3 | 2005-10-05 02:58:32 -0400 | [diff] [blame] | 2156 | VPRINTK("port %u\n", i); | 
|  | 2157 | } else { | 
|  | 2158 | VPRINTK("port %u (no irq)\n", i); | 
| Tejun Heo | 6971ed1 | 2006-03-11 12:47:54 +0900 | [diff] [blame] | 2159 | if (ata_ratelimit()) | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 2160 | dev_printk(KERN_WARNING, host->dev, | 
| Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 2161 | "interrupt on disabled port %u\n", i); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2162 | } | 
| Jeff Garzik | 67846b3 | 2005-10-05 02:58:32 -0400 | [diff] [blame] | 2163 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2164 | handled = 1; | 
|  | 2165 | } | 
|  | 2166 |  | 
| Tejun Heo | d28f87a | 2008-07-05 13:10:50 +0900 | [diff] [blame] | 2167 | /* HOST_IRQ_STAT behaves as level triggered latch meaning that | 
|  | 2168 | * it should be cleared after all the port events are cleared; | 
|  | 2169 | * otherwise, it will raise a spurious interrupt after each | 
|  | 2170 | * valid one.  Please read section 10.6.2 of ahci 1.1 for more | 
|  | 2171 | * information. | 
|  | 2172 | * | 
|  | 2173 | * Also, use the unmasked value to clear interrupt as spurious | 
|  | 2174 | * pending event on a dummy port might cause screaming IRQ. | 
|  | 2175 | */ | 
| Tejun Heo | ea0c62f | 2008-06-28 01:49:02 +0900 | [diff] [blame] | 2176 | writel(irq_stat, mmio + HOST_IRQ_STAT); | 
|  | 2177 |  | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 2178 | spin_unlock(&host->lock); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2179 |  | 
|  | 2180 | VPRINTK("EXIT\n"); | 
|  | 2181 |  | 
|  | 2182 | return IRQ_RETVAL(handled); | 
|  | 2183 | } | 
|  | 2184 |  | 
| Tejun Heo | 9a3d9eb | 2006-01-23 13:09:36 +0900 | [diff] [blame] | 2185 | static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2186 | { | 
|  | 2187 | struct ata_port *ap = qc->ap; | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2188 | void __iomem *port_mmio = ahci_port_base(ap); | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 2189 | struct ahci_port_priv *pp = ap->private_data; | 
|  | 2190 |  | 
|  | 2191 | /* Keep track of the currently active link.  It will be used | 
|  | 2192 | * in completion path to determine whether NCQ phase is in | 
|  | 2193 | * progress. | 
|  | 2194 | */ | 
|  | 2195 | pp->active_link = qc->dev->link; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2196 |  | 
| Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 2197 | if (qc->tf.protocol == ATA_PROT_NCQ) | 
|  | 2198 | writel(1 << qc->tag, port_mmio + PORT_SCR_ACT); | 
|  | 2199 | writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2200 |  | 
| Kristen Carlson Accardi | 18f7ba4 | 2008-06-03 10:33:55 -0700 | [diff] [blame] | 2201 | ahci_sw_activity(qc->dev->link); | 
|  | 2202 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2203 | return 0; | 
|  | 2204 | } | 
|  | 2205 |  | 
| Tejun Heo | 4c9bf4e | 2008-04-07 22:47:20 +0900 | [diff] [blame] | 2206 | static bool ahci_qc_fill_rtf(struct ata_queued_cmd *qc) | 
|  | 2207 | { | 
|  | 2208 | struct ahci_port_priv *pp = qc->ap->private_data; | 
|  | 2209 | u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG; | 
|  | 2210 |  | 
|  | 2211 | ata_tf_from_fis(d2h_fis, &qc->result_tf); | 
|  | 2212 | return true; | 
|  | 2213 | } | 
|  | 2214 |  | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 2215 | static void ahci_freeze(struct ata_port *ap) | 
|  | 2216 | { | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2217 | void __iomem *port_mmio = ahci_port_base(ap); | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 2218 |  | 
|  | 2219 | /* turn IRQ off */ | 
|  | 2220 | writel(0, port_mmio + PORT_IRQ_MASK); | 
|  | 2221 | } | 
|  | 2222 |  | 
|  | 2223 | static void ahci_thaw(struct ata_port *ap) | 
|  | 2224 | { | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 2225 | void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR]; | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2226 | void __iomem *port_mmio = ahci_port_base(ap); | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 2227 | u32 tmp; | 
| Kristen Carlson Accardi | a738492 | 2007-08-09 14:23:41 -0700 | [diff] [blame] | 2228 | struct ahci_port_priv *pp = ap->private_data; | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 2229 |  | 
|  | 2230 | /* clear IRQ */ | 
|  | 2231 | tmp = readl(port_mmio + PORT_IRQ_STAT); | 
|  | 2232 | writel(tmp, port_mmio + PORT_IRQ_STAT); | 
| Tejun Heo | a718728 | 2007-01-27 11:04:26 +0900 | [diff] [blame] | 2233 | writel(1 << ap->port_no, mmio + HOST_IRQ_STAT); | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 2234 |  | 
| Tejun Heo | 1c954a4 | 2007-10-09 15:01:37 +0900 | [diff] [blame] | 2235 | /* turn IRQ back on */ | 
|  | 2236 | writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK); | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 2237 | } | 
|  | 2238 |  | 
|  | 2239 | static void ahci_error_handler(struct ata_port *ap) | 
|  | 2240 | { | 
| Tejun Heo | b51e9e5 | 2006-06-29 01:29:30 +0900 | [diff] [blame] | 2241 | if (!(ap->pflags & ATA_PFLAG_FROZEN)) { | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 2242 | /* restart engine */ | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2243 | ahci_stop_engine(ap); | 
|  | 2244 | ahci_start_engine(ap); | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 2245 | } | 
|  | 2246 |  | 
| Tejun Heo | a1efdab | 2008-03-25 12:22:50 +0900 | [diff] [blame] | 2247 | sata_pmp_error_handler(ap); | 
| Tejun Heo | edc9305 | 2007-10-25 14:59:16 +0900 | [diff] [blame] | 2248 | } | 
|  | 2249 |  | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 2250 | static void ahci_post_internal_cmd(struct ata_queued_cmd *qc) | 
|  | 2251 | { | 
|  | 2252 | struct ata_port *ap = qc->ap; | 
|  | 2253 |  | 
| Tejun Heo | d2e75df | 2007-07-16 14:29:39 +0900 | [diff] [blame] | 2254 | /* make DMA engine forget about the failed command */ | 
|  | 2255 | if (qc->flags & ATA_QCFLAG_FAILED) | 
|  | 2256 | ahci_kick_engine(ap, 1); | 
| Tejun Heo | 78cd52d | 2006-05-15 20:58:29 +0900 | [diff] [blame] | 2257 | } | 
|  | 2258 |  | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 2259 | static void ahci_pmp_attach(struct ata_port *ap) | 
|  | 2260 | { | 
|  | 2261 | void __iomem *port_mmio = ahci_port_base(ap); | 
| Tejun Heo | 1c954a4 | 2007-10-09 15:01:37 +0900 | [diff] [blame] | 2262 | struct ahci_port_priv *pp = ap->private_data; | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 2263 | u32 cmd; | 
|  | 2264 |  | 
|  | 2265 | cmd = readl(port_mmio + PORT_CMD); | 
|  | 2266 | cmd |= PORT_CMD_PMP; | 
|  | 2267 | writel(cmd, port_mmio + PORT_CMD); | 
| Tejun Heo | 1c954a4 | 2007-10-09 15:01:37 +0900 | [diff] [blame] | 2268 |  | 
|  | 2269 | pp->intr_mask |= PORT_IRQ_BAD_PMP; | 
|  | 2270 | writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK); | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 2271 | } | 
|  | 2272 |  | 
|  | 2273 | static void ahci_pmp_detach(struct ata_port *ap) | 
|  | 2274 | { | 
|  | 2275 | void __iomem *port_mmio = ahci_port_base(ap); | 
| Tejun Heo | 1c954a4 | 2007-10-09 15:01:37 +0900 | [diff] [blame] | 2276 | struct ahci_port_priv *pp = ap->private_data; | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 2277 | u32 cmd; | 
|  | 2278 |  | 
|  | 2279 | cmd = readl(port_mmio + PORT_CMD); | 
|  | 2280 | cmd &= ~PORT_CMD_PMP; | 
|  | 2281 | writel(cmd, port_mmio + PORT_CMD); | 
| Tejun Heo | 1c954a4 | 2007-10-09 15:01:37 +0900 | [diff] [blame] | 2282 |  | 
|  | 2283 | pp->intr_mask &= ~PORT_IRQ_BAD_PMP; | 
|  | 2284 | writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK); | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 2285 | } | 
|  | 2286 |  | 
| Alexey Dobriyan | 028a259 | 2007-07-17 23:48:48 +0400 | [diff] [blame] | 2287 | static int ahci_port_resume(struct ata_port *ap) | 
|  | 2288 | { | 
|  | 2289 | ahci_power_up(ap); | 
|  | 2290 | ahci_start_port(ap); | 
|  | 2291 |  | 
| Tejun Heo | 071f44b | 2008-04-07 22:47:22 +0900 | [diff] [blame] | 2292 | if (sata_pmp_attached(ap)) | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 2293 | ahci_pmp_attach(ap); | 
|  | 2294 | else | 
|  | 2295 | ahci_pmp_detach(ap); | 
|  | 2296 |  | 
| Alexey Dobriyan | 028a259 | 2007-07-17 23:48:48 +0400 | [diff] [blame] | 2297 | return 0; | 
|  | 2298 | } | 
|  | 2299 |  | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 2300 | #ifdef CONFIG_PM | 
| Tejun Heo | c133287 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 2301 | static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg) | 
|  | 2302 | { | 
| Tejun Heo | c133287 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 2303 | const char *emsg = NULL; | 
|  | 2304 | int rc; | 
|  | 2305 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2306 | rc = ahci_deinit_port(ap, &emsg); | 
| Tejun Heo | 8e16f94 | 2006-11-20 15:42:36 +0900 | [diff] [blame] | 2307 | if (rc == 0) | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2308 | ahci_power_down(ap); | 
| Tejun Heo | 8e16f94 | 2006-11-20 15:42:36 +0900 | [diff] [blame] | 2309 | else { | 
| Tejun Heo | c133287 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 2310 | ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc); | 
| Jeff Garzik | df69c9c | 2007-05-26 20:46:51 -0400 | [diff] [blame] | 2311 | ahci_start_port(ap); | 
| Tejun Heo | c133287 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 2312 | } | 
|  | 2313 |  | 
|  | 2314 | return rc; | 
|  | 2315 | } | 
|  | 2316 |  | 
| Tejun Heo | c133287 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 2317 | static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg) | 
|  | 2318 | { | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 2319 | struct ata_host *host = dev_get_drvdata(&pdev->dev); | 
| Tejun Heo | 9b10ae8 | 2009-05-30 20:50:12 +0900 | [diff] [blame] | 2320 | struct ahci_host_priv *hpriv = host->private_data; | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 2321 | void __iomem *mmio = host->iomap[AHCI_PCI_BAR]; | 
| Tejun Heo | c133287 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 2322 | u32 ctl; | 
|  | 2323 |  | 
| Tejun Heo | 9b10ae8 | 2009-05-30 20:50:12 +0900 | [diff] [blame] | 2324 | if (mesg.event & PM_EVENT_SUSPEND && | 
|  | 2325 | hpriv->flags & AHCI_HFLAG_NO_SUSPEND) { | 
|  | 2326 | dev_printk(KERN_ERR, &pdev->dev, | 
|  | 2327 | "BIOS update required for suspend/resume\n"); | 
|  | 2328 | return -EIO; | 
|  | 2329 | } | 
|  | 2330 |  | 
| Rafael J. Wysocki | 3a2d5b7 | 2008-02-23 19:13:25 +0100 | [diff] [blame] | 2331 | if (mesg.event & PM_EVENT_SLEEP) { | 
| Tejun Heo | c133287 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 2332 | /* AHCI spec rev1.1 section 8.3.3: | 
|  | 2333 | * Software must disable interrupts prior to requesting a | 
|  | 2334 | * transition of the HBA to D3 state. | 
|  | 2335 | */ | 
|  | 2336 | ctl = readl(mmio + HOST_CTL); | 
|  | 2337 | ctl &= ~HOST_IRQ_EN; | 
|  | 2338 | writel(ctl, mmio + HOST_CTL); | 
|  | 2339 | readl(mmio + HOST_CTL); /* flush */ | 
|  | 2340 | } | 
|  | 2341 |  | 
|  | 2342 | return ata_pci_device_suspend(pdev, mesg); | 
|  | 2343 | } | 
|  | 2344 |  | 
|  | 2345 | static int ahci_pci_device_resume(struct pci_dev *pdev) | 
|  | 2346 | { | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 2347 | struct ata_host *host = dev_get_drvdata(&pdev->dev); | 
| Tejun Heo | c133287 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 2348 | int rc; | 
|  | 2349 |  | 
| Tejun Heo | 553c4aa | 2006-12-26 19:39:50 +0900 | [diff] [blame] | 2350 | rc = ata_pci_device_do_resume(pdev); | 
|  | 2351 | if (rc) | 
|  | 2352 | return rc; | 
| Tejun Heo | c133287 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 2353 |  | 
|  | 2354 | if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) { | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2355 | rc = ahci_reset_controller(host); | 
| Tejun Heo | c133287 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 2356 | if (rc) | 
|  | 2357 | return rc; | 
|  | 2358 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2359 | ahci_init_controller(host); | 
| Tejun Heo | c133287 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 2360 | } | 
|  | 2361 |  | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 2362 | ata_host_resume(host); | 
| Tejun Heo | c133287 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 2363 |  | 
|  | 2364 | return 0; | 
|  | 2365 | } | 
| Tejun Heo | 438ac6d | 2007-03-02 17:31:26 +0900 | [diff] [blame] | 2366 | #endif | 
| Tejun Heo | c133287 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 2367 |  | 
| Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 2368 | static int ahci_port_start(struct ata_port *ap) | 
|  | 2369 | { | 
| Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 2370 | struct device *dev = ap->host->dev; | 
| Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 2371 | struct ahci_port_priv *pp; | 
| Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 2372 | void *mem; | 
|  | 2373 | dma_addr_t mem_dma; | 
| Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 2374 |  | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 2375 | pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL); | 
| Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 2376 | if (!pp) | 
|  | 2377 | return -ENOMEM; | 
| Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 2378 |  | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 2379 | mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma, | 
|  | 2380 | GFP_KERNEL); | 
|  | 2381 | if (!mem) | 
| Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 2382 | return -ENOMEM; | 
| Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 2383 | memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ); | 
|  | 2384 |  | 
|  | 2385 | /* | 
|  | 2386 | * First item in chunk of DMA memory: 32-slot command table, | 
|  | 2387 | * 32 bytes each in size | 
|  | 2388 | */ | 
|  | 2389 | pp->cmd_slot = mem; | 
|  | 2390 | pp->cmd_slot_dma = mem_dma; | 
|  | 2391 |  | 
|  | 2392 | mem += AHCI_CMD_SLOT_SZ; | 
|  | 2393 | mem_dma += AHCI_CMD_SLOT_SZ; | 
|  | 2394 |  | 
|  | 2395 | /* | 
|  | 2396 | * Second item: Received-FIS area | 
|  | 2397 | */ | 
|  | 2398 | pp->rx_fis = mem; | 
|  | 2399 | pp->rx_fis_dma = mem_dma; | 
|  | 2400 |  | 
|  | 2401 | mem += AHCI_RX_FIS_SZ; | 
|  | 2402 | mem_dma += AHCI_RX_FIS_SZ; | 
|  | 2403 |  | 
|  | 2404 | /* | 
|  | 2405 | * Third item: data area for storing a single command | 
|  | 2406 | * and its scatter-gather table | 
|  | 2407 | */ | 
|  | 2408 | pp->cmd_tbl = mem; | 
|  | 2409 | pp->cmd_tbl_dma = mem_dma; | 
|  | 2410 |  | 
| Kristen Carlson Accardi | a738492 | 2007-08-09 14:23:41 -0700 | [diff] [blame] | 2411 | /* | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 2412 | * Save off initial list of interrupts to be enabled. | 
|  | 2413 | * This could be changed later | 
|  | 2414 | */ | 
| Kristen Carlson Accardi | a738492 | 2007-08-09 14:23:41 -0700 | [diff] [blame] | 2415 | pp->intr_mask = DEF_PORT_IRQ; | 
|  | 2416 |  | 
| Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 2417 | ap->private_data = pp; | 
|  | 2418 |  | 
| Jeff Garzik | df69c9c | 2007-05-26 20:46:51 -0400 | [diff] [blame] | 2419 | /* engage engines, captain */ | 
|  | 2420 | return ahci_port_resume(ap); | 
| Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 2421 | } | 
|  | 2422 |  | 
|  | 2423 | static void ahci_port_stop(struct ata_port *ap) | 
|  | 2424 | { | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 2425 | const char *emsg = NULL; | 
|  | 2426 | int rc; | 
| Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 2427 |  | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 2428 | /* de-initialize port */ | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2429 | rc = ahci_deinit_port(ap, &emsg); | 
| Tejun Heo | 0be0aa9 | 2006-07-26 15:59:26 +0900 | [diff] [blame] | 2430 | if (rc) | 
|  | 2431 | ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc); | 
| Tejun Heo | 254950c | 2006-07-26 15:59:25 +0900 | [diff] [blame] | 2432 | } | 
|  | 2433 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2434 | static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2435 | { | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2436 | int rc; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2437 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2438 | if (using_dac && | 
| Yang Hongyang | 6a35528 | 2009-04-06 19:01:13 -0700 | [diff] [blame] | 2439 | !pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) { | 
|  | 2440 | rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2441 | if (rc) { | 
| Yang Hongyang | 284901a | 2009-04-06 19:01:15 -0700 | [diff] [blame] | 2442 | rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2443 | if (rc) { | 
| Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 2444 | dev_printk(KERN_ERR, &pdev->dev, | 
|  | 2445 | "64-bit DMA enable failed\n"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2446 | return rc; | 
|  | 2447 | } | 
|  | 2448 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2449 | } else { | 
| Yang Hongyang | 284901a | 2009-04-06 19:01:15 -0700 | [diff] [blame] | 2450 | rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2451 | if (rc) { | 
| Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 2452 | dev_printk(KERN_ERR, &pdev->dev, | 
|  | 2453 | "32-bit DMA enable failed\n"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2454 | return rc; | 
|  | 2455 | } | 
| Yang Hongyang | 284901a | 2009-04-06 19:01:15 -0700 | [diff] [blame] | 2456 | rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32)); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2457 | if (rc) { | 
| Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 2458 | dev_printk(KERN_ERR, &pdev->dev, | 
|  | 2459 | "32-bit consistent DMA enable failed\n"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2460 | return rc; | 
|  | 2461 | } | 
|  | 2462 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2463 | return 0; | 
|  | 2464 | } | 
|  | 2465 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2466 | static void ahci_print_info(struct ata_host *host) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2467 | { | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2468 | struct ahci_host_priv *hpriv = host->private_data; | 
|  | 2469 | struct pci_dev *pdev = to_pci_dev(host->dev); | 
|  | 2470 | void __iomem *mmio = host->iomap[AHCI_PCI_BAR]; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2471 | u32 vers, cap, impl, speed; | 
|  | 2472 | const char *speed_s; | 
|  | 2473 | u16 cc; | 
|  | 2474 | const char *scc_s; | 
|  | 2475 |  | 
|  | 2476 | vers = readl(mmio + HOST_VERSION); | 
|  | 2477 | cap = hpriv->cap; | 
|  | 2478 | impl = hpriv->port_map; | 
|  | 2479 |  | 
|  | 2480 | speed = (cap >> 20) & 0xf; | 
|  | 2481 | if (speed == 1) | 
|  | 2482 | speed_s = "1.5"; | 
|  | 2483 | else if (speed == 2) | 
|  | 2484 | speed_s = "3"; | 
| Shane Huang | 8522ee2 | 2008-12-30 11:00:37 +0800 | [diff] [blame] | 2485 | else if (speed == 3) | 
|  | 2486 | speed_s = "6"; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2487 | else | 
|  | 2488 | speed_s = "?"; | 
|  | 2489 |  | 
|  | 2490 | pci_read_config_word(pdev, 0x0a, &cc); | 
| Conke Hu | c9f8947 | 2007-01-09 05:32:51 -0500 | [diff] [blame] | 2491 | if (cc == PCI_CLASS_STORAGE_IDE) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2492 | scc_s = "IDE"; | 
| Conke Hu | c9f8947 | 2007-01-09 05:32:51 -0500 | [diff] [blame] | 2493 | else if (cc == PCI_CLASS_STORAGE_SATA) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2494 | scc_s = "SATA"; | 
| Conke Hu | c9f8947 | 2007-01-09 05:32:51 -0500 | [diff] [blame] | 2495 | else if (cc == PCI_CLASS_STORAGE_RAID) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2496 | scc_s = "RAID"; | 
|  | 2497 | else | 
|  | 2498 | scc_s = "unknown"; | 
|  | 2499 |  | 
| Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 2500 | dev_printk(KERN_INFO, &pdev->dev, | 
|  | 2501 | "AHCI %02x%02x.%02x%02x " | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2502 | "%u slots %u ports %s Gbps 0x%x impl %s mode\n" | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 2503 | , | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2504 |  | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 2505 | (vers >> 24) & 0xff, | 
|  | 2506 | (vers >> 16) & 0xff, | 
|  | 2507 | (vers >> 8) & 0xff, | 
|  | 2508 | vers & 0xff, | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2509 |  | 
|  | 2510 | ((cap >> 8) & 0x1f) + 1, | 
|  | 2511 | (cap & 0x1f) + 1, | 
|  | 2512 | speed_s, | 
|  | 2513 | impl, | 
|  | 2514 | scc_s); | 
|  | 2515 |  | 
| Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 2516 | dev_printk(KERN_INFO, &pdev->dev, | 
|  | 2517 | "flags: " | 
| Tejun Heo | 203ef6c | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 2518 | "%s%s%s%s%s%s%s" | 
| Kristen Carlson Accardi | 18f7ba4 | 2008-06-03 10:33:55 -0700 | [diff] [blame] | 2519 | "%s%s%s%s%s%s%s" | 
|  | 2520 | "%s\n" | 
| Jeff Garzik | 2dcb407 | 2007-10-19 06:42:56 -0400 | [diff] [blame] | 2521 | , | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2522 |  | 
|  | 2523 | cap & (1 << 31) ? "64bit " : "", | 
|  | 2524 | cap & (1 << 30) ? "ncq " : "", | 
| Tejun Heo | 203ef6c | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 2525 | cap & (1 << 29) ? "sntf " : "", | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2526 | cap & (1 << 28) ? "ilck " : "", | 
|  | 2527 | cap & (1 << 27) ? "stag " : "", | 
|  | 2528 | cap & (1 << 26) ? "pm " : "", | 
|  | 2529 | cap & (1 << 25) ? "led " : "", | 
|  | 2530 |  | 
|  | 2531 | cap & (1 << 24) ? "clo " : "", | 
|  | 2532 | cap & (1 << 19) ? "nz " : "", | 
|  | 2533 | cap & (1 << 18) ? "only " : "", | 
|  | 2534 | cap & (1 << 17) ? "pmp " : "", | 
|  | 2535 | cap & (1 << 15) ? "pio " : "", | 
|  | 2536 | cap & (1 << 14) ? "slum " : "", | 
| Kristen Carlson Accardi | 18f7ba4 | 2008-06-03 10:33:55 -0700 | [diff] [blame] | 2537 | cap & (1 << 13) ? "part " : "", | 
|  | 2538 | cap & (1 << 6) ? "ems ": "" | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2539 | ); | 
|  | 2540 | } | 
|  | 2541 |  | 
| Tejun Heo | edc9305 | 2007-10-25 14:59:16 +0900 | [diff] [blame] | 2542 | /* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is | 
|  | 2543 | * hardwired to on-board SIMG 4726.  The chipset is ICH8 and doesn't | 
|  | 2544 | * support PMP and the 4726 either directly exports the device | 
|  | 2545 | * attached to the first downstream port or acts as a hardware storage | 
|  | 2546 | * controller and emulate a single ATA device (can be RAID 0/1 or some | 
|  | 2547 | * other configuration). | 
|  | 2548 | * | 
|  | 2549 | * When there's no device attached to the first downstream port of the | 
|  | 2550 | * 4726, "Config Disk" appears, which is a pseudo ATA device to | 
|  | 2551 | * configure the 4726.  However, ATA emulation of the device is very | 
|  | 2552 | * lame.  It doesn't send signature D2H Reg FIS after the initial | 
|  | 2553 | * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues. | 
|  | 2554 | * | 
|  | 2555 | * The following function works around the problem by always using | 
|  | 2556 | * hardreset on the port and not depending on receiving signature FIS | 
|  | 2557 | * afterward.  If signature FIS isn't received soon, ATA class is | 
|  | 2558 | * assumed without follow-up softreset. | 
|  | 2559 | */ | 
|  | 2560 | static void ahci_p5wdh_workaround(struct ata_host *host) | 
|  | 2561 | { | 
|  | 2562 | static struct dmi_system_id sysids[] = { | 
|  | 2563 | { | 
|  | 2564 | .ident = "P5W DH Deluxe", | 
|  | 2565 | .matches = { | 
|  | 2566 | DMI_MATCH(DMI_SYS_VENDOR, | 
|  | 2567 | "ASUSTEK COMPUTER INC"), | 
|  | 2568 | DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"), | 
|  | 2569 | }, | 
|  | 2570 | }, | 
|  | 2571 | { } | 
|  | 2572 | }; | 
|  | 2573 | struct pci_dev *pdev = to_pci_dev(host->dev); | 
|  | 2574 |  | 
|  | 2575 | if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) && | 
|  | 2576 | dmi_check_system(sysids)) { | 
|  | 2577 | struct ata_port *ap = host->ports[1]; | 
|  | 2578 |  | 
|  | 2579 | dev_printk(KERN_INFO, &pdev->dev, "enabling ASUS P5W DH " | 
|  | 2580 | "Deluxe on-board SIMG4726 workaround\n"); | 
|  | 2581 |  | 
|  | 2582 | ap->ops = &ahci_p5wdh_ops; | 
|  | 2583 | ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA; | 
|  | 2584 | } | 
|  | 2585 | } | 
|  | 2586 |  | 
| Shane Huang | 58a09b3 | 2009-05-27 15:04:43 +0800 | [diff] [blame] | 2587 | /* | 
|  | 2588 | * SB600 ahci controller on ASUS M2A-VM can't do 64bit DMA with older | 
|  | 2589 | * BIOS.  The oldest version known to be broken is 0901 and working is | 
|  | 2590 | * 1501 which was released on 2007-10-26.  Force 32bit DMA on anything | 
|  | 2591 | * older than 1501.  Please read bko#9412 for more info. | 
|  | 2592 | */ | 
|  | 2593 | static bool ahci_asus_m2a_vm_32bit_only(struct pci_dev *pdev) | 
|  | 2594 | { | 
|  | 2595 | static const struct dmi_system_id sysids[] = { | 
|  | 2596 | { | 
|  | 2597 | .ident = "ASUS M2A-VM", | 
|  | 2598 | .matches = { | 
|  | 2599 | DMI_MATCH(DMI_BOARD_VENDOR, | 
|  | 2600 | "ASUSTeK Computer INC."), | 
|  | 2601 | DMI_MATCH(DMI_BOARD_NAME, "M2A-VM"), | 
|  | 2602 | }, | 
|  | 2603 | }, | 
|  | 2604 | { } | 
|  | 2605 | }; | 
|  | 2606 | const char *cutoff_mmdd = "10/26"; | 
|  | 2607 | const char *date; | 
|  | 2608 | int year; | 
|  | 2609 |  | 
|  | 2610 | if (pdev->bus->number != 0 || pdev->devfn != PCI_DEVFN(0x12, 0) || | 
|  | 2611 | !dmi_check_system(sysids)) | 
|  | 2612 | return false; | 
|  | 2613 |  | 
|  | 2614 | /* | 
|  | 2615 | * Argh.... both version and date are free form strings. | 
|  | 2616 | * Let's hope they're using the same date format across | 
|  | 2617 | * different versions. | 
|  | 2618 | */ | 
|  | 2619 | date = dmi_get_system_info(DMI_BIOS_DATE); | 
|  | 2620 | year = dmi_get_year(DMI_BIOS_DATE); | 
|  | 2621 | if (date && strlen(date) >= 10 && date[2] == '/' && date[5] == '/' && | 
|  | 2622 | (year > 2007 || | 
|  | 2623 | (year == 2007 && strncmp(date, cutoff_mmdd, 5) >= 0))) | 
|  | 2624 | return false; | 
|  | 2625 |  | 
|  | 2626 | dev_printk(KERN_WARNING, &pdev->dev, "ASUS M2A-VM: BIOS too old, " | 
|  | 2627 | "forcing 32bit DMA, update BIOS\n"); | 
|  | 2628 |  | 
|  | 2629 | return true; | 
|  | 2630 | } | 
|  | 2631 |  | 
| Rafael J. Wysocki | 1fd6843 | 2009-01-19 20:57:36 +0100 | [diff] [blame] | 2632 | static bool ahci_broken_system_poweroff(struct pci_dev *pdev) | 
|  | 2633 | { | 
|  | 2634 | static const struct dmi_system_id broken_systems[] = { | 
|  | 2635 | { | 
|  | 2636 | .ident = "HP Compaq nx6310", | 
|  | 2637 | .matches = { | 
|  | 2638 | DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"), | 
|  | 2639 | DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nx6310"), | 
|  | 2640 | }, | 
|  | 2641 | /* PCI slot number of the controller */ | 
|  | 2642 | .driver_data = (void *)0x1FUL, | 
|  | 2643 | }, | 
| Maciej Rutecki | d2f9c06 | 2009-03-20 00:06:46 +0100 | [diff] [blame] | 2644 | { | 
|  | 2645 | .ident = "HP Compaq 6720s", | 
|  | 2646 | .matches = { | 
|  | 2647 | DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"), | 
|  | 2648 | DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 6720s"), | 
|  | 2649 | }, | 
|  | 2650 | /* PCI slot number of the controller */ | 
|  | 2651 | .driver_data = (void *)0x1FUL, | 
|  | 2652 | }, | 
| Rafael J. Wysocki | 1fd6843 | 2009-01-19 20:57:36 +0100 | [diff] [blame] | 2653 |  | 
|  | 2654 | { }	/* terminate list */ | 
|  | 2655 | }; | 
|  | 2656 | const struct dmi_system_id *dmi = dmi_first_match(broken_systems); | 
|  | 2657 |  | 
|  | 2658 | if (dmi) { | 
|  | 2659 | unsigned long slot = (unsigned long)dmi->driver_data; | 
|  | 2660 | /* apply the quirk only to on-board controllers */ | 
|  | 2661 | return slot == PCI_SLOT(pdev->devfn); | 
|  | 2662 | } | 
|  | 2663 |  | 
|  | 2664 | return false; | 
|  | 2665 | } | 
|  | 2666 |  | 
| Tejun Heo | 9b10ae8 | 2009-05-30 20:50:12 +0900 | [diff] [blame] | 2667 | static bool ahci_broken_suspend(struct pci_dev *pdev) | 
|  | 2668 | { | 
|  | 2669 | static const struct dmi_system_id sysids[] = { | 
|  | 2670 | /* | 
|  | 2671 | * On HP dv[4-6] and HDX18 with earlier BIOSen, link | 
|  | 2672 | * to the harddisk doesn't become online after | 
|  | 2673 | * resuming from STR.  Warn and fail suspend. | 
|  | 2674 | */ | 
|  | 2675 | { | 
|  | 2676 | .ident = "dv4", | 
|  | 2677 | .matches = { | 
|  | 2678 | DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"), | 
|  | 2679 | DMI_MATCH(DMI_PRODUCT_NAME, | 
|  | 2680 | "HP Pavilion dv4 Notebook PC"), | 
|  | 2681 | }, | 
|  | 2682 | .driver_data = "F.30", /* cutoff BIOS version */ | 
|  | 2683 | }, | 
|  | 2684 | { | 
|  | 2685 | .ident = "dv5", | 
|  | 2686 | .matches = { | 
|  | 2687 | DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"), | 
|  | 2688 | DMI_MATCH(DMI_PRODUCT_NAME, | 
|  | 2689 | "HP Pavilion dv5 Notebook PC"), | 
|  | 2690 | }, | 
|  | 2691 | .driver_data = "F.16", /* cutoff BIOS version */ | 
|  | 2692 | }, | 
|  | 2693 | { | 
|  | 2694 | .ident = "dv6", | 
|  | 2695 | .matches = { | 
|  | 2696 | DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"), | 
|  | 2697 | DMI_MATCH(DMI_PRODUCT_NAME, | 
|  | 2698 | "HP Pavilion dv6 Notebook PC"), | 
|  | 2699 | }, | 
|  | 2700 | .driver_data = "F.21",	/* cutoff BIOS version */ | 
|  | 2701 | }, | 
|  | 2702 | { | 
|  | 2703 | .ident = "HDX18", | 
|  | 2704 | .matches = { | 
|  | 2705 | DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"), | 
|  | 2706 | DMI_MATCH(DMI_PRODUCT_NAME, | 
|  | 2707 | "HP HDX18 Notebook PC"), | 
|  | 2708 | }, | 
|  | 2709 | .driver_data = "F.23",	/* cutoff BIOS version */ | 
|  | 2710 | }, | 
|  | 2711 | { }	/* terminate list */ | 
|  | 2712 | }; | 
|  | 2713 | const struct dmi_system_id *dmi = dmi_first_match(sysids); | 
|  | 2714 | const char *ver; | 
|  | 2715 |  | 
|  | 2716 | if (!dmi || pdev->bus->number || pdev->devfn != PCI_DEVFN(0x1f, 2)) | 
|  | 2717 | return false; | 
|  | 2718 |  | 
|  | 2719 | ver = dmi_get_system_info(DMI_BIOS_VERSION); | 
|  | 2720 |  | 
|  | 2721 | return !ver || strcmp(ver, dmi->driver_data) < 0; | 
|  | 2722 | } | 
|  | 2723 |  | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 2724 | static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent) | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2725 | { | 
|  | 2726 | static int printed_version; | 
| Tejun Heo | e297d99 | 2008-06-10 00:13:04 +0900 | [diff] [blame] | 2727 | unsigned int board_id = ent->driver_data; | 
|  | 2728 | struct ata_port_info pi = ahci_port_info[board_id]; | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2729 | const struct ata_port_info *ppi[] = { &pi, NULL }; | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 2730 | struct device *dev = &pdev->dev; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2731 | struct ahci_host_priv *hpriv; | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2732 | struct ata_host *host; | 
| Tejun Heo | 837f5f8 | 2008-02-06 15:13:51 +0900 | [diff] [blame] | 2733 | int n_ports, i, rc; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2734 |  | 
|  | 2735 | VPRINTK("ENTER\n"); | 
|  | 2736 |  | 
| Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 2737 | WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS); | 
|  | 2738 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2739 | if (!printed_version++) | 
| Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 2740 | dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n"); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2741 |  | 
| Alan Cox | 5b66c82 | 2008-09-03 14:48:34 +0100 | [diff] [blame] | 2742 | /* The AHCI driver can only drive the SATA ports, the PATA driver | 
|  | 2743 | can drive them all so if both drivers are selected make sure | 
|  | 2744 | AHCI stays out of the way */ | 
|  | 2745 | if (pdev->vendor == PCI_VENDOR_ID_MARVELL && !marvell_enable) | 
|  | 2746 | return -ENODEV; | 
|  | 2747 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2748 | /* acquire resources */ | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 2749 | rc = pcim_enable_device(pdev); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2750 | if (rc) | 
|  | 2751 | return rc; | 
|  | 2752 |  | 
| Tejun Heo | dea5513 | 2008-03-11 19:52:31 +0900 | [diff] [blame] | 2753 | /* AHCI controllers often implement SFF compatible interface. | 
|  | 2754 | * Grab all PCI BARs just in case. | 
|  | 2755 | */ | 
|  | 2756 | rc = pcim_iomap_regions_request_all(pdev, 1 << AHCI_PCI_BAR, DRV_NAME); | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 2757 | if (rc == -EBUSY) | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 2758 | pcim_pin_device(pdev); | 
| Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 2759 | if (rc) | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 2760 | return rc; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2761 |  | 
| Tejun Heo | c4f7792 | 2007-12-06 15:09:43 +0900 | [diff] [blame] | 2762 | if (pdev->vendor == PCI_VENDOR_ID_INTEL && | 
|  | 2763 | (pdev->device == 0x2652 || pdev->device == 0x2653)) { | 
|  | 2764 | u8 map; | 
|  | 2765 |  | 
|  | 2766 | /* ICH6s share the same PCI ID for both piix and ahci | 
|  | 2767 | * modes.  Enabling ahci mode while MAP indicates | 
|  | 2768 | * combined mode is a bad idea.  Yield to ata_piix. | 
|  | 2769 | */ | 
|  | 2770 | pci_read_config_byte(pdev, ICH_MAP, &map); | 
|  | 2771 | if (map & 0x3) { | 
|  | 2772 | dev_printk(KERN_INFO, &pdev->dev, "controller is in " | 
|  | 2773 | "combined mode, can't enable AHCI mode\n"); | 
|  | 2774 | return -ENODEV; | 
|  | 2775 | } | 
|  | 2776 | } | 
|  | 2777 |  | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 2778 | hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL); | 
|  | 2779 | if (!hpriv) | 
|  | 2780 | return -ENOMEM; | 
| Tejun Heo | 417a1a6 | 2007-09-23 13:19:55 +0900 | [diff] [blame] | 2781 | hpriv->flags |= (unsigned long)pi.private_data; | 
|  | 2782 |  | 
| Tejun Heo | e297d99 | 2008-06-10 00:13:04 +0900 | [diff] [blame] | 2783 | /* MCP65 revision A1 and A2 can't do MSI */ | 
|  | 2784 | if (board_id == board_ahci_mcp65 && | 
|  | 2785 | (pdev->revision == 0xa1 || pdev->revision == 0xa2)) | 
|  | 2786 | hpriv->flags |= AHCI_HFLAG_NO_MSI; | 
|  | 2787 |  | 
| Shane Huang | e427fe0 | 2008-12-30 10:53:41 +0800 | [diff] [blame] | 2788 | /* SB800 does NOT need the workaround to ignore SERR_INTERNAL */ | 
|  | 2789 | if (board_id == board_ahci_sb700 && pdev->revision >= 0x40) | 
|  | 2790 | hpriv->flags &= ~AHCI_HFLAG_IGN_SERR_INTERNAL; | 
|  | 2791 |  | 
| Shane Huang | 58a09b3 | 2009-05-27 15:04:43 +0800 | [diff] [blame] | 2792 | /* apply ASUS M2A_VM quirk */ | 
|  | 2793 | if (ahci_asus_m2a_vm_32bit_only(pdev)) | 
|  | 2794 | hpriv->flags |= AHCI_HFLAG_32BIT_ONLY; | 
|  | 2795 |  | 
| Tejun Heo | a5bfc47 | 2009-01-23 11:31:39 +0900 | [diff] [blame] | 2796 | if (!(hpriv->flags & AHCI_HFLAG_NO_MSI)) | 
|  | 2797 | pci_enable_msi(pdev); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2798 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2799 | /* save initial config */ | 
| Tejun Heo | 417a1a6 | 2007-09-23 13:19:55 +0900 | [diff] [blame] | 2800 | ahci_save_initial_config(pdev, hpriv); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2801 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2802 | /* prepare host */ | 
| Tejun Heo | 274c1fd | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 2803 | if (hpriv->cap & HOST_CAP_NCQ) | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2804 | pi.flags |= ATA_FLAG_NCQ; | 
|  | 2805 |  | 
| Tejun Heo | 7d50b60 | 2007-09-23 13:19:54 +0900 | [diff] [blame] | 2806 | if (hpriv->cap & HOST_CAP_PMP) | 
|  | 2807 | pi.flags |= ATA_FLAG_PMP; | 
|  | 2808 |  | 
| Kristen Carlson Accardi | 18f7ba4 | 2008-06-03 10:33:55 -0700 | [diff] [blame] | 2809 | if (ahci_em_messages && (hpriv->cap & HOST_CAP_EMS)) { | 
|  | 2810 | u8 messages; | 
|  | 2811 | void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR]; | 
|  | 2812 | u32 em_loc = readl(mmio + HOST_EM_LOC); | 
|  | 2813 | u32 em_ctl = readl(mmio + HOST_EM_CTL); | 
|  | 2814 |  | 
| David Milburn | 87943ac | 2008-10-13 14:38:36 -0500 | [diff] [blame] | 2815 | messages = (em_ctl & EM_CTRL_MSG_TYPE) >> 16; | 
| Kristen Carlson Accardi | 18f7ba4 | 2008-06-03 10:33:55 -0700 | [diff] [blame] | 2816 |  | 
|  | 2817 | /* we only support LED message type right now */ | 
|  | 2818 | if ((messages & 0x01) && (ahci_em_messages == 1)) { | 
|  | 2819 | /* store em_loc */ | 
|  | 2820 | hpriv->em_loc = ((em_loc >> 16) * 4); | 
|  | 2821 | pi.flags |= ATA_FLAG_EM; | 
|  | 2822 | if (!(em_ctl & EM_CTL_ALHD)) | 
|  | 2823 | pi.flags |= ATA_FLAG_SW_ACTIVITY; | 
|  | 2824 | } | 
|  | 2825 | } | 
|  | 2826 |  | 
| Rafael J. Wysocki | 1fd6843 | 2009-01-19 20:57:36 +0100 | [diff] [blame] | 2827 | if (ahci_broken_system_poweroff(pdev)) { | 
|  | 2828 | pi.flags |= ATA_FLAG_NO_POWEROFF_SPINDOWN; | 
|  | 2829 | dev_info(&pdev->dev, | 
|  | 2830 | "quirky BIOS, skipping spindown on poweroff\n"); | 
|  | 2831 | } | 
|  | 2832 |  | 
| Tejun Heo | 9b10ae8 | 2009-05-30 20:50:12 +0900 | [diff] [blame] | 2833 | if (ahci_broken_suspend(pdev)) { | 
|  | 2834 | hpriv->flags |= AHCI_HFLAG_NO_SUSPEND; | 
|  | 2835 | dev_printk(KERN_WARNING, &pdev->dev, | 
|  | 2836 | "BIOS update required for suspend/resume\n"); | 
|  | 2837 | } | 
|  | 2838 |  | 
| Tejun Heo | 837f5f8 | 2008-02-06 15:13:51 +0900 | [diff] [blame] | 2839 | /* CAP.NP sometimes indicate the index of the last enabled | 
|  | 2840 | * port, at other times, that of the last possible port, so | 
|  | 2841 | * determining the maximum port number requires looking at | 
|  | 2842 | * both CAP.NP and port_map. | 
|  | 2843 | */ | 
|  | 2844 | n_ports = max(ahci_nr_ports(hpriv->cap), fls(hpriv->port_map)); | 
|  | 2845 |  | 
|  | 2846 | host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports); | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2847 | if (!host) | 
|  | 2848 | return -ENOMEM; | 
|  | 2849 | host->iomap = pcim_iomap_table(pdev); | 
|  | 2850 | host->private_data = hpriv; | 
|  | 2851 |  | 
| Arjan van de Ven | f3d7f23 | 2009-01-26 02:05:44 -0800 | [diff] [blame] | 2852 | if (!(hpriv->cap & HOST_CAP_SSS) || ahci_ignore_sss) | 
| Arjan van de Ven | 886ad09 | 2009-01-09 15:54:07 -0800 | [diff] [blame] | 2853 | host->flags |= ATA_HOST_PARALLEL_SCAN; | 
| Arjan van de Ven | f3d7f23 | 2009-01-26 02:05:44 -0800 | [diff] [blame] | 2854 | else | 
|  | 2855 | printk(KERN_INFO "ahci: SSS flag set, parallel bus scan disabled\n"); | 
| Arjan van de Ven | 886ad09 | 2009-01-09 15:54:07 -0800 | [diff] [blame] | 2856 |  | 
| Kristen Carlson Accardi | 18f7ba4 | 2008-06-03 10:33:55 -0700 | [diff] [blame] | 2857 | if (pi.flags & ATA_FLAG_EM) | 
|  | 2858 | ahci_reset_em(host); | 
|  | 2859 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2860 | for (i = 0; i < host->n_ports; i++) { | 
| Jeff Garzik | dab632e | 2007-05-28 08:33:01 -0400 | [diff] [blame] | 2861 | struct ata_port *ap = host->ports[i]; | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2862 |  | 
| Tejun Heo | cbcdd87 | 2007-08-18 13:14:55 +0900 | [diff] [blame] | 2863 | ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar"); | 
|  | 2864 | ata_port_pbar_desc(ap, AHCI_PCI_BAR, | 
|  | 2865 | 0x100 + ap->port_no * 0x80, "port"); | 
|  | 2866 |  | 
| Kristen Carlson Accardi | 3155659 | 2007-10-25 01:33:26 -0400 | [diff] [blame] | 2867 | /* set initial link pm policy */ | 
|  | 2868 | ap->pm_policy = NOT_AVAILABLE; | 
|  | 2869 |  | 
| Kristen Carlson Accardi | 18f7ba4 | 2008-06-03 10:33:55 -0700 | [diff] [blame] | 2870 | /* set enclosure management message type */ | 
|  | 2871 | if (ap->flags & ATA_FLAG_EM) | 
|  | 2872 | ap->em_message_type = ahci_em_messages; | 
|  | 2873 |  | 
|  | 2874 |  | 
| Jeff Garzik | dab632e | 2007-05-28 08:33:01 -0400 | [diff] [blame] | 2875 | /* disabled/not-implemented port */ | 
| Tejun Heo | 350756f | 2008-04-07 22:47:21 +0900 | [diff] [blame] | 2876 | if (!(hpriv->port_map & (1 << i))) | 
| Jeff Garzik | dab632e | 2007-05-28 08:33:01 -0400 | [diff] [blame] | 2877 | ap->ops = &ata_dummy_port_ops; | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2878 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2879 |  | 
| Tejun Heo | edc9305 | 2007-10-25 14:59:16 +0900 | [diff] [blame] | 2880 | /* apply workaround for ASUS P5W DH Deluxe mainboard */ | 
|  | 2881 | ahci_p5wdh_workaround(host); | 
|  | 2882 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2883 | /* initialize adapter */ | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2884 | rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2885 | if (rc) | 
| Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 2886 | return rc; | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2887 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2888 | rc = ahci_reset_controller(host); | 
|  | 2889 | if (rc) | 
|  | 2890 | return rc; | 
| Tejun Heo | 12fad3f | 2006-05-15 21:03:55 +0900 | [diff] [blame] | 2891 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2892 | ahci_init_controller(host); | 
|  | 2893 | ahci_print_info(host); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2894 |  | 
| Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 2895 | pci_set_master(pdev); | 
|  | 2896 | return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED, | 
|  | 2897 | &ahci_sht); | 
| Jeff Garzik | 907f467 | 2005-05-12 15:03:42 -0400 | [diff] [blame] | 2898 | } | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2899 |  | 
|  | 2900 | static int __init ahci_init(void) | 
|  | 2901 | { | 
| Pavel Roskin | b788719 | 2006-08-10 18:13:18 +0900 | [diff] [blame] | 2902 | return pci_register_driver(&ahci_pci_driver); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2903 | } | 
|  | 2904 |  | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2905 | static void __exit ahci_exit(void) | 
|  | 2906 | { | 
|  | 2907 | pci_unregister_driver(&ahci_pci_driver); | 
|  | 2908 | } | 
|  | 2909 |  | 
|  | 2910 |  | 
|  | 2911 | MODULE_AUTHOR("Jeff Garzik"); | 
|  | 2912 | MODULE_DESCRIPTION("AHCI SATA low-level driver"); | 
|  | 2913 | MODULE_LICENSE("GPL"); | 
|  | 2914 | MODULE_DEVICE_TABLE(pci, ahci_pci_tbl); | 
| Jeff Garzik | 6885433 | 2005-08-23 02:53:51 -0400 | [diff] [blame] | 2915 | MODULE_VERSION(DRV_VERSION); | 
| Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2916 |  | 
|  | 2917 | module_init(ahci_init); | 
|  | 2918 | module_exit(ahci_exit); |