blob: 05102ad6e0a0994392a95b3acbb941487009f619 [file] [log] [blame]
Rabin Vincentfe052032011-02-11 17:07:21 -07001/*
2 * Copyright (C) ST-Ericsson SA 2010
3 *
4 * License terms: GNU General Public License (GPL) version 2
5 */
6
7#include <linux/kernel.h>
8#include <linux/init.h>
Paul Gortmaker50af5ea2012-01-20 18:35:53 -05009#include <linux/bug.h>
Linus Walleij1baa5742012-04-19 18:27:38 +020010#include <linux/string.h>
Linus Walleijed781d32012-05-03 00:44:52 +020011#include <linux/pinctrl/machine.h>
Rabin Vincentfe052032011-02-11 17:07:21 -070012
Bibek Basu4bc3a692011-02-15 10:46:59 +010013#include <asm/mach-types.h>
Rabin Vincentfe052032011-02-11 17:07:21 -070014#include <plat/pincfg.h>
Linus Walleij0f332862011-08-22 08:33:30 +010015#include <plat/gpio-nomadik.h>
Linus Walleij1baa5742012-04-19 18:27:38 +020016
Rabin Vincentfe052032011-02-11 17:07:21 -070017#include <mach/hardware.h>
18
19#include "pins-db8500.h"
Linus Walleij1baa5742012-04-19 18:27:38 +020020#include "board-mop500.h"
21
22enum custom_pin_cfg_t {
23 PINS_FOR_DEFAULT,
24 PINS_FOR_U9500,
25};
26
27static enum custom_pin_cfg_t pinsfor;
Rabin Vincentfe052032011-02-11 17:07:21 -070028
Linus Walleijed781d32012-05-03 00:44:52 +020029/* These simply sets bias for pins */
30#define BIAS(a,b) static unsigned long a[] = { b }
Bibek Basu4bc3a692011-02-15 10:46:59 +010031
Linus Walleijed781d32012-05-03 00:44:52 +020032BIAS(pd, PIN_PULL_DOWN);
Linus Walleijed781d32012-05-03 00:44:52 +020033BIAS(in_nopull, PIN_INPUT_NOPULL);
Linus Walleij4c854722012-09-18 13:23:02 +020034BIAS(in_nopull_slpm_nowkup, PIN_INPUT_NOPULL|PIN_SLPM_WAKEUP_DISABLE);
Linus Walleijed781d32012-05-03 00:44:52 +020035BIAS(in_pu, PIN_INPUT_PULLUP);
36BIAS(in_pd, PIN_INPUT_PULLDOWN);
Linus Walleijed781d32012-05-03 00:44:52 +020037BIAS(out_hi, PIN_OUTPUT_HIGH);
38BIAS(out_lo, PIN_OUTPUT_LOW);
Linus Walleij4c854722012-09-18 13:23:02 +020039BIAS(out_lo_slpm_nowkup, PIN_OUTPUT_LOW|PIN_SLPM_WAKEUP_DISABLE);
Linus Walleijed781d32012-05-03 00:44:52 +020040/* These also force them into GPIO mode */
41BIAS(gpio_in_pu, PIN_INPUT_PULLUP|PIN_GPIOMODE_ENABLED);
42BIAS(gpio_in_pd, PIN_INPUT_PULLDOWN|PIN_GPIOMODE_ENABLED);
43BIAS(gpio_in_pu_slpm_gpio_nopull, PIN_INPUT_PULLUP|PIN_GPIOMODE_ENABLED|PIN_SLPM_GPIO|PIN_SLPM_INPUT_NOPULL);
44BIAS(gpio_in_pd_slpm_gpio_nopull, PIN_INPUT_PULLDOWN|PIN_GPIOMODE_ENABLED|PIN_SLPM_GPIO|PIN_SLPM_INPUT_NOPULL);
45BIAS(gpio_out_hi, PIN_OUTPUT_HIGH|PIN_GPIOMODE_ENABLED);
46BIAS(gpio_out_lo, PIN_OUTPUT_LOW|PIN_GPIOMODE_ENABLED);
Linus Walleija0980662012-05-07 01:33:24 +020047/* Sleep modes */
Patrice Chotard9cd9d652012-10-18 13:35:35 +020048BIAS(slpm_in_nopull_wkup, PIN_SLEEPMODE_ENABLED|
49 PIN_SLPM_DIR_INPUT|PIN_SLPM_PULL_NONE|PIN_SLPM_WAKEUP_ENABLE);
50BIAS(slpm_in_wkup_pdis, PIN_SLEEPMODE_ENABLED|
51 PIN_SLPM_DIR_INPUT|PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
52BIAS(slpm_wkup_pdis, PIN_SLEEPMODE_ENABLED|
53 PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
Patrice Chotard9cd9d652012-10-18 13:35:35 +020054BIAS(slpm_out_lo_pdis, PIN_SLEEPMODE_ENABLED|
55 PIN_SLPM_OUTPUT_LOW|PIN_SLPM_WAKEUP_DISABLE|PIN_SLPM_PDIS_DISABLED);
56BIAS(slpm_out_lo_wkup, PIN_SLEEPMODE_ENABLED|
57 PIN_SLPM_OUTPUT_LOW|PIN_SLPM_WAKEUP_ENABLE);
58BIAS(slpm_out_lo_wkup_pdis, PIN_SLEEPMODE_ENABLED|
59 PIN_SLPM_OUTPUT_LOW|PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
Patrice Chotard28f883062012-10-18 14:26:24 +020060BIAS(slpm_out_hi_wkup_pdis, PIN_SLEEPMODE_ENABLED|PIN_SLPM_OUTPUT_HIGH|
61 PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
Patrice Chotard9cd9d652012-10-18 13:35:35 +020062BIAS(slpm_in_nopull_wkup_pdis, PIN_SLEEPMODE_ENABLED|
63 PIN_SLPM_INPUT_NOPULL|PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
64BIAS(slpm_in_pu_wkup_pdis_en, PIN_SLEEPMODE_ENABLED|PIN_SLPM_INPUT_PULLUP|
65 PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_ENABLED);
Patrice Chotard184a6952012-10-23 15:51:29 +020066BIAS(slpm_out_wkup_pdis, PIN_SLEEPMODE_ENABLED|
67 PIN_SLPM_DIR_OUTPUT|PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
Patrice Chotard28f883062012-10-18 14:26:24 +020068BIAS(out_lo_wkup_pdis, PIN_SLPM_OUTPUT_LOW|
69 PIN_SLPM_WAKEUP_ENABLE|PIN_SLPM_PDIS_DISABLED);
70BIAS(in_wkup_pdis_en, PIN_SLPM_DIR_INPUT|PIN_SLPM_WAKEUP_ENABLE|
71 PIN_SLPM_PDIS_ENABLED);
72BIAS(in_wkup_pdis, PIN_SLPM_DIR_INPUT|PIN_SLPM_WAKEUP_ENABLE|
73 PIN_SLPM_PDIS_DISABLED);
Patrice Chotardad7f67c2012-10-25 15:30:32 +020074BIAS(out_hi_wkup_pdis, PIN_SLPM_OUTPUT_HIGH|PIN_SLPM_WAKEUP_ENABLE|
75 PIN_SLPM_PDIS_DISABLED);
76BIAS(out_wkup_pdis, PIN_SLPM_DIR_OUTPUT|PIN_SLPM_WAKEUP_ENABLE|
77 PIN_SLPM_PDIS_DISABLED);
Bibek Basu4bc3a692011-02-15 10:46:59 +010078
Linus Walleijed781d32012-05-03 00:44:52 +020079/* We use these to define hog settings that are always done on boot */
80#define DB8500_MUX_HOG(group,func) \
81 PIN_MAP_MUX_GROUP_HOG_DEFAULT("pinctrl-db8500", group, func)
82#define DB8500_PIN_HOG(pin,conf) \
83 PIN_MAP_CONFIGS_PIN_HOG_DEFAULT("pinctrl-db8500", pin, conf)
Patrice Chotard4401e292012-09-20 13:55:27 +020084#define DB8500_PIN_SLEEP(pin, conf, dev) \
85 PIN_MAP_CONFIGS_PIN(dev, PINCTRL_STATE_SLEEP, "pinctrl-db8500", \
86 pin, conf)
Linus Walleij1baa5742012-04-19 18:27:38 +020087
Linus Walleijed781d32012-05-03 00:44:52 +020088/* These are default states associated with device and changed runtime */
89#define DB8500_MUX(group,func,dev) \
90 PIN_MAP_MUX_GROUP_DEFAULT(dev, "pinctrl-db8500", group, func)
91#define DB8500_PIN(pin,conf,dev) \
92 PIN_MAP_CONFIGS_PIN_DEFAULT(dev, "pinctrl-db8500", pin, conf)
Patrice Chotardd0368092012-10-09 15:26:11 +020093#define DB8500_PIN_IDLE(pin, conf, dev) \
94 PIN_MAP_CONFIGS_PIN(dev, PINCTRL_STATE_IDLE, "pinctrl-db8500", \
95 pin, conf)
Linus Walleij4c854722012-09-18 13:23:02 +020096#define DB8500_PIN_SLEEP(pin, conf, dev) \
97 PIN_MAP_CONFIGS_PIN(dev, PINCTRL_STATE_SLEEP, "pinctrl-db8500", \
98 pin, conf)
Bibek Basu4bc3a692011-02-15 10:46:59 +010099
Linus Walleijed781d32012-05-03 00:44:52 +0200100/* Pin control settings */
101static struct pinctrl_map __initdata mop500_family_pinmap[] = {
102 /*
103 * uMSP0, mux in 4 pins, regular placement of RX/TX
104 * explicitly set the pins to no pull
Shreshtha Kumar Sahu1a7d4362011-06-13 10:11:44 +0200105 */
Linus Walleijed781d32012-05-03 00:44:52 +0200106 DB8500_MUX_HOG("msp0txrx_a_1", "msp0"),
107 DB8500_MUX_HOG("msp0tfstck_a_1", "msp0"),
108 DB8500_PIN_HOG("GPIO12_AC4", in_nopull), /* TXD */
109 DB8500_PIN_HOG("GPIO15_AC3", in_nopull), /* RXD */
110 DB8500_PIN_HOG("GPIO13_AF3", in_nopull), /* TFS */
111 DB8500_PIN_HOG("GPIO14_AE3", in_nopull), /* TCK */
112 /* MSP2 for HDMI, pull down TXD, TCK, TFS */
113 DB8500_MUX_HOG("msp2_a_1", "msp2"),
114 DB8500_PIN_HOG("GPIO193_AH27", in_pd), /* TXD */
115 DB8500_PIN_HOG("GPIO194_AF27", in_pd), /* TCK */
116 DB8500_PIN_HOG("GPIO195_AG28", in_pd), /* TFS */
117 DB8500_PIN_HOG("GPIO196_AG26", out_lo), /* RXD */
118 /*
119 * LCD, set TE0 (using LCD VSI0) and D14 (touch screen interrupt) to
120 * pull-up
121 * TODO: is this really correct? Snowball doesn't have a LCD.
122 */
123 DB8500_MUX_HOG("lcdvsi0_a_1", "lcd"),
124 DB8500_PIN_HOG("GPIO68_E1", in_pu),
125 DB8500_PIN_HOG("GPIO84_C2", gpio_in_pu),
126 /*
127 * STMPE1601/tc35893 keypad IRQ GPIO 218
128 * TODO: set for snowball and HREF really??
129 */
130 DB8500_PIN_HOG("GPIO218_AH11", gpio_in_pu),
131 /*
132 * UART0, we do not mux in u0 here.
133 * uart-0 pins gpio configuration should be kept intact to prevent
134 * a glitch in tx line when the tty dev is opened. Later these pins
Patrice Chotardad7f67c2012-10-25 15:30:32 +0200135 * are configured by uart driver
Linus Walleijed781d32012-05-03 00:44:52 +0200136 */
137 DB8500_PIN_HOG("GPIO0_AJ5", in_pu), /* CTS */
138 DB8500_PIN_HOG("GPIO1_AJ3", out_hi), /* RTS */
139 DB8500_PIN_HOG("GPIO2_AH4", in_pu), /* RXD */
140 DB8500_PIN_HOG("GPIO3_AH3", out_hi), /* TXD */
141 /*
142 * Mux in UART2 on altfunction C and set pull-ups.
143 * TODO: is this used on U8500 variants and Snowball really?
144 * The setting on GPIO31 conflicts with magnetometer use on hrefv60
145 */
Patrice Chotardad7f67c2012-10-25 15:30:32 +0200146 /* default state for UART2 */
147 DB8500_MUX("u2ctsrts_c_1", "u2", "uart2"),
148 DB8500_PIN("GPIO31_V3", in_pu, "uart2"), /* CTS */
149 DB8500_PIN("GPIO32_V2", out_hi, "uart2"), /* RTS */
150 DB8500_MUX("u2rxtx_c_1", "u2", "uart2"),
151 DB8500_PIN("GPIO29_W2", in_pu, "uart2"), /* RXD */
152 DB8500_PIN("GPIO30_W3", out_hi, "uart2"), /* TXD */
153 /* Sleep state for UART2 */
154 DB8500_PIN_SLEEP("GPIO31_V3", in_wkup_pdis, "uart2"),
155 DB8500_PIN_SLEEP("GPIO32_V2", out_hi_wkup_pdis, "uart2"),
156 DB8500_PIN_SLEEP("GPIO29_W2", in_wkup_pdis, "uart2"),
157 DB8500_PIN_SLEEP("GPIO30_W3", out_wkup_pdis, "uart2"),
Linus Walleijed781d32012-05-03 00:44:52 +0200158 /*
159 * The following pin sets were known as "runtime pins" before being
160 * converted to the pinctrl model. Here we model them as "default"
161 * states.
162 */
Linus Walleija0980662012-05-07 01:33:24 +0200163 /* Mux in UART0 after initialization */
164 DB8500_MUX("u0_a_1", "u0", "uart0"),
165 DB8500_PIN("GPIO0_AJ5", in_pu, "uart0"), /* CTS */
166 DB8500_PIN("GPIO1_AJ3", out_hi, "uart0"), /* RTS */
167 DB8500_PIN("GPIO2_AH4", in_pu, "uart0"), /* RXD */
168 DB8500_PIN("GPIO3_AH3", out_hi, "uart0"), /* TXD */
Patrice Chotard184a6952012-10-23 15:51:29 +0200169 /* Sleep state for UART0 */
Linus Walleij4c854722012-09-18 13:23:02 +0200170 DB8500_PIN_SLEEP("GPIO0_AJ5", slpm_in_wkup_pdis, "uart0"),
171 DB8500_PIN_SLEEP("GPIO1_AJ3", slpm_out_hi_wkup_pdis, "uart0"),
172 DB8500_PIN_SLEEP("GPIO2_AH4", slpm_in_wkup_pdis, "uart0"),
173 DB8500_PIN_SLEEP("GPIO3_AH3", slpm_out_wkup_pdis, "uart0"),
Patrice Chotardad7f67c2012-10-25 15:30:32 +0200174 /* Mux in UART1 after initialization */
175 DB8500_MUX("u1rxtx_a_1", "u1", "uart1"),
176 DB8500_PIN("GPIO4_AH6", in_pu, "uart1"), /* RXD */
177 DB8500_PIN("GPIO5_AG6", out_hi, "uart1"), /* TXD */
178 /* Sleep state for UART1 */
179 DB8500_PIN_SLEEP("GPIO4_AH6", slpm_in_wkup_pdis, "uart1"),
180 DB8500_PIN_SLEEP("GPIO5_AG6", slpm_out_wkup_pdis, "uart1"),
Linus Walleij08d98fe2012-05-07 10:34:16 +0200181 /* MSP1 for ALSA codec */
182 DB8500_MUX("msp1txrx_a_1", "msp1", "ux500-msp-i2s.1"),
183 DB8500_MUX("msp1_a_1", "msp1", "ux500-msp-i2s.1"),
Linus Walleij4c854722012-09-18 13:23:02 +0200184 DB8500_PIN("GPIO33_AF2", out_lo_slpm_nowkup, "ux500-msp-i2s.1"),
185 DB8500_PIN("GPIO34_AE1", in_nopull_slpm_nowkup, "ux500-msp-i2s.1"),
186 DB8500_PIN("GPIO35_AE2", in_nopull_slpm_nowkup, "ux500-msp-i2s.1"),
187 DB8500_PIN("GPIO36_AG2", in_nopull_slpm_nowkup, "ux500-msp-i2s.1"),
Linus Walleij08d98fe2012-05-07 10:34:16 +0200188 /* MSP1 sleep state */
Linus Walleij4c854722012-09-18 13:23:02 +0200189 DB8500_PIN_SLEEP("GPIO33_AF2", slpm_out_lo_wkup, "ux500-msp-i2s.1"),
190 DB8500_PIN_SLEEP("GPIO34_AE1", slpm_in_nopull_wkup, "ux500-msp-i2s.1"),
191 DB8500_PIN_SLEEP("GPIO35_AE2", slpm_in_nopull_wkup, "ux500-msp-i2s.1"),
192 DB8500_PIN_SLEEP("GPIO36_AG2", slpm_in_nopull_wkup, "ux500-msp-i2s.1"),
Linus Walleijed781d32012-05-03 00:44:52 +0200193 /* Mux in LCD data lines 8 thru 11 and LCDA CLK for MCDE TVOUT */
194 DB8500_MUX("lcd_d8_d11_a_1", "lcd", "mcde-tvout"),
195 DB8500_MUX("lcdaclk_b_1", "lcda", "mcde-tvout"),
196 /* Mux in LCD VSI1 and pull it up for MCDE HDMI output */
Patrice Chotard9728df92012-09-26 13:10:29 +0200197 DB8500_MUX("lcdvsi1_a_1", "lcd", "0-0070"),
198 DB8500_PIN("GPIO69_E2", in_pu, "0-0070"),
199 /* LCD VSI1 sleep state */
200 DB8500_PIN_SLEEP("GPIO69_E2", slpm_in_wkup_pdis, "0-0070"),
Patrice Chotard4401e292012-09-20 13:55:27 +0200201 /* Mux in i2c0 block, default state */
Linus Walleijed781d32012-05-03 00:44:52 +0200202 DB8500_MUX("i2c0_a_1", "i2c0", "nmk-i2c.0"),
Patrice Chotard4401e292012-09-20 13:55:27 +0200203 /* i2c0 sleep state */
204 DB8500_PIN_SLEEP("GPIO147_C15", slpm_in_nopull_wkup_pdis, "nmk-i2c.0"), /* SDA */
205 DB8500_PIN_SLEEP("GPIO148_B16", slpm_in_nopull_wkup_pdis, "nmk-i2c.0"), /* SCL */
206 /* Mux in i2c1 block, default state */
Linus Walleijed781d32012-05-03 00:44:52 +0200207 DB8500_MUX("i2c1_b_2", "i2c1", "nmk-i2c.1"),
Patrice Chotard4401e292012-09-20 13:55:27 +0200208 /* i2c1 sleep state */
209 DB8500_PIN_SLEEP("GPIO16_AD3", slpm_in_nopull_wkup_pdis, "nmk-i2c.1"), /* SDA */
210 DB8500_PIN_SLEEP("GPIO17_AD4", slpm_in_nopull_wkup_pdis, "nmk-i2c.1"), /* SCL */
211 /* Mux in i2c2 block, default state */
Linus Walleijed781d32012-05-03 00:44:52 +0200212 DB8500_MUX("i2c2_b_2", "i2c2", "nmk-i2c.2"),
Patrice Chotard4401e292012-09-20 13:55:27 +0200213 /* i2c2 sleep state */
214 DB8500_PIN_SLEEP("GPIO10_AF5", slpm_in_nopull_wkup_pdis, "nmk-i2c.2"), /* SDA */
215 DB8500_PIN_SLEEP("GPIO11_AG4", slpm_in_nopull_wkup_pdis, "nmk-i2c.2"), /* SCL */
216 /* Mux in i2c3 block, default state */
Linus Walleijed781d32012-05-03 00:44:52 +0200217 DB8500_MUX("i2c3_c_2", "i2c3", "nmk-i2c.3"),
Patrice Chotard4401e292012-09-20 13:55:27 +0200218 /* i2c3 sleep state */
219 DB8500_PIN_SLEEP("GPIO229_AG7", slpm_in_nopull_wkup_pdis, "nmk-i2c.3"), /* SDA */
220 DB8500_PIN_SLEEP("GPIO230_AF7", slpm_in_nopull_wkup_pdis, "nmk-i2c.3"), /* SCL */
Linus Walleijed781d32012-05-03 00:44:52 +0200221 /* Mux in SDI0 (here called MC0) used for removable MMC/SD/SDIO cards */
222 DB8500_MUX("mc0_a_1", "mc0", "sdi0"),
223 DB8500_PIN("GPIO18_AC2", out_hi, "sdi0"), /* CMDDIR */
224 DB8500_PIN("GPIO19_AC1", out_hi, "sdi0"), /* DAT0DIR */
225 DB8500_PIN("GPIO20_AB4", out_hi, "sdi0"), /* DAT2DIR */
226 DB8500_PIN("GPIO22_AA3", in_nopull, "sdi0"), /* FBCLK */
227 DB8500_PIN("GPIO23_AA4", out_lo, "sdi0"), /* CLK */
228 DB8500_PIN("GPIO24_AB2", in_pu, "sdi0"), /* CMD */
229 DB8500_PIN("GPIO25_Y4", in_pu, "sdi0"), /* DAT0 */
230 DB8500_PIN("GPIO26_Y2", in_pu, "sdi0"), /* DAT1 */
231 DB8500_PIN("GPIO27_AA2", in_pu, "sdi0"), /* DAT2 */
232 DB8500_PIN("GPIO28_AA1", in_pu, "sdi0"), /* DAT3 */
Patrice Chotard28f883062012-10-18 14:26:24 +0200233 /* SDI0 sleep state */
234 DB8500_PIN_SLEEP("GPIO18_AC2", slpm_out_hi_wkup_pdis, "sdi0"),
235 DB8500_PIN_SLEEP("GPIO19_AC1", slpm_out_hi_wkup_pdis, "sdi0"),
236 DB8500_PIN_SLEEP("GPIO20_AB4", slpm_out_hi_wkup_pdis, "sdi0"),
237 DB8500_PIN_SLEEP("GPIO22_AA3", slpm_in_wkup_pdis, "sdi0"),
238 DB8500_PIN_SLEEP("GPIO23_AA4", slpm_out_lo_wkup_pdis, "sdi0"),
239 DB8500_PIN_SLEEP("GPIO24_AB2", slpm_in_wkup_pdis, "sdi0"),
240 DB8500_PIN_SLEEP("GPIO25_Y4", slpm_in_wkup_pdis, "sdi0"),
241 DB8500_PIN_SLEEP("GPIO26_Y2", slpm_in_wkup_pdis, "sdi0"),
242 DB8500_PIN_SLEEP("GPIO27_AA2", slpm_in_wkup_pdis, "sdi0"),
243 DB8500_PIN_SLEEP("GPIO28_AA1", slpm_in_wkup_pdis, "sdi0"),
244
Linus Walleijed781d32012-05-03 00:44:52 +0200245 /* Mux in SDI1 (here called MC1) used for SDIO for CW1200 WLAN */
246 DB8500_MUX("mc1_a_1", "mc1", "sdi1"),
247 DB8500_PIN("GPIO208_AH16", out_lo, "sdi1"), /* CLK */
248 DB8500_PIN("GPIO209_AG15", in_nopull, "sdi1"), /* FBCLK */
249 DB8500_PIN("GPIO210_AJ15", in_pu, "sdi1"), /* CMD */
250 DB8500_PIN("GPIO211_AG14", in_pu, "sdi1"), /* DAT0 */
251 DB8500_PIN("GPIO212_AF13", in_pu, "sdi1"), /* DAT1 */
252 DB8500_PIN("GPIO213_AG13", in_pu, "sdi1"), /* DAT2 */
253 DB8500_PIN("GPIO214_AH15", in_pu, "sdi1"), /* DAT3 */
Patrice Chotard28f883062012-10-18 14:26:24 +0200254 /* SDI1 sleep state */
255 DB8500_PIN_SLEEP("GPIO208_AH16", slpm_out_lo_wkup_pdis, "sdi1"), /* CLK */
256 DB8500_PIN_SLEEP("GPIO209_AG15", slpm_in_wkup_pdis, "sdi1"), /* FBCLK */
257 DB8500_PIN_SLEEP("GPIO210_AJ15", slpm_in_wkup_pdis, "sdi1"), /* CMD */
258 DB8500_PIN_SLEEP("GPIO211_AG14", slpm_in_wkup_pdis, "sdi1"), /* DAT0 */
259 DB8500_PIN_SLEEP("GPIO212_AF13", slpm_in_wkup_pdis, "sdi1"), /* DAT1 */
260 DB8500_PIN_SLEEP("GPIO213_AG13", slpm_in_wkup_pdis, "sdi1"), /* DAT2 */
261 DB8500_PIN_SLEEP("GPIO214_AH15", slpm_in_wkup_pdis, "sdi1"), /* DAT3 */
262
Linus Walleijed781d32012-05-03 00:44:52 +0200263 /* Mux in SDI2 (here called MC2) used for for PoP eMMC */
264 DB8500_MUX("mc2_a_1", "mc2", "sdi2"),
265 DB8500_PIN("GPIO128_A5", out_lo, "sdi2"), /* CLK */
266 DB8500_PIN("GPIO129_B4", in_pu, "sdi2"), /* CMD */
267 DB8500_PIN("GPIO130_C8", in_nopull, "sdi2"), /* FBCLK */
268 DB8500_PIN("GPIO131_A12", in_pu, "sdi2"), /* DAT0 */
269 DB8500_PIN("GPIO132_C10", in_pu, "sdi2"), /* DAT1 */
270 DB8500_PIN("GPIO133_B10", in_pu, "sdi2"), /* DAT2 */
271 DB8500_PIN("GPIO134_B9", in_pu, "sdi2"), /* DAT3 */
272 DB8500_PIN("GPIO135_A9", in_pu, "sdi2"), /* DAT4 */
273 DB8500_PIN("GPIO136_C7", in_pu, "sdi2"), /* DAT5 */
274 DB8500_PIN("GPIO137_A7", in_pu, "sdi2"), /* DAT6 */
275 DB8500_PIN("GPIO138_C5", in_pu, "sdi2"), /* DAT7 */
Patrice Chotard28f883062012-10-18 14:26:24 +0200276 /* SDI2 sleep state */
277 DB8500_PIN_SLEEP("GPIO128_A5", out_lo_wkup_pdis, "sdi2"), /* CLK */
278 DB8500_PIN_SLEEP("GPIO129_B4", in_wkup_pdis_en, "sdi2"), /* CMD */
279 DB8500_PIN_SLEEP("GPIO130_C8", in_wkup_pdis_en, "sdi2"), /* FBCLK */
280 DB8500_PIN_SLEEP("GPIO131_A12", in_wkup_pdis, "sdi2"), /* DAT0 */
281 DB8500_PIN_SLEEP("GPIO132_C10", in_wkup_pdis, "sdi2"), /* DAT1 */
282 DB8500_PIN_SLEEP("GPIO133_B10", in_wkup_pdis, "sdi2"), /* DAT2 */
283 DB8500_PIN_SLEEP("GPIO134_B9", in_wkup_pdis, "sdi2"), /* DAT3 */
284 DB8500_PIN_SLEEP("GPIO135_A9", in_wkup_pdis, "sdi2"), /* DAT4 */
285 DB8500_PIN_SLEEP("GPIO136_C7", in_wkup_pdis, "sdi2"), /* DAT5 */
286 DB8500_PIN_SLEEP("GPIO137_A7", in_wkup_pdis, "sdi2"), /* DAT6 */
287 DB8500_PIN_SLEEP("GPIO138_C5", in_wkup_pdis, "sdi2"), /* DAT7 */
288
Linus Walleijed781d32012-05-03 00:44:52 +0200289 /* Mux in SDI4 (here called MC4) used for for PCB-mounted eMMC */
290 DB8500_MUX("mc4_a_1", "mc4", "sdi4"),
291 DB8500_PIN("GPIO197_AH24", in_pu, "sdi4"), /* DAT3 */
292 DB8500_PIN("GPIO198_AG25", in_pu, "sdi4"), /* DAT2 */
293 DB8500_PIN("GPIO199_AH23", in_pu, "sdi4"), /* DAT1 */
294 DB8500_PIN("GPIO200_AH26", in_pu, "sdi4"), /* DAT0 */
295 DB8500_PIN("GPIO201_AF24", in_pu, "sdi4"), /* CMD */
296 DB8500_PIN("GPIO202_AF25", in_nopull, "sdi4"), /* FBCLK */
297 DB8500_PIN("GPIO203_AE23", out_lo, "sdi4"), /* CLK */
298 DB8500_PIN("GPIO204_AF23", in_pu, "sdi4"), /* DAT7 */
299 DB8500_PIN("GPIO205_AG23", in_pu, "sdi4"), /* DAT6 */
300 DB8500_PIN("GPIO206_AG24", in_pu, "sdi4"), /* DAT5 */
301 DB8500_PIN("GPIO207_AJ23", in_pu, "sdi4"), /* DAT4 */
Patrice Chotard28f883062012-10-18 14:26:24 +0200302 /*SDI4 sleep state */
303 DB8500_PIN_SLEEP("GPIO197_AH24", slpm_in_wkup_pdis, "sdi4"), /* DAT3 */
304 DB8500_PIN_SLEEP("GPIO198_AG25", slpm_in_wkup_pdis, "sdi4"), /* DAT2 */
305 DB8500_PIN_SLEEP("GPIO199_AH23", slpm_in_wkup_pdis, "sdi4"), /* DAT1 */
306 DB8500_PIN_SLEEP("GPIO200_AH26", slpm_in_wkup_pdis, "sdi4"), /* DAT0 */
307 DB8500_PIN_SLEEP("GPIO201_AF24", slpm_in_wkup_pdis, "sdi4"), /* CMD */
308 DB8500_PIN_SLEEP("GPIO202_AF25", slpm_in_wkup_pdis, "sdi4"), /* FBCLK */
309 DB8500_PIN_SLEEP("GPIO203_AE23", slpm_out_lo_wkup_pdis, "sdi4"), /* CLK */
310 DB8500_PIN_SLEEP("GPIO204_AF23", slpm_in_wkup_pdis, "sdi4"), /* DAT7 */
311 DB8500_PIN_SLEEP("GPIO205_AG23", slpm_in_wkup_pdis, "sdi4"), /* DAT6 */
312 DB8500_PIN_SLEEP("GPIO206_AG24", slpm_in_wkup_pdis, "sdi4"), /* DAT5 */
313 DB8500_PIN_SLEEP("GPIO207_AJ23", slpm_in_wkup_pdis, "sdi4"), /* DAT4 */
314
Linus Walleijed781d32012-05-03 00:44:52 +0200315 /* Mux in USB pins, drive STP high */
316 DB8500_MUX("usb_a_1", "usb", "musb-ux500.0"),
317 DB8500_PIN("GPIO257_AE29", out_hi, "musb-ux500.0"), /* STP */
318 /* Mux in SPI2 pins on the "other C1" altfunction */
Patrice Chotard0fda8f02012-09-17 18:52:15 +0200319 DB8500_MUX("spi2_oc1_2", "spi2", "spi2"),
Linus Walleijed781d32012-05-03 00:44:52 +0200320 DB8500_PIN("GPIO216_AG12", gpio_out_hi, "spi2"), /* FRM */
321 DB8500_PIN("GPIO218_AH11", in_pd, "spi2"), /* RXD */
322 DB8500_PIN("GPIO215_AH13", out_lo, "spi2"), /* TXD */
323 DB8500_PIN("GPIO217_AH12", out_lo, "spi2"), /* CLK */
Patrice Chotardd0368092012-10-09 15:26:11 +0200324 /* SPI2 idle state */
325 DB8500_PIN_SLEEP("GPIO218_AH11", slpm_in_wkup_pdis, "spi2"), /* RXD */
326 DB8500_PIN_SLEEP("GPIO215_AH13", slpm_out_lo_wkup_pdis, "spi2"), /* TXD */
327 DB8500_PIN_SLEEP("GPIO217_AH12", slpm_wkup_pdis, "spi2"), /* CLK */
Linus Walleij4c854722012-09-18 13:23:02 +0200328 /* SPI2 sleep state */
Patrice Chotardd0368092012-10-09 15:26:11 +0200329 DB8500_PIN_SLEEP("GPIO216_AG12", slpm_in_wkup_pdis, "spi2"), /* FRM */
Linus Walleij4c854722012-09-18 13:23:02 +0200330 DB8500_PIN_SLEEP("GPIO218_AH11", slpm_in_wkup_pdis, "spi2"), /* RXD */
331 DB8500_PIN_SLEEP("GPIO215_AH13", slpm_out_lo_wkup_pdis, "spi2"), /* TXD */
332 DB8500_PIN_SLEEP("GPIO217_AH12", slpm_wkup_pdis, "spi2"), /* CLK */
Patrice Chotard9cd9d652012-10-18 13:35:35 +0200333
334 /* ske default state */
335 DB8500_MUX("kp_a_2", "kp", "nmk-ske-keypad"),
336 DB8500_PIN("GPIO153_B17", in_pd, "nmk-ske-keypad"), /* I7 */
337 DB8500_PIN("GPIO154_C16", in_pd, "nmk-ske-keypad"), /* I6 */
338 DB8500_PIN("GPIO155_C19", in_pd, "nmk-ske-keypad"), /* I5 */
339 DB8500_PIN("GPIO156_C17", in_pd, "nmk-ske-keypad"), /* I4 */
340 DB8500_PIN("GPIO161_D21", in_pd, "nmk-ske-keypad"), /* I3 */
341 DB8500_PIN("GPIO162_D20", in_pd, "nmk-ske-keypad"), /* I2 */
342 DB8500_PIN("GPIO163_C20", in_pd, "nmk-ske-keypad"), /* I1 */
343 DB8500_PIN("GPIO164_B21", in_pd, "nmk-ske-keypad"), /* I0 */
344 DB8500_PIN("GPIO157_A18", out_lo, "nmk-ske-keypad"), /* O7 */
345 DB8500_PIN("GPIO158_C18", out_lo, "nmk-ske-keypad"), /* O6 */
346 DB8500_PIN("GPIO159_B19", out_lo, "nmk-ske-keypad"), /* O5 */
347 DB8500_PIN("GPIO160_B20", out_lo, "nmk-ske-keypad"), /* O4 */
348 DB8500_PIN("GPIO165_C21", out_lo, "nmk-ske-keypad"), /* O3 */
349 DB8500_PIN("GPIO166_A22", out_lo, "nmk-ske-keypad"), /* O2 */
350 DB8500_PIN("GPIO167_B24", out_lo, "nmk-ske-keypad"), /* O1 */
351 DB8500_PIN("GPIO168_C22", out_lo, "nmk-ske-keypad"), /* O0 */
352 /* ske sleep state */
353 DB8500_PIN_SLEEP("GPIO153_B17", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I7 */
354 DB8500_PIN_SLEEP("GPIO154_C16", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I6 */
355 DB8500_PIN_SLEEP("GPIO155_C19", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I5 */
356 DB8500_PIN_SLEEP("GPIO156_C17", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I4 */
357 DB8500_PIN_SLEEP("GPIO161_D21", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I3 */
358 DB8500_PIN_SLEEP("GPIO162_D20", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I2 */
359 DB8500_PIN_SLEEP("GPIO163_C20", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I1 */
360 DB8500_PIN_SLEEP("GPIO164_B21", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I0 */
361 DB8500_PIN_SLEEP("GPIO157_A18", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O7 */
362 DB8500_PIN_SLEEP("GPIO158_C18", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O6 */
363 DB8500_PIN_SLEEP("GPIO159_B19", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O5 */
364 DB8500_PIN_SLEEP("GPIO160_B20", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O4 */
365 DB8500_PIN_SLEEP("GPIO165_C21", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O3 */
366 DB8500_PIN_SLEEP("GPIO166_A22", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O2 */
367 DB8500_PIN_SLEEP("GPIO167_B24", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O1 */
368 DB8500_PIN_SLEEP("GPIO168_C22", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O0 */
Robert Marklundc41fac82011-06-21 09:39:13 +0200369};
370
Linus Walleij1baa5742012-04-19 18:27:38 +0200371/*
Linus Walleijed781d32012-05-03 00:44:52 +0200372 * These are specifically for the MOP500 and HREFP (pre-v60) version of the
373 * board, which utilized a TC35892 GPIO expander instead of using a lot of
374 * on-chip pins as the HREFv60 and later does.
Linus Walleij1baa5742012-04-19 18:27:38 +0200375 */
Linus Walleijed781d32012-05-03 00:44:52 +0200376static struct pinctrl_map __initdata mop500_pinmap[] = {
377 /* Mux in SSP0, pull down RXD pin */
378 DB8500_MUX_HOG("ssp0_a_1", "ssp0"),
379 DB8500_PIN_HOG("GPIO145_C13", pd),
380 /*
381 * XENON Flashgun on image processor GPIO (controlled from image
382 * processor firmware), mux in these image processor GPIO lines 0
383 * (XENON_FLASH_ID) and 1 (XENON_READY) on altfunction C and pull up
384 * the pins.
385 */
386 DB8500_MUX_HOG("ipgpio0_c_1", "ipgpio"),
387 DB8500_MUX_HOG("ipgpio1_c_1", "ipgpio"),
388 DB8500_PIN_HOG("GPIO6_AF6", in_pu),
389 DB8500_PIN_HOG("GPIO7_AG5", in_pu),
390 /* TC35892 IRQ, pull up the line, let the driver mux in the pin */
391 DB8500_PIN_HOG("GPIO217_AH12", gpio_in_pu),
392 /* Mux in UART1 and set the pull-ups */
393 DB8500_MUX_HOG("u1rxtx_a_1", "u1"),
Linus Walleijed781d32012-05-03 00:44:52 +0200394 DB8500_PIN_HOG("GPIO4_AH6", in_pu), /* RXD */
395 DB8500_PIN_HOG("GPIO5_AG6", out_hi), /* TXD */
Linus Walleijed781d32012-05-03 00:44:52 +0200396 /*
397 * Runtime stuff: make it possible to mux in the SKE keypad
398 * and bias the pins
399 */
Patrice Chotard9cd9d652012-10-18 13:35:35 +0200400 /* ske default state */
401 DB8500_MUX("kp_a_2", "kp", "nmk-ske-keypad"),
402 DB8500_PIN("GPIO153_B17", in_pu, "nmk-ske-keypad"), /* I7 */
403 DB8500_PIN("GPIO154_C16", in_pu, "nmk-ske-keypad"), /* I6 */
404 DB8500_PIN("GPIO155_C19", in_pu, "nmk-ske-keypad"), /* I5 */
405 DB8500_PIN("GPIO156_C17", in_pu, "nmk-ske-keypad"), /* I4 */
406 DB8500_PIN("GPIO161_D21", in_pu, "nmk-ske-keypad"), /* I3 */
407 DB8500_PIN("GPIO162_D20", in_pu, "nmk-ske-keypad"), /* I2 */
408 DB8500_PIN("GPIO163_C20", in_pu, "nmk-ske-keypad"), /* I1 */
409 DB8500_PIN("GPIO164_B21", in_pu, "nmk-ske-keypad"), /* I0 */
410 DB8500_PIN("GPIO157_A18", out_lo, "nmk-ske-keypad"), /* O7 */
411 DB8500_PIN("GPIO158_C18", out_lo, "nmk-ske-keypad"), /* O6 */
412 DB8500_PIN("GPIO159_B19", out_lo, "nmk-ske-keypad"), /* O5 */
413 DB8500_PIN("GPIO160_B20", out_lo, "nmk-ske-keypad"), /* O4 */
414 DB8500_PIN("GPIO165_C21", out_lo, "nmk-ske-keypad"), /* O3 */
415 DB8500_PIN("GPIO166_A22", out_lo, "nmk-ske-keypad"), /* O2 */
416 DB8500_PIN("GPIO167_B24", out_lo, "nmk-ske-keypad"), /* O1 */
417 DB8500_PIN("GPIO168_C22", out_lo, "nmk-ske-keypad"), /* O0 */
418 /* ske sleep state */
419 DB8500_PIN_SLEEP("GPIO153_B17", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I7 */
420 DB8500_PIN_SLEEP("GPIO154_C16", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I6 */
421 DB8500_PIN_SLEEP("GPIO155_C19", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I5 */
422 DB8500_PIN_SLEEP("GPIO156_C17", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I4 */
423 DB8500_PIN_SLEEP("GPIO161_D21", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I3 */
424 DB8500_PIN_SLEEP("GPIO162_D20", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I2 */
425 DB8500_PIN_SLEEP("GPIO163_C20", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I1 */
426 DB8500_PIN_SLEEP("GPIO164_B21", slpm_in_pu_wkup_pdis_en, "nmk-ske-keypad"), /* I0 */
427 DB8500_PIN_SLEEP("GPIO157_A18", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O7 */
428 DB8500_PIN_SLEEP("GPIO158_C18", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O6 */
429 DB8500_PIN_SLEEP("GPIO159_B19", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O5 */
430 DB8500_PIN_SLEEP("GPIO160_B20", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O4 */
431 DB8500_PIN_SLEEP("GPIO165_C21", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O3 */
432 DB8500_PIN_SLEEP("GPIO166_A22", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O2 */
433 DB8500_PIN_SLEEP("GPIO167_B24", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O1 */
434 DB8500_PIN_SLEEP("GPIO168_C22", slpm_out_lo_pdis, "nmk-ske-keypad"), /* O0 */
435
Linus Walleijed781d32012-05-03 00:44:52 +0200436 /* Mux in and drive the SDI0 DAT31DIR line high at runtime */
437 DB8500_MUX("mc0dat31dir_a_1", "mc0", "sdi0"),
438 DB8500_PIN("GPIO21_AB3", out_hi, "sdi0"),
Linus Walleij1baa5742012-04-19 18:27:38 +0200439};
440
Linus Walleijed781d32012-05-03 00:44:52 +0200441/*
442 * The HREFv60 series of platforms is using available pins on the DB8500
443 * insteaf of the Toshiba I2C GPIO expander, reusing some pins like the SSP0
444 * and SSP1 ports (previously connected to the AB8500) as generic GPIO lines.
445 */
446static struct pinctrl_map __initdata hrefv60_pinmap[] = {
447 /* Drive WLAN_ENA low */
448 DB8500_PIN_HOG("GPIO85_D5", gpio_out_lo), /* WLAN_ENA */
449 /*
450 * XENON Flashgun on image processor GPIO (controlled from image
451 * processor firmware), mux in these image processor GPIO lines 0
452 * (XENON_FLASH_ID), 1 (XENON_READY) and there is an assistant
453 * LED on IP GPIO 4 (XENON_EN2) on altfunction C, that need bias
454 * from GPIO21 so pull up 0, 1 and drive 4 and GPIO21 low as output.
455 */
456 DB8500_MUX_HOG("ipgpio0_c_1", "ipgpio"),
457 DB8500_MUX_HOG("ipgpio1_c_1", "ipgpio"),
458 DB8500_MUX_HOG("ipgpio4_c_1", "ipgpio"),
459 DB8500_PIN_HOG("GPIO6_AF6", in_pu), /* XENON_FLASH_ID */
460 DB8500_PIN_HOG("GPIO7_AG5", in_pu), /* XENON_READY */
461 DB8500_PIN_HOG("GPIO21_AB3", gpio_out_lo), /* XENON_EN1 */
462 DB8500_PIN_HOG("GPIO64_F3", out_lo), /* XENON_EN2 */
463 /* Magnetometer uses GPIO 31 and 32, pull these up/down respectively */
464 DB8500_PIN_HOG("GPIO31_V3", gpio_in_pu), /* EN1 */
465 DB8500_PIN_HOG("GPIO32_V2", gpio_in_pd), /* DRDY */
466 /*
467 * Display Interface 1 uses GPIO 65 for RST (reset).
468 * Display Interface 2 uses GPIO 66 for RST (reset).
469 * Drive DISP1 reset high (not reset), driver DISP2 reset low (reset)
470 */
471 DB8500_PIN_HOG("GPIO65_F1", gpio_out_hi), /* DISP1 NO RST */
472 DB8500_PIN_HOG("GPIO66_G3", gpio_out_lo), /* DISP2 RST */
473 /*
474 * Touch screen uses GPIO 143 for RST1, GPIO 146 for RST2 and
475 * GPIO 67 for interrupts. Pull-up the IRQ line and drive both
476 * reset signals low.
477 */
478 DB8500_PIN_HOG("GPIO143_D12", gpio_out_lo), /* TOUCH_RST1 */
479 DB8500_PIN_HOG("GPIO67_G2", gpio_in_pu), /* TOUCH_INT2 */
480 DB8500_PIN_HOG("GPIO146_D13", gpio_out_lo), /* TOUCH_RST2 */
481 /*
482 * Drive D19-D23 for the ETM PTM trace interface low,
483 * (presumably pins are unconnected therefore grounded here,
484 * the "other alt C1" setting enables these pins)
485 */
486 DB8500_PIN_HOG("GPIO70_G5", gpio_out_lo),
487 DB8500_PIN_HOG("GPIO71_G4", gpio_out_lo),
488 DB8500_PIN_HOG("GPIO72_H4", gpio_out_lo),
489 DB8500_PIN_HOG("GPIO73_H3", gpio_out_lo),
490 DB8500_PIN_HOG("GPIO74_J3", gpio_out_lo),
491 /* NAHJ CTRL on GPIO 76 to low, CTRL_INV on GPIO216 to high */
492 DB8500_PIN_HOG("GPIO76_J2", gpio_out_lo), /* CTRL */
493 DB8500_PIN_HOG("GPIO216_AG12", gpio_out_hi), /* CTRL_INV */
494 /* NFC ENA and RESET to low, pulldown IRQ line */
495 DB8500_PIN_HOG("GPIO77_H1", gpio_out_lo), /* NFC_ENA */
496 DB8500_PIN_HOG("GPIO144_B13", gpio_in_pd), /* NFC_IRQ */
497 DB8500_PIN_HOG("GPIO142_C11", gpio_out_lo), /* NFC_RESET */
498 /*
499 * SKE keyboard partly on alt A and partly on "Other alt C1"
500 * Driver KP_O1,2,3,6,7 low and pull up KP_I 0,2,3 for three
501 * rows of 6 keys, then pull up force sensing interrup and
502 * drive reset and force sensing WU low.
503 */
504 DB8500_MUX_HOG("kp_a_1", "kp"),
505 DB8500_MUX_HOG("kp_oc1_1", "kp"),
506 DB8500_PIN_HOG("GPIO90_A3", out_lo), /* KP_O1 */
507 DB8500_PIN_HOG("GPIO87_B3", out_lo), /* KP_O2 */
508 DB8500_PIN_HOG("GPIO86_C6", out_lo), /* KP_O3 */
509 DB8500_PIN_HOG("GPIO96_D8", out_lo), /* KP_O6 */
510 DB8500_PIN_HOG("GPIO94_D7", out_lo), /* KP_O7 */
511 DB8500_PIN_HOG("GPIO93_B7", in_pu), /* KP_I0 */
512 DB8500_PIN_HOG("GPIO89_E6", in_pu), /* KP_I2 */
513 DB8500_PIN_HOG("GPIO88_C4", in_pu), /* KP_I3 */
514 DB8500_PIN_HOG("GPIO91_B6", gpio_in_pu), /* FORCE_SENSING_INT */
515 DB8500_PIN_HOG("GPIO92_D6", gpio_out_lo), /* FORCE_SENSING_RST */
516 DB8500_PIN_HOG("GPIO97_D9", gpio_out_lo), /* FORCE_SENSING_WU */
517 /* DiPro Sensor interrupt */
518 DB8500_PIN_HOG("GPIO139_C9", gpio_in_pu), /* DIPRO_INT */
519 /* Audio Amplifier HF enable */
520 DB8500_PIN_HOG("GPIO149_B14", gpio_out_hi), /* VAUDIO_HF_EN, enable MAX8968 */
521 /* GBF interface, pull low to reset state */
522 DB8500_PIN_HOG("GPIO171_D23", gpio_out_lo), /* GBF_ENA_RESET */
523 /* MSP : HDTV INTERFACE GPIO line */
524 DB8500_PIN_HOG("GPIO192_AJ27", gpio_in_pd),
525 /* Accelerometer interrupt lines */
526 DB8500_PIN_HOG("GPIO82_C1", gpio_in_pu), /* ACC_INT1 */
527 DB8500_PIN_HOG("GPIO83_D3", gpio_in_pu), /* ACC_INT2 */
528 /* SD card detect GPIO pin */
529 DB8500_PIN_HOG("GPIO95_E8", gpio_in_pu),
530 /*
531 * Runtime stuff
532 * Pull up/down of some sensor GPIO pins, for proximity, HAL sensor
533 * etc.
534 */
535 DB8500_PIN("GPIO217_AH12", gpio_in_pu_slpm_gpio_nopull, "gpio-keys.0"),
536 DB8500_PIN("GPIO145_C13", gpio_in_pd_slpm_gpio_nopull, "gpio-keys.0"),
537 DB8500_PIN("GPIO139_C9", gpio_in_pu_slpm_gpio_nopull, "gpio-keys.0"),
Linus Walleij1baa5742012-04-19 18:27:38 +0200538};
539
Linus Walleijed781d32012-05-03 00:44:52 +0200540static struct pinctrl_map __initdata u9500_pinmap[] = {
541 /* Mux in UART1 (just RX/TX) and set the pull-ups */
542 DB8500_MUX_HOG("u1rxtx_a_1", "u1"),
543 DB8500_PIN_HOG("GPIO4_AH6", in_pu),
544 DB8500_PIN_HOG("GPIO5_AG6", out_hi),
545 /* WLAN_IRQ line */
546 DB8500_PIN_HOG("GPIO144_B13", gpio_in_pu),
547 /* HSI */
548 DB8500_MUX_HOG("hsir_a_1", "hsi"),
Patrice Chotard6fc84b8412012-09-05 10:52:25 +0200549 DB8500_MUX_HOG("hsit_a_2", "hsi"),
Linus Walleijed781d32012-05-03 00:44:52 +0200550 DB8500_PIN_HOG("GPIO219_AG10", in_pd), /* RX FLA0 */
551 DB8500_PIN_HOG("GPIO220_AH10", in_pd), /* RX DAT0 */
552 DB8500_PIN_HOG("GPIO221_AJ11", out_lo), /* RX RDY0 */
553 DB8500_PIN_HOG("GPIO222_AJ9", out_lo), /* TX FLA0 */
554 DB8500_PIN_HOG("GPIO223_AH9", out_lo), /* TX DAT0 */
555 DB8500_PIN_HOG("GPIO224_AG9", in_pd), /* TX RDY0 */
556 DB8500_PIN_HOG("GPIO225_AG8", in_pd), /* CAWAKE0 */
Patrice Chotard6fc84b8412012-09-05 10:52:25 +0200557 DB8500_PIN_HOG("GPIO226_AF8", gpio_out_hi), /* ACWAKE0 */
Linus Walleijed781d32012-05-03 00:44:52 +0200558};
559
560static struct pinctrl_map __initdata u8500_pinmap[] = {
561 DB8500_PIN_HOG("GPIO226_AF8", gpio_out_lo), /* WLAN_PMU_EN */
562 DB8500_PIN_HOG("GPIO4_AH6", gpio_in_pu), /* WLAN_IRQ */
563};
564
565static struct pinctrl_map __initdata snowball_pinmap[] = {
566 /* Mux in SSP0 connected to AB8500, pull down RXD pin */
567 DB8500_MUX_HOG("ssp0_a_1", "ssp0"),
568 DB8500_PIN_HOG("GPIO145_C13", pd),
569 /* Always drive the MC0 DAT31DIR line high on these boards */
570 DB8500_PIN_HOG("GPIO21_AB3", out_hi),
571 /* Mux in "SM" which is used for the SMSC911x Ethernet adapter */
572 DB8500_MUX_HOG("sm_b_1", "sm"),
573 /* Drive RSTn_LAN high */
574 DB8500_PIN_HOG("GPIO141_C12", gpio_out_hi),
575 /* Accelerometer/Magnetometer */
576 DB8500_PIN_HOG("GPIO163_C20", gpio_in_pu), /* ACCEL_IRQ1 */
577 DB8500_PIN_HOG("GPIO164_B21", gpio_in_pu), /* ACCEL_IRQ2 */
578 DB8500_PIN_HOG("GPIO165_C21", gpio_in_pu), /* MAG_DRDY */
579 /* WLAN/GBF */
580 DB8500_PIN_HOG("GPIO161_D21", gpio_out_lo), /* WLAN_PMU_EN */
581 DB8500_PIN_HOG("GPIO171_D23", gpio_out_hi), /* GBF_ENA */
582 DB8500_PIN_HOG("GPIO215_AH13", gpio_out_lo), /* WLAN_ENA */
583 DB8500_PIN_HOG("GPIO216_AG12", gpio_in_pu), /* WLAN_IRQ */
Linus Walleij1baa5742012-04-19 18:27:38 +0200584};
585
586/*
587 * passing "pinsfor=" in kernel cmdline allows for custom
588 * configuration of GPIOs on u8500 derived boards.
589 */
590static int __init early_pinsfor(char *p)
591{
592 pinsfor = PINS_FOR_DEFAULT;
593
594 if (strcmp(p, "u9500-21") == 0)
595 pinsfor = PINS_FOR_U9500;
596
597 return 0;
598}
599early_param("pinsfor", early_pinsfor);
600
601int pins_for_u9500(void)
602{
603 if (pinsfor == PINS_FOR_U9500)
604 return 1;
605
606 return 0;
607}
608
Linus Walleijed781d32012-05-03 00:44:52 +0200609static void __init mop500_href_family_pinmaps_init(void)
Rabin Vincentfe052032011-02-11 17:07:21 -0700610{
Linus Walleij1baa5742012-04-19 18:27:38 +0200611 switch (pinsfor) {
612 case PINS_FOR_U9500:
Linus Walleijed781d32012-05-03 00:44:52 +0200613 pinctrl_register_mappings(u9500_pinmap,
614 ARRAY_SIZE(u9500_pinmap));
Linus Walleij1baa5742012-04-19 18:27:38 +0200615 break;
Linus Walleij1baa5742012-04-19 18:27:38 +0200616 case PINS_FOR_DEFAULT:
Linus Walleijed781d32012-05-03 00:44:52 +0200617 pinctrl_register_mappings(u8500_pinmap,
618 ARRAY_SIZE(u8500_pinmap));
Linus Walleij1baa5742012-04-19 18:27:38 +0200619 default:
620 break;
621 }
Lee Jones110c2c22011-08-26 16:54:07 +0100622}
623
Linus Walleijed781d32012-05-03 00:44:52 +0200624void __init mop500_pinmaps_init(void)
Lee Jones110c2c22011-08-26 16:54:07 +0100625{
Linus Walleijed781d32012-05-03 00:44:52 +0200626 pinctrl_register_mappings(mop500_family_pinmap,
627 ARRAY_SIZE(mop500_family_pinmap));
628 pinctrl_register_mappings(mop500_pinmap,
629 ARRAY_SIZE(mop500_pinmap));
630 mop500_href_family_pinmaps_init();
Lee Jones110c2c22011-08-26 16:54:07 +0100631}
632
Linus Walleijed781d32012-05-03 00:44:52 +0200633void __init snowball_pinmaps_init(void)
Lee Jones110c2c22011-08-26 16:54:07 +0100634{
Linus Walleijed781d32012-05-03 00:44:52 +0200635 pinctrl_register_mappings(mop500_family_pinmap,
636 ARRAY_SIZE(mop500_family_pinmap));
637 pinctrl_register_mappings(snowball_pinmap,
638 ARRAY_SIZE(snowball_pinmap));
639 pinctrl_register_mappings(u8500_pinmap,
640 ARRAY_SIZE(u8500_pinmap));
641}
Lee Jones110c2c22011-08-26 16:54:07 +0100642
Linus Walleijed781d32012-05-03 00:44:52 +0200643void __init hrefv60_pinmaps_init(void)
644{
645 pinctrl_register_mappings(mop500_family_pinmap,
646 ARRAY_SIZE(mop500_family_pinmap));
647 pinctrl_register_mappings(hrefv60_pinmap,
648 ARRAY_SIZE(hrefv60_pinmap));
649 mop500_href_family_pinmaps_init();
Rabin Vincentfe052032011-02-11 17:07:21 -0700650}