blob: 80942301893cee5619f143cb268c11b207af86d8 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * dwc3-omap.c - OMAP Specific Glue layer
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
9 * Redistribution and use in source and binary forms, with or without
10 * modification, are permitted provided that the following conditions
11 * are met:
12 * 1. Redistributions of source code must retain the above copyright
13 * notice, this list of conditions, and the following disclaimer,
14 * without modification.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 * 3. The names of the above-listed copyright holders may not be used
19 * to endorse or promote products derived from this software without
20 * specific prior written permission.
21 *
22 * ALTERNATIVELY, this software may be distributed under the terms of the
23 * GNU General Public License ("GPL") version 2, as published by the Free
24 * Software Foundation.
25 *
26 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
27 * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
28 * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
30 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
31 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
32 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
33 * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
34 * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
35 * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
36 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
37 */
38
Felipe Balbia72e6582011-09-05 13:37:28 +030039#include <linux/module.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030040#include <linux/kernel.h>
41#include <linux/slab.h>
42#include <linux/interrupt.h>
43#include <linux/spinlock.h>
44#include <linux/platform_device.h>
Felipe Balbi99624442011-09-01 22:26:25 +030045#include <linux/platform_data/dwc3-omap.h>
Kishon Vijay Abraham Iaf310e92013-01-25 08:30:47 +053046#include <linux/pm_runtime.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030047#include <linux/dma-mapping.h>
48#include <linux/ioport.h>
49#include <linux/io.h>
Felipe Balbi45b3cd4a2012-01-25 11:07:03 +020050#include <linux/of.h>
Kishon Vijay Abraham Ib4bfe6a2013-01-25 08:30:46 +053051#include <linux/of_platform.h>
Felipe Balbi72246da2011-08-19 18:10:58 +030052
Felipe Balbia418cc42012-07-19 13:56:07 +030053#include <linux/usb/otg.h>
54#include <linux/usb/nop-usb-xceiv.h>
55
Felipe Balbi5ddcee22011-10-18 13:58:30 +030056#include "core.h"
Felipe Balbi72246da2011-08-19 18:10:58 +030057
58/*
59 * All these registers belong to OMAP's Wrapper around the
60 * DesignWare USB3 Core.
61 */
62
63#define USBOTGSS_REVISION 0x0000
64#define USBOTGSS_SYSCONFIG 0x0010
65#define USBOTGSS_IRQ_EOI 0x0020
66#define USBOTGSS_IRQSTATUS_RAW_0 0x0024
67#define USBOTGSS_IRQSTATUS_0 0x0028
68#define USBOTGSS_IRQENABLE_SET_0 0x002c
69#define USBOTGSS_IRQENABLE_CLR_0 0x0030
70#define USBOTGSS_IRQSTATUS_RAW_1 0x0034
71#define USBOTGSS_IRQSTATUS_1 0x0038
72#define USBOTGSS_IRQENABLE_SET_1 0x003c
73#define USBOTGSS_IRQENABLE_CLR_1 0x0040
74#define USBOTGSS_UTMI_OTG_CTRL 0x0080
75#define USBOTGSS_UTMI_OTG_STATUS 0x0084
76#define USBOTGSS_MMRAM_OFFSET 0x0100
77#define USBOTGSS_FLADJ 0x0104
78#define USBOTGSS_DEBUG_CFG 0x0108
79#define USBOTGSS_DEBUG_DATA 0x010c
80
81/* SYSCONFIG REGISTER */
82#define USBOTGSS_SYSCONFIG_DMADISABLE (1 << 16)
83#define USBOTGSS_SYSCONFIG_STANDBYMODE(x) ((x) << 4)
Felipe Balbi4b5faa72011-09-06 10:56:51 +030084
85#define USBOTGSS_STANDBYMODE_FORCE_STANDBY 0
86#define USBOTGSS_STANDBYMODE_NO_STANDBY 1
87#define USBOTGSS_STANDBYMODE_SMART_STANDBY 2
88#define USBOTGSS_STANDBYMODE_SMART_WAKEUP 3
89
90#define USBOTGSS_STANDBYMODE_MASK (0x03 << 4)
91
Felipe Balbi72246da2011-08-19 18:10:58 +030092#define USBOTGSS_SYSCONFIG_IDLEMODE(x) ((x) << 2)
93
Felipe Balbi4b5faa72011-09-06 10:56:51 +030094#define USBOTGSS_IDLEMODE_FORCE_IDLE 0
95#define USBOTGSS_IDLEMODE_NO_IDLE 1
96#define USBOTGSS_IDLEMODE_SMART_IDLE 2
97#define USBOTGSS_IDLEMODE_SMART_WAKEUP 3
98
99#define USBOTGSS_IDLEMODE_MASK (0x03 << 2)
100
Felipe Balbi72246da2011-08-19 18:10:58 +0300101/* IRQ_EOI REGISTER */
102#define USBOTGSS_IRQ_EOI_LINE_NUMBER (1 << 0)
103
104/* IRQS0 BITS */
105#define USBOTGSS_IRQO_COREIRQ_ST (1 << 0)
106
107/* IRQ1 BITS */
108#define USBOTGSS_IRQ1_DMADISABLECLR (1 << 17)
109#define USBOTGSS_IRQ1_OEVT (1 << 16)
110#define USBOTGSS_IRQ1_DRVVBUS_RISE (1 << 13)
111#define USBOTGSS_IRQ1_CHRGVBUS_RISE (1 << 12)
112#define USBOTGSS_IRQ1_DISCHRGVBUS_RISE (1 << 11)
113#define USBOTGSS_IRQ1_IDPULLUP_RISE (1 << 8)
114#define USBOTGSS_IRQ1_DRVVBUS_FALL (1 << 5)
115#define USBOTGSS_IRQ1_CHRGVBUS_FALL (1 << 4)
116#define USBOTGSS_IRQ1_DISCHRGVBUS_FALL (1 << 3)
117#define USBOTGSS_IRQ1_IDPULLUP_FALL (1 << 0)
118
119/* UTMI_OTG_CTRL REGISTER */
120#define USBOTGSS_UTMI_OTG_CTRL_DRVVBUS (1 << 5)
121#define USBOTGSS_UTMI_OTG_CTRL_CHRGVBUS (1 << 4)
122#define USBOTGSS_UTMI_OTG_CTRL_DISCHRGVBUS (1 << 3)
123#define USBOTGSS_UTMI_OTG_CTRL_IDPULLUP (1 << 0)
124
125/* UTMI_OTG_STATUS REGISTER */
126#define USBOTGSS_UTMI_OTG_STATUS_SW_MODE (1 << 31)
127#define USBOTGSS_UTMI_OTG_STATUS_POWERPRESENT (1 << 9)
128#define USBOTGSS_UTMI_OTG_STATUS_TXBITSTUFFENABLE (1 << 8)
129#define USBOTGSS_UTMI_OTG_STATUS_IDDIG (1 << 4)
130#define USBOTGSS_UTMI_OTG_STATUS_SESSEND (1 << 3)
131#define USBOTGSS_UTMI_OTG_STATUS_SESSVALID (1 << 2)
132#define USBOTGSS_UTMI_OTG_STATUS_VBUSVALID (1 << 1)
133
134struct dwc3_omap {
135 /* device lock */
136 spinlock_t lock;
137
Felipe Balbia418cc42012-07-19 13:56:07 +0300138 struct platform_device *usb2_phy;
139 struct platform_device *usb3_phy;
Felipe Balbi72246da2011-08-19 18:10:58 +0300140 struct device *dev;
141
142 int irq;
143 void __iomem *base;
144
145 void *context;
146 u32 resource_size;
147
148 u32 dma_status:1;
149};
150
Ido Shayevitzab5e59d2012-04-24 14:18:38 +0300151static inline u32 dwc3_omap_readl(void __iomem *base, u32 offset)
152{
153 return readl(base + offset);
154}
155
156static inline void dwc3_omap_writel(void __iomem *base, u32 offset, u32 value)
157{
158 writel(value, base + offset);
159}
160
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500161static int dwc3_omap_register_phys(struct dwc3_omap *omap)
Felipe Balbia418cc42012-07-19 13:56:07 +0300162{
163 struct nop_usb_xceiv_platform_data pdata;
164 struct platform_device *pdev;
165 int ret;
166
167 memset(&pdata, 0x00, sizeof(pdata));
168
169 pdev = platform_device_alloc("nop_usb_xceiv", 0);
170 if (!pdev)
171 return -ENOMEM;
172
173 omap->usb2_phy = pdev;
174 pdata.type = USB_PHY_TYPE_USB2;
175
176 ret = platform_device_add_data(omap->usb2_phy, &pdata, sizeof(pdata));
177 if (ret)
178 goto err1;
179
180 pdev = platform_device_alloc("nop_usb_xceiv", 1);
181 if (!pdev) {
182 ret = -ENOMEM;
183 goto err1;
184 }
185
186 omap->usb3_phy = pdev;
187 pdata.type = USB_PHY_TYPE_USB3;
188
189 ret = platform_device_add_data(omap->usb3_phy, &pdata, sizeof(pdata));
190 if (ret)
191 goto err2;
192
193 ret = platform_device_add(omap->usb2_phy);
194 if (ret)
195 goto err2;
196
197 ret = platform_device_add(omap->usb3_phy);
198 if (ret)
199 goto err3;
200
201 return 0;
202
203err3:
204 platform_device_del(omap->usb2_phy);
205
206err2:
207 platform_device_put(omap->usb3_phy);
208
209err1:
210 platform_device_put(omap->usb2_phy);
211
212 return ret;
213}
Ido Shayevitzab5e59d2012-04-24 14:18:38 +0300214
Felipe Balbi72246da2011-08-19 18:10:58 +0300215static irqreturn_t dwc3_omap_interrupt(int irq, void *_omap)
216{
217 struct dwc3_omap *omap = _omap;
218 u32 reg;
Felipe Balbi72246da2011-08-19 18:10:58 +0300219
220 spin_lock(&omap->lock);
221
Ido Shayevitzab5e59d2012-04-24 14:18:38 +0300222 reg = dwc3_omap_readl(omap->base, USBOTGSS_IRQSTATUS_1);
Felipe Balbi72246da2011-08-19 18:10:58 +0300223
224 if (reg & USBOTGSS_IRQ1_DMADISABLECLR) {
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300225 dev_dbg(omap->dev, "DMA Disable was Cleared\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300226 omap->dma_status = false;
227 }
228
229 if (reg & USBOTGSS_IRQ1_OEVT)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300230 dev_dbg(omap->dev, "OTG Event\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300231
Felipe Balbi42077b02011-09-06 12:00:39 +0300232 if (reg & USBOTGSS_IRQ1_DRVVBUS_RISE)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300233 dev_dbg(omap->dev, "DRVVBUS Rise\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300234
Felipe Balbi42077b02011-09-06 12:00:39 +0300235 if (reg & USBOTGSS_IRQ1_CHRGVBUS_RISE)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300236 dev_dbg(omap->dev, "CHRGVBUS Rise\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300237
Felipe Balbi42077b02011-09-06 12:00:39 +0300238 if (reg & USBOTGSS_IRQ1_DISCHRGVBUS_RISE)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300239 dev_dbg(omap->dev, "DISCHRGVBUS Rise\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300240
Felipe Balbi42077b02011-09-06 12:00:39 +0300241 if (reg & USBOTGSS_IRQ1_IDPULLUP_RISE)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300242 dev_dbg(omap->dev, "IDPULLUP Rise\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300243
Felipe Balbi42077b02011-09-06 12:00:39 +0300244 if (reg & USBOTGSS_IRQ1_DRVVBUS_FALL)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300245 dev_dbg(omap->dev, "DRVVBUS Fall\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300246
Felipe Balbi42077b02011-09-06 12:00:39 +0300247 if (reg & USBOTGSS_IRQ1_CHRGVBUS_FALL)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300248 dev_dbg(omap->dev, "CHRGVBUS Fall\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300249
Felipe Balbi42077b02011-09-06 12:00:39 +0300250 if (reg & USBOTGSS_IRQ1_DISCHRGVBUS_FALL)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300251 dev_dbg(omap->dev, "DISCHRGVBUS Fall\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300252
Felipe Balbi42077b02011-09-06 12:00:39 +0300253 if (reg & USBOTGSS_IRQ1_IDPULLUP_FALL)
Felipe Balbiccba3bc2011-09-01 14:46:16 +0300254 dev_dbg(omap->dev, "IDPULLUP Fall\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300255
Ido Shayevitzab5e59d2012-04-24 14:18:38 +0300256 dwc3_omap_writel(omap->base, USBOTGSS_IRQSTATUS_1, reg);
Felipe Balbi42077b02011-09-06 12:00:39 +0300257
Ido Shayevitzab5e59d2012-04-24 14:18:38 +0300258 reg = dwc3_omap_readl(omap->base, USBOTGSS_IRQSTATUS_0);
259 dwc3_omap_writel(omap->base, USBOTGSS_IRQSTATUS_0, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +0300260
261 spin_unlock(&omap->lock);
262
263 return IRQ_HANDLED;
264}
265
Kishon Vijay Abraham I94c6a432013-01-25 08:30:45 +0530266static int dwc3_omap_remove_core(struct device *dev, void *c)
267{
268 struct platform_device *pdev = to_platform_device(dev);
269
270 platform_device_unregister(pdev);
271
272 return 0;
273}
274
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500275static int dwc3_omap_probe(struct platform_device *pdev)
Felipe Balbi72246da2011-08-19 18:10:58 +0300276{
Felipe Balbi99624442011-09-01 22:26:25 +0300277 struct dwc3_omap_data *pdata = pdev->dev.platform_data;
Felipe Balbi45b3cd4a2012-01-25 11:07:03 +0200278 struct device_node *node = pdev->dev.of_node;
279
Felipe Balbi72246da2011-08-19 18:10:58 +0300280 struct dwc3_omap *omap;
281 struct resource *res;
Chanho Park802ca852012-02-15 18:27:55 +0900282 struct device *dev = &pdev->dev;
Felipe Balbi72246da2011-08-19 18:10:58 +0300283
Felipe Balbi45b3cd4a2012-01-25 11:07:03 +0200284 int size;
Felipe Balbi72246da2011-08-19 18:10:58 +0300285 int ret = -ENOMEM;
286 int irq;
287
Felipe Balbi45b3cd4a2012-01-25 11:07:03 +0200288 const u32 *utmi_mode;
Felipe Balbi72246da2011-08-19 18:10:58 +0300289 u32 reg;
290
291 void __iomem *base;
292 void *context;
293
Chanho Park802ca852012-02-15 18:27:55 +0900294 omap = devm_kzalloc(dev, sizeof(*omap), GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +0300295 if (!omap) {
Chanho Park802ca852012-02-15 18:27:55 +0900296 dev_err(dev, "not enough memory\n");
297 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +0300298 }
299
300 platform_set_drvdata(pdev, omap);
301
302 irq = platform_get_irq(pdev, 1);
303 if (irq < 0) {
Chanho Park802ca852012-02-15 18:27:55 +0900304 dev_err(dev, "missing IRQ resource\n");
305 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300306 }
307
308 res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
309 if (!res) {
Chanho Park802ca852012-02-15 18:27:55 +0900310 dev_err(dev, "missing memory base resource\n");
311 return -EINVAL;
Felipe Balbi72246da2011-08-19 18:10:58 +0300312 }
313
Chanho Park802ca852012-02-15 18:27:55 +0900314 base = devm_ioremap_nocache(dev, res->start, resource_size(res));
Felipe Balbi72246da2011-08-19 18:10:58 +0300315 if (!base) {
Chanho Park802ca852012-02-15 18:27:55 +0900316 dev_err(dev, "ioremap failed\n");
317 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +0300318 }
319
Felipe Balbia418cc42012-07-19 13:56:07 +0300320 ret = dwc3_omap_register_phys(omap);
321 if (ret) {
322 dev_err(dev, "couldn't register PHYs\n");
323 return ret;
324 }
325
Chanho Park802ca852012-02-15 18:27:55 +0900326 context = devm_kzalloc(dev, resource_size(res), GFP_KERNEL);
Felipe Balbi72246da2011-08-19 18:10:58 +0300327 if (!context) {
Chanho Park802ca852012-02-15 18:27:55 +0900328 dev_err(dev, "couldn't allocate dwc3 context memory\n");
Kishon Vijay Abraham Ib4bfe6a2013-01-25 08:30:46 +0530329 return -ENOMEM;
Felipe Balbi72246da2011-08-19 18:10:58 +0300330 }
331
332 spin_lock_init(&omap->lock);
Felipe Balbi72246da2011-08-19 18:10:58 +0300333
Felipe Balbi72246da2011-08-19 18:10:58 +0300334 omap->resource_size = resource_size(res);
335 omap->context = context;
Chanho Park802ca852012-02-15 18:27:55 +0900336 omap->dev = dev;
Felipe Balbi72246da2011-08-19 18:10:58 +0300337 omap->irq = irq;
338 omap->base = base;
Felipe Balbi72246da2011-08-19 18:10:58 +0300339
Kishon Vijay Abraham Iaf310e92013-01-25 08:30:47 +0530340 pm_runtime_enable(dev);
341 ret = pm_runtime_get_sync(dev);
342 if (ret < 0) {
343 dev_err(dev, "get_sync failed with err %d\n", ret);
344 return ret;
345 }
346
Ido Shayevitzab5e59d2012-04-24 14:18:38 +0300347 reg = dwc3_omap_readl(omap->base, USBOTGSS_UTMI_OTG_STATUS);
Felipe Balbi99624442011-09-01 22:26:25 +0300348
Felipe Balbi45b3cd4a2012-01-25 11:07:03 +0200349 utmi_mode = of_get_property(node, "utmi-mode", &size);
350 if (utmi_mode && size == sizeof(*utmi_mode)) {
351 reg |= *utmi_mode;
Felipe Balbi99624442011-09-01 22:26:25 +0300352 } else {
Felipe Balbi45b3cd4a2012-01-25 11:07:03 +0200353 if (!pdata) {
Chanho Park802ca852012-02-15 18:27:55 +0900354 dev_dbg(dev, "missing platform data\n");
Felipe Balbi45b3cd4a2012-01-25 11:07:03 +0200355 } else {
356 switch (pdata->utmi_mode) {
357 case DWC3_OMAP_UTMI_MODE_SW:
358 reg |= USBOTGSS_UTMI_OTG_STATUS_SW_MODE;
359 break;
360 case DWC3_OMAP_UTMI_MODE_HW:
361 reg &= ~USBOTGSS_UTMI_OTG_STATUS_SW_MODE;
362 break;
363 default:
Chanho Park802ca852012-02-15 18:27:55 +0900364 dev_dbg(dev, "UNKNOWN utmi mode %d\n",
Felipe Balbi45b3cd4a2012-01-25 11:07:03 +0200365 pdata->utmi_mode);
366 }
Felipe Balbi99624442011-09-01 22:26:25 +0300367 }
368 }
369
Ido Shayevitzab5e59d2012-04-24 14:18:38 +0300370 dwc3_omap_writel(omap->base, USBOTGSS_UTMI_OTG_STATUS, reg);
Felipe Balbi99624442011-09-01 22:26:25 +0300371
Felipe Balbi72246da2011-08-19 18:10:58 +0300372 /* check the DMA Status */
Ido Shayevitzab5e59d2012-04-24 14:18:38 +0300373 reg = dwc3_omap_readl(omap->base, USBOTGSS_SYSCONFIG);
Felipe Balbi72246da2011-08-19 18:10:58 +0300374 omap->dma_status = !!(reg & USBOTGSS_SYSCONFIG_DMADISABLE);
375
Felipe Balbi4b5faa72011-09-06 10:56:51 +0300376 /* Set No-Idle and No-Standby */
377 reg &= ~(USBOTGSS_STANDBYMODE_MASK
378 | USBOTGSS_IDLEMODE_MASK);
379
380 reg |= (USBOTGSS_SYSCONFIG_STANDBYMODE(USBOTGSS_STANDBYMODE_NO_STANDBY)
381 | USBOTGSS_SYSCONFIG_IDLEMODE(USBOTGSS_IDLEMODE_NO_IDLE));
382
Ido Shayevitzab5e59d2012-04-24 14:18:38 +0300383 dwc3_omap_writel(omap->base, USBOTGSS_SYSCONFIG, reg);
Felipe Balbi4b5faa72011-09-06 10:56:51 +0300384
Chanho Park802ca852012-02-15 18:27:55 +0900385 ret = devm_request_irq(dev, omap->irq, dwc3_omap_interrupt, 0,
Felipe Balbidd17a6b2011-09-06 10:57:41 +0300386 "dwc3-omap", omap);
Felipe Balbi72246da2011-08-19 18:10:58 +0300387 if (ret) {
Chanho Park802ca852012-02-15 18:27:55 +0900388 dev_err(dev, "failed to request IRQ #%d --> %d\n",
Felipe Balbi72246da2011-08-19 18:10:58 +0300389 omap->irq, ret);
Kishon Vijay Abraham Ib4bfe6a2013-01-25 08:30:46 +0530390 return ret;
Felipe Balbi72246da2011-08-19 18:10:58 +0300391 }
392
393 /* enable all IRQs */
Felipe Balbidf01c612011-09-01 18:22:01 +0300394 reg = USBOTGSS_IRQO_COREIRQ_ST;
Ido Shayevitzab5e59d2012-04-24 14:18:38 +0300395 dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_0, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +0300396
Felipe Balbi324e5482011-09-01 14:52:52 +0300397 reg = (USBOTGSS_IRQ1_OEVT |
Felipe Balbi72246da2011-08-19 18:10:58 +0300398 USBOTGSS_IRQ1_DRVVBUS_RISE |
399 USBOTGSS_IRQ1_CHRGVBUS_RISE |
400 USBOTGSS_IRQ1_DISCHRGVBUS_RISE |
401 USBOTGSS_IRQ1_IDPULLUP_RISE |
402 USBOTGSS_IRQ1_DRVVBUS_FALL |
403 USBOTGSS_IRQ1_CHRGVBUS_FALL |
404 USBOTGSS_IRQ1_DISCHRGVBUS_FALL |
405 USBOTGSS_IRQ1_IDPULLUP_FALL);
406
Ido Shayevitzab5e59d2012-04-24 14:18:38 +0300407 dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_1, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +0300408
Kishon Vijay Abraham Ib4bfe6a2013-01-25 08:30:46 +0530409 if (node) {
410 ret = of_platform_populate(node, NULL, NULL, dev);
411 if (ret) {
412 dev_err(&pdev->dev,
413 "failed to add create dwc3 core\n");
414 return ret;
415 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300416 }
417
418 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300419}
420
Bill Pembertonfb4e98a2012-11-19 13:26:20 -0500421static int dwc3_omap_remove(struct platform_device *pdev)
Felipe Balbi72246da2011-08-19 18:10:58 +0300422{
423 struct dwc3_omap *omap = platform_get_drvdata(pdev);
424
Felipe Balbia418cc42012-07-19 13:56:07 +0300425 platform_device_unregister(omap->usb2_phy);
426 platform_device_unregister(omap->usb3_phy);
Kishon Vijay Abraham Iaf310e92013-01-25 08:30:47 +0530427 pm_runtime_put_sync(&pdev->dev);
428 pm_runtime_disable(&pdev->dev);
Kishon Vijay Abraham I94c6a432013-01-25 08:30:45 +0530429 device_for_each_child(&pdev->dev, NULL, dwc3_omap_remove_core);
430
Felipe Balbi72246da2011-08-19 18:10:58 +0300431 return 0;
432}
433
434static const struct of_device_id of_dwc3_matach[] = {
435 {
436 "ti,dwc3",
437 },
438 { },
439};
440MODULE_DEVICE_TABLE(of, of_dwc3_matach);
441
442static struct platform_driver dwc3_omap_driver = {
443 .probe = dwc3_omap_probe,
Bill Pemberton76904172012-11-19 13:21:08 -0500444 .remove = dwc3_omap_remove,
Felipe Balbi72246da2011-08-19 18:10:58 +0300445 .driver = {
446 .name = "omap-dwc3",
Felipe Balbi72246da2011-08-19 18:10:58 +0300447 .of_match_table = of_dwc3_matach,
448 },
449};
450
Axel Lincc27c962011-11-27 20:16:27 +0800451module_platform_driver(dwc3_omap_driver);
452
Sebastian Andrzej Siewior7ae4fc42011-10-19 19:39:50 +0200453MODULE_ALIAS("platform:omap-dwc3");
Felipe Balbi72246da2011-08-19 18:10:58 +0300454MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
455MODULE_LICENSE("Dual BSD/GPL");
456MODULE_DESCRIPTION("DesignWare USB3 OMAP Glue Layer");