blob: 2e28f472b963f01629f12c4e88edbfa8b68312d8 [file] [log] [blame]
Mark Brown9e6e96a2010-01-29 17:47:12 +00001/*
2 * wm8994.c -- WM8994 ALSA SoC Audio driver
3 *
4 * Copyright 2009 Wolfson Microelectronics plc
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
14#include <linux/module.h>
15#include <linux/moduleparam.h>
16#include <linux/init.h>
17#include <linux/delay.h>
18#include <linux/pm.h>
19#include <linux/i2c.h>
20#include <linux/platform_device.h>
Mark Brown39fb51a2010-11-26 17:23:43 +000021#include <linux/pm_runtime.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000022#include <linux/regulator/consumer.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090023#include <linux/slab.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000024#include <sound/core.h>
Mark Brown821edd22010-11-26 15:21:09 +000025#include <sound/jack.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000026#include <sound/pcm.h>
27#include <sound/pcm_params.h>
28#include <sound/soc.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000029#include <sound/initval.h>
30#include <sound/tlv.h>
Mark Brown2bbb5d62010-12-05 12:50:12 +000031#include <trace/events/asoc.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000032
33#include <linux/mfd/wm8994/core.h>
34#include <linux/mfd/wm8994/registers.h>
35#include <linux/mfd/wm8994/pdata.h>
36#include <linux/mfd/wm8994/gpio.h>
37
38#include "wm8994.h"
39#include "wm_hubs.h"
40
Mark Brownaf6b6fe2011-11-30 20:32:05 +000041#define WM1811_JACKDET_MODE_NONE 0x0000
42#define WM1811_JACKDET_MODE_JACK 0x0100
43#define WM1811_JACKDET_MODE_MIC 0x0080
44#define WM1811_JACKDET_MODE_AUDIO 0x0180
45
Mark Brown9e6e96a2010-01-29 17:47:12 +000046#define WM8994_NUM_DRC 3
47#define WM8994_NUM_EQ 3
48
49static int wm8994_drc_base[] = {
50 WM8994_AIF1_DRC1_1,
51 WM8994_AIF1_DRC2_1,
52 WM8994_AIF2_DRC_1,
53};
54
55static int wm8994_retune_mobile_base[] = {
56 WM8994_AIF1_DAC1_EQ_GAINS_1,
57 WM8994_AIF1_DAC2_EQ_GAINS_1,
58 WM8994_AIF2_EQ_GAINS_1,
59};
60
Mark Brownb00adf72011-08-13 11:57:18 +090061static void wm8958_default_micdet(u16 status, void *data);
62
Mark Brownaf6b6fe2011-11-30 20:32:05 +000063struct wm8958_micd_rate {
Mark Brownb00adf72011-08-13 11:57:18 +090064 int sysclk;
65 bool idle;
66 int start;
67 int rate;
Mark Brownaf6b6fe2011-11-30 20:32:05 +000068};
69
70static const struct wm8958_micd_rate micdet_rates[] = {
Mark Brownb00adf72011-08-13 11:57:18 +090071 { 32768, true, 1, 4 },
72 { 32768, false, 1, 1 },
Mark Brown604533d2011-12-01 12:51:25 +000073 { 44100 * 256, true, 7, 10 },
74 { 44100 * 256, false, 7, 10 },
Mark Brownb00adf72011-08-13 11:57:18 +090075};
76
Mark Brownaf6b6fe2011-11-30 20:32:05 +000077static const struct wm8958_micd_rate jackdet_rates[] = {
78 { 32768, true, 0, 1 },
79 { 32768, false, 0, 1 },
80 { 44100 * 256, true, 7, 10 },
81 { 44100 * 256, false, 7, 10 },
82};
83
Mark Brownb00adf72011-08-13 11:57:18 +090084static void wm8958_micd_set_rate(struct snd_soc_codec *codec)
85{
86 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
87 int best, i, sysclk, val;
88 bool idle;
Mark Brownaf6b6fe2011-11-30 20:32:05 +000089 const struct wm8958_micd_rate *rates;
90 int num_rates;
Mark Brownb00adf72011-08-13 11:57:18 +090091
92 if (wm8994->jack_cb != wm8958_default_micdet)
93 return;
94
95 idle = !wm8994->jack_mic;
96
97 sysclk = snd_soc_read(codec, WM8994_CLOCKING_1);
98 if (sysclk & WM8994_SYSCLK_SRC)
99 sysclk = wm8994->aifclk[1];
100 else
101 sysclk = wm8994->aifclk[0];
102
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000103 if (wm8994->jackdet) {
104 rates = jackdet_rates;
105 num_rates = ARRAY_SIZE(jackdet_rates);
106 } else {
107 rates = micdet_rates;
108 num_rates = ARRAY_SIZE(micdet_rates);
109 }
110
Mark Brownb00adf72011-08-13 11:57:18 +0900111 best = 0;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000112 for (i = 0; i < num_rates; i++) {
113 if (rates[i].idle != idle)
Mark Brownb00adf72011-08-13 11:57:18 +0900114 continue;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000115 if (abs(rates[i].sysclk - sysclk) <
116 abs(rates[best].sysclk - sysclk))
Mark Brownb00adf72011-08-13 11:57:18 +0900117 best = i;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000118 else if (rates[best].idle != idle)
Mark Brownb00adf72011-08-13 11:57:18 +0900119 best = i;
120 }
121
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000122 val = rates[best].start << WM8958_MICD_BIAS_STARTTIME_SHIFT
123 | rates[best].rate << WM8958_MICD_RATE_SHIFT;
Mark Brownb00adf72011-08-13 11:57:18 +0900124
125 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
126 WM8958_MICD_BIAS_STARTTIME_MASK |
127 WM8958_MICD_RATE_MASK, val);
128}
129
Dimitris Papastamosd4754ec2011-01-13 12:20:37 +0000130static int wm8994_readable(struct snd_soc_codec *codec, unsigned int reg)
Mark Brown9e6e96a2010-01-29 17:47:12 +0000131{
Mark Brownaf9af862011-03-16 21:05:06 +0000132 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +0100133 struct wm8994 *control = wm8994->wm8994;
Mark Brownaf9af862011-03-16 21:05:06 +0000134
Mark Browne88ff1e2010-07-09 00:12:08 +0900135 switch (reg) {
136 case WM8994_GPIO_1:
137 case WM8994_GPIO_2:
138 case WM8994_GPIO_3:
139 case WM8994_GPIO_4:
140 case WM8994_GPIO_5:
141 case WM8994_GPIO_6:
142 case WM8994_GPIO_7:
143 case WM8994_GPIO_8:
144 case WM8994_GPIO_9:
145 case WM8994_GPIO_10:
146 case WM8994_GPIO_11:
147 case WM8994_INTERRUPT_STATUS_1:
148 case WM8994_INTERRUPT_STATUS_2:
149 case WM8994_INTERRUPT_RAW_STATUS_2:
150 return 1;
Mark Brownaf9af862011-03-16 21:05:06 +0000151
152 case WM8958_DSP2_PROGRAM:
153 case WM8958_DSP2_CONFIG:
154 case WM8958_DSP2_EXECCONTROL:
155 if (control->type == WM8958)
156 return 1;
157 else
158 return 0;
159
Mark Browne88ff1e2010-07-09 00:12:08 +0900160 default:
161 break;
162 }
163
Mark Brown7b306da2010-11-16 20:11:40 +0000164 if (reg >= WM8994_CACHE_SIZE)
Mark Brown9e6e96a2010-01-29 17:47:12 +0000165 return 0;
Mark Brown7b306da2010-11-16 20:11:40 +0000166 return wm8994_access_masks[reg].readable != 0;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000167}
168
Dimitris Papastamosd4754ec2011-01-13 12:20:37 +0000169static int wm8994_volatile(struct snd_soc_codec *codec, unsigned int reg)
Mark Brown9e6e96a2010-01-29 17:47:12 +0000170{
Mark Brownca9aef52010-11-26 17:23:41 +0000171 if (reg >= WM8994_CACHE_SIZE)
Mark Brown9e6e96a2010-01-29 17:47:12 +0000172 return 1;
173
174 switch (reg) {
175 case WM8994_SOFTWARE_RESET:
176 case WM8994_CHIP_REVISION:
177 case WM8994_DC_SERVO_1:
178 case WM8994_DC_SERVO_READBACK:
179 case WM8994_RATE_STATUS:
180 case WM8994_LDO_1:
181 case WM8994_LDO_2:
Mark Brownd6addcc2010-11-26 15:21:08 +0000182 case WM8958_DSP2_EXECCONTROL:
Mark Brown821edd22010-11-26 15:21:09 +0000183 case WM8958_MIC_DETECT_3:
Mark Brown79ef0ab2011-08-01 13:02:17 +0900184 case WM8994_DC_SERVO_4E:
Mark Brown9e6e96a2010-01-29 17:47:12 +0000185 return 1;
186 default:
187 return 0;
188 }
189}
190
191static int wm8994_write(struct snd_soc_codec *codec, unsigned int reg,
192 unsigned int value)
193{
Mark Brownca9aef52010-11-26 17:23:41 +0000194 int ret;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000195
196 BUG_ON(reg > WM8994_MAX_REGISTER);
197
Dimitris Papastamosd4754ec2011-01-13 12:20:37 +0000198 if (!wm8994_volatile(codec, reg)) {
Mark Brownca9aef52010-11-26 17:23:41 +0000199 ret = snd_soc_cache_write(codec, reg, value);
200 if (ret != 0)
201 dev_err(codec->dev, "Cache write to %x failed: %d\n",
202 reg, ret);
203 }
Mark Brown9e6e96a2010-01-29 17:47:12 +0000204
205 return wm8994_reg_write(codec->control_data, reg, value);
206}
207
208static unsigned int wm8994_read(struct snd_soc_codec *codec,
209 unsigned int reg)
210{
Mark Brownca9aef52010-11-26 17:23:41 +0000211 unsigned int val;
212 int ret;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000213
214 BUG_ON(reg > WM8994_MAX_REGISTER);
215
Dimitris Papastamosd4754ec2011-01-13 12:20:37 +0000216 if (!wm8994_volatile(codec, reg) && wm8994_readable(codec, reg) &&
Mark Brownca9aef52010-11-26 17:23:41 +0000217 reg < codec->driver->reg_cache_size) {
218 ret = snd_soc_cache_read(codec, reg, &val);
219 if (ret >= 0)
220 return val;
221 else
222 dev_err(codec->dev, "Cache read from %x failed: %d\n",
223 reg, ret);
224 }
225
226 return wm8994_reg_read(codec->control_data, reg);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000227}
228
229static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
230{
Mark Brownb2c812e2010-04-14 15:35:19 +0900231 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000232 int rate;
233 int reg1 = 0;
234 int offset;
235
236 if (aif)
237 offset = 4;
238 else
239 offset = 0;
240
241 switch (wm8994->sysclk[aif]) {
242 case WM8994_SYSCLK_MCLK1:
243 rate = wm8994->mclk[0];
244 break;
245
246 case WM8994_SYSCLK_MCLK2:
247 reg1 |= 0x8;
248 rate = wm8994->mclk[1];
249 break;
250
251 case WM8994_SYSCLK_FLL1:
252 reg1 |= 0x10;
253 rate = wm8994->fll[0].out;
254 break;
255
256 case WM8994_SYSCLK_FLL2:
257 reg1 |= 0x18;
258 rate = wm8994->fll[1].out;
259 break;
260
261 default:
262 return -EINVAL;
263 }
264
265 if (rate >= 13500000) {
266 rate /= 2;
267 reg1 |= WM8994_AIF1CLK_DIV;
268
269 dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
270 aif + 1, rate);
271 }
Mark Brown5e5e2be2010-04-25 12:20:30 +0100272
Mark Brown9e6e96a2010-01-29 17:47:12 +0000273 wm8994->aifclk[aif] = rate;
274
275 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
276 WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
277 reg1);
278
279 return 0;
280}
281
282static int configure_clock(struct snd_soc_codec *codec)
283{
Mark Brownb2c812e2010-04-14 15:35:19 +0900284 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Axel Lin04f45c42011-10-04 20:07:03 +0800285 int change, new;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000286
287 /* Bring up the AIF clocks first */
288 configure_aif_clock(codec, 0);
289 configure_aif_clock(codec, 1);
290
291 /* Then switch CLK_SYS over to the higher of them; a change
292 * can only happen as a result of a clocking change which can
293 * only be made outside of DAPM so we can safely redo the
294 * clocking.
295 */
296
297 /* If they're equal it doesn't matter which is used */
Mark Brownb00adf72011-08-13 11:57:18 +0900298 if (wm8994->aifclk[0] == wm8994->aifclk[1]) {
299 wm8958_micd_set_rate(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000300 return 0;
Mark Brownb00adf72011-08-13 11:57:18 +0900301 }
Mark Brown9e6e96a2010-01-29 17:47:12 +0000302
303 if (wm8994->aifclk[0] < wm8994->aifclk[1])
304 new = WM8994_SYSCLK_SRC;
305 else
306 new = 0;
307
Axel Lin04f45c42011-10-04 20:07:03 +0800308 change = snd_soc_update_bits(codec, WM8994_CLOCKING_1,
309 WM8994_SYSCLK_SRC, new);
310 if (!change)
Mark Brown9e6e96a2010-01-29 17:47:12 +0000311 return 0;
312
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200313 snd_soc_dapm_sync(&codec->dapm);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000314
Mark Brownb00adf72011-08-13 11:57:18 +0900315 wm8958_micd_set_rate(codec);
316
Mark Brown9e6e96a2010-01-29 17:47:12 +0000317 return 0;
318}
319
320static int check_clk_sys(struct snd_soc_dapm_widget *source,
321 struct snd_soc_dapm_widget *sink)
322{
323 int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
324 const char *clk;
325
326 /* Check what we're currently using for CLK_SYS */
327 if (reg & WM8994_SYSCLK_SRC)
328 clk = "AIF2CLK";
329 else
330 clk = "AIF1CLK";
331
332 return strcmp(source->name, clk) == 0;
333}
334
335static const char *sidetone_hpf_text[] = {
336 "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
337};
338
339static const struct soc_enum sidetone_hpf =
340 SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
341
Uk Kim146fd572010-12-07 13:58:40 +0000342static const char *adc_hpf_text[] = {
343 "HiFi", "Voice 1", "Voice 2", "Voice 3"
344};
345
346static const struct soc_enum aif1adc1_hpf =
347 SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
348
349static const struct soc_enum aif1adc2_hpf =
350 SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
351
352static const struct soc_enum aif2adc_hpf =
353 SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
354
Mark Brown9e6e96a2010-01-29 17:47:12 +0000355static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
356static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
357static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
358static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
359static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
Mark Brown1ddc07d2011-08-16 10:08:48 +0900360static const DECLARE_TLV_DB_SCALE(ng_tlv, -10200, 600, 0);
Mark Brown81204c82011-05-24 17:35:53 +0800361static const DECLARE_TLV_DB_SCALE(mixin_boost_tlv, 0, 900, 0);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000362
363#define WM8994_DRC_SWITCH(xname, reg, shift) \
364{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
365 .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
366 .put = wm8994_put_drc_sw, \
367 .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
368
369static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
370 struct snd_ctl_elem_value *ucontrol)
371{
372 struct soc_mixer_control *mc =
373 (struct soc_mixer_control *)kcontrol->private_value;
374 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
375 int mask, ret;
376
377 /* Can't enable both ADC and DAC paths simultaneously */
378 if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
379 mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
380 WM8994_AIF1ADC1R_DRC_ENA_MASK;
381 else
382 mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
383
384 ret = snd_soc_read(codec, mc->reg);
385 if (ret < 0)
386 return ret;
387 if (ret & mask)
388 return -EINVAL;
389
390 return snd_soc_put_volsw(kcontrol, ucontrol);
391}
392
Mark Brown9e6e96a2010-01-29 17:47:12 +0000393static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
394{
Mark Brownb2c812e2010-04-14 15:35:19 +0900395 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000396 struct wm8994_pdata *pdata = wm8994->pdata;
397 int base = wm8994_drc_base[drc];
398 int cfg = wm8994->drc_cfg[drc];
399 int save, i;
400
401 /* Save any enables; the configuration should clear them. */
402 save = snd_soc_read(codec, base);
403 save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
404 WM8994_AIF1ADC1R_DRC_ENA;
405
406 for (i = 0; i < WM8994_DRC_REGS; i++)
407 snd_soc_update_bits(codec, base + i, 0xffff,
408 pdata->drc_cfgs[cfg].regs[i]);
409
410 snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
411 WM8994_AIF1ADC1L_DRC_ENA |
412 WM8994_AIF1ADC1R_DRC_ENA, save);
413}
414
415/* Icky as hell but saves code duplication */
416static int wm8994_get_drc(const char *name)
417{
418 if (strcmp(name, "AIF1DRC1 Mode") == 0)
419 return 0;
420 if (strcmp(name, "AIF1DRC2 Mode") == 0)
421 return 1;
422 if (strcmp(name, "AIF2DRC Mode") == 0)
423 return 2;
424 return -EINVAL;
425}
426
427static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
428 struct snd_ctl_elem_value *ucontrol)
429{
430 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000431 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000432 struct wm8994_pdata *pdata = wm8994->pdata;
433 int drc = wm8994_get_drc(kcontrol->id.name);
434 int value = ucontrol->value.integer.value[0];
435
436 if (drc < 0)
437 return drc;
438
439 if (value >= pdata->num_drc_cfgs)
440 return -EINVAL;
441
442 wm8994->drc_cfg[drc] = value;
443
444 wm8994_set_drc(codec, drc);
445
446 return 0;
447}
448
449static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
450 struct snd_ctl_elem_value *ucontrol)
451{
452 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Mark Brownb2c812e2010-04-14 15:35:19 +0900453 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000454 int drc = wm8994_get_drc(kcontrol->id.name);
455
456 ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
457
458 return 0;
459}
460
461static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
462{
Mark Brownb2c812e2010-04-14 15:35:19 +0900463 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000464 struct wm8994_pdata *pdata = wm8994->pdata;
465 int base = wm8994_retune_mobile_base[block];
466 int iface, best, best_val, save, i, cfg;
467
468 if (!pdata || !wm8994->num_retune_mobile_texts)
469 return;
470
471 switch (block) {
472 case 0:
473 case 1:
474 iface = 0;
475 break;
476 case 2:
477 iface = 1;
478 break;
479 default:
480 return;
481 }
482
483 /* Find the version of the currently selected configuration
484 * with the nearest sample rate. */
485 cfg = wm8994->retune_mobile_cfg[block];
486 best = 0;
487 best_val = INT_MAX;
488 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
489 if (strcmp(pdata->retune_mobile_cfgs[i].name,
490 wm8994->retune_mobile_texts[cfg]) == 0 &&
491 abs(pdata->retune_mobile_cfgs[i].rate
492 - wm8994->dac_rates[iface]) < best_val) {
493 best = i;
494 best_val = abs(pdata->retune_mobile_cfgs[i].rate
495 - wm8994->dac_rates[iface]);
496 }
497 }
498
499 dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
500 block,
501 pdata->retune_mobile_cfgs[best].name,
502 pdata->retune_mobile_cfgs[best].rate,
503 wm8994->dac_rates[iface]);
504
505 /* The EQ will be disabled while reconfiguring it, remember the
506 * current configuration.
507 */
508 save = snd_soc_read(codec, base);
509 save &= WM8994_AIF1DAC1_EQ_ENA;
510
511 for (i = 0; i < WM8994_EQ_REGS; i++)
512 snd_soc_update_bits(codec, base + i, 0xffff,
513 pdata->retune_mobile_cfgs[best].regs[i]);
514
515 snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
516}
517
518/* Icky as hell but saves code duplication */
519static int wm8994_get_retune_mobile_block(const char *name)
520{
521 if (strcmp(name, "AIF1.1 EQ Mode") == 0)
522 return 0;
523 if (strcmp(name, "AIF1.2 EQ Mode") == 0)
524 return 1;
525 if (strcmp(name, "AIF2 EQ Mode") == 0)
526 return 2;
527 return -EINVAL;
528}
529
530static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
531 struct snd_ctl_elem_value *ucontrol)
532{
533 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000534 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000535 struct wm8994_pdata *pdata = wm8994->pdata;
536 int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
537 int value = ucontrol->value.integer.value[0];
538
539 if (block < 0)
540 return block;
541
542 if (value >= pdata->num_retune_mobile_cfgs)
543 return -EINVAL;
544
545 wm8994->retune_mobile_cfg[block] = value;
546
547 wm8994_set_retune_mobile(codec, block);
548
549 return 0;
550}
551
552static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
553 struct snd_ctl_elem_value *ucontrol)
554{
555 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Mark Brown4a8d9292011-02-16 14:57:17 -0800556 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000557 int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
558
559 ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
560
561 return 0;
562}
563
Mark Brown96b101e2010-11-18 15:49:38 +0000564static const char *aif_chan_src_text[] = {
Mark Brownf5548852010-08-31 19:39:48 +0100565 "Left", "Right"
566};
567
Mark Brown96b101e2010-11-18 15:49:38 +0000568static const struct soc_enum aif1adcl_src =
569 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
570
571static const struct soc_enum aif1adcr_src =
572 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
573
574static const struct soc_enum aif2adcl_src =
575 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
576
577static const struct soc_enum aif2adcr_src =
578 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
579
Mark Brownf5548852010-08-31 19:39:48 +0100580static const struct soc_enum aif1dacl_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000581 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100582
583static const struct soc_enum aif1dacr_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000584 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100585
586static const struct soc_enum aif2dacl_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000587 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100588
589static const struct soc_enum aif2dacr_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000590 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100591
Mark Brown154b26a2010-12-09 12:07:44 +0000592static const char *osr_text[] = {
593 "Low Power", "High Performance",
594};
595
596static const struct soc_enum dac_osr =
597 SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
598
599static const struct soc_enum adc_osr =
600 SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
601
Mark Brown9e6e96a2010-01-29 17:47:12 +0000602static const struct snd_kcontrol_new wm8994_snd_controls[] = {
603SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
604 WM8994_AIF1_ADC1_RIGHT_VOLUME,
605 1, 119, 0, digital_tlv),
606SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
607 WM8994_AIF1_ADC2_RIGHT_VOLUME,
608 1, 119, 0, digital_tlv),
609SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
610 WM8994_AIF2_ADC_RIGHT_VOLUME,
611 1, 119, 0, digital_tlv),
612
Mark Brown96b101e2010-11-18 15:49:38 +0000613SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
614SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
Mark Brown49db7e72010-12-08 13:49:43 +0000615SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
616SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
Mark Brown96b101e2010-11-18 15:49:38 +0000617
Mark Brownf5548852010-08-31 19:39:48 +0100618SOC_ENUM("AIF1DACL Source", aif1dacl_src),
619SOC_ENUM("AIF1DACR Source", aif1dacr_src),
Mark Brown49db7e72010-12-08 13:49:43 +0000620SOC_ENUM("AIF2DACL Source", aif2dacl_src),
621SOC_ENUM("AIF2DACR Source", aif2dacr_src),
Mark Brownf5548852010-08-31 19:39:48 +0100622
Mark Brown9e6e96a2010-01-29 17:47:12 +0000623SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
624 WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
625SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
626 WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
627SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
628 WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
629
630SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
631SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
632
633SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
634SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
635SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
636
637WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
638WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
639WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
640
641WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
642WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
643WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
644
645WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
646WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
647WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
648
649SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
650 5, 12, 0, st_tlv),
651SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
652 0, 12, 0, st_tlv),
653SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
654 5, 12, 0, st_tlv),
655SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
656 0, 12, 0, st_tlv),
657SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
658SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
659
Uk Kim146fd572010-12-07 13:58:40 +0000660SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
661SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
662
663SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
664SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
665
666SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
667SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
668
Mark Brown154b26a2010-12-09 12:07:44 +0000669SOC_ENUM("ADC OSR", adc_osr),
670SOC_ENUM("DAC OSR", dac_osr),
671
Mark Brown9e6e96a2010-01-29 17:47:12 +0000672SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
673 WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
674SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
675 WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
676
677SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
678 WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
679SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
680 WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
681
682SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
683 6, 1, 1, wm_hubs_spkmix_tlv),
684SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
685 2, 1, 1, wm_hubs_spkmix_tlv),
686
687SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
688 6, 1, 1, wm_hubs_spkmix_tlv),
689SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
690 2, 1, 1, wm_hubs_spkmix_tlv),
691
692SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
693 10, 15, 0, wm8994_3d_tlv),
Mark Brown458350b2010-12-20 14:35:09 +0000694SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000695 8, 1, 0),
696SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
697 10, 15, 0, wm8994_3d_tlv),
698SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
699 8, 1, 0),
Mark Brown458350b2010-12-20 14:35:09 +0000700SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000701 10, 15, 0, wm8994_3d_tlv),
Mark Brown458350b2010-12-20 14:35:09 +0000702SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000703 8, 1, 0),
704};
705
706static const struct snd_kcontrol_new wm8994_eq_controls[] = {
707SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
708 eq_tlv),
709SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
710 eq_tlv),
711SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
712 eq_tlv),
713SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
714 eq_tlv),
715SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
716 eq_tlv),
717
718SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
719 eq_tlv),
720SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
721 eq_tlv),
722SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
723 eq_tlv),
724SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
725 eq_tlv),
726SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
727 eq_tlv),
728
729SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
730 eq_tlv),
731SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
732 eq_tlv),
733SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
734 eq_tlv),
735SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
736 eq_tlv),
737SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
738 eq_tlv),
739};
740
Mark Brown1ddc07d2011-08-16 10:08:48 +0900741static const char *wm8958_ng_text[] = {
742 "30ms", "125ms", "250ms", "500ms",
743};
744
745static const struct soc_enum wm8958_aif1dac1_ng_hold =
746 SOC_ENUM_SINGLE(WM8958_AIF1_DAC1_NOISE_GATE,
747 WM8958_AIF1DAC1_NG_THR_SHIFT, 4, wm8958_ng_text);
748
749static const struct soc_enum wm8958_aif1dac2_ng_hold =
750 SOC_ENUM_SINGLE(WM8958_AIF1_DAC2_NOISE_GATE,
751 WM8958_AIF1DAC2_NG_THR_SHIFT, 4, wm8958_ng_text);
752
753static const struct soc_enum wm8958_aif2dac_ng_hold =
754 SOC_ENUM_SINGLE(WM8958_AIF2_DAC_NOISE_GATE,
755 WM8958_AIF2DAC_NG_THR_SHIFT, 4, wm8958_ng_text);
756
Mark Brownc4431df2010-11-26 15:21:07 +0000757static const struct snd_kcontrol_new wm8958_snd_controls[] = {
758SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
Mark Brown1ddc07d2011-08-16 10:08:48 +0900759
760SOC_SINGLE("AIF1DAC1 Noise Gate Switch", WM8958_AIF1_DAC1_NOISE_GATE,
761 WM8958_AIF1DAC1_NG_ENA_SHIFT, 1, 0),
762SOC_ENUM("AIF1DAC1 Noise Gate Hold Time", wm8958_aif1dac1_ng_hold),
763SOC_SINGLE_TLV("AIF1DAC1 Noise Gate Threshold Volume",
764 WM8958_AIF1_DAC1_NOISE_GATE, WM8958_AIF1DAC1_NG_THR_SHIFT,
765 7, 1, ng_tlv),
766
767SOC_SINGLE("AIF1DAC2 Noise Gate Switch", WM8958_AIF1_DAC2_NOISE_GATE,
768 WM8958_AIF1DAC2_NG_ENA_SHIFT, 1, 0),
769SOC_ENUM("AIF1DAC2 Noise Gate Hold Time", wm8958_aif1dac2_ng_hold),
770SOC_SINGLE_TLV("AIF1DAC2 Noise Gate Threshold Volume",
771 WM8958_AIF1_DAC2_NOISE_GATE, WM8958_AIF1DAC2_NG_THR_SHIFT,
772 7, 1, ng_tlv),
773
774SOC_SINGLE("AIF2DAC Noise Gate Switch", WM8958_AIF2_DAC_NOISE_GATE,
775 WM8958_AIF2DAC_NG_ENA_SHIFT, 1, 0),
776SOC_ENUM("AIF2DAC Noise Gate Hold Time", wm8958_aif2dac_ng_hold),
777SOC_SINGLE_TLV("AIF2DAC Noise Gate Threshold Volume",
778 WM8958_AIF2_DAC_NOISE_GATE, WM8958_AIF2DAC_NG_THR_SHIFT,
779 7, 1, ng_tlv),
Mark Brownc4431df2010-11-26 15:21:07 +0000780};
781
Mark Brown81204c82011-05-24 17:35:53 +0800782static const struct snd_kcontrol_new wm1811_snd_controls[] = {
783SOC_SINGLE_TLV("MIXINL IN1LP Boost Volume", WM8994_INPUT_MIXER_1, 7, 1, 0,
784 mixin_boost_tlv),
785SOC_SINGLE_TLV("MIXINL IN1RP Boost Volume", WM8994_INPUT_MIXER_1, 8, 1, 0,
786 mixin_boost_tlv),
787};
788
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000789/* We run all mode setting through a function to enforce audio mode */
790static void wm1811_jackdet_set_mode(struct snd_soc_codec *codec, u16 mode)
791{
792 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
793
794 if (wm8994->active_refcount)
795 mode = WM1811_JACKDET_MODE_AUDIO;
796
797 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
798 WM1811_JACKDET_MODE_MASK, mode);
799
800 if (mode == WM1811_JACKDET_MODE_MIC)
801 msleep(2);
802}
803
804static void active_reference(struct snd_soc_codec *codec)
805{
806 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
807
808 mutex_lock(&wm8994->accdet_lock);
809
810 wm8994->active_refcount++;
811
812 dev_dbg(codec->dev, "Active refcount incremented, now %d\n",
813 wm8994->active_refcount);
814
815 if (wm8994->active_refcount == 1) {
816 /* If we're using jack detection go into audio mode */
817 if (wm8994->jackdet && wm8994->jack_cb) {
818 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
819 WM1811_JACKDET_MODE_MASK,
820 WM1811_JACKDET_MODE_AUDIO);
821 msleep(2);
822 }
823 }
824
825 mutex_unlock(&wm8994->accdet_lock);
826}
827
828static void active_dereference(struct snd_soc_codec *codec)
829{
830 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
831 u16 mode;
832
833 mutex_lock(&wm8994->accdet_lock);
834
835 wm8994->active_refcount--;
836
837 dev_dbg(codec->dev, "Active refcount decremented, now %d\n",
838 wm8994->active_refcount);
839
840 if (wm8994->active_refcount == 0) {
841 /* Go into appropriate detection only mode */
842 if (wm8994->jackdet && wm8994->jack_cb) {
843 if (wm8994->jack_mic || wm8994->mic_detecting)
844 mode = WM1811_JACKDET_MODE_MIC;
845 else
846 mode = WM1811_JACKDET_MODE_JACK;
847
848 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
849 WM1811_JACKDET_MODE_MASK,
850 mode);
851 }
852 }
853
854 mutex_unlock(&wm8994->accdet_lock);
855}
856
Mark Brown9e6e96a2010-01-29 17:47:12 +0000857static int clk_sys_event(struct snd_soc_dapm_widget *w,
858 struct snd_kcontrol *kcontrol, int event)
859{
860 struct snd_soc_codec *codec = w->codec;
861
862 switch (event) {
863 case SND_SOC_DAPM_PRE_PMU:
864 return configure_clock(codec);
865
866 case SND_SOC_DAPM_POST_PMD:
867 configure_clock(codec);
868 break;
869 }
870
871 return 0;
872}
873
Mark Brown4b7ed832011-08-10 17:47:33 +0900874static void vmid_reference(struct snd_soc_codec *codec)
875{
876 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
877
878 wm8994->vmid_refcount++;
879
880 dev_dbg(codec->dev, "Referencing VMID, refcount is now %d\n",
881 wm8994->vmid_refcount);
882
883 if (wm8994->vmid_refcount == 1) {
884 /* Startup bias, VMID ramp & buffer */
885 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
886 WM8994_STARTUP_BIAS_ENA |
887 WM8994_VMID_BUF_ENA |
888 WM8994_VMID_RAMP_MASK,
889 WM8994_STARTUP_BIAS_ENA |
890 WM8994_VMID_BUF_ENA |
891 (0x11 << WM8994_VMID_RAMP_SHIFT));
892
893 /* Main bias enable, VMID=2x40k */
894 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
895 WM8994_BIAS_ENA |
896 WM8994_VMID_SEL_MASK,
897 WM8994_BIAS_ENA | 0x2);
898
899 msleep(20);
900 }
901}
902
903static void vmid_dereference(struct snd_soc_codec *codec)
904{
905 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
906
907 wm8994->vmid_refcount--;
908
909 dev_dbg(codec->dev, "Dereferencing VMID, refcount is now %d\n",
910 wm8994->vmid_refcount);
911
912 if (wm8994->vmid_refcount == 0) {
913 /* Switch over to startup biases */
914 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
915 WM8994_BIAS_SRC |
916 WM8994_STARTUP_BIAS_ENA |
917 WM8994_VMID_BUF_ENA |
918 WM8994_VMID_RAMP_MASK,
919 WM8994_BIAS_SRC |
920 WM8994_STARTUP_BIAS_ENA |
921 WM8994_VMID_BUF_ENA |
922 (1 << WM8994_VMID_RAMP_SHIFT));
923
924 /* Disable main biases */
925 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
926 WM8994_BIAS_ENA |
927 WM8994_VMID_SEL_MASK, 0);
928
929 /* Discharge line */
930 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
931 WM8994_LINEOUT1_DISCH |
932 WM8994_LINEOUT2_DISCH,
933 WM8994_LINEOUT1_DISCH |
934 WM8994_LINEOUT2_DISCH);
935
936 msleep(5);
937
938 /* Switch off startup biases */
939 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
940 WM8994_BIAS_SRC |
941 WM8994_STARTUP_BIAS_ENA |
942 WM8994_VMID_BUF_ENA |
943 WM8994_VMID_RAMP_MASK, 0);
944 }
945}
946
947static int vmid_event(struct snd_soc_dapm_widget *w,
948 struct snd_kcontrol *kcontrol, int event)
949{
950 struct snd_soc_codec *codec = w->codec;
951
952 switch (event) {
953 case SND_SOC_DAPM_PRE_PMU:
954 vmid_reference(codec);
955 break;
956
957 case SND_SOC_DAPM_POST_PMD:
958 vmid_dereference(codec);
959 break;
960 }
961
962 return 0;
963}
964
Mark Brown9e6e96a2010-01-29 17:47:12 +0000965static void wm8994_update_class_w(struct snd_soc_codec *codec)
966{
Mark Brownfec6dd82010-10-27 13:48:36 -0700967 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000968 int enable = 1;
969 int source = 0; /* GCC flow analysis can't track enable */
970 int reg, reg_r;
971
972 /* Only support direct DAC->headphone paths */
973 reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1);
974 if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) {
Mark Brownee839a22010-04-20 13:57:08 +0900975 dev_vdbg(codec->dev, "HPL connected to output mixer\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000976 enable = 0;
977 }
978
979 reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2);
980 if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) {
Mark Brownee839a22010-04-20 13:57:08 +0900981 dev_vdbg(codec->dev, "HPR connected to output mixer\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000982 enable = 0;
983 }
984
985 /* We also need the same setting for L/R and only one path */
986 reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
987 switch (reg) {
988 case WM8994_AIF2DACL_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900989 dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000990 source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
991 break;
992 case WM8994_AIF1DAC2L_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900993 dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000994 source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
995 break;
996 case WM8994_AIF1DAC1L_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900997 dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000998 source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
999 break;
1000 default:
Mark Brownee839a22010-04-20 13:57:08 +09001001 dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
Mark Brown9e6e96a2010-01-29 17:47:12 +00001002 enable = 0;
1003 break;
1004 }
1005
1006 reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
1007 if (reg_r != reg) {
Mark Brownee839a22010-04-20 13:57:08 +09001008 dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +00001009 enable = 0;
1010 }
1011
1012 if (enable) {
1013 dev_dbg(codec->dev, "Class W enabled\n");
1014 snd_soc_update_bits(codec, WM8994_CLASS_W_1,
1015 WM8994_CP_DYN_PWR |
1016 WM8994_CP_DYN_SRC_SEL_MASK,
1017 source | WM8994_CP_DYN_PWR);
Mark Brownfec6dd82010-10-27 13:48:36 -07001018 wm8994->hubs.class_w = true;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001019
1020 } else {
1021 dev_dbg(codec->dev, "Class W disabled\n");
1022 snd_soc_update_bits(codec, WM8994_CLASS_W_1,
1023 WM8994_CP_DYN_PWR, 0);
Mark Brownfec6dd82010-10-27 13:48:36 -07001024 wm8994->hubs.class_w = false;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001025 }
1026}
1027
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001028static int late_enable_ev(struct snd_soc_dapm_widget *w,
1029 struct snd_kcontrol *kcontrol, int event)
1030{
1031 struct snd_soc_codec *codec = w->codec;
1032 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1033
1034 switch (event) {
1035 case SND_SOC_DAPM_PRE_PMU:
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001036 if (wm8994->aif1clk_enable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001037 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
1038 WM8994_AIF1CLK_ENA_MASK,
1039 WM8994_AIF1CLK_ENA);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001040 wm8994->aif1clk_enable = 0;
1041 }
1042 if (wm8994->aif2clk_enable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001043 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
1044 WM8994_AIF2CLK_ENA_MASK,
1045 WM8994_AIF2CLK_ENA);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001046 wm8994->aif2clk_enable = 0;
1047 }
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001048 break;
1049 }
1050
Mark Brownc6b7b572011-03-11 18:13:12 +00001051 /* We may also have postponed startup of DSP, handle that. */
1052 wm8958_aif_ev(w, kcontrol, event);
1053
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001054 return 0;
1055}
1056
1057static int late_disable_ev(struct snd_soc_dapm_widget *w,
1058 struct snd_kcontrol *kcontrol, int event)
1059{
1060 struct snd_soc_codec *codec = w->codec;
1061 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1062
1063 switch (event) {
1064 case SND_SOC_DAPM_POST_PMD:
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001065 if (wm8994->aif1clk_disable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001066 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
1067 WM8994_AIF1CLK_ENA_MASK, 0);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001068 wm8994->aif1clk_disable = 0;
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001069 }
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001070 if (wm8994->aif2clk_disable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001071 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
1072 WM8994_AIF2CLK_ENA_MASK, 0);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001073 wm8994->aif2clk_disable = 0;
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001074 }
1075 break;
1076 }
1077
1078 return 0;
1079}
1080
1081static int aif1clk_ev(struct snd_soc_dapm_widget *w,
1082 struct snd_kcontrol *kcontrol, int event)
1083{
1084 struct snd_soc_codec *codec = w->codec;
1085 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1086
1087 switch (event) {
1088 case SND_SOC_DAPM_PRE_PMU:
1089 wm8994->aif1clk_enable = 1;
1090 break;
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001091 case SND_SOC_DAPM_POST_PMD:
1092 wm8994->aif1clk_disable = 1;
1093 break;
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001094 }
1095
1096 return 0;
1097}
1098
1099static int aif2clk_ev(struct snd_soc_dapm_widget *w,
1100 struct snd_kcontrol *kcontrol, int event)
1101{
1102 struct snd_soc_codec *codec = w->codec;
1103 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1104
1105 switch (event) {
1106 case SND_SOC_DAPM_PRE_PMU:
1107 wm8994->aif2clk_enable = 1;
1108 break;
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001109 case SND_SOC_DAPM_POST_PMD:
1110 wm8994->aif2clk_disable = 1;
1111 break;
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001112 }
1113
1114 return 0;
1115}
1116
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001117static int adc_mux_ev(struct snd_soc_dapm_widget *w,
1118 struct snd_kcontrol *kcontrol, int event)
1119{
1120 late_enable_ev(w, kcontrol, event);
1121 return 0;
1122}
1123
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001124static int micbias_ev(struct snd_soc_dapm_widget *w,
1125 struct snd_kcontrol *kcontrol, int event)
1126{
1127 late_enable_ev(w, kcontrol, event);
1128 return 0;
1129}
1130
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001131static int dac_ev(struct snd_soc_dapm_widget *w,
1132 struct snd_kcontrol *kcontrol, int event)
1133{
1134 struct snd_soc_codec *codec = w->codec;
1135 unsigned int mask = 1 << w->shift;
1136
1137 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
1138 mask, mask);
1139 return 0;
1140}
1141
Mark Brown9e6e96a2010-01-29 17:47:12 +00001142static const char *hp_mux_text[] = {
1143 "Mixer",
1144 "DAC",
1145};
1146
1147#define WM8994_HP_ENUM(xname, xenum) \
1148{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
1149 .info = snd_soc_info_enum_double, \
1150 .get = snd_soc_dapm_get_enum_double, \
1151 .put = wm8994_put_hp_enum, \
1152 .private_value = (unsigned long)&xenum }
1153
1154static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol,
1155 struct snd_ctl_elem_value *ucontrol)
1156{
Jarkko Nikula9d035452011-05-13 19:16:52 +03001157 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1158 struct snd_soc_dapm_widget *w = wlist->widgets[0];
Mark Brown9e6e96a2010-01-29 17:47:12 +00001159 struct snd_soc_codec *codec = w->codec;
1160 int ret;
1161
1162 ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
1163
1164 wm8994_update_class_w(codec);
1165
1166 return ret;
1167}
1168
1169static const struct soc_enum hpl_enum =
1170 SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text);
1171
1172static const struct snd_kcontrol_new hpl_mux =
1173 WM8994_HP_ENUM("Left Headphone Mux", hpl_enum);
1174
1175static const struct soc_enum hpr_enum =
1176 SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text);
1177
1178static const struct snd_kcontrol_new hpr_mux =
1179 WM8994_HP_ENUM("Right Headphone Mux", hpr_enum);
1180
1181static const char *adc_mux_text[] = {
1182 "ADC",
1183 "DMIC",
1184};
1185
1186static const struct soc_enum adc_enum =
1187 SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
1188
1189static const struct snd_kcontrol_new adcl_mux =
1190 SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
1191
1192static const struct snd_kcontrol_new adcr_mux =
1193 SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
1194
1195static const struct snd_kcontrol_new left_speaker_mixer[] = {
1196SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
1197SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
1198SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
1199SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
1200SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
1201};
1202
1203static const struct snd_kcontrol_new right_speaker_mixer[] = {
1204SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
1205SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
1206SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
1207SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
1208SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
1209};
1210
1211/* Debugging; dump chip status after DAPM transitions */
1212static int post_ev(struct snd_soc_dapm_widget *w,
1213 struct snd_kcontrol *kcontrol, int event)
1214{
1215 struct snd_soc_codec *codec = w->codec;
1216 dev_dbg(codec->dev, "SRC status: %x\n",
1217 snd_soc_read(codec,
1218 WM8994_RATE_STATUS));
1219 return 0;
1220}
1221
1222static const struct snd_kcontrol_new aif1adc1l_mix[] = {
1223SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
1224 1, 1, 0),
1225SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
1226 0, 1, 0),
1227};
1228
1229static const struct snd_kcontrol_new aif1adc1r_mix[] = {
1230SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
1231 1, 1, 0),
1232SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
1233 0, 1, 0),
1234};
1235
Mark Browna3257ba2010-07-19 14:02:34 +01001236static const struct snd_kcontrol_new aif1adc2l_mix[] = {
1237SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
1238 1, 1, 0),
1239SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
1240 0, 1, 0),
1241};
1242
1243static const struct snd_kcontrol_new aif1adc2r_mix[] = {
1244SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
1245 1, 1, 0),
1246SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
1247 0, 1, 0),
1248};
1249
Mark Brown9e6e96a2010-01-29 17:47:12 +00001250static const struct snd_kcontrol_new aif2dac2l_mix[] = {
1251SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1252 5, 1, 0),
1253SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1254 4, 1, 0),
1255SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1256 2, 1, 0),
1257SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1258 1, 1, 0),
1259SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1260 0, 1, 0),
1261};
1262
1263static const struct snd_kcontrol_new aif2dac2r_mix[] = {
1264SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1265 5, 1, 0),
1266SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1267 4, 1, 0),
1268SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1269 2, 1, 0),
1270SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1271 1, 1, 0),
1272SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1273 0, 1, 0),
1274};
1275
1276#define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
1277{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
1278 .info = snd_soc_info_volsw, \
1279 .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
1280 .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
1281
1282static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
1283 struct snd_ctl_elem_value *ucontrol)
1284{
Jarkko Nikula9d035452011-05-13 19:16:52 +03001285 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1286 struct snd_soc_dapm_widget *w = wlist->widgets[0];
Mark Brown9e6e96a2010-01-29 17:47:12 +00001287 struct snd_soc_codec *codec = w->codec;
1288 int ret;
1289
1290 ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
1291
1292 wm8994_update_class_w(codec);
1293
1294 return ret;
1295}
1296
1297static const struct snd_kcontrol_new dac1l_mix[] = {
1298WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1299 5, 1, 0),
1300WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1301 4, 1, 0),
1302WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1303 2, 1, 0),
1304WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1305 1, 1, 0),
1306WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1307 0, 1, 0),
1308};
1309
1310static const struct snd_kcontrol_new dac1r_mix[] = {
1311WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1312 5, 1, 0),
1313WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1314 4, 1, 0),
1315WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1316 2, 1, 0),
1317WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1318 1, 1, 0),
1319WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1320 0, 1, 0),
1321};
1322
1323static const char *sidetone_text[] = {
1324 "ADC/DMIC1", "DMIC2",
1325};
1326
1327static const struct soc_enum sidetone1_enum =
1328 SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
1329
1330static const struct snd_kcontrol_new sidetone1_mux =
1331 SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
1332
1333static const struct soc_enum sidetone2_enum =
1334 SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
1335
1336static const struct snd_kcontrol_new sidetone2_mux =
1337 SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
1338
1339static const char *aif1dac_text[] = {
1340 "AIF1DACDAT", "AIF3DACDAT",
1341};
1342
1343static const struct soc_enum aif1dac_enum =
1344 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
1345
1346static const struct snd_kcontrol_new aif1dac_mux =
1347 SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
1348
1349static const char *aif2dac_text[] = {
1350 "AIF2DACDAT", "AIF3DACDAT",
1351};
1352
1353static const struct soc_enum aif2dac_enum =
1354 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
1355
1356static const struct snd_kcontrol_new aif2dac_mux =
1357 SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
1358
1359static const char *aif2adc_text[] = {
1360 "AIF2ADCDAT", "AIF3DACDAT",
1361};
1362
1363static const struct soc_enum aif2adc_enum =
1364 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
1365
1366static const struct snd_kcontrol_new aif2adc_mux =
1367 SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
1368
1369static const char *aif3adc_text[] = {
Mark Brownc4431df2010-11-26 15:21:07 +00001370 "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
Mark Brown9e6e96a2010-01-29 17:47:12 +00001371};
1372
Mark Brownc4431df2010-11-26 15:21:07 +00001373static const struct soc_enum wm8994_aif3adc_enum =
Mark Brown9e6e96a2010-01-29 17:47:12 +00001374 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
1375
Mark Brownc4431df2010-11-26 15:21:07 +00001376static const struct snd_kcontrol_new wm8994_aif3adc_mux =
1377 SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
1378
1379static const struct soc_enum wm8958_aif3adc_enum =
1380 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
1381
1382static const struct snd_kcontrol_new wm8958_aif3adc_mux =
1383 SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
1384
1385static const char *mono_pcm_out_text[] = {
1386 "None", "AIF2ADCL", "AIF2ADCR",
1387};
1388
1389static const struct soc_enum mono_pcm_out_enum =
1390 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
1391
1392static const struct snd_kcontrol_new mono_pcm_out_mux =
1393 SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
1394
1395static const char *aif2dac_src_text[] = {
1396 "AIF2", "AIF3",
1397};
1398
1399/* Note that these two control shouldn't be simultaneously switched to AIF3 */
1400static const struct soc_enum aif2dacl_src_enum =
1401 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
1402
1403static const struct snd_kcontrol_new aif2dacl_src_mux =
1404 SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
1405
1406static const struct soc_enum aif2dacr_src_enum =
1407 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
1408
1409static const struct snd_kcontrol_new aif2dacr_src_mux =
1410 SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
Mark Brown9e6e96a2010-01-29 17:47:12 +00001411
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001412static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
1413SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_ev,
1414 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1415SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_ev,
1416 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1417
1418SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1419 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1420SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1421 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1422SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1423 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1424SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1425 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
Mark Brownb70a51b2011-06-29 00:21:09 -07001426SND_SOC_DAPM_PGA_E("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0,
1427 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1428
1429SND_SOC_DAPM_MIXER_E("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
1430 left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer),
1431 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1432SND_SOC_DAPM_MIXER_E("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
1433 right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer),
1434 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1435SND_SOC_DAPM_MUX_E("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux,
1436 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1437SND_SOC_DAPM_MUX_E("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux,
1438 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001439
1440SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
1441};
1442
1443static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
1444SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, NULL, 0),
Mark Brownb70a51b2011-06-29 00:21:09 -07001445SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, NULL, 0),
1446SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
1447SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
1448 left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
1449SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
1450 right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
1451SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
1452SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001453};
1454
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001455static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
1456SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
1457 dac_ev, SND_SOC_DAPM_PRE_PMU),
1458SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
1459 dac_ev, SND_SOC_DAPM_PRE_PMU),
1460SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
1461 dac_ev, SND_SOC_DAPM_PRE_PMU),
1462SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
1463 dac_ev, SND_SOC_DAPM_PRE_PMU),
1464};
1465
1466static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
1467SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
Mark Brown0627bd22011-03-09 19:09:17 +00001468SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001469SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
1470SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
1471};
1472
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001473static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
1474SND_SOC_DAPM_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
1475 adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
1476SND_SOC_DAPM_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
1477 adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
1478};
1479
1480static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
1481SND_SOC_DAPM_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
1482SND_SOC_DAPM_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
1483};
1484
Mark Brown9e6e96a2010-01-29 17:47:12 +00001485static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
1486SND_SOC_DAPM_INPUT("DMIC1DAT"),
1487SND_SOC_DAPM_INPUT("DMIC2DAT"),
Mark Brown66b47fd2010-07-08 11:25:43 +09001488SND_SOC_DAPM_INPUT("Clock"),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001489
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001490SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
1491 SND_SOC_DAPM_PRE_PMU),
Mark Brown4b7ed832011-08-10 17:47:33 +09001492SND_SOC_DAPM_SUPPLY("VMID", SND_SOC_NOPM, 0, 0, vmid_event,
1493 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001494
Mark Brown9e6e96a2010-01-29 17:47:12 +00001495SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
1496 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
1497
1498SND_SOC_DAPM_SUPPLY("DSP1CLK", WM8994_CLOCKING_1, 3, 0, NULL, 0),
1499SND_SOC_DAPM_SUPPLY("DSP2CLK", WM8994_CLOCKING_1, 2, 0, NULL, 0),
1500SND_SOC_DAPM_SUPPLY("DSPINTCLK", WM8994_CLOCKING_1, 1, 0, NULL, 0),
1501
Mark Brown7f94de42011-02-03 16:27:34 +00001502SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001503 0, WM8994_POWER_MANAGEMENT_4, 9, 0),
Mark Brown7f94de42011-02-03 16:27:34 +00001504SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001505 0, WM8994_POWER_MANAGEMENT_4, 8, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001506SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
1507 WM8994_POWER_MANAGEMENT_5, 9, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001508 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brownd6addcc2010-11-26 15:21:08 +00001509SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
1510 WM8994_POWER_MANAGEMENT_5, 8, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001511 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001512
Mark Brown7f94de42011-02-03 16:27:34 +00001513SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001514 0, WM8994_POWER_MANAGEMENT_4, 11, 0),
Mark Brown7f94de42011-02-03 16:27:34 +00001515SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001516 0, WM8994_POWER_MANAGEMENT_4, 10, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001517SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
1518 WM8994_POWER_MANAGEMENT_5, 11, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001519 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brownd6addcc2010-11-26 15:21:08 +00001520SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
1521 WM8994_POWER_MANAGEMENT_5, 10, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001522 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001523
1524SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
1525 aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
1526SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
1527 aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
1528
Mark Browna3257ba2010-07-19 14:02:34 +01001529SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
1530 aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
1531SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
1532 aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
1533
Mark Brown9e6e96a2010-01-29 17:47:12 +00001534SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
1535 aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
1536SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
1537 aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
1538
1539SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
1540SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
1541
1542SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
1543 dac1l_mix, ARRAY_SIZE(dac1l_mix)),
1544SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
1545 dac1r_mix, ARRAY_SIZE(dac1r_mix)),
1546
1547SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
1548 WM8994_POWER_MANAGEMENT_4, 13, 0),
1549SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
1550 WM8994_POWER_MANAGEMENT_4, 12, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001551SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
1552 WM8994_POWER_MANAGEMENT_5, 13, 0, wm8958_aif_ev,
1553 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
1554SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
1555 WM8994_POWER_MANAGEMENT_5, 12, 0, wm8958_aif_ev,
1556 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001557
1558SND_SOC_DAPM_AIF_IN("AIF1DACDAT", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
1559SND_SOC_DAPM_AIF_IN("AIF2DACDAT", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
Mark Brown7f94de42011-02-03 16:27:34 +00001560SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001561SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
1562
1563SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
1564SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
1565SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001566
1567SND_SOC_DAPM_AIF_IN("AIF3DACDAT", "AIF3 Playback", 0, SND_SOC_NOPM, 0, 0),
Axel Lin35024f42011-10-20 12:13:24 +08001568SND_SOC_DAPM_AIF_OUT("AIF3ADCDAT", "AIF3 Capture", 0, SND_SOC_NOPM, 0, 0),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001569
1570SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
1571
1572SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
1573SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
1574SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
1575SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
1576
1577/* Power is done with the muxes since the ADC power also controls the
1578 * downsampling chain, the chip will automatically manage the analogue
1579 * specific portions.
1580 */
1581SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
1582SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
1583
Mark Brown9e6e96a2010-01-29 17:47:12 +00001584SND_SOC_DAPM_POST("Debug log", post_ev),
1585};
1586
Mark Brownc4431df2010-11-26 15:21:07 +00001587static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
1588SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
1589};
Mark Brown9e6e96a2010-01-29 17:47:12 +00001590
Mark Brownc4431df2010-11-26 15:21:07 +00001591static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
1592SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
1593SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
1594SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
1595SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
1596};
1597
1598static const struct snd_soc_dapm_route intercon[] = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00001599 { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
1600 { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
1601
1602 { "DSP1CLK", NULL, "CLK_SYS" },
1603 { "DSP2CLK", NULL, "CLK_SYS" },
1604 { "DSPINTCLK", NULL, "CLK_SYS" },
1605
1606 { "AIF1ADC1L", NULL, "AIF1CLK" },
1607 { "AIF1ADC1L", NULL, "DSP1CLK" },
1608 { "AIF1ADC1R", NULL, "AIF1CLK" },
1609 { "AIF1ADC1R", NULL, "DSP1CLK" },
1610 { "AIF1ADC1R", NULL, "DSPINTCLK" },
1611
1612 { "AIF1DAC1L", NULL, "AIF1CLK" },
1613 { "AIF1DAC1L", NULL, "DSP1CLK" },
1614 { "AIF1DAC1R", NULL, "AIF1CLK" },
1615 { "AIF1DAC1R", NULL, "DSP1CLK" },
1616 { "AIF1DAC1R", NULL, "DSPINTCLK" },
1617
1618 { "AIF1ADC2L", NULL, "AIF1CLK" },
1619 { "AIF1ADC2L", NULL, "DSP1CLK" },
1620 { "AIF1ADC2R", NULL, "AIF1CLK" },
1621 { "AIF1ADC2R", NULL, "DSP1CLK" },
1622 { "AIF1ADC2R", NULL, "DSPINTCLK" },
1623
1624 { "AIF1DAC2L", NULL, "AIF1CLK" },
1625 { "AIF1DAC2L", NULL, "DSP1CLK" },
1626 { "AIF1DAC2R", NULL, "AIF1CLK" },
1627 { "AIF1DAC2R", NULL, "DSP1CLK" },
1628 { "AIF1DAC2R", NULL, "DSPINTCLK" },
1629
1630 { "AIF2ADCL", NULL, "AIF2CLK" },
1631 { "AIF2ADCL", NULL, "DSP2CLK" },
1632 { "AIF2ADCR", NULL, "AIF2CLK" },
1633 { "AIF2ADCR", NULL, "DSP2CLK" },
1634 { "AIF2ADCR", NULL, "DSPINTCLK" },
1635
1636 { "AIF2DACL", NULL, "AIF2CLK" },
1637 { "AIF2DACL", NULL, "DSP2CLK" },
1638 { "AIF2DACR", NULL, "AIF2CLK" },
1639 { "AIF2DACR", NULL, "DSP2CLK" },
1640 { "AIF2DACR", NULL, "DSPINTCLK" },
1641
1642 { "DMIC1L", NULL, "DMIC1DAT" },
1643 { "DMIC1L", NULL, "CLK_SYS" },
1644 { "DMIC1R", NULL, "DMIC1DAT" },
1645 { "DMIC1R", NULL, "CLK_SYS" },
1646 { "DMIC2L", NULL, "DMIC2DAT" },
1647 { "DMIC2L", NULL, "CLK_SYS" },
1648 { "DMIC2R", NULL, "DMIC2DAT" },
1649 { "DMIC2R", NULL, "CLK_SYS" },
1650
1651 { "ADCL", NULL, "AIF1CLK" },
1652 { "ADCL", NULL, "DSP1CLK" },
1653 { "ADCL", NULL, "DSPINTCLK" },
1654
1655 { "ADCR", NULL, "AIF1CLK" },
1656 { "ADCR", NULL, "DSP1CLK" },
1657 { "ADCR", NULL, "DSPINTCLK" },
1658
1659 { "ADCL Mux", "ADC", "ADCL" },
1660 { "ADCL Mux", "DMIC", "DMIC1L" },
1661 { "ADCR Mux", "ADC", "ADCR" },
1662 { "ADCR Mux", "DMIC", "DMIC1R" },
1663
1664 { "DAC1L", NULL, "AIF1CLK" },
1665 { "DAC1L", NULL, "DSP1CLK" },
1666 { "DAC1L", NULL, "DSPINTCLK" },
1667
1668 { "DAC1R", NULL, "AIF1CLK" },
1669 { "DAC1R", NULL, "DSP1CLK" },
1670 { "DAC1R", NULL, "DSPINTCLK" },
1671
1672 { "DAC2L", NULL, "AIF2CLK" },
1673 { "DAC2L", NULL, "DSP2CLK" },
1674 { "DAC2L", NULL, "DSPINTCLK" },
1675
1676 { "DAC2R", NULL, "AIF2DACR" },
1677 { "DAC2R", NULL, "AIF2CLK" },
1678 { "DAC2R", NULL, "DSP2CLK" },
1679 { "DAC2R", NULL, "DSPINTCLK" },
1680
1681 { "TOCLK", NULL, "CLK_SYS" },
1682
1683 /* AIF1 outputs */
1684 { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
1685 { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
1686 { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
1687
1688 { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
1689 { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
1690 { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
1691
Mark Browna3257ba2010-07-19 14:02:34 +01001692 { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
1693 { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
1694 { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
1695
1696 { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
1697 { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
1698 { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
1699
Mark Brown9e6e96a2010-01-29 17:47:12 +00001700 /* Pin level routing for AIF3 */
1701 { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
1702 { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
1703 { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
1704 { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
1705
Mark Brown9e6e96a2010-01-29 17:47:12 +00001706 { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
1707 { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
1708 { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
1709 { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
1710 { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
1711 { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
1712 { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
1713
1714 /* DAC1 inputs */
Mark Brown9e6e96a2010-01-29 17:47:12 +00001715 { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
1716 { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
1717 { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
1718 { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1719 { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1720
Mark Brown9e6e96a2010-01-29 17:47:12 +00001721 { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
1722 { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
1723 { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
1724 { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1725 { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1726
1727 /* DAC2/AIF2 outputs */
1728 { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
Mark Brown9e6e96a2010-01-29 17:47:12 +00001729 { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
1730 { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
1731 { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
1732 { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1733 { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1734
1735 { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
Mark Brown9e6e96a2010-01-29 17:47:12 +00001736 { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
1737 { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
1738 { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
1739 { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1740 { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1741
Mark Brown7f94de42011-02-03 16:27:34 +00001742 { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
1743 { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
1744 { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
1745 { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
1746
Mark Brown9e6e96a2010-01-29 17:47:12 +00001747 { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
1748
1749 /* AIF3 output */
1750 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
1751 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
1752 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
1753 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
1754 { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
1755 { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
1756 { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
1757 { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
1758
1759 /* Sidetone */
1760 { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
1761 { "Left Sidetone", "DMIC2", "DMIC2L" },
1762 { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
1763 { "Right Sidetone", "DMIC2", "DMIC2R" },
1764
1765 /* Output stages */
1766 { "Left Output Mixer", "DAC Switch", "DAC1L" },
1767 { "Right Output Mixer", "DAC Switch", "DAC1R" },
1768
1769 { "SPKL", "DAC1 Switch", "DAC1L" },
1770 { "SPKL", "DAC2 Switch", "DAC2L" },
1771
1772 { "SPKR", "DAC1 Switch", "DAC1R" },
1773 { "SPKR", "DAC2 Switch", "DAC2R" },
1774
1775 { "Left Headphone Mux", "DAC", "DAC1L" },
1776 { "Right Headphone Mux", "DAC", "DAC1R" },
1777};
1778
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001779static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
1780 { "DAC1L", NULL, "Late DAC1L Enable PGA" },
1781 { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
1782 { "DAC1R", NULL, "Late DAC1R Enable PGA" },
1783 { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
1784 { "DAC2L", NULL, "Late DAC2L Enable PGA" },
1785 { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
1786 { "DAC2R", NULL, "Late DAC2R Enable PGA" },
1787 { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
1788};
1789
1790static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
1791 { "DAC1L", NULL, "DAC1L Mixer" },
1792 { "DAC1R", NULL, "DAC1R Mixer" },
1793 { "DAC2L", NULL, "AIF2DAC2L Mixer" },
1794 { "DAC2R", NULL, "AIF2DAC2R Mixer" },
1795};
1796
Mark Brown6ed8f142011-02-03 16:27:35 +00001797static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
1798 { "AIF1DACDAT", NULL, "AIF2DACDAT" },
1799 { "AIF2DACDAT", NULL, "AIF1DACDAT" },
1800 { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
1801 { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
Mark Brownb793eb62011-07-14 18:21:37 +09001802 { "MICBIAS1", NULL, "CLK_SYS" },
1803 { "MICBIAS1", NULL, "MICBIAS Supply" },
1804 { "MICBIAS2", NULL, "CLK_SYS" },
1805 { "MICBIAS2", NULL, "MICBIAS Supply" },
Mark Brown6ed8f142011-02-03 16:27:35 +00001806};
1807
Mark Brownc4431df2010-11-26 15:21:07 +00001808static const struct snd_soc_dapm_route wm8994_intercon[] = {
1809 { "AIF2DACL", NULL, "AIF2DAC Mux" },
1810 { "AIF2DACR", NULL, "AIF2DAC Mux" },
Mark Brown4e04ada2011-07-15 15:12:31 +09001811 { "MICBIAS1", NULL, "VMID" },
1812 { "MICBIAS2", NULL, "VMID" },
Mark Brownc4431df2010-11-26 15:21:07 +00001813};
1814
1815static const struct snd_soc_dapm_route wm8958_intercon[] = {
1816 { "AIF2DACL", NULL, "AIF2DACL Mux" },
1817 { "AIF2DACR", NULL, "AIF2DACR Mux" },
1818
1819 { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
1820 { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
1821 { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
1822 { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
1823
1824 { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
1825 { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
1826
1827 { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
1828};
1829
Mark Brown9e6e96a2010-01-29 17:47:12 +00001830/* The size in bits of the FLL divide multiplied by 10
1831 * to allow rounding later */
1832#define FIXED_FLL_SIZE ((1 << 16) * 10)
1833
1834struct fll_div {
1835 u16 outdiv;
1836 u16 n;
1837 u16 k;
1838 u16 clk_ref_div;
1839 u16 fll_fratio;
1840};
1841
1842static int wm8994_get_fll_config(struct fll_div *fll,
1843 int freq_in, int freq_out)
1844{
1845 u64 Kpart;
1846 unsigned int K, Ndiv, Nmod;
1847
1848 pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
1849
1850 /* Scale the input frequency down to <= 13.5MHz */
1851 fll->clk_ref_div = 0;
1852 while (freq_in > 13500000) {
1853 fll->clk_ref_div++;
1854 freq_in /= 2;
1855
1856 if (fll->clk_ref_div > 3)
1857 return -EINVAL;
1858 }
1859 pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
1860
1861 /* Scale the output to give 90MHz<=Fvco<=100MHz */
1862 fll->outdiv = 3;
1863 while (freq_out * (fll->outdiv + 1) < 90000000) {
1864 fll->outdiv++;
1865 if (fll->outdiv > 63)
1866 return -EINVAL;
1867 }
1868 freq_out *= fll->outdiv + 1;
1869 pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
1870
1871 if (freq_in > 1000000) {
1872 fll->fll_fratio = 0;
Mark Brown7d48a6a2010-04-20 13:36:11 +09001873 } else if (freq_in > 256000) {
1874 fll->fll_fratio = 1;
1875 freq_in *= 2;
1876 } else if (freq_in > 128000) {
1877 fll->fll_fratio = 2;
1878 freq_in *= 4;
1879 } else if (freq_in > 64000) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00001880 fll->fll_fratio = 3;
1881 freq_in *= 8;
Mark Brown7d48a6a2010-04-20 13:36:11 +09001882 } else {
1883 fll->fll_fratio = 4;
1884 freq_in *= 16;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001885 }
1886 pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
1887
1888 /* Now, calculate N.K */
1889 Ndiv = freq_out / freq_in;
1890
1891 fll->n = Ndiv;
1892 Nmod = freq_out % freq_in;
1893 pr_debug("Nmod=%d\n", Nmod);
1894
1895 /* Calculate fractional part - scale up so we can round. */
1896 Kpart = FIXED_FLL_SIZE * (long long)Nmod;
1897
1898 do_div(Kpart, freq_in);
1899
1900 K = Kpart & 0xFFFFFFFF;
1901
1902 if ((K % 10) >= 5)
1903 K += 5;
1904
1905 /* Move down to proper range now rounding is done */
1906 fll->k = K / 10;
1907
1908 pr_debug("N=%x K=%x\n", fll->n, fll->k);
1909
1910 return 0;
1911}
1912
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001913static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001914 unsigned int freq_in, unsigned int freq_out)
1915{
Mark Brownb2c812e2010-04-14 15:35:19 +09001916 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01001917 struct wm8994 *control = wm8994->wm8994;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001918 int reg_offset, ret;
1919 struct fll_div fll;
1920 u16 reg, aif1, aif2;
Mark Brownc7ebf932011-07-12 19:47:59 +09001921 unsigned long timeout;
Mark Brown4b7ed832011-08-10 17:47:33 +09001922 bool was_enabled;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001923
1924 aif1 = snd_soc_read(codec, WM8994_AIF1_CLOCKING_1)
1925 & WM8994_AIF1CLK_ENA;
1926
1927 aif2 = snd_soc_read(codec, WM8994_AIF2_CLOCKING_1)
1928 & WM8994_AIF2CLK_ENA;
1929
1930 switch (id) {
1931 case WM8994_FLL1:
1932 reg_offset = 0;
1933 id = 0;
1934 break;
1935 case WM8994_FLL2:
1936 reg_offset = 0x20;
1937 id = 1;
1938 break;
1939 default:
1940 return -EINVAL;
1941 }
1942
Mark Brown4b7ed832011-08-10 17:47:33 +09001943 reg = snd_soc_read(codec, WM8994_FLL1_CONTROL_1 + reg_offset);
1944 was_enabled = reg & WM8994_FLL1_ENA;
1945
Mark Brown136ff2a2010-04-20 12:56:18 +09001946 switch (src) {
Mark Brown7add84a2010-04-22 02:29:01 +09001947 case 0:
1948 /* Allow no source specification when stopping */
1949 if (freq_out)
1950 return -EINVAL;
Mark Brown4514e892010-12-03 16:02:10 +00001951 src = wm8994->fll[id].src;
Mark Brown7add84a2010-04-22 02:29:01 +09001952 break;
Mark Brown136ff2a2010-04-20 12:56:18 +09001953 case WM8994_FLL_SRC_MCLK1:
1954 case WM8994_FLL_SRC_MCLK2:
1955 case WM8994_FLL_SRC_LRCLK:
1956 case WM8994_FLL_SRC_BCLK:
1957 break;
1958 default:
1959 return -EINVAL;
1960 }
1961
Mark Brown9e6e96a2010-01-29 17:47:12 +00001962 /* Are we changing anything? */
1963 if (wm8994->fll[id].src == src &&
1964 wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
1965 return 0;
1966
1967 /* If we're stopping the FLL redo the old config - no
1968 * registers will actually be written but we avoid GCC flow
1969 * analysis bugs spewing warnings.
1970 */
1971 if (freq_out)
1972 ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
1973 else
1974 ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
1975 wm8994->fll[id].out);
1976 if (ret < 0)
1977 return ret;
1978
1979 /* Gate the AIF clocks while we reclock */
1980 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
1981 WM8994_AIF1CLK_ENA, 0);
1982 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
1983 WM8994_AIF2CLK_ENA, 0);
1984
1985 /* We always need to disable the FLL while reconfiguring */
1986 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
1987 WM8994_FLL1_ENA, 0);
1988
1989 reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
1990 (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
1991 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
1992 WM8994_FLL1_OUTDIV_MASK |
1993 WM8994_FLL1_FRATIO_MASK, reg);
1994
1995 snd_soc_write(codec, WM8994_FLL1_CONTROL_3 + reg_offset, fll.k);
1996
1997 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
1998 WM8994_FLL1_N_MASK,
1999 fll.n << WM8994_FLL1_N_SHIFT);
2000
2001 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
Mark Brown136ff2a2010-04-20 12:56:18 +09002002 WM8994_FLL1_REFCLK_DIV_MASK |
2003 WM8994_FLL1_REFCLK_SRC_MASK,
2004 (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
2005 (src - 1));
Mark Brown9e6e96a2010-01-29 17:47:12 +00002006
Mark Brownf0f50392011-07-16 03:12:18 +09002007 /* Clear any pending completion from a previous failure */
2008 try_wait_for_completion(&wm8994->fll_locked[id]);
2009
Mark Brown9e6e96a2010-01-29 17:47:12 +00002010 /* Enable (with fractional mode if required) */
2011 if (freq_out) {
Mark Brown4b7ed832011-08-10 17:47:33 +09002012 /* Enable VMID if we need it */
2013 if (!was_enabled) {
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002014 active_reference(codec);
2015
Mark Brown4b7ed832011-08-10 17:47:33 +09002016 switch (control->type) {
2017 case WM8994:
2018 vmid_reference(codec);
2019 break;
2020 case WM8958:
2021 if (wm8994->revision < 1)
2022 vmid_reference(codec);
2023 break;
2024 default:
2025 break;
2026 }
2027 }
2028
Mark Brown9e6e96a2010-01-29 17:47:12 +00002029 if (fll.k)
2030 reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
2031 else
2032 reg = WM8994_FLL1_ENA;
2033 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
2034 WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
2035 reg);
Mark Brown8e9ddf82011-07-01 17:24:46 -07002036
Mark Brownc7ebf932011-07-12 19:47:59 +09002037 if (wm8994->fll_locked_irq) {
2038 timeout = wait_for_completion_timeout(&wm8994->fll_locked[id],
2039 msecs_to_jiffies(10));
2040 if (timeout == 0)
2041 dev_warn(codec->dev,
2042 "Timed out waiting for FLL lock\n");
2043 } else {
2044 msleep(5);
2045 }
Mark Brown4b7ed832011-08-10 17:47:33 +09002046 } else {
2047 if (was_enabled) {
2048 switch (control->type) {
2049 case WM8994:
2050 vmid_dereference(codec);
2051 break;
2052 case WM8958:
2053 if (wm8994->revision < 1)
2054 vmid_dereference(codec);
2055 break;
2056 default:
2057 break;
2058 }
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002059
2060 active_dereference(codec);
Mark Brown4b7ed832011-08-10 17:47:33 +09002061 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002062 }
2063
2064 wm8994->fll[id].in = freq_in;
2065 wm8994->fll[id].out = freq_out;
Mark Brown136ff2a2010-04-20 12:56:18 +09002066 wm8994->fll[id].src = src;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002067
2068 /* Enable any gated AIF clocks */
2069 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
2070 WM8994_AIF1CLK_ENA, aif1);
2071 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
2072 WM8994_AIF2CLK_ENA, aif2);
2073
2074 configure_clock(codec);
2075
2076 return 0;
2077}
2078
Mark Brownc7ebf932011-07-12 19:47:59 +09002079static irqreturn_t wm8994_fll_locked_irq(int irq, void *data)
2080{
2081 struct completion *completion = data;
2082
2083 complete(completion);
2084
2085 return IRQ_HANDLED;
2086}
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002087
Mark Brown66b47fd2010-07-08 11:25:43 +09002088static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
2089
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002090static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
2091 unsigned int freq_in, unsigned int freq_out)
2092{
2093 return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
2094}
2095
Mark Brown9e6e96a2010-01-29 17:47:12 +00002096static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
2097 int clk_id, unsigned int freq, int dir)
2098{
2099 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09002100 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown66b47fd2010-07-08 11:25:43 +09002101 int i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002102
2103 switch (dai->id) {
2104 case 1:
2105 case 2:
2106 break;
2107
2108 default:
2109 /* AIF3 shares clocking with AIF1/2 */
2110 return -EINVAL;
2111 }
2112
2113 switch (clk_id) {
2114 case WM8994_SYSCLK_MCLK1:
2115 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
2116 wm8994->mclk[0] = freq;
2117 dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
2118 dai->id, freq);
2119 break;
2120
2121 case WM8994_SYSCLK_MCLK2:
2122 /* TODO: Set GPIO AF */
2123 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
2124 wm8994->mclk[1] = freq;
2125 dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
2126 dai->id, freq);
2127 break;
2128
2129 case WM8994_SYSCLK_FLL1:
2130 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
2131 dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
2132 break;
2133
2134 case WM8994_SYSCLK_FLL2:
2135 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
2136 dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
2137 break;
2138
Mark Brown66b47fd2010-07-08 11:25:43 +09002139 case WM8994_SYSCLK_OPCLK:
2140 /* Special case - a division (times 10) is given and
2141 * no effect on main clocking.
2142 */
2143 if (freq) {
2144 for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
2145 if (opclk_divs[i] == freq)
2146 break;
2147 if (i == ARRAY_SIZE(opclk_divs))
2148 return -EINVAL;
2149 snd_soc_update_bits(codec, WM8994_CLOCKING_2,
2150 WM8994_OPCLK_DIV_MASK, i);
2151 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
2152 WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
2153 } else {
2154 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
2155 WM8994_OPCLK_ENA, 0);
2156 }
2157
Mark Brown9e6e96a2010-01-29 17:47:12 +00002158 default:
2159 return -EINVAL;
2160 }
2161
2162 configure_clock(codec);
2163
2164 return 0;
2165}
2166
2167static int wm8994_set_bias_level(struct snd_soc_codec *codec,
2168 enum snd_soc_bias_level level)
2169{
Mark Brownb6b05692010-08-13 12:58:20 +01002170 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01002171 struct wm8994 *control = wm8994->wm8994;
Mark Brownb6b05692010-08-13 12:58:20 +01002172
Mark Brown9e6e96a2010-01-29 17:47:12 +00002173 switch (level) {
2174 case SND_SOC_BIAS_ON:
2175 break;
2176
2177 case SND_SOC_BIAS_PREPARE:
Mark Brown500fa302011-11-29 19:58:19 +00002178 /* MICBIAS into regulating mode */
2179 switch (control->type) {
2180 case WM8958:
2181 case WM1811:
2182 snd_soc_update_bits(codec, WM8958_MICBIAS1,
2183 WM8958_MICB1_MODE, 0);
2184 snd_soc_update_bits(codec, WM8958_MICBIAS2,
2185 WM8958_MICB2_MODE, 0);
2186 break;
2187 default:
2188 break;
2189 }
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002190
2191 if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
2192 active_reference(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002193 break;
2194
2195 case SND_SOC_BIAS_STANDBY:
Liam Girdwoodce6120c2010-11-05 15:53:46 +02002196 if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
Mark Brown39fb51a2010-11-26 17:23:43 +00002197 pm_runtime_get_sync(codec->dev);
2198
Mark Brown8bc3c2c2010-11-30 14:56:18 +00002199 switch (control->type) {
2200 case WM8994:
2201 if (wm8994->revision < 4) {
2202 /* Tweak DC servo and DSP
2203 * configuration for improved
2204 * performance. */
2205 snd_soc_write(codec, 0x102, 0x3);
2206 snd_soc_write(codec, 0x56, 0x3);
2207 snd_soc_write(codec, 0x817, 0);
2208 snd_soc_write(codec, 0x102, 0);
2209 }
2210 break;
2211
2212 case WM8958:
2213 if (wm8994->revision == 0) {
2214 /* Optimise performance for rev A */
2215 snd_soc_write(codec, 0x102, 0x3);
2216 snd_soc_write(codec, 0xcb, 0x81);
2217 snd_soc_write(codec, 0x817, 0);
2218 snd_soc_write(codec, 0x102, 0);
2219
2220 snd_soc_update_bits(codec,
2221 WM8958_CHARGE_PUMP_2,
2222 WM8958_CP_DISCH,
2223 WM8958_CP_DISCH);
2224 }
2225 break;
Mark Brown81204c82011-05-24 17:35:53 +08002226
2227 case WM1811:
2228 if (wm8994->revision < 2) {
2229 snd_soc_write(codec, 0x102, 0x3);
2230 snd_soc_write(codec, 0x5d, 0x7e);
2231 snd_soc_write(codec, 0x5e, 0x0);
2232 snd_soc_write(codec, 0x102, 0x0);
2233 }
2234 break;
Mark Brownb6b05692010-08-13 12:58:20 +01002235 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002236
2237 /* Discharge LINEOUT1 & 2 */
2238 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
2239 WM8994_LINEOUT1_DISCH |
2240 WM8994_LINEOUT2_DISCH,
2241 WM8994_LINEOUT1_DISCH |
2242 WM8994_LINEOUT2_DISCH);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002243 }
2244
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002245 if (codec->dapm.bias_level == SND_SOC_BIAS_PREPARE)
2246 active_dereference(codec);
2247
Mark Brown500fa302011-11-29 19:58:19 +00002248 /* MICBIAS into bypass mode on newer devices */
2249 switch (control->type) {
2250 case WM8958:
2251 case WM1811:
2252 snd_soc_update_bits(codec, WM8958_MICBIAS1,
2253 WM8958_MICB1_MODE,
2254 WM8958_MICB1_MODE);
2255 snd_soc_update_bits(codec, WM8958_MICBIAS2,
2256 WM8958_MICB2_MODE,
2257 WM8958_MICB2_MODE);
2258 break;
2259 default:
2260 break;
2261 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002262 break;
2263
2264 case SND_SOC_BIAS_OFF:
Liam Girdwoodce6120c2010-11-05 15:53:46 +02002265 if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY) {
Mark Brownfbbf5922011-03-11 18:09:04 +00002266 wm8994->cur_fw = NULL;
2267
Mark Brown39fb51a2010-11-26 17:23:43 +00002268 pm_runtime_put(codec->dev);
Mark Brownd522ffb2010-03-30 14:29:14 +01002269 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002270 break;
2271 }
Liam Girdwoodce6120c2010-11-05 15:53:46 +02002272 codec->dapm.bias_level = level;
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002273
Mark Brown9e6e96a2010-01-29 17:47:12 +00002274 return 0;
2275}
2276
2277static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
2278{
2279 struct snd_soc_codec *codec = dai->codec;
Mark Brown2a8a8562011-07-24 12:20:41 +01002280 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2281 struct wm8994 *control = wm8994->wm8994;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002282 int ms_reg;
2283 int aif1_reg;
2284 int ms = 0;
2285 int aif1 = 0;
2286
2287 switch (dai->id) {
2288 case 1:
2289 ms_reg = WM8994_AIF1_MASTER_SLAVE;
2290 aif1_reg = WM8994_AIF1_CONTROL_1;
2291 break;
2292 case 2:
2293 ms_reg = WM8994_AIF2_MASTER_SLAVE;
2294 aif1_reg = WM8994_AIF2_CONTROL_1;
2295 break;
2296 default:
2297 return -EINVAL;
2298 }
2299
2300 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
2301 case SND_SOC_DAIFMT_CBS_CFS:
2302 break;
2303 case SND_SOC_DAIFMT_CBM_CFM:
2304 ms = WM8994_AIF1_MSTR;
2305 break;
2306 default:
2307 return -EINVAL;
2308 }
2309
2310 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
2311 case SND_SOC_DAIFMT_DSP_B:
2312 aif1 |= WM8994_AIF1_LRCLK_INV;
2313 case SND_SOC_DAIFMT_DSP_A:
2314 aif1 |= 0x18;
2315 break;
2316 case SND_SOC_DAIFMT_I2S:
2317 aif1 |= 0x10;
2318 break;
2319 case SND_SOC_DAIFMT_RIGHT_J:
2320 break;
2321 case SND_SOC_DAIFMT_LEFT_J:
2322 aif1 |= 0x8;
2323 break;
2324 default:
2325 return -EINVAL;
2326 }
2327
2328 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
2329 case SND_SOC_DAIFMT_DSP_A:
2330 case SND_SOC_DAIFMT_DSP_B:
2331 /* frame inversion not valid for DSP modes */
2332 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2333 case SND_SOC_DAIFMT_NB_NF:
2334 break;
2335 case SND_SOC_DAIFMT_IB_NF:
2336 aif1 |= WM8994_AIF1_BCLK_INV;
2337 break;
2338 default:
2339 return -EINVAL;
2340 }
2341 break;
2342
2343 case SND_SOC_DAIFMT_I2S:
2344 case SND_SOC_DAIFMT_RIGHT_J:
2345 case SND_SOC_DAIFMT_LEFT_J:
2346 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2347 case SND_SOC_DAIFMT_NB_NF:
2348 break;
2349 case SND_SOC_DAIFMT_IB_IF:
2350 aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
2351 break;
2352 case SND_SOC_DAIFMT_IB_NF:
2353 aif1 |= WM8994_AIF1_BCLK_INV;
2354 break;
2355 case SND_SOC_DAIFMT_NB_IF:
2356 aif1 |= WM8994_AIF1_LRCLK_INV;
2357 break;
2358 default:
2359 return -EINVAL;
2360 }
2361 break;
2362 default:
2363 return -EINVAL;
2364 }
2365
Mark Brownc4431df2010-11-26 15:21:07 +00002366 /* The AIF2 format configuration needs to be mirrored to AIF3
2367 * on WM8958 if it's in use so just do it all the time. */
Mark Brown81204c82011-05-24 17:35:53 +08002368 switch (control->type) {
2369 case WM1811:
2370 case WM8958:
2371 if (dai->id == 2)
2372 snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
2373 WM8994_AIF1_LRCLK_INV |
2374 WM8958_AIF3_FMT_MASK, aif1);
2375 break;
2376
2377 default:
2378 break;
2379 }
Mark Brownc4431df2010-11-26 15:21:07 +00002380
Mark Brown9e6e96a2010-01-29 17:47:12 +00002381 snd_soc_update_bits(codec, aif1_reg,
2382 WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
2383 WM8994_AIF1_FMT_MASK,
2384 aif1);
2385 snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
2386 ms);
2387
2388 return 0;
2389}
2390
2391static struct {
2392 int val, rate;
2393} srs[] = {
2394 { 0, 8000 },
2395 { 1, 11025 },
2396 { 2, 12000 },
2397 { 3, 16000 },
2398 { 4, 22050 },
2399 { 5, 24000 },
2400 { 6, 32000 },
2401 { 7, 44100 },
2402 { 8, 48000 },
2403 { 9, 88200 },
2404 { 10, 96000 },
2405};
2406
2407static int fs_ratios[] = {
2408 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
2409};
2410
2411static int bclk_divs[] = {
2412 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
2413 640, 880, 960, 1280, 1760, 1920
2414};
2415
2416static int wm8994_hw_params(struct snd_pcm_substream *substream,
2417 struct snd_pcm_hw_params *params,
2418 struct snd_soc_dai *dai)
2419{
2420 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09002421 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002422 int aif1_reg;
Mark Brownb1e43d92010-12-07 17:14:56 +00002423 int aif2_reg;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002424 int bclk_reg;
2425 int lrclk_reg;
2426 int rate_reg;
2427 int aif1 = 0;
Mark Brownb1e43d92010-12-07 17:14:56 +00002428 int aif2 = 0;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002429 int bclk = 0;
2430 int lrclk = 0;
2431 int rate_val = 0;
2432 int id = dai->id - 1;
2433
2434 int i, cur_val, best_val, bclk_rate, best;
2435
2436 switch (dai->id) {
2437 case 1:
2438 aif1_reg = WM8994_AIF1_CONTROL_1;
Mark Brownb1e43d92010-12-07 17:14:56 +00002439 aif2_reg = WM8994_AIF1_CONTROL_2;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002440 bclk_reg = WM8994_AIF1_BCLK;
2441 rate_reg = WM8994_AIF1_RATE;
2442 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
Mark Brown7d83d212010-08-23 10:54:43 +01002443 wm8994->lrclk_shared[0]) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002444 lrclk_reg = WM8994_AIF1DAC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002445 } else {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002446 lrclk_reg = WM8994_AIF1ADC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002447 dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
2448 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002449 break;
2450 case 2:
2451 aif1_reg = WM8994_AIF2_CONTROL_1;
Mark Brownb1e43d92010-12-07 17:14:56 +00002452 aif2_reg = WM8994_AIF2_CONTROL_2;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002453 bclk_reg = WM8994_AIF2_BCLK;
2454 rate_reg = WM8994_AIF2_RATE;
2455 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
Mark Brown7d83d212010-08-23 10:54:43 +01002456 wm8994->lrclk_shared[1]) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002457 lrclk_reg = WM8994_AIF2DAC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002458 } else {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002459 lrclk_reg = WM8994_AIF2ADC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002460 dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
2461 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002462 break;
2463 default:
2464 return -EINVAL;
2465 }
2466
2467 bclk_rate = params_rate(params) * 2;
2468 switch (params_format(params)) {
2469 case SNDRV_PCM_FORMAT_S16_LE:
2470 bclk_rate *= 16;
2471 break;
2472 case SNDRV_PCM_FORMAT_S20_3LE:
2473 bclk_rate *= 20;
2474 aif1 |= 0x20;
2475 break;
2476 case SNDRV_PCM_FORMAT_S24_LE:
2477 bclk_rate *= 24;
2478 aif1 |= 0x40;
2479 break;
2480 case SNDRV_PCM_FORMAT_S32_LE:
2481 bclk_rate *= 32;
2482 aif1 |= 0x60;
2483 break;
2484 default:
2485 return -EINVAL;
2486 }
2487
2488 /* Try to find an appropriate sample rate; look for an exact match. */
2489 for (i = 0; i < ARRAY_SIZE(srs); i++)
2490 if (srs[i].rate == params_rate(params))
2491 break;
2492 if (i == ARRAY_SIZE(srs))
2493 return -EINVAL;
2494 rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
2495
2496 dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
2497 dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
2498 dai->id, wm8994->aifclk[id], bclk_rate);
2499
Mark Brownb1e43d92010-12-07 17:14:56 +00002500 if (params_channels(params) == 1 &&
2501 (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
2502 aif2 |= WM8994_AIF1_MONO;
2503
Mark Brown9e6e96a2010-01-29 17:47:12 +00002504 if (wm8994->aifclk[id] == 0) {
2505 dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
2506 return -EINVAL;
2507 }
2508
2509 /* AIFCLK/fs ratio; look for a close match in either direction */
2510 best = 0;
2511 best_val = abs((fs_ratios[0] * params_rate(params))
2512 - wm8994->aifclk[id]);
2513 for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
2514 cur_val = abs((fs_ratios[i] * params_rate(params))
2515 - wm8994->aifclk[id]);
2516 if (cur_val >= best_val)
2517 continue;
2518 best = i;
2519 best_val = cur_val;
2520 }
2521 dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
2522 dai->id, fs_ratios[best]);
2523 rate_val |= best;
2524
2525 /* We may not get quite the right frequency if using
2526 * approximate clocks so look for the closest match that is
2527 * higher than the target (we need to ensure that there enough
2528 * BCLKs to clock out the samples).
2529 */
2530 best = 0;
2531 for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
Joonyoung Shim07cd8ad2010-02-02 18:53:19 +09002532 cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002533 if (cur_val < 0) /* BCLK table is sorted */
2534 break;
2535 best = i;
2536 }
Joonyoung Shim07cd8ad2010-02-02 18:53:19 +09002537 bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
Mark Brown9e6e96a2010-01-29 17:47:12 +00002538 dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
2539 bclk_divs[best], bclk_rate);
2540 bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
2541
2542 lrclk = bclk_rate / params_rate(params);
Mark Brownfc07ecd2011-11-28 21:16:56 +00002543 if (!lrclk) {
2544 dev_err(dai->dev, "Unable to generate LRCLK from %dHz BCLK\n",
2545 bclk_rate);
2546 return -EINVAL;
2547 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002548 dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
2549 lrclk, bclk_rate / lrclk);
2550
2551 snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
Mark Brownb1e43d92010-12-07 17:14:56 +00002552 snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002553 snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
2554 snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
2555 lrclk);
2556 snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
2557 WM8994_AIF1CLK_RATE_MASK, rate_val);
2558
2559 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
2560 switch (dai->id) {
2561 case 1:
2562 wm8994->dac_rates[0] = params_rate(params);
2563 wm8994_set_retune_mobile(codec, 0);
2564 wm8994_set_retune_mobile(codec, 1);
2565 break;
2566 case 2:
2567 wm8994->dac_rates[1] = params_rate(params);
2568 wm8994_set_retune_mobile(codec, 2);
2569 break;
2570 }
2571 }
2572
2573 return 0;
2574}
2575
Mark Brownc4431df2010-11-26 15:21:07 +00002576static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
2577 struct snd_pcm_hw_params *params,
2578 struct snd_soc_dai *dai)
2579{
2580 struct snd_soc_codec *codec = dai->codec;
Mark Brown2a8a8562011-07-24 12:20:41 +01002581 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2582 struct wm8994 *control = wm8994->wm8994;
Mark Brownc4431df2010-11-26 15:21:07 +00002583 int aif1_reg;
2584 int aif1 = 0;
2585
2586 switch (dai->id) {
2587 case 3:
2588 switch (control->type) {
Mark Brown81204c82011-05-24 17:35:53 +08002589 case WM1811:
Mark Brownc4431df2010-11-26 15:21:07 +00002590 case WM8958:
2591 aif1_reg = WM8958_AIF3_CONTROL_1;
2592 break;
2593 default:
2594 return 0;
2595 }
2596 default:
2597 return 0;
2598 }
2599
2600 switch (params_format(params)) {
2601 case SNDRV_PCM_FORMAT_S16_LE:
2602 break;
2603 case SNDRV_PCM_FORMAT_S20_3LE:
2604 aif1 |= 0x20;
2605 break;
2606 case SNDRV_PCM_FORMAT_S24_LE:
2607 aif1 |= 0x40;
2608 break;
2609 case SNDRV_PCM_FORMAT_S32_LE:
2610 aif1 |= 0x60;
2611 break;
2612 default:
2613 return -EINVAL;
2614 }
2615
2616 return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
2617}
2618
Mark Brown7d021732011-07-14 17:11:38 +09002619static void wm8994_aif_shutdown(struct snd_pcm_substream *substream,
2620 struct snd_soc_dai *dai)
2621{
2622 struct snd_soc_codec *codec = dai->codec;
2623 int rate_reg = 0;
2624
2625 switch (dai->id) {
2626 case 1:
2627 rate_reg = WM8994_AIF1_RATE;
2628 break;
2629 case 2:
Axel Linc527e6a2011-10-04 22:07:18 +08002630 rate_reg = WM8994_AIF2_RATE;
Mark Brown7d021732011-07-14 17:11:38 +09002631 break;
2632 default:
2633 break;
2634 }
2635
2636 /* If the DAI is idle then configure the divider tree for the
2637 * lowest output rate to save a little power if the clock is
2638 * still active (eg, because it is system clock).
2639 */
2640 if (rate_reg && !dai->playback_active && !dai->capture_active)
2641 snd_soc_update_bits(codec, rate_reg,
2642 WM8994_AIF1_SR_MASK |
2643 WM8994_AIF1CLK_RATE_MASK, 0x9);
2644}
2645
Mark Brown9e6e96a2010-01-29 17:47:12 +00002646static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
2647{
2648 struct snd_soc_codec *codec = codec_dai->codec;
2649 int mute_reg;
2650 int reg;
2651
2652 switch (codec_dai->id) {
2653 case 1:
2654 mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
2655 break;
2656 case 2:
2657 mute_reg = WM8994_AIF2_DAC_FILTERS_1;
2658 break;
2659 default:
2660 return -EINVAL;
2661 }
2662
2663 if (mute)
2664 reg = WM8994_AIF1DAC1_MUTE;
2665 else
2666 reg = 0;
2667
2668 snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
2669
2670 return 0;
2671}
2672
Mark Brown778a76e2010-03-22 22:05:10 +00002673static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
2674{
2675 struct snd_soc_codec *codec = codec_dai->codec;
2676 int reg, val, mask;
2677
2678 switch (codec_dai->id) {
2679 case 1:
2680 reg = WM8994_AIF1_MASTER_SLAVE;
2681 mask = WM8994_AIF1_TRI;
2682 break;
2683 case 2:
2684 reg = WM8994_AIF2_MASTER_SLAVE;
2685 mask = WM8994_AIF2_TRI;
2686 break;
2687 case 3:
2688 reg = WM8994_POWER_MANAGEMENT_6;
2689 mask = WM8994_AIF3_TRI;
2690 break;
2691 default:
2692 return -EINVAL;
2693 }
2694
2695 if (tristate)
2696 val = mask;
2697 else
2698 val = 0;
2699
Qiao Zhou78b3fb42011-01-19 19:10:47 +08002700 return snd_soc_update_bits(codec, reg, mask, val);
Mark Brown778a76e2010-03-22 22:05:10 +00002701}
2702
Mark Brownd09f3ec2011-08-15 11:01:02 +09002703static int wm8994_aif2_probe(struct snd_soc_dai *dai)
2704{
2705 struct snd_soc_codec *codec = dai->codec;
2706
2707 /* Disable the pulls on the AIF if we're using it to save power. */
2708 snd_soc_update_bits(codec, WM8994_GPIO_3,
2709 WM8994_GPN_PU | WM8994_GPN_PD, 0);
2710 snd_soc_update_bits(codec, WM8994_GPIO_4,
2711 WM8994_GPN_PU | WM8994_GPN_PD, 0);
2712 snd_soc_update_bits(codec, WM8994_GPIO_5,
2713 WM8994_GPN_PU | WM8994_GPN_PD, 0);
2714
2715 return 0;
2716}
2717
Mark Brown9e6e96a2010-01-29 17:47:12 +00002718#define WM8994_RATES SNDRV_PCM_RATE_8000_96000
2719
2720#define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
Ian Lartey3079aed2010-08-31 23:56:34 +01002721 SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002722
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01002723static const struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002724 .set_sysclk = wm8994_set_dai_sysclk,
2725 .set_fmt = wm8994_set_dai_fmt,
2726 .hw_params = wm8994_hw_params,
Mark Brown7d021732011-07-14 17:11:38 +09002727 .shutdown = wm8994_aif_shutdown,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002728 .digital_mute = wm8994_aif_mute,
2729 .set_pll = wm8994_set_fll,
Mark Brown778a76e2010-03-22 22:05:10 +00002730 .set_tristate = wm8994_set_tristate,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002731};
2732
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01002733static const struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002734 .set_sysclk = wm8994_set_dai_sysclk,
2735 .set_fmt = wm8994_set_dai_fmt,
2736 .hw_params = wm8994_hw_params,
Mark Brown7d021732011-07-14 17:11:38 +09002737 .shutdown = wm8994_aif_shutdown,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002738 .digital_mute = wm8994_aif_mute,
2739 .set_pll = wm8994_set_fll,
Mark Brown778a76e2010-03-22 22:05:10 +00002740 .set_tristate = wm8994_set_tristate,
2741};
2742
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01002743static const struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
Mark Brownc4431df2010-11-26 15:21:07 +00002744 .hw_params = wm8994_aif3_hw_params,
Mark Brown778a76e2010-03-22 22:05:10 +00002745 .set_tristate = wm8994_set_tristate,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002746};
2747
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002748static struct snd_soc_dai_driver wm8994_dai[] = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002749 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002750 .name = "wm8994-aif1",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002751 .id = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002752 .playback = {
2753 .stream_name = "AIF1 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002754 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002755 .channels_max = 2,
2756 .rates = WM8994_RATES,
2757 .formats = WM8994_FORMATS,
2758 },
2759 .capture = {
2760 .stream_name = "AIF1 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002761 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002762 .channels_max = 2,
2763 .rates = WM8994_RATES,
2764 .formats = WM8994_FORMATS,
2765 },
2766 .ops = &wm8994_aif1_dai_ops,
2767 },
2768 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002769 .name = "wm8994-aif2",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002770 .id = 2,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002771 .playback = {
2772 .stream_name = "AIF2 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002773 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002774 .channels_max = 2,
2775 .rates = WM8994_RATES,
2776 .formats = WM8994_FORMATS,
2777 },
2778 .capture = {
2779 .stream_name = "AIF2 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002780 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002781 .channels_max = 2,
2782 .rates = WM8994_RATES,
2783 .formats = WM8994_FORMATS,
2784 },
Mark Brownd09f3ec2011-08-15 11:01:02 +09002785 .probe = wm8994_aif2_probe,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002786 .ops = &wm8994_aif2_dai_ops,
2787 },
2788 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002789 .name = "wm8994-aif3",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002790 .id = 3,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002791 .playback = {
2792 .stream_name = "AIF3 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002793 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002794 .channels_max = 2,
2795 .rates = WM8994_RATES,
2796 .formats = WM8994_FORMATS,
2797 },
Dan Carpentera8462bd2010-03-24 14:58:34 +03002798 .capture = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002799 .stream_name = "AIF3 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002800 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002801 .channels_max = 2,
2802 .rates = WM8994_RATES,
2803 .formats = WM8994_FORMATS,
2804 },
Mark Brown778a76e2010-03-22 22:05:10 +00002805 .ops = &wm8994_aif3_dai_ops,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002806 }
2807};
Mark Brown9e6e96a2010-01-29 17:47:12 +00002808
2809#ifdef CONFIG_PM
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002810static int wm8994_suspend(struct snd_soc_codec *codec, pm_message_t state)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002811{
Mark Brownb2c812e2010-04-14 15:35:19 +09002812 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01002813 struct wm8994 *control = wm8994->wm8994;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002814 int i, ret;
2815
Mark Brownca629922011-05-11 14:34:53 +02002816 switch (control->type) {
2817 case WM8994:
2818 snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, 0);
2819 break;
Mark Brown81204c82011-05-24 17:35:53 +08002820 case WM1811:
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002821 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
2822 WM1811_JACKDET_MODE_MASK, 0);
2823 /* Fall through */
Mark Brownca629922011-05-11 14:34:53 +02002824 case WM8958:
2825 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
2826 WM8958_MICD_ENA, 0);
2827 break;
2828 }
2829
Mark Brown9e6e96a2010-01-29 17:47:12 +00002830 for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
2831 memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
Mark Brownf701a2e2011-03-09 19:31:01 +00002832 sizeof(struct wm8994_fll_config));
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002833 ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002834 if (ret < 0)
2835 dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
2836 i + 1, ret);
2837 }
2838
2839 wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
2840
2841 return 0;
2842}
2843
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002844static int wm8994_resume(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002845{
Mark Brownb2c812e2010-04-14 15:35:19 +09002846 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01002847 struct wm8994 *control = wm8994->wm8994;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002848 int i, ret;
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00002849 unsigned int val, mask;
2850
2851 if (wm8994->revision < 4) {
2852 /* force a HW read */
2853 val = wm8994_reg_read(codec->control_data,
2854 WM8994_POWER_MANAGEMENT_5);
2855
2856 /* modify the cache only */
2857 codec->cache_only = 1;
2858 mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
2859 WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
2860 val &= mask;
2861 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
2862 mask, val);
2863 codec->cache_only = 0;
2864 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002865
2866 /* Restore the registers */
Mark Brownca9aef52010-11-26 17:23:41 +00002867 ret = snd_soc_cache_sync(codec);
2868 if (ret != 0)
2869 dev_err(codec->dev, "Failed to sync cache: %d\n", ret);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002870
2871 wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
2872
2873 for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
Mark Brown6a2f1ee2010-05-10 18:36:37 +01002874 if (!wm8994->fll_suspend[i].out)
2875 continue;
2876
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002877 ret = _wm8994_set_fll(codec, i + 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002878 wm8994->fll_suspend[i].src,
2879 wm8994->fll_suspend[i].in,
2880 wm8994->fll_suspend[i].out);
2881 if (ret < 0)
2882 dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
2883 i + 1, ret);
2884 }
2885
Mark Brownca629922011-05-11 14:34:53 +02002886 switch (control->type) {
2887 case WM8994:
2888 if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
2889 snd_soc_update_bits(codec, WM8994_MICBIAS,
2890 WM8994_MICD_ENA, WM8994_MICD_ENA);
2891 break;
Mark Brown81204c82011-05-24 17:35:53 +08002892 case WM1811:
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002893 if (wm8994->jackdet && wm8994->jack_cb) {
2894 /* Restart from idle */
2895 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
2896 WM1811_JACKDET_MODE_MASK,
2897 WM1811_JACKDET_MODE_JACK);
2898 break;
2899 }
Mark Brownca629922011-05-11 14:34:53 +02002900 case WM8958:
2901 if (wm8994->jack_cb)
2902 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
2903 WM8958_MICD_ENA, WM8958_MICD_ENA);
2904 break;
2905 }
2906
Mark Brown9e6e96a2010-01-29 17:47:12 +00002907 return 0;
2908}
2909#else
2910#define wm8994_suspend NULL
2911#define wm8994_resume NULL
2912#endif
2913
2914static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
2915{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002916 struct snd_soc_codec *codec = wm8994->codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002917 struct wm8994_pdata *pdata = wm8994->pdata;
2918 struct snd_kcontrol_new controls[] = {
2919 SOC_ENUM_EXT("AIF1.1 EQ Mode",
2920 wm8994->retune_mobile_enum,
2921 wm8994_get_retune_mobile_enum,
2922 wm8994_put_retune_mobile_enum),
2923 SOC_ENUM_EXT("AIF1.2 EQ Mode",
2924 wm8994->retune_mobile_enum,
2925 wm8994_get_retune_mobile_enum,
2926 wm8994_put_retune_mobile_enum),
2927 SOC_ENUM_EXT("AIF2 EQ Mode",
2928 wm8994->retune_mobile_enum,
2929 wm8994_get_retune_mobile_enum,
2930 wm8994_put_retune_mobile_enum),
2931 };
2932 int ret, i, j;
2933 const char **t;
2934
2935 /* We need an array of texts for the enum API but the number
2936 * of texts is likely to be less than the number of
2937 * configurations due to the sample rate dependency of the
2938 * configurations. */
2939 wm8994->num_retune_mobile_texts = 0;
2940 wm8994->retune_mobile_texts = NULL;
2941 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
2942 for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
2943 if (strcmp(pdata->retune_mobile_cfgs[i].name,
2944 wm8994->retune_mobile_texts[j]) == 0)
2945 break;
2946 }
2947
2948 if (j != wm8994->num_retune_mobile_texts)
2949 continue;
2950
2951 /* Expand the array... */
2952 t = krealloc(wm8994->retune_mobile_texts,
2953 sizeof(char *) *
2954 (wm8994->num_retune_mobile_texts + 1),
2955 GFP_KERNEL);
2956 if (t == NULL)
2957 continue;
2958
2959 /* ...store the new entry... */
2960 t[wm8994->num_retune_mobile_texts] =
2961 pdata->retune_mobile_cfgs[i].name;
2962
2963 /* ...and remember the new version. */
2964 wm8994->num_retune_mobile_texts++;
2965 wm8994->retune_mobile_texts = t;
2966 }
2967
2968 dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
2969 wm8994->num_retune_mobile_texts);
2970
2971 wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
2972 wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
2973
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002974 ret = snd_soc_add_controls(wm8994->codec, controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002975 ARRAY_SIZE(controls));
2976 if (ret != 0)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002977 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002978 "Failed to add ReTune Mobile controls: %d\n", ret);
2979}
2980
2981static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
2982{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002983 struct snd_soc_codec *codec = wm8994->codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002984 struct wm8994_pdata *pdata = wm8994->pdata;
2985 int ret, i;
2986
2987 if (!pdata)
2988 return;
2989
2990 wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
2991 pdata->lineout2_diff,
2992 pdata->lineout1fb,
2993 pdata->lineout2fb,
2994 pdata->jd_scthr,
2995 pdata->jd_thr,
2996 pdata->micbias1_lvl,
2997 pdata->micbias2_lvl);
2998
2999 dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
3000
3001 if (pdata->num_drc_cfgs) {
3002 struct snd_kcontrol_new controls[] = {
3003 SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
3004 wm8994_get_drc_enum, wm8994_put_drc_enum),
3005 SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
3006 wm8994_get_drc_enum, wm8994_put_drc_enum),
3007 SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
3008 wm8994_get_drc_enum, wm8994_put_drc_enum),
3009 };
3010
3011 /* We need an array of texts for the enum API */
3012 wm8994->drc_texts = kmalloc(sizeof(char *)
3013 * pdata->num_drc_cfgs, GFP_KERNEL);
3014 if (!wm8994->drc_texts) {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003015 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003016 "Failed to allocate %d DRC config texts\n",
3017 pdata->num_drc_cfgs);
3018 return;
3019 }
3020
3021 for (i = 0; i < pdata->num_drc_cfgs; i++)
3022 wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
3023
3024 wm8994->drc_enum.max = pdata->num_drc_cfgs;
3025 wm8994->drc_enum.texts = wm8994->drc_texts;
3026
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003027 ret = snd_soc_add_controls(wm8994->codec, controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003028 ARRAY_SIZE(controls));
3029 if (ret != 0)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003030 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003031 "Failed to add DRC mode controls: %d\n", ret);
3032
3033 for (i = 0; i < WM8994_NUM_DRC; i++)
3034 wm8994_set_drc(codec, i);
3035 }
3036
3037 dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
3038 pdata->num_retune_mobile_cfgs);
3039
3040 if (pdata->num_retune_mobile_cfgs)
3041 wm8994_handle_retune_mobile_pdata(wm8994);
3042 else
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003043 snd_soc_add_controls(wm8994->codec, wm8994_eq_controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003044 ARRAY_SIZE(wm8994_eq_controls));
Mark Brown48e028e2011-02-21 17:11:59 -08003045
3046 for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
3047 if (pdata->micbias[i]) {
3048 snd_soc_write(codec, WM8958_MICBIAS1 + i,
3049 pdata->micbias[i] & 0xffff);
3050 }
3051 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00003052}
3053
Mark Brown88766982010-03-29 20:57:12 +01003054/**
3055 * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
3056 *
3057 * @codec: WM8994 codec
3058 * @jack: jack to report detection events on
3059 * @micbias: microphone bias to detect on
3060 * @det: value to report for presence detection
3061 * @shrt: value to report for short detection
3062 *
3063 * Enable microphone detection via IRQ on the WM8994. If GPIOs are
3064 * being used to bring out signals to the processor then only platform
Mark Brown5ab230a2010-09-06 14:59:34 +01003065 * data configuration is needed for WM8994 and processor GPIOs should
Mark Brown88766982010-03-29 20:57:12 +01003066 * be configured using snd_soc_jack_add_gpios() instead.
3067 *
3068 * Configuration of detection levels is available via the micbias1_lvl
3069 * and micbias2_lvl platform data members.
3070 */
3071int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
3072 int micbias, int det, int shrt)
3073{
Mark Brownb2c812e2010-04-14 15:35:19 +09003074 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown88766982010-03-29 20:57:12 +01003075 struct wm8994_micdet *micdet;
Mark Brown2a8a8562011-07-24 12:20:41 +01003076 struct wm8994 *control = wm8994->wm8994;
Mark Brown88766982010-03-29 20:57:12 +01003077 int reg;
3078
Mark Brown3a423152010-11-26 15:21:06 +00003079 if (control->type != WM8994)
3080 return -EINVAL;
3081
Mark Brown88766982010-03-29 20:57:12 +01003082 switch (micbias) {
3083 case 1:
3084 micdet = &wm8994->micdet[0];
3085 break;
3086 case 2:
3087 micdet = &wm8994->micdet[1];
3088 break;
3089 default:
3090 return -EINVAL;
3091 }
3092
3093 dev_dbg(codec->dev, "Configuring microphone detection on %d: %x %x\n",
3094 micbias, det, shrt);
3095
3096 /* Store the configuration */
3097 micdet->jack = jack;
3098 micdet->det = det;
3099 micdet->shrt = shrt;
3100
3101 /* If either of the jacks is set up then enable detection */
3102 if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
3103 reg = WM8994_MICD_ENA;
3104 else
3105 reg = 0;
3106
3107 snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
3108
3109 return 0;
3110}
3111EXPORT_SYMBOL_GPL(wm8994_mic_detect);
3112
3113static irqreturn_t wm8994_mic_irq(int irq, void *data)
3114{
3115 struct wm8994_priv *priv = data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003116 struct snd_soc_codec *codec = priv->codec;
Mark Brown88766982010-03-29 20:57:12 +01003117 int reg;
3118 int report;
3119
Mark Brown7116f452010-12-29 13:05:21 +00003120#ifndef CONFIG_SND_SOC_WM8994_MODULE
Mark Brown2bbb5d62010-12-05 12:50:12 +00003121 trace_snd_soc_jack_irq(dev_name(codec->dev));
Mark Brown7116f452010-12-29 13:05:21 +00003122#endif
Mark Brown2bbb5d62010-12-05 12:50:12 +00003123
Mark Brown88766982010-03-29 20:57:12 +01003124 reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2);
3125 if (reg < 0) {
3126 dev_err(codec->dev, "Failed to read microphone status: %d\n",
3127 reg);
3128 return IRQ_HANDLED;
3129 }
3130
3131 dev_dbg(codec->dev, "Microphone status: %x\n", reg);
3132
3133 report = 0;
3134 if (reg & WM8994_MIC1_DET_STS)
3135 report |= priv->micdet[0].det;
3136 if (reg & WM8994_MIC1_SHRT_STS)
3137 report |= priv->micdet[0].shrt;
3138 snd_soc_jack_report(priv->micdet[0].jack, report,
3139 priv->micdet[0].det | priv->micdet[0].shrt);
3140
3141 report = 0;
3142 if (reg & WM8994_MIC2_DET_STS)
3143 report |= priv->micdet[1].det;
3144 if (reg & WM8994_MIC2_SHRT_STS)
3145 report |= priv->micdet[1].shrt;
3146 snd_soc_jack_report(priv->micdet[1].jack, report,
3147 priv->micdet[1].det | priv->micdet[1].shrt);
3148
3149 return IRQ_HANDLED;
3150}
3151
Mark Brown821edd22010-11-26 15:21:09 +00003152/* Default microphone detection handler for WM8958 - the user can
3153 * override this if they wish.
3154 */
3155static void wm8958_default_micdet(u16 status, void *data)
3156{
3157 struct snd_soc_codec *codec = data;
3158 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown45857902011-11-30 10:55:14 +00003159 int report;
Mark Brown821edd22010-11-26 15:21:09 +00003160
Mark Browna1691342011-11-30 14:56:40 +00003161 dev_dbg(codec->dev, "MICDET %x\n", status);
3162
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003163 /* Either nothing present or just starting detection */
Mark Brownb00adf72011-08-13 11:57:18 +09003164 if (!(status & WM8958_MICD_STS)) {
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003165 if (!wm8994->jackdet) {
3166 /* If nothing present then clear our statuses */
3167 dev_dbg(codec->dev, "Detected open circuit\n");
3168 wm8994->jack_mic = false;
3169 wm8994->mic_detecting = true;
Mark Brown821edd22010-11-26 15:21:09 +00003170
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003171 wm8958_micd_set_rate(codec);
Mark Brown821edd22010-11-26 15:21:09 +00003172
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003173 snd_soc_jack_report(wm8994->micdet[0].jack, 0,
3174 wm8994->btn_mask |
3175 SND_JACK_HEADSET);
3176 }
Mark Brownb00adf72011-08-13 11:57:18 +09003177 return;
3178 }
3179
3180 /* If the measurement is showing a high impedence we've got a
3181 * microphone.
3182 */
Mark Brown157a75e2011-11-30 13:43:51 +00003183 if (wm8994->mic_detecting && (status & 0x600)) {
Mark Brownb00adf72011-08-13 11:57:18 +09003184 dev_dbg(codec->dev, "Detected microphone\n");
3185
Mark Brown157a75e2011-11-30 13:43:51 +00003186 wm8994->mic_detecting = false;
Mark Brownb00adf72011-08-13 11:57:18 +09003187 wm8994->jack_mic = true;
3188
3189 wm8958_micd_set_rate(codec);
3190
3191 snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADSET,
3192 SND_JACK_HEADSET);
3193 }
3194
3195
Mark Brown157a75e2011-11-30 13:43:51 +00003196 if (wm8994->mic_detecting && status & 0x4) {
Mark Brownb00adf72011-08-13 11:57:18 +09003197 dev_dbg(codec->dev, "Detected headphone\n");
Mark Brown157a75e2011-11-30 13:43:51 +00003198 wm8994->mic_detecting = false;
Mark Brownb00adf72011-08-13 11:57:18 +09003199
3200 wm8958_micd_set_rate(codec);
3201
3202 snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADPHONE,
3203 SND_JACK_HEADSET);
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003204
3205 /* If we have jackdet that will detect removal */
3206 if (wm8994->jackdet) {
3207 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3208 WM8958_MICD_ENA, 0);
3209
3210 wm1811_jackdet_set_mode(codec,
3211 WM1811_JACKDET_MODE_JACK);
3212 }
Mark Brownb00adf72011-08-13 11:57:18 +09003213 }
3214
3215 /* Report short circuit as a button */
3216 if (wm8994->jack_mic) {
Mark Brown45857902011-11-30 10:55:14 +00003217 report = 0;
Mark Brownb00adf72011-08-13 11:57:18 +09003218 if (status & 0x4)
Mark Brown45857902011-11-30 10:55:14 +00003219 report |= SND_JACK_BTN_0;
3220
3221 if (status & 0x8)
3222 report |= SND_JACK_BTN_1;
3223
3224 if (status & 0x10)
3225 report |= SND_JACK_BTN_2;
3226
3227 if (status & 0x20)
3228 report |= SND_JACK_BTN_3;
3229
3230 if (status & 0x40)
3231 report |= SND_JACK_BTN_4;
3232
3233 if (status & 0x80)
3234 report |= SND_JACK_BTN_5;
3235
3236 snd_soc_jack_report(wm8994->micdet[0].jack, report,
3237 wm8994->btn_mask);
Mark Brownb00adf72011-08-13 11:57:18 +09003238 }
Mark Brown821edd22010-11-26 15:21:09 +00003239}
3240
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003241static irqreturn_t wm1811_jackdet_irq(int irq, void *data)
3242{
3243 struct wm8994_priv *wm8994 = data;
3244 struct snd_soc_codec *codec = wm8994->codec;
3245 int reg;
3246
3247 mutex_lock(&wm8994->accdet_lock);
3248
3249 reg = snd_soc_read(codec, WM1811_JACKDET_CTRL);
3250 if (reg < 0) {
3251 dev_err(codec->dev, "Failed to read jack status: %d\n", reg);
3252 mutex_unlock(&wm8994->accdet_lock);
3253 return IRQ_NONE;
3254 }
3255
3256 dev_dbg(codec->dev, "JACKDET %x\n", reg);
3257
3258 if (reg & WM1811_JACKDET_LVL) {
3259 dev_dbg(codec->dev, "Jack detected\n");
3260
3261 snd_soc_jack_report(wm8994->micdet[0].jack,
3262 SND_JACK_MECHANICAL, SND_JACK_MECHANICAL);
3263
3264 /*
3265 * Start off measument of microphone impedence to find
3266 * out what's actually there.
3267 */
3268 wm8994->mic_detecting = true;
3269 wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_MIC);
3270 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3271 WM8958_MICD_ENA, WM8958_MICD_ENA);
3272 } else {
3273 dev_dbg(codec->dev, "Jack not detected\n");
3274
3275 snd_soc_jack_report(wm8994->micdet[0].jack, 0,
3276 SND_JACK_MECHANICAL | SND_JACK_HEADSET |
3277 wm8994->btn_mask);
3278
3279 wm8994->mic_detecting = false;
3280 wm8994->jack_mic = false;
3281 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3282 WM8958_MICD_ENA, 0);
3283 wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_JACK);
3284 }
3285
3286 mutex_unlock(&wm8994->accdet_lock);
3287
3288 return IRQ_HANDLED;
3289}
3290
Mark Brown821edd22010-11-26 15:21:09 +00003291/**
3292 * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
3293 *
3294 * @codec: WM8958 codec
3295 * @jack: jack to report detection events on
3296 *
3297 * Enable microphone detection functionality for the WM8958. By
3298 * default simple detection which supports the detection of up to 6
3299 * buttons plus video and microphone functionality is supported.
3300 *
3301 * The WM8958 has an advanced jack detection facility which is able to
3302 * support complex accessory detection, especially when used in
3303 * conjunction with external circuitry. In order to provide maximum
3304 * flexiblity a callback is provided which allows a completely custom
3305 * detection algorithm.
3306 */
3307int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
3308 wm8958_micdet_cb cb, void *cb_data)
3309{
3310 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01003311 struct wm8994 *control = wm8994->wm8994;
Mark Brown45857902011-11-30 10:55:14 +00003312 u16 micd_lvl_sel;
Mark Brown821edd22010-11-26 15:21:09 +00003313
Mark Brown81204c82011-05-24 17:35:53 +08003314 switch (control->type) {
3315 case WM1811:
3316 case WM8958:
3317 break;
3318 default:
Mark Brown821edd22010-11-26 15:21:09 +00003319 return -EINVAL;
Mark Brown81204c82011-05-24 17:35:53 +08003320 }
Mark Brown821edd22010-11-26 15:21:09 +00003321
3322 if (jack) {
3323 if (!cb) {
3324 dev_dbg(codec->dev, "Using default micdet callback\n");
3325 cb = wm8958_default_micdet;
3326 cb_data = codec;
3327 }
3328
Mark Brown4cdf5e42011-11-29 14:36:17 +00003329 snd_soc_dapm_force_enable_pin(&codec->dapm, "CLK_SYS");
3330
Mark Brown821edd22010-11-26 15:21:09 +00003331 wm8994->micdet[0].jack = jack;
3332 wm8994->jack_cb = cb;
3333 wm8994->jack_cb_data = cb_data;
3334
Mark Brown157a75e2011-11-30 13:43:51 +00003335 wm8994->mic_detecting = true;
Mark Brownb00adf72011-08-13 11:57:18 +09003336 wm8994->jack_mic = false;
3337
3338 wm8958_micd_set_rate(codec);
3339
Mark Brown45857902011-11-30 10:55:14 +00003340 /* Detect microphones and short circuits by default */
3341 if (wm8994->pdata->micd_lvl_sel)
3342 micd_lvl_sel = wm8994->pdata->micd_lvl_sel;
3343 else
3344 micd_lvl_sel = 0x41;
3345
3346 wm8994->btn_mask = SND_JACK_BTN_0 | SND_JACK_BTN_1 |
3347 SND_JACK_BTN_2 | SND_JACK_BTN_3 |
3348 SND_JACK_BTN_4 | SND_JACK_BTN_5;
3349
Mark Brownb00adf72011-08-13 11:57:18 +09003350 snd_soc_update_bits(codec, WM8958_MIC_DETECT_2,
Mark Brown45857902011-11-30 10:55:14 +00003351 WM8958_MICD_LVL_SEL_MASK, micd_lvl_sel);
Mark Brownb00adf72011-08-13 11:57:18 +09003352
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003353 WARN_ON(codec->dapm.bias_level > SND_SOC_BIAS_STANDBY);
3354
3355 /*
3356 * If we can use jack detection start off with that,
3357 * otherwise jump straight to microphone detection.
3358 */
3359 if (wm8994->jackdet) {
3360 snd_soc_update_bits(codec, WM8994_LDO_1,
3361 WM8994_LDO1_DISCH, 0);
3362 wm1811_jackdet_set_mode(codec,
3363 WM1811_JACKDET_MODE_JACK);
3364 } else {
3365 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3366 WM8958_MICD_ENA, WM8958_MICD_ENA);
3367 }
3368
Mark Brown821edd22010-11-26 15:21:09 +00003369 } else {
3370 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3371 WM8958_MICD_ENA, 0);
Mark Brown4cdf5e42011-11-29 14:36:17 +00003372 snd_soc_dapm_disable_pin(&codec->dapm, "CLK_SYS");
Mark Brown821edd22010-11-26 15:21:09 +00003373 }
3374
3375 return 0;
3376}
3377EXPORT_SYMBOL_GPL(wm8958_mic_detect);
3378
3379static irqreturn_t wm8958_mic_irq(int irq, void *data)
3380{
3381 struct wm8994_priv *wm8994 = data;
3382 struct snd_soc_codec *codec = wm8994->codec;
Mark Brown19940b32011-08-19 18:05:05 +09003383 int reg, count;
Mark Brown821edd22010-11-26 15:21:09 +00003384
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003385 mutex_lock(&wm8994->accdet_lock);
3386
3387 /*
3388 * Jack detection may have detected a removal simulataneously
3389 * with an update of the MICDET status; if so it will have
3390 * stopped detection and we can ignore this interrupt.
3391 */
3392 if (!(snd_soc_read(codec, WM8958_MIC_DETECT_1) & WM8958_MICD_ENA)) {
3393 mutex_unlock(&wm8994->accdet_lock);
3394 return IRQ_HANDLED;
3395 }
3396
Mark Brown19940b32011-08-19 18:05:05 +09003397 /* We may occasionally read a detection without an impedence
3398 * range being provided - if that happens loop again.
3399 */
3400 count = 10;
3401 do {
3402 reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
3403 if (reg < 0) {
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003404 mutex_unlock(&wm8994->accdet_lock);
Mark Brown19940b32011-08-19 18:05:05 +09003405 dev_err(codec->dev,
3406 "Failed to read mic detect status: %d\n",
3407 reg);
3408 return IRQ_NONE;
3409 }
Mark Brown821edd22010-11-26 15:21:09 +00003410
Mark Brown19940b32011-08-19 18:05:05 +09003411 if (!(reg & WM8958_MICD_VALID)) {
3412 dev_dbg(codec->dev, "Mic detect data not valid\n");
3413 goto out;
3414 }
3415
3416 if (!(reg & WM8958_MICD_STS) || (reg & WM8958_MICD_LVL_MASK))
3417 break;
3418
3419 msleep(1);
3420 } while (count--);
3421
3422 if (count == 0)
3423 dev_warn(codec->dev, "No impedence range reported for jack\n");
Mark Brown821edd22010-11-26 15:21:09 +00003424
Mark Brown7116f452010-12-29 13:05:21 +00003425#ifndef CONFIG_SND_SOC_WM8994_MODULE
Mark Brown2bbb5d62010-12-05 12:50:12 +00003426 trace_snd_soc_jack_irq(dev_name(codec->dev));
Mark Brown7116f452010-12-29 13:05:21 +00003427#endif
Mark Brown2bbb5d62010-12-05 12:50:12 +00003428
Mark Brown821edd22010-11-26 15:21:09 +00003429 if (wm8994->jack_cb)
3430 wm8994->jack_cb(reg, wm8994->jack_cb_data);
3431 else
3432 dev_warn(codec->dev, "Accessory detection with no callback\n");
3433
3434out:
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003435 mutex_unlock(&wm8994->accdet_lock);
3436
Mark Brown821edd22010-11-26 15:21:09 +00003437 return IRQ_HANDLED;
3438}
3439
Mark Brown3b1af3f2011-07-14 12:38:18 +09003440static irqreturn_t wm8994_fifo_error(int irq, void *data)
3441{
3442 struct snd_soc_codec *codec = data;
3443
3444 dev_err(codec->dev, "FIFO error\n");
3445
3446 return IRQ_HANDLED;
3447}
3448
Mark Brownf0b182b2011-08-16 12:01:27 +09003449static irqreturn_t wm8994_temp_warn(int irq, void *data)
3450{
3451 struct snd_soc_codec *codec = data;
3452
3453 dev_err(codec->dev, "Thermal warning\n");
3454
3455 return IRQ_HANDLED;
3456}
3457
3458static irqreturn_t wm8994_temp_shut(int irq, void *data)
3459{
3460 struct snd_soc_codec *codec = data;
3461
3462 dev_crit(codec->dev, "Thermal shutdown\n");
3463
3464 return IRQ_HANDLED;
3465}
3466
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003467static int wm8994_codec_probe(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00003468{
Mark Brown3a423152010-11-26 15:21:06 +00003469 struct wm8994 *control;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003470 struct wm8994_priv *wm8994;
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003471 struct snd_soc_dapm_context *dapm = &codec->dapm;
Mark Brownec62dbd2010-08-15 14:56:40 +01003472 int ret, i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003473
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003474 codec->control_data = dev_get_drvdata(codec->dev->parent);
Mark Brown3a423152010-11-26 15:21:06 +00003475 control = codec->control_data;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003476
3477 wm8994 = kzalloc(sizeof(struct wm8994_priv), GFP_KERNEL);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003478 if (wm8994 == NULL)
Mark Brown9e6e96a2010-01-29 17:47:12 +00003479 return -ENOMEM;
Mark Brownb2c812e2010-04-14 15:35:19 +09003480 snd_soc_codec_set_drvdata(codec, wm8994);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003481
Mark Brown2a8a8562011-07-24 12:20:41 +01003482
3483 wm8994->wm8994 = dev_get_drvdata(codec->dev->parent);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003484 wm8994->pdata = dev_get_platdata(codec->dev->parent);
3485 wm8994->codec = codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003486
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003487 mutex_init(&wm8994->accdet_lock);
3488
Mark Brownc7ebf932011-07-12 19:47:59 +09003489 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
3490 init_completion(&wm8994->fll_locked[i]);
3491
Mark Brown9b7c5252011-02-17 20:05:44 -08003492 if (wm8994->pdata && wm8994->pdata->micdet_irq)
3493 wm8994->micdet_irq = wm8994->pdata->micdet_irq;
3494 else if (wm8994->pdata && wm8994->pdata->irq_base)
3495 wm8994->micdet_irq = wm8994->pdata->irq_base +
3496 WM8994_IRQ_MIC1_DET;
3497
Mark Brown39fb51a2010-11-26 17:23:43 +00003498 pm_runtime_enable(codec->dev);
3499 pm_runtime_resume(codec->dev);
3500
Mark Brownca9aef52010-11-26 17:23:41 +00003501 /* Read our current status back from the chip - we don't want to
3502 * reset as this may interfere with the GPIO or LDO operation. */
3503 for (i = 0; i < WM8994_CACHE_SIZE; i++) {
Dimitris Papastamosd4754ec2011-01-13 12:20:37 +00003504 if (!wm8994_readable(codec, i) || wm8994_volatile(codec, i))
Mark Brownca9aef52010-11-26 17:23:41 +00003505 continue;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003506
Mark Brownca9aef52010-11-26 17:23:41 +00003507 ret = wm8994_reg_read(codec->control_data, i);
3508 if (ret <= 0)
3509 continue;
3510
3511 ret = snd_soc_cache_write(codec, i, ret);
3512 if (ret != 0) {
3513 dev_err(codec->dev,
3514 "Failed to initialise cache for 0x%x: %d\n",
3515 i, ret);
3516 goto err;
3517 }
3518 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00003519
3520 /* Set revision-specific configuration */
Mark Brownb6b05692010-08-13 12:58:20 +01003521 wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
Mark Brown3a423152010-11-26 15:21:06 +00003522 switch (control->type) {
3523 case WM8994:
3524 switch (wm8994->revision) {
3525 case 2:
3526 case 3:
Mark Brown4537c4e2011-08-01 13:10:16 +09003527 wm8994->hubs.dcs_codes_l = -5;
3528 wm8994->hubs.dcs_codes_r = -5;
Mark Brown3a423152010-11-26 15:21:06 +00003529 wm8994->hubs.hp_startup_mode = 1;
3530 wm8994->hubs.dcs_readback_mode = 1;
Mark Brownf9acf9f2011-06-07 23:23:52 +01003531 wm8994->hubs.series_startup = 1;
Mark Brown3a423152010-11-26 15:21:06 +00003532 break;
3533 default:
Mark Brown79ef0ab2011-08-01 13:02:17 +09003534 wm8994->hubs.dcs_readback_mode = 2;
Mark Brown3a423152010-11-26 15:21:06 +00003535 break;
3536 }
Mark Brown280ec8b2011-08-10 22:19:19 +09003537 break;
Mark Brown3a423152010-11-26 15:21:06 +00003538
3539 case WM8958:
Mark Brown8437f702010-03-29 17:09:45 +01003540 wm8994->hubs.dcs_readback_mode = 1;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003541 break;
Mark Brown3a423152010-11-26 15:21:06 +00003542
Mark Brown81204c82011-05-24 17:35:53 +08003543 case WM1811:
3544 wm8994->hubs.dcs_readback_mode = 2;
3545 wm8994->hubs.no_series_update = 1;
3546
3547 switch (wm8994->revision) {
3548 case 0:
3549 case 1:
Mark Brownfc8e6e82011-11-28 18:48:46 +00003550 case 2:
3551 case 3:
Mark Brown6473a142011-10-17 19:38:52 +01003552 wm8994->hubs.dcs_codes_l = -9;
3553 wm8994->hubs.dcs_codes_r = -5;
Mark Brown81204c82011-05-24 17:35:53 +08003554 break;
3555 default:
3556 break;
3557 }
3558
3559 snd_soc_update_bits(codec, WM8994_ANALOGUE_HP_1,
3560 WM1811_HPOUT1_ATTN, WM1811_HPOUT1_ATTN);
3561 break;
3562
Mark Brown9e6e96a2010-01-29 17:47:12 +00003563 default:
3564 break;
3565 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00003566
Mark Brown2a8a8562011-07-24 12:20:41 +01003567 wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR,
Mark Brown3b1af3f2011-07-14 12:38:18 +09003568 wm8994_fifo_error, "FIFO error", codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01003569 wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN,
Mark Brownf0b182b2011-08-16 12:01:27 +09003570 wm8994_temp_warn, "Thermal warning", codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01003571 wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT,
Mark Brownf0b182b2011-08-16 12:01:27 +09003572 wm8994_temp_shut, "Thermal shutdown", codec);
Mark Brown3b1af3f2011-07-14 12:38:18 +09003573
Mark Brown2a8a8562011-07-24 12:20:41 +01003574 ret = wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
Mark Brownb30ead52011-07-12 15:47:17 +09003575 wm_hubs_dcs_done, "DC servo done",
3576 &wm8994->hubs);
3577 if (ret == 0)
3578 wm8994->hubs.dcs_done_irq = true;
3579
Mark Brown3a423152010-11-26 15:21:06 +00003580 switch (control->type) {
3581 case WM8994:
Mark Brown9b7c5252011-02-17 20:05:44 -08003582 if (wm8994->micdet_irq) {
3583 ret = request_threaded_irq(wm8994->micdet_irq, NULL,
3584 wm8994_mic_irq,
3585 IRQF_TRIGGER_RISING,
3586 "Mic1 detect",
3587 wm8994);
3588 if (ret != 0)
3589 dev_warn(codec->dev,
3590 "Failed to request Mic1 detect IRQ: %d\n",
3591 ret);
3592 }
Mark Brown88766982010-03-29 20:57:12 +01003593
Mark Brown2a8a8562011-07-24 12:20:41 +01003594 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brown3a423152010-11-26 15:21:06 +00003595 WM8994_IRQ_MIC1_SHRT,
3596 wm8994_mic_irq, "Mic 1 short",
3597 wm8994);
3598 if (ret != 0)
3599 dev_warn(codec->dev,
3600 "Failed to request Mic1 short IRQ: %d\n",
3601 ret);
Mark Brown88766982010-03-29 20:57:12 +01003602
Mark Brown2a8a8562011-07-24 12:20:41 +01003603 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brown3a423152010-11-26 15:21:06 +00003604 WM8994_IRQ_MIC2_DET,
3605 wm8994_mic_irq, "Mic 2 detect",
3606 wm8994);
3607 if (ret != 0)
3608 dev_warn(codec->dev,
3609 "Failed to request Mic2 detect IRQ: %d\n",
3610 ret);
Mark Brown88766982010-03-29 20:57:12 +01003611
Mark Brown2a8a8562011-07-24 12:20:41 +01003612 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brown3a423152010-11-26 15:21:06 +00003613 WM8994_IRQ_MIC2_SHRT,
3614 wm8994_mic_irq, "Mic 2 short",
3615 wm8994);
3616 if (ret != 0)
3617 dev_warn(codec->dev,
3618 "Failed to request Mic2 short IRQ: %d\n",
3619 ret);
3620 break;
Mark Brown821edd22010-11-26 15:21:09 +00003621
3622 case WM8958:
Mark Brown81204c82011-05-24 17:35:53 +08003623 case WM1811:
Mark Brown9b7c5252011-02-17 20:05:44 -08003624 if (wm8994->micdet_irq) {
3625 ret = request_threaded_irq(wm8994->micdet_irq, NULL,
3626 wm8958_mic_irq,
3627 IRQF_TRIGGER_RISING,
3628 "Mic detect",
3629 wm8994);
3630 if (ret != 0)
3631 dev_warn(codec->dev,
3632 "Failed to request Mic detect IRQ: %d\n",
3633 ret);
3634 }
Mark Brown3a423152010-11-26 15:21:06 +00003635 }
Mark Brown88766982010-03-29 20:57:12 +01003636
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003637 switch (control->type) {
3638 case WM1811:
3639 if (wm8994->revision > 1) {
3640 ret = wm8994_request_irq(wm8994->wm8994,
3641 WM8994_IRQ_GPIO(6),
3642 wm1811_jackdet_irq, "JACKDET",
3643 wm8994);
3644 if (ret == 0)
3645 wm8994->jackdet = true;
3646 }
3647 break;
3648 default:
3649 break;
3650 }
3651
Mark Brownc7ebf932011-07-12 19:47:59 +09003652 wm8994->fll_locked_irq = true;
3653 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++) {
Mark Brown2a8a8562011-07-24 12:20:41 +01003654 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brownc7ebf932011-07-12 19:47:59 +09003655 WM8994_IRQ_FLL1_LOCK + i,
3656 wm8994_fll_locked_irq, "FLL lock",
3657 &wm8994->fll_locked[i]);
3658 if (ret != 0)
3659 wm8994->fll_locked_irq = false;
3660 }
3661
Mark Brown9e6e96a2010-01-29 17:47:12 +00003662 /* Remember if AIFnLRCLK is configured as a GPIO. This should be
3663 * configured on init - if a system wants to do this dynamically
3664 * at runtime we can deal with that then.
3665 */
3666 ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_1);
3667 if (ret < 0) {
3668 dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
Mark Brown88766982010-03-29 20:57:12 +01003669 goto err_irq;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003670 }
3671 if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
3672 wm8994->lrclk_shared[0] = 1;
3673 wm8994_dai[0].symmetric_rates = 1;
3674 } else {
3675 wm8994->lrclk_shared[0] = 0;
3676 }
3677
3678 ret = wm8994_reg_read(codec->control_data, WM8994_GPIO_6);
3679 if (ret < 0) {
3680 dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
Mark Brown88766982010-03-29 20:57:12 +01003681 goto err_irq;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003682 }
3683 if ((ret & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
3684 wm8994->lrclk_shared[1] = 1;
3685 wm8994_dai[1].symmetric_rates = 1;
3686 } else {
3687 wm8994->lrclk_shared[1] = 0;
3688 }
3689
Mark Brown9e6e96a2010-01-29 17:47:12 +00003690 wm8994_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
3691
Mark Brown9e6e96a2010-01-29 17:47:12 +00003692 /* Latch volume updates (right only; we always do left then right). */
Mark Brownbaa81602011-04-06 10:52:42 +09003693 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_LEFT_VOLUME,
3694 WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003695 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
3696 WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003697 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_LEFT_VOLUME,
3698 WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003699 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
3700 WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003701 snd_soc_update_bits(codec, WM8994_AIF2_DAC_LEFT_VOLUME,
3702 WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003703 snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
3704 WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003705 snd_soc_update_bits(codec, WM8994_AIF1_ADC1_LEFT_VOLUME,
3706 WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003707 snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
3708 WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003709 snd_soc_update_bits(codec, WM8994_AIF1_ADC2_LEFT_VOLUME,
3710 WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003711 snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
3712 WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003713 snd_soc_update_bits(codec, WM8994_AIF2_ADC_LEFT_VOLUME,
3714 WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003715 snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
3716 WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003717 snd_soc_update_bits(codec, WM8994_DAC1_LEFT_VOLUME,
3718 WM8994_DAC1_VU, WM8994_DAC1_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003719 snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
3720 WM8994_DAC1_VU, WM8994_DAC1_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003721 snd_soc_update_bits(codec, WM8994_DAC2_LEFT_VOLUME,
3722 WM8994_DAC2_VU, WM8994_DAC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003723 snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
3724 WM8994_DAC2_VU, WM8994_DAC2_VU);
3725
3726 /* Set the low bit of the 3D stereo depth so TLV matches */
3727 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
3728 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
3729 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
3730 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
3731 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
3732 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
3733 snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
3734 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
3735 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
3736
Mark Brown5b739672011-07-06 00:08:43 -07003737 /* Unconditionally enable AIF1 ADC TDM mode on chips which can
3738 * use this; it only affects behaviour on idle TDM clock
3739 * cycles. */
3740 switch (control->type) {
3741 case WM8994:
3742 case WM8958:
3743 snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
3744 WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
3745 break;
3746 default:
3747 break;
3748 }
Mark Brownd1ce6b22010-07-20 10:13:14 +01003749
Mark Brown500fa302011-11-29 19:58:19 +00003750 /* Put MICBIAS into bypass mode by default on newer devices */
3751 switch (control->type) {
3752 case WM8958:
3753 case WM1811:
3754 snd_soc_update_bits(codec, WM8958_MICBIAS1,
3755 WM8958_MICB1_MODE, WM8958_MICB1_MODE);
3756 snd_soc_update_bits(codec, WM8958_MICBIAS2,
3757 WM8958_MICB2_MODE, WM8958_MICB2_MODE);
3758 break;
3759 default:
3760 break;
3761 }
3762
Mark Brown9e6e96a2010-01-29 17:47:12 +00003763 wm8994_update_class_w(codec);
3764
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003765 wm8994_handle_pdata(wm8994);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003766
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003767 wm_hubs_add_analogue_controls(codec);
3768 snd_soc_add_controls(codec, wm8994_snd_controls,
3769 ARRAY_SIZE(wm8994_snd_controls));
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003770 snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003771 ARRAY_SIZE(wm8994_dapm_widgets));
Mark Brownc4431df2010-11-26 15:21:07 +00003772
3773 switch (control->type) {
3774 case WM8994:
3775 snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
3776 ARRAY_SIZE(wm8994_specific_dapm_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00003777 if (wm8994->revision < 4) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003778 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
3779 ARRAY_SIZE(wm8994_lateclk_revd_widgets));
Dimitris Papastamos04d28682011-03-01 11:47:10 +00003780 snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
3781 ARRAY_SIZE(wm8994_adc_revd_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00003782 snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
3783 ARRAY_SIZE(wm8994_dac_revd_widgets));
3784 } else {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003785 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
3786 ARRAY_SIZE(wm8994_lateclk_widgets));
Dimitris Papastamos04d28682011-03-01 11:47:10 +00003787 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
3788 ARRAY_SIZE(wm8994_adc_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00003789 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
3790 ARRAY_SIZE(wm8994_dac_widgets));
3791 }
Mark Brownc4431df2010-11-26 15:21:07 +00003792 break;
3793 case WM8958:
3794 snd_soc_add_controls(codec, wm8958_snd_controls,
3795 ARRAY_SIZE(wm8958_snd_controls));
3796 snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
3797 ARRAY_SIZE(wm8958_dapm_widgets));
Mark Brown780e2802011-03-11 18:00:19 +00003798 if (wm8994->revision < 1) {
3799 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
3800 ARRAY_SIZE(wm8994_lateclk_revd_widgets));
3801 snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
3802 ARRAY_SIZE(wm8994_adc_revd_widgets));
3803 snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
3804 ARRAY_SIZE(wm8994_dac_revd_widgets));
3805 } else {
3806 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
3807 ARRAY_SIZE(wm8994_lateclk_widgets));
3808 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
3809 ARRAY_SIZE(wm8994_adc_widgets));
3810 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
3811 ARRAY_SIZE(wm8994_dac_widgets));
3812 }
Mark Brownc4431df2010-11-26 15:21:07 +00003813 break;
Mark Brown81204c82011-05-24 17:35:53 +08003814
3815 case WM1811:
3816 snd_soc_add_controls(codec, wm8958_snd_controls,
3817 ARRAY_SIZE(wm8958_snd_controls));
3818 snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
3819 ARRAY_SIZE(wm8958_dapm_widgets));
3820 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
3821 ARRAY_SIZE(wm8994_lateclk_widgets));
3822 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
3823 ARRAY_SIZE(wm8994_adc_widgets));
3824 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
3825 ARRAY_SIZE(wm8994_dac_widgets));
3826 break;
Mark Brownc4431df2010-11-26 15:21:07 +00003827 }
3828
3829
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003830 wm_hubs_add_analogue_routes(codec, 0, 0);
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003831 snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
Mark Brown9e6e96a2010-01-29 17:47:12 +00003832
Mark Brownc4431df2010-11-26 15:21:07 +00003833 switch (control->type) {
3834 case WM8994:
3835 snd_soc_dapm_add_routes(dapm, wm8994_intercon,
3836 ARRAY_SIZE(wm8994_intercon));
Mark Brown6ed8f142011-02-03 16:27:35 +00003837
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003838 if (wm8994->revision < 4) {
Mark Brown6ed8f142011-02-03 16:27:35 +00003839 snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
3840 ARRAY_SIZE(wm8994_revd_intercon));
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003841 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
3842 ARRAY_SIZE(wm8994_lateclk_revd_intercon));
3843 } else {
3844 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
3845 ARRAY_SIZE(wm8994_lateclk_intercon));
3846 }
Mark Brownc4431df2010-11-26 15:21:07 +00003847 break;
3848 case WM8958:
Mark Brown780e2802011-03-11 18:00:19 +00003849 if (wm8994->revision < 1) {
3850 snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
3851 ARRAY_SIZE(wm8994_revd_intercon));
3852 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
3853 ARRAY_SIZE(wm8994_lateclk_revd_intercon));
3854 } else {
3855 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
3856 ARRAY_SIZE(wm8994_lateclk_intercon));
3857 snd_soc_dapm_add_routes(dapm, wm8958_intercon,
3858 ARRAY_SIZE(wm8958_intercon));
3859 }
Mark Brownf701a2e2011-03-09 19:31:01 +00003860
3861 wm8958_dsp2_init(codec);
Mark Brownc4431df2010-11-26 15:21:07 +00003862 break;
Mark Brown81204c82011-05-24 17:35:53 +08003863 case WM1811:
3864 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
3865 ARRAY_SIZE(wm8994_lateclk_intercon));
3866 snd_soc_dapm_add_routes(dapm, wm8958_intercon,
3867 ARRAY_SIZE(wm8958_intercon));
3868 break;
Mark Brownc4431df2010-11-26 15:21:07 +00003869 }
3870
Mark Brown9e6e96a2010-01-29 17:47:12 +00003871 return 0;
3872
Mark Brown88766982010-03-29 20:57:12 +01003873err_irq:
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003874 if (wm8994->jackdet)
3875 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01003876 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_SHRT, wm8994);
3877 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET, wm8994);
3878 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT, wm8994);
Mark Brown9b7c5252011-02-17 20:05:44 -08003879 if (wm8994->micdet_irq)
3880 free_irq(wm8994->micdet_irq, wm8994);
Mark Brownc7ebf932011-07-12 19:47:59 +09003881 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
Mark Brown2a8a8562011-07-24 12:20:41 +01003882 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
Mark Brownc7ebf932011-07-12 19:47:59 +09003883 &wm8994->fll_locked[i]);
Mark Brown2a8a8562011-07-24 12:20:41 +01003884 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
Mark Brownb30ead52011-07-12 15:47:17 +09003885 &wm8994->hubs);
Mark Brown2a8a8562011-07-24 12:20:41 +01003886 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
3887 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
3888 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003889err:
3890 kfree(wm8994);
3891 return ret;
3892}
3893
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003894static int wm8994_codec_remove(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00003895{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003896 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01003897 struct wm8994 *control = wm8994->wm8994;
Mark Brownc7ebf932011-07-12 19:47:59 +09003898 int i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003899
3900 wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003901
Mark Brown39fb51a2010-11-26 17:23:43 +00003902 pm_runtime_disable(codec->dev);
3903
Mark Brownc7ebf932011-07-12 19:47:59 +09003904 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
Mark Brown2a8a8562011-07-24 12:20:41 +01003905 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
Mark Brownc7ebf932011-07-12 19:47:59 +09003906 &wm8994->fll_locked[i]);
3907
Mark Brown2a8a8562011-07-24 12:20:41 +01003908 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
Mark Brownb30ead52011-07-12 15:47:17 +09003909 &wm8994->hubs);
Mark Brown2a8a8562011-07-24 12:20:41 +01003910 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
3911 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
3912 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
Mark Brownb30ead52011-07-12 15:47:17 +09003913
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003914 if (wm8994->jackdet)
3915 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
3916
Mark Brown3a423152010-11-26 15:21:06 +00003917 switch (control->type) {
3918 case WM8994:
Mark Brown9b7c5252011-02-17 20:05:44 -08003919 if (wm8994->micdet_irq)
3920 free_irq(wm8994->micdet_irq, wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01003921 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET,
Mark Brown3a423152010-11-26 15:21:06 +00003922 wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01003923 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT,
Mark Brown3a423152010-11-26 15:21:06 +00003924 wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01003925 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
Mark Brown3a423152010-11-26 15:21:06 +00003926 wm8994);
3927 break;
Mark Brown821edd22010-11-26 15:21:09 +00003928
Mark Brown81204c82011-05-24 17:35:53 +08003929 case WM1811:
Mark Brown821edd22010-11-26 15:21:09 +00003930 case WM8958:
Mark Brown9b7c5252011-02-17 20:05:44 -08003931 if (wm8994->micdet_irq)
3932 free_irq(wm8994->micdet_irq, wm8994);
Mark Brown821edd22010-11-26 15:21:09 +00003933 break;
Mark Brown3a423152010-11-26 15:21:06 +00003934 }
Mark Brownfbbf5922011-03-11 18:09:04 +00003935 if (wm8994->mbc)
3936 release_firmware(wm8994->mbc);
Mark Brown09e10d72011-03-16 22:57:47 +00003937 if (wm8994->mbc_vss)
3938 release_firmware(wm8994->mbc_vss);
Mark Brown31215872011-03-17 20:23:43 +00003939 if (wm8994->enh_eq)
3940 release_firmware(wm8994->enh_eq);
Axel Lin24fb2b12010-11-23 15:58:39 +08003941 kfree(wm8994->retune_mobile_texts);
3942 kfree(wm8994->drc_texts);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003943 kfree(wm8994);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003944
3945 return 0;
3946}
3947
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003948static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
3949 .probe = wm8994_codec_probe,
3950 .remove = wm8994_codec_remove,
3951 .suspend = wm8994_suspend,
3952 .resume = wm8994_resume,
Mark Brownca9aef52010-11-26 17:23:41 +00003953 .read = wm8994_read,
3954 .write = wm8994_write,
Mark Browneba19fd2010-11-19 16:09:15 +00003955 .readable_register = wm8994_readable,
3956 .volatile_register = wm8994_volatile,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003957 .set_bias_level = wm8994_set_bias_level,
Mark Brownca9aef52010-11-26 17:23:41 +00003958
3959 .reg_cache_size = WM8994_CACHE_SIZE,
3960 .reg_cache_default = wm8994_reg_defaults,
3961 .reg_word_size = 2,
Mark Brown2e19b0c2010-11-26 17:23:42 +00003962 .compress_type = SND_SOC_RBTREE_COMPRESSION,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003963};
3964
3965static int __devinit wm8994_probe(struct platform_device *pdev)
3966{
3967 return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
3968 wm8994_dai, ARRAY_SIZE(wm8994_dai));
3969}
3970
3971static int __devexit wm8994_remove(struct platform_device *pdev)
3972{
3973 snd_soc_unregister_codec(&pdev->dev);
3974 return 0;
3975}
3976
Mark Brown9e6e96a2010-01-29 17:47:12 +00003977static struct platform_driver wm8994_codec_driver = {
3978 .driver = {
3979 .name = "wm8994-codec",
3980 .owner = THIS_MODULE,
3981 },
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003982 .probe = wm8994_probe,
3983 .remove = __devexit_p(wm8994_remove),
Mark Brown9e6e96a2010-01-29 17:47:12 +00003984};
3985
Mark Brown5bbcc3c2011-11-23 22:52:08 +00003986module_platform_driver(wm8994_codec_driver);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003987
3988MODULE_DESCRIPTION("ASoC WM8994 driver");
3989MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
3990MODULE_LICENSE("GPL");
3991MODULE_ALIAS("platform:wm8994-codec");