blob: ad2bf07d30b548ffabd4ff1c6ac44d910d1ba664 [file] [log] [blame]
Tony Lindgren92105bb2005-09-07 17:20:26 +01001/*
2 * linux/arch/arm/plat-omap/sram.c
3 *
4 * OMAP SRAM detection and management
5 *
6 * Copyright (C) 2005 Nokia Corporation
7 * Written by Tony Lindgren <tony@atomide.com>
8 *
Santosh Shilimkar44169072009-05-28 14:16:04 -07009 * Copyright (C) 2009 Texas Instruments
10 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
11 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010012 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030016#undef DEBUG
Tony Lindgren92105bb2005-09-07 17:20:26 +010017
Tony Lindgren92105bb2005-09-07 17:20:26 +010018#include <linux/module.h>
19#include <linux/kernel.h>
20#include <linux/init.h>
Russell Kingfced80c2008-09-06 12:10:45 +010021#include <linux/io.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010022
Tony Lindgren53d9cc72006-02-08 22:06:45 +000023#include <asm/tlb.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010024#include <asm/cacheflush.h>
25
Tony Lindgren670c1042006-04-02 17:46:25 +010026#include <asm/mach/map.h>
27
Tony Lindgrence491cf2009-10-20 09:40:47 -070028#include <plat/sram.h>
29#include <plat/board.h>
30#include <plat/cpu.h>
Tomi Valkeinenafedec12009-08-07 12:01:55 +030031#include <plat/vram.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010032
Tony Lindgrence491cf2009-10-20 09:40:47 -070033#include <plat/control.h>
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030034
35#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
36# include "../mach-omap2/prm.h"
37# include "../mach-omap2/cm.h"
38# include "../mach-omap2/sdrc.h"
39#endif
40
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000041#define OMAP1_SRAM_PA 0x20000000
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030042#define OMAP1_SRAM_VA VMALLOC_END
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000043#define OMAP2_SRAM_PA 0x40200000
Tony Lindgren670c1042006-04-02 17:46:25 +010044#define OMAP2_SRAM_PUB_PA 0x4020f800
Santosh Shilimkare49b8242009-10-19 17:25:53 -070045#define OMAP2_SRAM_VA 0xfe400000
Mans Rullgarde85c2052009-05-25 11:08:41 -070046#define OMAP2_SRAM_PUB_VA (OMAP2_SRAM_VA + 0x800)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030047#define OMAP3_SRAM_PA 0x40200000
Santosh Shilimkare49b8242009-10-19 17:25:53 -070048#define OMAP3_SRAM_VA 0xfe400000
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030049#define OMAP3_SRAM_PUB_PA 0x40208000
Janboe Ye370bc1f2009-08-10 14:49:50 +030050#define OMAP3_SRAM_PUB_VA (OMAP3_SRAM_VA + 0x8000)
Santosh Shilimkar44169072009-05-28 14:16:04 -070051#define OMAP4_SRAM_PA 0x40200000 /*0x402f0000*/
Santosh Shilimkare49b8242009-10-19 17:25:53 -070052#define OMAP4_SRAM_VA 0xfe400000 /*0xfe4f0000*/
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000053
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030054#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren670c1042006-04-02 17:46:25 +010055#define SRAM_BOOTLOADER_SZ 0x00
56#else
Tony Lindgren92105bb2005-09-07 17:20:26 +010057#define SRAM_BOOTLOADER_SZ 0x80
Tony Lindgren670c1042006-04-02 17:46:25 +010058#endif
59
Santosh Shilimkar233fd642009-10-19 15:25:31 -070060#define OMAP24XX_VA_REQINFOPERM0 OMAP2_L3_IO_ADDRESS(0x68005048)
61#define OMAP24XX_VA_READPERM0 OMAP2_L3_IO_ADDRESS(0x68005050)
62#define OMAP24XX_VA_WRITEPERM0 OMAP2_L3_IO_ADDRESS(0x68005058)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030063
Santosh Shilimkar233fd642009-10-19 15:25:31 -070064#define OMAP34XX_VA_REQINFOPERM0 OMAP2_L3_IO_ADDRESS(0x68012848)
65#define OMAP34XX_VA_READPERM0 OMAP2_L3_IO_ADDRESS(0x68012850)
66#define OMAP34XX_VA_WRITEPERM0 OMAP2_L3_IO_ADDRESS(0x68012858)
67#define OMAP34XX_VA_ADDR_MATCH2 OMAP2_L3_IO_ADDRESS(0x68012880)
68#define OMAP34XX_VA_SMS_RG_ATT0 OMAP2_L3_IO_ADDRESS(0x6C000048)
69#define OMAP34XX_VA_CONTROL_STAT OMAP2_L4_IO_ADDRESS(0x480022F0)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030070
Tony Lindgren670c1042006-04-02 17:46:25 +010071#define GP_DEVICE 0x300
Tony Lindgren670c1042006-04-02 17:46:25 +010072
73#define ROUND_DOWN(value,boundary) ((value) & (~((boundary)-1)))
Tony Lindgren92105bb2005-09-07 17:20:26 +010074
Tony Lindgrenc40fae952006-12-07 13:58:10 -080075static unsigned long omap_sram_start;
Tony Lindgren92105bb2005-09-07 17:20:26 +010076static unsigned long omap_sram_base;
77static unsigned long omap_sram_size;
78static unsigned long omap_sram_ceil;
79
Imre Deakb7cc6d42007-03-06 03:16:36 -080080extern unsigned long omapfb_reserve_sram(unsigned long sram_pstart,
81 unsigned long sram_vstart,
82 unsigned long sram_size,
83 unsigned long pstart_avail,
84 unsigned long size_avail);
Tony Lindgren670c1042006-04-02 17:46:25 +010085
Imre Deakb7cc6d42007-03-06 03:16:36 -080086/*
87 * Depending on the target RAMFS firewall setup, the public usable amount of
Simon Arlott6cbdc8c2007-05-11 20:40:30 +010088 * SRAM varies. The default accessible size for all device types is 2k. A GP
89 * device allows ARM11 but not other initiators for full size. This
Tony Lindgren670c1042006-04-02 17:46:25 +010090 * functionality seems ok until some nice security API happens.
91 */
92static int is_sram_locked(void)
93{
94 int type = 0;
95
Santosh Shilimkar44169072009-05-28 14:16:04 -070096 if (cpu_is_omap44xx())
97 /* Not yet supported */
98 return 0;
99
Tony Lindgren670c1042006-04-02 17:46:25 +0100100 if (cpu_is_omap242x())
Lauri Leukkunen84a34342008-12-10 17:36:31 -0800101 type = omap_rev() & OMAP2_DEVICETYPE_MASK;
Tony Lindgren670c1042006-04-02 17:46:25 +0100102
103 if (type == GP_DEVICE) {
Simon Arlott6cbdc8c2007-05-11 20:40:30 +0100104 /* RAMFW: R/W access to all initiators for all qualifier sets */
Tony Lindgren670c1042006-04-02 17:46:25 +0100105 if (cpu_is_omap242x()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300106 __raw_writel(0xFF, OMAP24XX_VA_REQINFOPERM0); /* all q-vects */
107 __raw_writel(0xCFDE, OMAP24XX_VA_READPERM0); /* all i-read */
108 __raw_writel(0xCFDE, OMAP24XX_VA_WRITEPERM0); /* all i-write */
109 }
110 if (cpu_is_omap34xx()) {
111 __raw_writel(0xFFFF, OMAP34XX_VA_REQINFOPERM0); /* all q-vects */
112 __raw_writel(0xFFFF, OMAP34XX_VA_READPERM0); /* all i-read */
113 __raw_writel(0xFFFF, OMAP34XX_VA_WRITEPERM0); /* all i-write */
114 __raw_writel(0x0, OMAP34XX_VA_ADDR_MATCH2);
115 __raw_writel(0xFFFFFFFF, OMAP34XX_VA_SMS_RG_ATT0);
Tony Lindgren670c1042006-04-02 17:46:25 +0100116 }
117 return 0;
118 } else
119 return 1; /* assume locked with no PPA or security driver */
120}
121
Tony Lindgren92105bb2005-09-07 17:20:26 +0100122/*
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000123 * The amount of SRAM depends on the core type.
Tony Lindgren92105bb2005-09-07 17:20:26 +0100124 * Note that we cannot try to test for SRAM here because writes
125 * to secure SRAM will hang the system. Also the SRAM is not
126 * yet mapped at this point.
127 */
128void __init omap_detect_sram(void)
129{
Imre Deakb7cc6d42007-03-06 03:16:36 -0800130 unsigned long reserved;
Tony Lindgren670c1042006-04-02 17:46:25 +0100131
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300132 if (cpu_class_is_omap2()) {
Tony Lindgren670c1042006-04-02 17:46:25 +0100133 if (is_sram_locked()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300134 if (cpu_is_omap34xx()) {
135 omap_sram_base = OMAP3_SRAM_PUB_VA;
136 omap_sram_start = OMAP3_SRAM_PUB_PA;
Tero Kristo5b0acc52009-06-23 13:30:23 +0300137 if ((omap_type() == OMAP2_DEVICE_TYPE_EMU) ||
138 (omap_type() == OMAP2_DEVICE_TYPE_SEC)) {
139 omap_sram_size = 0x7000; /* 28K */
140 } else {
141 omap_sram_size = 0x8000; /* 32K */
142 }
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300143 } else {
144 omap_sram_base = OMAP2_SRAM_PUB_VA;
145 omap_sram_start = OMAP2_SRAM_PUB_PA;
146 omap_sram_size = 0x800; /* 2K */
147 }
Tony Lindgren670c1042006-04-02 17:46:25 +0100148 } else {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300149 if (cpu_is_omap34xx()) {
150 omap_sram_base = OMAP3_SRAM_VA;
151 omap_sram_start = OMAP3_SRAM_PA;
Tony Lindgren670c1042006-04-02 17:46:25 +0100152 omap_sram_size = 0x10000; /* 64K */
Santosh Shilimkar44169072009-05-28 14:16:04 -0700153 } else if (cpu_is_omap44xx()) {
154 omap_sram_base = OMAP4_SRAM_VA;
155 omap_sram_start = OMAP4_SRAM_PA;
156 omap_sram_size = 0x8000; /* 32K */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300157 } else {
158 omap_sram_base = OMAP2_SRAM_VA;
159 omap_sram_start = OMAP2_SRAM_PA;
160 if (cpu_is_omap242x())
161 omap_sram_size = 0xa0000; /* 640K */
162 else if (cpu_is_omap243x())
163 omap_sram_size = 0x10000; /* 64K */
164 }
Tony Lindgren670c1042006-04-02 17:46:25 +0100165 }
166 } else {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000167 omap_sram_base = OMAP1_SRAM_VA;
Tony Lindgrenc40fae952006-12-07 13:58:10 -0800168 omap_sram_start = OMAP1_SRAM_PA;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100169
Zebediah C. McClure557096f2009-03-23 18:07:44 -0700170 if (cpu_is_omap7xx())
Tony Lindgren670c1042006-04-02 17:46:25 +0100171 omap_sram_size = 0x32000; /* 200K */
172 else if (cpu_is_omap15xx())
173 omap_sram_size = 0x30000; /* 192K */
174 else if (cpu_is_omap1610() || cpu_is_omap1621() ||
175 cpu_is_omap1710())
176 omap_sram_size = 0x4000; /* 16K */
177 else if (cpu_is_omap1611())
178 omap_sram_size = 0x3e800; /* 250K */
179 else {
180 printk(KERN_ERR "Could not detect SRAM size\n");
181 omap_sram_size = 0x4000;
182 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100183 }
Imre Deakb7cc6d42007-03-06 03:16:36 -0800184 reserved = omapfb_reserve_sram(omap_sram_start, omap_sram_base,
185 omap_sram_size,
186 omap_sram_start + SRAM_BOOTLOADER_SZ,
187 omap_sram_size - SRAM_BOOTLOADER_SZ);
188 omap_sram_size -= reserved;
Tomi Valkeinenafedec12009-08-07 12:01:55 +0300189
190 reserved = omap_vram_reserve_sram(omap_sram_start, omap_sram_base,
191 omap_sram_size,
192 omap_sram_start + SRAM_BOOTLOADER_SZ,
193 omap_sram_size - SRAM_BOOTLOADER_SZ);
194 omap_sram_size -= reserved;
195
Tony Lindgren92105bb2005-09-07 17:20:26 +0100196 omap_sram_ceil = omap_sram_base + omap_sram_size;
197}
198
199static struct map_desc omap_sram_io_desc[] __initdata = {
Deepak Saxena9fe133b2005-10-28 15:19:00 +0100200 { /* .length gets filled in at runtime */
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000201 .virtual = OMAP1_SRAM_VA,
202 .pfn = __phys_to_pfn(OMAP1_SRAM_PA),
Tony Lindgrence2deca2006-06-26 16:16:24 -0700203 .type = MT_MEMORY
Deepak Saxena9fe133b2005-10-28 15:19:00 +0100204 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100205};
206
207/*
Tony Lindgrence2deca2006-06-26 16:16:24 -0700208 * Note that we cannot use ioremap for SRAM, as clock init needs SRAM early.
Tony Lindgren92105bb2005-09-07 17:20:26 +0100209 */
210void __init omap_map_sram(void)
211{
Tony Lindgren670c1042006-04-02 17:46:25 +0100212 unsigned long base;
213
Tony Lindgren92105bb2005-09-07 17:20:26 +0100214 if (omap_sram_size == 0)
215 return;
216
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000217 if (cpu_is_omap24xx()) {
218 omap_sram_io_desc[0].virtual = OMAP2_SRAM_VA;
Tony Lindgren670c1042006-04-02 17:46:25 +0100219
Kevin Hilmand1284b52006-09-25 12:41:24 +0300220 base = OMAP2_SRAM_PA;
Tony Lindgren670c1042006-04-02 17:46:25 +0100221 base = ROUND_DOWN(base, PAGE_SIZE);
222 omap_sram_io_desc[0].pfn = __phys_to_pfn(base);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000223 }
224
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300225 if (cpu_is_omap34xx()) {
226 omap_sram_io_desc[0].virtual = OMAP3_SRAM_VA;
227 base = OMAP3_SRAM_PA;
228 base = ROUND_DOWN(base, PAGE_SIZE);
229 omap_sram_io_desc[0].pfn = __phys_to_pfn(base);
Paul Walmsleyd9295742009-05-12 17:27:09 -0600230
231 /*
232 * SRAM must be marked as non-cached on OMAP3 since the
233 * CORE DPLL M2 divider change code (in SRAM) runs with the
234 * SDRAM controller disabled, and if it is marked cached,
235 * the ARM may attempt to write cache lines back to SDRAM
236 * which will cause the system to hang.
237 */
238 omap_sram_io_desc[0].type = MT_MEMORY_NONCACHED;
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300239 }
240
Santosh Shilimkar44169072009-05-28 14:16:04 -0700241 if (cpu_is_omap44xx()) {
242 omap_sram_io_desc[0].virtual = OMAP4_SRAM_VA;
243 base = OMAP4_SRAM_PA;
244 base = ROUND_DOWN(base, PAGE_SIZE);
245 omap_sram_io_desc[0].pfn = __phys_to_pfn(base);
246 }
Tony Lindgrence2deca2006-06-26 16:16:24 -0700247 omap_sram_io_desc[0].length = 1024 * 1024; /* Use section desc */
Tony Lindgren92105bb2005-09-07 17:20:26 +0100248 iotable_init(omap_sram_io_desc, ARRAY_SIZE(omap_sram_io_desc));
249
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000250 printk(KERN_INFO "SRAM: Mapped pa 0x%08lx to va 0x%08lx size: 0x%lx\n",
Tony Lindgren670c1042006-04-02 17:46:25 +0100251 __pfn_to_phys(omap_sram_io_desc[0].pfn),
252 omap_sram_io_desc[0].virtual,
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000253 omap_sram_io_desc[0].length);
254
Tony Lindgren92105bb2005-09-07 17:20:26 +0100255 /*
Tony Lindgren53d9cc72006-02-08 22:06:45 +0000256 * Normally devicemaps_init() would flush caches and tlb after
257 * mdesc->map_io(), but since we're called from map_io(), we
258 * must do it here.
259 */
260 local_flush_tlb_all();
261 flush_cache_all();
262
263 /*
Tony Lindgren92105bb2005-09-07 17:20:26 +0100264 * Looks like we need to preserve some bootloader code at the
265 * beginning of SRAM for jumping to flash for reboot to work...
266 */
267 memset((void *)omap_sram_base + SRAM_BOOTLOADER_SZ, 0,
268 omap_sram_size - SRAM_BOOTLOADER_SZ);
269}
270
Tony Lindgren92105bb2005-09-07 17:20:26 +0100271void * omap_sram_push(void * start, unsigned long size)
272{
273 if (size > (omap_sram_ceil - (omap_sram_base + SRAM_BOOTLOADER_SZ))) {
274 printk(KERN_ERR "Not enough space in SRAM\n");
275 return NULL;
276 }
Tony Lindgren670c1042006-04-02 17:46:25 +0100277
Tony Lindgren92105bb2005-09-07 17:20:26 +0100278 omap_sram_ceil -= size;
Tony Lindgren670c1042006-04-02 17:46:25 +0100279 omap_sram_ceil = ROUND_DOWN(omap_sram_ceil, sizeof(void *));
Tony Lindgren92105bb2005-09-07 17:20:26 +0100280 memcpy((void *)omap_sram_ceil, start, size);
ye janboe913b1432009-10-05 13:31:44 -0700281 flush_icache_range((unsigned long)omap_sram_ceil,
282 (unsigned long)(omap_sram_ceil + size));
Tony Lindgren92105bb2005-09-07 17:20:26 +0100283
284 return (void *)omap_sram_ceil;
285}
286
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000287#ifdef CONFIG_ARCH_OMAP1
288
289static void (*_omap_sram_reprogram_clock)(u32 dpllctl, u32 ckctl);
290
291void omap_sram_reprogram_clock(u32 dpllctl, u32 ckctl)
292{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700293 BUG_ON(!_omap_sram_reprogram_clock);
Russell King020f9702008-12-01 17:40:54 +0000294 _omap_sram_reprogram_clock(dpllctl, ckctl);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000295}
296
297int __init omap1_sram_init(void)
298{
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300299 _omap_sram_reprogram_clock =
300 omap_sram_push(omap1_sram_reprogram_clock,
301 omap1_sram_reprogram_clock_sz);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000302
303 return 0;
304}
305
306#else
307#define omap1_sram_init() do {} while (0)
308#endif
309
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300310#if defined(CONFIG_ARCH_OMAP2)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000311
312static void (*_omap2_sram_ddr_init)(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
313 u32 base_cs, u32 force_unlock);
314
315void omap2_sram_ddr_init(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
316 u32 base_cs, u32 force_unlock)
317{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700318 BUG_ON(!_omap2_sram_ddr_init);
Russell King020f9702008-12-01 17:40:54 +0000319 _omap2_sram_ddr_init(slow_dll_ctrl, fast_dll_ctrl,
320 base_cs, force_unlock);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000321}
322
323static void (*_omap2_sram_reprogram_sdrc)(u32 perf_level, u32 dll_val,
324 u32 mem_type);
325
326void omap2_sram_reprogram_sdrc(u32 perf_level, u32 dll_val, u32 mem_type)
327{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700328 BUG_ON(!_omap2_sram_reprogram_sdrc);
Russell King020f9702008-12-01 17:40:54 +0000329 _omap2_sram_reprogram_sdrc(perf_level, dll_val, mem_type);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000330}
331
332static u32 (*_omap2_set_prcm)(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass);
333
334u32 omap2_set_prcm(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass)
335{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700336 BUG_ON(!_omap2_set_prcm);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000337 return _omap2_set_prcm(dpll_ctrl_val, sdrc_rfr_val, bypass);
338}
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300339#endif
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000340
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300341#ifdef CONFIG_ARCH_OMAP2420
342int __init omap242x_sram_init(void)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000343{
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300344 _omap2_sram_ddr_init = omap_sram_push(omap242x_sram_ddr_init,
345 omap242x_sram_ddr_init_sz);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000346
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300347 _omap2_sram_reprogram_sdrc = omap_sram_push(omap242x_sram_reprogram_sdrc,
348 omap242x_sram_reprogram_sdrc_sz);
349
350 _omap2_set_prcm = omap_sram_push(omap242x_sram_set_prcm,
351 omap242x_sram_set_prcm_sz);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000352
353 return 0;
354}
355#else
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300356static inline int omap242x_sram_init(void)
357{
358 return 0;
359}
360#endif
361
362#ifdef CONFIG_ARCH_OMAP2430
363int __init omap243x_sram_init(void)
364{
365 _omap2_sram_ddr_init = omap_sram_push(omap243x_sram_ddr_init,
366 omap243x_sram_ddr_init_sz);
367
368 _omap2_sram_reprogram_sdrc = omap_sram_push(omap243x_sram_reprogram_sdrc,
369 omap243x_sram_reprogram_sdrc_sz);
370
371 _omap2_set_prcm = omap_sram_push(omap243x_sram_set_prcm,
372 omap243x_sram_set_prcm_sz);
373
374 return 0;
375}
376#else
377static inline int omap243x_sram_init(void)
378{
379 return 0;
380}
381#endif
382
383#ifdef CONFIG_ARCH_OMAP3
384
Jean Pihet58cda882009-07-24 19:43:25 -0600385static u32 (*_omap3_sram_configure_core_dpll)(
386 u32 m2, u32 unlock_dll, u32 f, u32 inc,
387 u32 sdrc_rfr_ctrl_0, u32 sdrc_actim_ctrl_a_0,
388 u32 sdrc_actim_ctrl_b_0, u32 sdrc_mr_0,
389 u32 sdrc_rfr_ctrl_1, u32 sdrc_actim_ctrl_a_1,
390 u32 sdrc_actim_ctrl_b_1, u32 sdrc_mr_1);
391
392u32 omap3_configure_core_dpll(u32 m2, u32 unlock_dll, u32 f, u32 inc,
393 u32 sdrc_rfr_ctrl_0, u32 sdrc_actim_ctrl_a_0,
394 u32 sdrc_actim_ctrl_b_0, u32 sdrc_mr_0,
395 u32 sdrc_rfr_ctrl_1, u32 sdrc_actim_ctrl_a_1,
396 u32 sdrc_actim_ctrl_b_1, u32 sdrc_mr_1)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300397{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700398 BUG_ON(!_omap3_sram_configure_core_dpll);
Jean Pihet58cda882009-07-24 19:43:25 -0600399 return _omap3_sram_configure_core_dpll(
400 m2, unlock_dll, f, inc,
401 sdrc_rfr_ctrl_0, sdrc_actim_ctrl_a_0,
402 sdrc_actim_ctrl_b_0, sdrc_mr_0,
403 sdrc_rfr_ctrl_1, sdrc_actim_ctrl_a_1,
404 sdrc_actim_ctrl_b_1, sdrc_mr_1);
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300405}
406
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530407#ifdef CONFIG_PM
408void omap3_sram_restore_context(void)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300409{
410 omap_sram_ceil = omap_sram_base + omap_sram_size;
411
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300412 _omap3_sram_configure_core_dpll =
413 omap_sram_push(omap3_sram_configure_core_dpll,
414 omap3_sram_configure_core_dpll_sz);
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530415 omap_push_sram_idle();
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300416}
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530417#endif /* CONFIG_PM */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300418
419int __init omap34xx_sram_init(void)
420{
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300421 _omap3_sram_configure_core_dpll =
422 omap_sram_push(omap3_sram_configure_core_dpll,
423 omap3_sram_configure_core_dpll_sz);
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530424 omap_push_sram_idle();
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300425 return 0;
426}
427#else
428static inline int omap34xx_sram_init(void)
429{
430 return 0;
431}
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000432#endif
433
434int __init omap_sram_init(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100435{
436 omap_detect_sram();
437 omap_map_sram();
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000438
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300439 if (!(cpu_class_is_omap2()))
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000440 omap1_sram_init();
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300441 else if (cpu_is_omap242x())
442 omap242x_sram_init();
443 else if (cpu_is_omap2430())
444 omap243x_sram_init();
445 else if (cpu_is_omap34xx())
446 omap34xx_sram_init();
Santosh Shilimkar44169072009-05-28 14:16:04 -0700447 else if (cpu_is_omap44xx())
448 omap34xx_sram_init(); /* FIXME: */
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000449
450 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100451}