blob: 439254d23d56a5f2a36136c0728691e551504466 [file] [log] [blame]
Linus Walleije3726fc2010-08-19 12:36:01 +01001/*
Martin Perssone0befb22010-12-08 15:13:28 +01002 * Copyright (C) STMicroelectronics 2009
3 * Copyright (C) ST-Ericsson SA 2010
Linus Walleije3726fc2010-08-19 12:36:01 +01004 *
Martin Perssone0befb22010-12-08 15:13:28 +01005 * Author: Kumar Sanghvi <kumar.sanghvi@stericsson.com>
6 * Author: Sundar Iyer <sundar.iyer@stericsson.com>
7 *
8 * License Terms: GNU General Public License v2
9 *
10 * PRCM Unit registers
Linus Walleije3726fc2010-08-19 12:36:01 +010011 */
Mattias Nilssonc553b3c2011-08-12 10:27:20 +020012
Mattias Nilsson3df57bc2011-05-16 00:15:05 +020013#ifndef __DB8500_PRCMU_REGS_H
14#define __DB8500_PRCMU_REGS_H
Martin Perssone0befb22010-12-08 15:13:28 +010015
Mattias Nilsson3df57bc2011-05-16 00:15:05 +020016#define BITS(_start, _end) ((BIT(_end) - BIT(_start)) + BIT(_end))
17
Linus Walleijb047d982013-03-19 14:21:47 +010018#define PRCM_ACLK_MGT (0x004)
19#define PRCM_SVACLK_MGT (0x008)
20#define PRCM_SIACLK_MGT (0x00C)
21#define PRCM_SGACLK_MGT (0x014)
22#define PRCM_UARTCLK_MGT (0x018)
23#define PRCM_MSP02CLK_MGT (0x01C)
24#define PRCM_I2CCLK_MGT (0x020)
25#define PRCM_SDMMCCLK_MGT (0x024)
26#define PRCM_SLIMCLK_MGT (0x028)
27#define PRCM_PER1CLK_MGT (0x02C)
28#define PRCM_PER2CLK_MGT (0x030)
29#define PRCM_PER3CLK_MGT (0x034)
30#define PRCM_PER5CLK_MGT (0x038)
31#define PRCM_PER6CLK_MGT (0x03C)
32#define PRCM_PER7CLK_MGT (0x040)
33#define PRCM_LCDCLK_MGT (0x044)
34#define PRCM_BMLCLK_MGT (0x04C)
35#define PRCM_HSITXCLK_MGT (0x050)
36#define PRCM_HSIRXCLK_MGT (0x054)
37#define PRCM_HDMICLK_MGT (0x058)
38#define PRCM_APEATCLK_MGT (0x05C)
39#define PRCM_APETRACECLK_MGT (0x060)
40#define PRCM_MCDECLK_MGT (0x064)
41#define PRCM_IPI2CCLK_MGT (0x068)
42#define PRCM_DSIALTCLK_MGT (0x06C)
43#define PRCM_DMACLK_MGT (0x074)
44#define PRCM_B2R2CLK_MGT (0x078)
45#define PRCM_TVCLK_MGT (0x07C)
46#define PRCM_UNIPROCLK_MGT (0x278)
47#define PRCM_SSPCLK_MGT (0x280)
48#define PRCM_RNGCLK_MGT (0x284)
49#define PRCM_UICCCLK_MGT (0x27C)
50#define PRCM_MSP1CLK_MGT (0x288)
Mattias Nilsson3df57bc2011-05-16 00:15:05 +020051
Linus Walleijb047d982013-03-19 14:21:47 +010052#define PRCM_ARM_PLLDIVPS (prcmu_base + 0x118)
Mattias Nilssonc553b3c2011-08-12 10:27:20 +020053#define PRCM_ARM_PLLDIVPS_ARM_BRM_RATE 0x3f
54#define PRCM_ARM_PLLDIVPS_MAX_MASK 0xf
Mattias Nilsson3df57bc2011-05-16 00:15:05 +020055
Linus Walleijb047d982013-03-19 14:21:47 +010056#define PRCM_PLLARM_LOCKP (prcmu_base + 0x0a8)
Mattias Nilssonc553b3c2011-08-12 10:27:20 +020057#define PRCM_PLLARM_LOCKP_PRCM_PLLARM_LOCKP3 0x2
Mattias Nilsson3df57bc2011-05-16 00:15:05 +020058
Linus Walleijb047d982013-03-19 14:21:47 +010059#define PRCM_ARM_CHGCLKREQ (prcmu_base + 0x114)
Michel Jaouen20aee5b2012-08-31 14:21:30 +020060#define PRCM_ARM_CHGCLKREQ_PRCM_ARM_CHGCLKREQ BIT(0)
61#define PRCM_ARM_CHGCLKREQ_PRCM_ARM_DIVSEL BIT(16)
Mattias Nilsson3df57bc2011-05-16 00:15:05 +020062
Linus Walleijb047d982013-03-19 14:21:47 +010063#define PRCM_PLLARM_ENABLE (prcmu_base + 0x98)
Mattias Nilssonc553b3c2011-08-12 10:27:20 +020064#define PRCM_PLLARM_ENABLE_PRCM_PLLARM_ENABLE 0x1
65#define PRCM_PLLARM_ENABLE_PRCM_PLLARM_COUNTON 0x100
66
Linus Walleijb047d982013-03-19 14:21:47 +010067#define PRCM_ARMCLKFIX_MGT (prcmu_base + 0x0)
68#define PRCM_A9PL_FORCE_CLKEN (prcmu_base + 0x19C)
69#define PRCM_A9_RESETN_CLR (prcmu_base + 0x1f4)
70#define PRCM_A9_RESETN_SET (prcmu_base + 0x1f0)
71#define PRCM_ARM_LS_CLAMP (prcmu_base + 0x30c)
72#define PRCM_SRAM_A9 (prcmu_base + 0x308)
Mattias Nilssonc553b3c2011-08-12 10:27:20 +020073
74#define PRCM_A9PL_FORCE_CLKEN_PRCM_A9PL_FORCE_CLKEN BIT(0)
75#define PRCM_A9PL_FORCE_CLKEN_PRCM_A9AXI_FORCE_CLKEN BIT(1)
Linus Walleije3726fc2010-08-19 12:36:01 +010076
77/* ARM WFI Standby signal register */
Linus Walleijb047d982013-03-19 14:21:47 +010078#define PRCM_ARM_WFI_STANDBY (prcmu_base + 0x130)
Daniel Lezcano34fe6f12012-02-28 22:46:09 +010079#define PRCM_ARM_WFI_STANDBY_WFI0 0x08
80#define PRCM_ARM_WFI_STANDBY_WFI1 0x10
Linus Walleijb047d982013-03-19 14:21:47 +010081#define PRCM_IOCR (prcmu_base + 0x310)
Mattias Nilssonc553b3c2011-08-12 10:27:20 +020082#define PRCM_IOCR_IOFORCE 0x1
Linus Walleije3726fc2010-08-19 12:36:01 +010083
84/* CPU mailbox registers */
Linus Walleijb047d982013-03-19 14:21:47 +010085#define PRCM_MBOX_CPU_VAL (prcmu_base + 0x0fc)
86#define PRCM_MBOX_CPU_SET (prcmu_base + 0x100)
87#define PRCM_MBOX_CPU_CLR (prcmu_base + 0x104)
Linus Walleije3726fc2010-08-19 12:36:01 +010088
89/* Dual A9 core interrupt management unit registers */
Linus Walleijb047d982013-03-19 14:21:47 +010090#define PRCM_A9_MASK_REQ (prcmu_base + 0x328)
Mattias Nilssonc553b3c2011-08-12 10:27:20 +020091#define PRCM_A9_MASK_REQ_PRCM_A9_MASK_REQ 0x1
Linus Walleije3726fc2010-08-19 12:36:01 +010092
Linus Walleijb047d982013-03-19 14:21:47 +010093#define PRCM_A9_MASK_ACK (prcmu_base + 0x32c)
94#define PRCM_ARMITMSK31TO0 (prcmu_base + 0x11c)
95#define PRCM_ARMITMSK63TO32 (prcmu_base + 0x120)
96#define PRCM_ARMITMSK95TO64 (prcmu_base + 0x124)
97#define PRCM_ARMITMSK127TO96 (prcmu_base + 0x128)
98#define PRCM_POWER_STATE_VAL (prcmu_base + 0x25C)
99#define PRCM_ARMITVAL31TO0 (prcmu_base + 0x260)
100#define PRCM_ARMITVAL63TO32 (prcmu_base + 0x264)
101#define PRCM_ARMITVAL95TO64 (prcmu_base + 0x268)
102#define PRCM_ARMITVAL127TO96 (prcmu_base + 0x26C)
Linus Walleije3726fc2010-08-19 12:36:01 +0100103
Linus Walleijb047d982013-03-19 14:21:47 +0100104#define PRCM_HOSTACCESS_REQ (prcmu_base + 0x334)
Mattias Nilssonc553b3c2011-08-12 10:27:20 +0200105#define PRCM_HOSTACCESS_REQ_HOSTACCESS_REQ 0x1
Arun Murthy5261e102012-05-21 14:28:21 +0530106#define PRCM_HOSTACCESS_REQ_WAKE_REQ BIT(16)
Mattias Nilssonc553b3c2011-08-12 10:27:20 +0200107#define ARM_WAKEUP_MODEM 0x1
Linus Walleije3726fc2010-08-19 12:36:01 +0100108
Linus Walleijb047d982013-03-19 14:21:47 +0100109#define PRCM_ARM_IT1_CLR (prcmu_base + 0x48C)
110#define PRCM_ARM_IT1_VAL (prcmu_base + 0x494)
111#define PRCM_HOLD_EVT (prcmu_base + 0x174)
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200112
Linus Walleijb047d982013-03-19 14:21:47 +0100113#define PRCM_MOD_AWAKE_STATUS (prcmu_base + 0x4A0)
Mattias Nilssonc553b3c2011-08-12 10:27:20 +0200114#define PRCM_MOD_AWAKE_STATUS_PRCM_MOD_COREPD_AWAKE BIT(0)
115#define PRCM_MOD_AWAKE_STATUS_PRCM_MOD_AAPD_AWAKE BIT(1)
116#define PRCM_MOD_AWAKE_STATUS_PRCM_MOD_VMODEM_OFF_ISO BIT(2)
117
Linus Walleijb047d982013-03-19 14:21:47 +0100118#define PRCM_ITSTATUS0 (prcmu_base + 0x148)
119#define PRCM_ITSTATUS1 (prcmu_base + 0x150)
120#define PRCM_ITSTATUS2 (prcmu_base + 0x158)
121#define PRCM_ITSTATUS3 (prcmu_base + 0x160)
122#define PRCM_ITSTATUS4 (prcmu_base + 0x168)
123#define PRCM_ITSTATUS5 (prcmu_base + 0x484)
124#define PRCM_ITCLEAR5 (prcmu_base + 0x488)
125#define PRCM_ARMIT_MASKXP70_IT (prcmu_base + 0x1018)
Linus Walleije3726fc2010-08-19 12:36:01 +0100126
127/* System reset register */
Linus Walleijb047d982013-03-19 14:21:47 +0100128#define PRCM_APE_SOFTRST (prcmu_base + 0x228)
Linus Walleije3726fc2010-08-19 12:36:01 +0100129
130/* Level shifter and clamp control registers */
Linus Walleijb047d982013-03-19 14:21:47 +0100131#define PRCM_MMIP_LS_CLAMP_SET (prcmu_base + 0x420)
132#define PRCM_MMIP_LS_CLAMP_CLR (prcmu_base + 0x424)
Linus Walleije3726fc2010-08-19 12:36:01 +0100133
Mattias Nilsson6b6fae22012-01-13 16:20:28 +0100134#define PRCM_MMIP_LS_CLAMP_DSIPLL_CLAMP BIT(11)
135#define PRCM_MMIP_LS_CLAMP_DSIPLL_CLAMPI BIT(22)
136
Linus Walleije3726fc2010-08-19 12:36:01 +0100137/* PRCMU clock/PLL/reset registers */
Linus Walleijb047d982013-03-19 14:21:47 +0100138#define PRCM_PLLSOC0_FREQ (prcmu_base + 0x080)
139#define PRCM_PLLSOC1_FREQ (prcmu_base + 0x084)
140#define PRCM_PLLARM_FREQ (prcmu_base + 0x088)
141#define PRCM_PLLDDR_FREQ (prcmu_base + 0x08C)
Mattias Nilsson6b6fae22012-01-13 16:20:28 +0100142#define PRCM_PLL_FREQ_D_SHIFT 0
143#define PRCM_PLL_FREQ_D_MASK BITS(0, 7)
144#define PRCM_PLL_FREQ_N_SHIFT 8
145#define PRCM_PLL_FREQ_N_MASK BITS(8, 13)
146#define PRCM_PLL_FREQ_R_SHIFT 16
147#define PRCM_PLL_FREQ_R_MASK BITS(16, 18)
148#define PRCM_PLL_FREQ_SELDIV2 BIT(24)
149#define PRCM_PLL_FREQ_DIV2EN BIT(25)
150
Linus Walleijb047d982013-03-19 14:21:47 +0100151#define PRCM_PLLDSI_FREQ (prcmu_base + 0x500)
152#define PRCM_PLLDSI_ENABLE (prcmu_base + 0x504)
153#define PRCM_PLLDSI_LOCKP (prcmu_base + 0x508)
154#define PRCM_DSI_PLLOUT_SEL (prcmu_base + 0x530)
155#define PRCM_DSITVCLK_DIV (prcmu_base + 0x52C)
156#define PRCM_PLLDSI_LOCKP (prcmu_base + 0x508)
157#define PRCM_APE_RESETN_SET (prcmu_base + 0x1E4)
158#define PRCM_APE_RESETN_CLR (prcmu_base + 0x1E8)
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200159
Mattias Nilsson6b6fae22012-01-13 16:20:28 +0100160#define PRCM_PLLDSI_ENABLE_PRCM_PLLDSI_ENABLE BIT(0)
161
162#define PRCM_PLLDSI_LOCKP_PRCM_PLLDSI_LOCKP10 BIT(0)
163#define PRCM_PLLDSI_LOCKP_PRCM_PLLDSI_LOCKP3 BIT(1)
164
165#define PRCM_DSI_PLLOUT_SEL_DSI0_PLLOUT_DIVSEL_SHIFT 0
166#define PRCM_DSI_PLLOUT_SEL_DSI0_PLLOUT_DIVSEL_MASK BITS(0, 2)
167#define PRCM_DSI_PLLOUT_SEL_DSI1_PLLOUT_DIVSEL_SHIFT 8
168#define PRCM_DSI_PLLOUT_SEL_DSI1_PLLOUT_DIVSEL_MASK BITS(8, 10)
169
170#define PRCM_DSI_PLLOUT_SEL_OFF 0
171#define PRCM_DSI_PLLOUT_SEL_PHI 1
172#define PRCM_DSI_PLLOUT_SEL_PHI_2 2
173#define PRCM_DSI_PLLOUT_SEL_PHI_4 3
174
175#define PRCM_DSITVCLK_DIV_DSI0_ESC_CLK_DIV_SHIFT 0
176#define PRCM_DSITVCLK_DIV_DSI0_ESC_CLK_DIV_MASK BITS(0, 7)
177#define PRCM_DSITVCLK_DIV_DSI1_ESC_CLK_DIV_SHIFT 8
178#define PRCM_DSITVCLK_DIV_DSI1_ESC_CLK_DIV_MASK BITS(8, 15)
179#define PRCM_DSITVCLK_DIV_DSI2_ESC_CLK_DIV_SHIFT 16
180#define PRCM_DSITVCLK_DIV_DSI2_ESC_CLK_DIV_MASK BITS(16, 23)
181#define PRCM_DSITVCLK_DIV_DSI0_ESC_CLK_EN BIT(24)
182#define PRCM_DSITVCLK_DIV_DSI1_ESC_CLK_EN BIT(25)
183#define PRCM_DSITVCLK_DIV_DSI2_ESC_CLK_EN BIT(26)
184
185#define PRCM_APE_RESETN_DSIPLL_RESETN BIT(14)
186
Linus Walleijb047d982013-03-19 14:21:47 +0100187#define PRCM_CLKOCR (prcmu_base + 0x1CC)
Mattias Nilssonc553b3c2011-08-12 10:27:20 +0200188#define PRCM_CLKOCR_CLKOUT0_REF_CLK (1 << 0)
189#define PRCM_CLKOCR_CLKOUT0_MASK BITS(0, 13)
190#define PRCM_CLKOCR_CLKOUT1_REF_CLK (1 << 16)
191#define PRCM_CLKOCR_CLKOUT1_MASK BITS(16, 29)
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200192
Mattias Nilssonc553b3c2011-08-12 10:27:20 +0200193/* ePOD and memory power signal control registers */
Linus Walleijb047d982013-03-19 14:21:47 +0100194#define PRCM_EPOD_C_SET (prcmu_base + 0x410)
195#define PRCM_SRAM_LS_SLEEP (prcmu_base + 0x304)
Mattias Nilssonc553b3c2011-08-12 10:27:20 +0200196
197/* Debug power control unit registers */
Linus Walleijb047d982013-03-19 14:21:47 +0100198#define PRCM_POWER_STATE_SET (prcmu_base + 0x254)
Mattias Nilssonc553b3c2011-08-12 10:27:20 +0200199
200/* Miscellaneous unit registers */
Linus Walleijb047d982013-03-19 14:21:47 +0100201#define PRCM_DSI_SW_RESET (prcmu_base + 0x324)
202#define PRCM_GPIOCR (prcmu_base + 0x138)
Mattias Nilssonc553b3c2011-08-12 10:27:20 +0200203#define PRCM_GPIOCR_DBG_STM_MOD_CMD1 0x800
204#define PRCM_GPIOCR_DBG_UARTMOD_CMD0 0x1
205
206/* PRCMU HW semaphore */
Linus Walleijb047d982013-03-19 14:21:47 +0100207#define PRCM_SEM (prcmu_base + 0x400)
Mattias Nilssonc553b3c2011-08-12 10:27:20 +0200208#define PRCM_SEM_PRCM_SEM BIT(0)
209
Linus Walleijb047d982013-03-19 14:21:47 +0100210#define PRCM_TCR (prcmu_base + 0x1C8)
Mattias Nilssonc553b3c2011-08-12 10:27:20 +0200211#define PRCM_TCR_TENSEL_MASK BITS(0, 7)
212#define PRCM_TCR_STOP_TIMERS BIT(16)
213#define PRCM_TCR_DOZE_MODE BIT(17)
214
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200215#define PRCM_CLKOCR_CLKODIV0_SHIFT 0
216#define PRCM_CLKOCR_CLKODIV0_MASK BITS(0, 5)
217#define PRCM_CLKOCR_CLKOSEL0_SHIFT 6
218#define PRCM_CLKOCR_CLKOSEL0_MASK BITS(6, 8)
219#define PRCM_CLKOCR_CLKODIV1_SHIFT 16
220#define PRCM_CLKOCR_CLKODIV1_MASK BITS(16, 21)
221#define PRCM_CLKOCR_CLKOSEL1_SHIFT 22
222#define PRCM_CLKOCR_CLKOSEL1_MASK BITS(22, 24)
223#define PRCM_CLKOCR_CLK1TYPE BIT(28)
224
Mattias Nilsson6b6fae22012-01-13 16:20:28 +0100225#define PRCM_CLK_MGT_CLKPLLDIV_MASK BITS(0, 4)
226#define PRCM_CLK_MGT_CLKPLLSW_SOC0 BIT(5)
227#define PRCM_CLK_MGT_CLKPLLSW_SOC1 BIT(6)
228#define PRCM_CLK_MGT_CLKPLLSW_DDR BIT(7)
229#define PRCM_CLK_MGT_CLKPLLSW_MASK BITS(5, 7)
230#define PRCM_CLK_MGT_CLKEN BIT(8)
231#define PRCM_CLK_MGT_CLK38 BIT(9)
232#define PRCM_CLK_MGT_CLK38DIV BIT(11)
233#define PRCM_SGACLK_MGT_SGACLKDIV_BY_2_5_EN BIT(12)
Linus Walleije3726fc2010-08-19 12:36:01 +0100234
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200235/* GPIOCR register */
236#define PRCM_GPIOCR_SPI2_SELECT BIT(23)
237
Linus Walleijb047d982013-03-19 14:21:47 +0100238#define PRCM_DDR_SUBSYS_APE_MINBW (prcmu_base + 0x438)
239#define PRCM_CGATING_BYPASS (prcmu_base + 0x134)
Mattias Nilssonc553b3c2011-08-12 10:27:20 +0200240#define PRCM_CGATING_BYPASS_ICN2 BIT(6)
241
242/* Miscellaneous unit registers */
Linus Walleijb047d982013-03-19 14:21:47 +0100243#define PRCM_RESOUTN_SET (prcmu_base + 0x214)
244#define PRCM_RESOUTN_CLR (prcmu_base + 0x218)
Mattias Nilssonc553b3c2011-08-12 10:27:20 +0200245
246/* System reset register */
Linus Walleijb047d982013-03-19 14:21:47 +0100247#define PRCM_APE_SOFTRST (prcmu_base + 0x228)
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200248
249#endif /* __DB8500_PRCMU_REGS_H */