blob: 6524d72631cde187c0d6d6b5364e46528830b055 [file] [log] [blame]
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001/*
2 Copyright (C) 2004 - 2009 rt2x00 SourceForge Project
3 <http://rt2x00.serialmonkey.com>
4
5 This program is free software; you can redistribute it and/or modify
6 it under the terms of the GNU General Public License as published by
7 the Free Software Foundation; either version 2 of the License, or
8 (at your option) any later version.
9
10 This program is distributed in the hope that it will be useful,
11 but WITHOUT ANY WARRANTY; without even the implied warranty of
12 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 GNU General Public License for more details.
14
15 You should have received a copy of the GNU General Public License
16 along with this program; if not, write to the
17 Free Software Foundation, Inc.,
18 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
19 */
20
21/*
22 Module: rt2800usb
23 Abstract: Data structures and registers for the rt2800usb module.
24 Supported chipsets: RT2800U.
25 */
26
27#ifndef RT2800USB_H
28#define RT2800USB_H
29
Bartlomiej Zolnierkiewicz7a345d32009-11-04 18:34:53 +010030struct rt2800_ops {
31 void (*register_read)(struct rt2x00_dev *rt2x00dev,
32 const unsigned int offset, u32 *value);
33 void (*register_write)(struct rt2x00_dev *rt2x00dev,
34 const unsigned int offset, u32 value);
35 void (*register_write_lock)(struct rt2x00_dev *rt2x00dev,
36 const unsigned int offset, u32 value);
37
38 void (*register_multiread)(struct rt2x00_dev *rt2x00dev,
39 const unsigned int offset,
40 void *value, const u32 length);
41 void (*register_multiwrite)(struct rt2x00_dev *rt2x00dev,
42 const unsigned int offset,
43 void *value, const u32 length);
44
45 int (*regbusy_read)(struct rt2x00_dev *rt2x00dev,
46 const unsigned int offset,
47 struct rt2x00_field32 field, u32 *reg);
48};
49
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +010050static inline void rt2800_register_read(struct rt2x00_dev *rt2x00dev,
51 const unsigned int offset,
52 u32 *value)
53{
Bartlomiej Zolnierkiewicz7a345d32009-11-04 18:34:53 +010054 const struct rt2800_ops *rt2800ops = rt2x00dev->priv;
55
56 rt2800ops->register_read(rt2x00dev, offset, value);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +010057}
58
59static inline void rt2800_register_write(struct rt2x00_dev *rt2x00dev,
60 const unsigned int offset,
61 u32 value)
62{
Bartlomiej Zolnierkiewicz7a345d32009-11-04 18:34:53 +010063 const struct rt2800_ops *rt2800ops = rt2x00dev->priv;
64
65 rt2800ops->register_write(rt2x00dev, offset, value);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +010066}
67
68static inline void rt2800_register_write_lock(struct rt2x00_dev *rt2x00dev,
69 const unsigned int offset,
70 u32 value)
71{
Bartlomiej Zolnierkiewicz7a345d32009-11-04 18:34:53 +010072 const struct rt2800_ops *rt2800ops = rt2x00dev->priv;
73
74 rt2800ops->register_write_lock(rt2x00dev, offset, value);
Bartlomiej Zolnierkiewiczabbb5052009-11-04 18:33:05 +010075}
76
Bartlomiej Zolnierkiewicz678b4ee2009-11-04 18:33:20 +010077static inline void rt2800_register_multiread(struct rt2x00_dev *rt2x00dev,
78 const unsigned int offset,
79 void *value, const u32 length)
80{
Bartlomiej Zolnierkiewicz7a345d32009-11-04 18:34:53 +010081 const struct rt2800_ops *rt2800ops = rt2x00dev->priv;
82
83 rt2800ops->register_multiread(rt2x00dev, offset, value, length);
Bartlomiej Zolnierkiewicz678b4ee2009-11-04 18:33:20 +010084}
85
86static inline void rt2800_register_multiwrite(struct rt2x00_dev *rt2x00dev,
87 const unsigned int offset,
88 void *value, const u32 length)
89{
Bartlomiej Zolnierkiewicz7a345d32009-11-04 18:34:53 +010090 const struct rt2800_ops *rt2800ops = rt2x00dev->priv;
91
92 rt2800ops->register_multiwrite(rt2x00dev, offset, value, length);
Bartlomiej Zolnierkiewicz678b4ee2009-11-04 18:33:20 +010093}
94
Bartlomiej Zolnierkiewiczab209b92009-11-04 18:33:34 +010095static inline int rt2800_regbusy_read(struct rt2x00_dev *rt2x00dev,
96 const unsigned int offset,
97 struct rt2x00_field32 field,
98 u32 *reg)
99{
Bartlomiej Zolnierkiewicz7a345d32009-11-04 18:34:53 +0100100 const struct rt2800_ops *rt2800ops = rt2x00dev->priv;
101
102 return rt2800ops->regbusy_read(rt2x00dev, offset, field, reg);
Bartlomiej Zolnierkiewiczab209b92009-11-04 18:33:34 +0100103}
104
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200105/*
106 * RF chip defines.
107 *
108 * RF2820 2.4G 2T3R
109 * RF2850 2.4G/5G 2T3R
110 * RF2720 2.4G 1T2R
111 * RF2750 2.4G/5G 1T2R
112 * RF3020 2.4G 1T1R
113 * RF2020 2.4G B/G
Ivo van Doorn05a32732009-08-17 18:54:47 +0200114 * RF3021 2.4G 1T2R
115 * RF3022 2.4G 2T2R
116 * RF3052 2.4G 2T2R
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200117 */
118#define RF2820 0x0001
119#define RF2850 0x0002
120#define RF2720 0x0003
121#define RF2750 0x0004
122#define RF3020 0x0005
123#define RF2020 0x0006
Ivo van Doorn05a32732009-08-17 18:54:47 +0200124#define RF3021 0x0007
125#define RF3022 0x0008
126#define RF3052 0x0009
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200127
128/*
129 * RT2870 version
130 */
131#define RT2860C_VERSION 0x28600100
132#define RT2860D_VERSION 0x28600101
133#define RT2880E_VERSION 0x28720200
134#define RT2883_VERSION 0x28830300
135#define RT3070_VERSION 0x30700200
136
137/*
138 * Signal information.
Bartlomiej Zolnierkiewiczd07624f2009-11-04 18:35:39 +0100139 * Default offset is required for RSSI <-> dBm conversion.
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200140 */
141#define DEFAULT_RSSI_OFFSET 120 /* FIXME */
142
143/*
144 * Register layout information.
145 */
146#define CSR_REG_BASE 0x1000
147#define CSR_REG_SIZE 0x0800
148#define EEPROM_BASE 0x0000
149#define EEPROM_SIZE 0x0110
150#define BBP_BASE 0x0000
151#define BBP_SIZE 0x0080
152#define RF_BASE 0x0004
153#define RF_SIZE 0x0010
154
155/*
156 * Number of TX queues.
157 */
158#define NUM_TX_QUEUES 4
159
160/*
161 * USB registers.
162 */
163
164/*
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200165 * INT_SOURCE_CSR: Interrupt source register.
166 * Write one to clear corresponding bit.
167 * TX_FIFO_STATUS: FIFO Statistics is full, sw should read 0x171c
168 */
169#define INT_SOURCE_CSR 0x0200
170#define INT_SOURCE_CSR_RXDELAYINT FIELD32(0x00000001)
171#define INT_SOURCE_CSR_TXDELAYINT FIELD32(0x00000002)
172#define INT_SOURCE_CSR_RX_DONE FIELD32(0x00000004)
173#define INT_SOURCE_CSR_AC0_DMA_DONE FIELD32(0x00000008)
174#define INT_SOURCE_CSR_AC1_DMA_DONE FIELD32(0x00000010)
175#define INT_SOURCE_CSR_AC2_DMA_DONE FIELD32(0x00000020)
176#define INT_SOURCE_CSR_AC3_DMA_DONE FIELD32(0x00000040)
177#define INT_SOURCE_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
178#define INT_SOURCE_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
179#define INT_SOURCE_CSR_MCU_COMMAND FIELD32(0x00000200)
180#define INT_SOURCE_CSR_RXTX_COHERENT FIELD32(0x00000400)
181#define INT_SOURCE_CSR_TBTT FIELD32(0x00000800)
182#define INT_SOURCE_CSR_PRE_TBTT FIELD32(0x00001000)
183#define INT_SOURCE_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
184#define INT_SOURCE_CSR_AUTO_WAKEUP FIELD32(0x00004000)
185#define INT_SOURCE_CSR_GPTIMER FIELD32(0x00008000)
186#define INT_SOURCE_CSR_RX_COHERENT FIELD32(0x00010000)
187#define INT_SOURCE_CSR_TX_COHERENT FIELD32(0x00020000)
188
189/*
190 * INT_MASK_CSR: Interrupt MASK register. 1: the interrupt is mask OFF.
191 */
192#define INT_MASK_CSR 0x0204
193#define INT_MASK_CSR_RXDELAYINT FIELD32(0x00000001)
194#define INT_MASK_CSR_TXDELAYINT FIELD32(0x00000002)
195#define INT_MASK_CSR_RX_DONE FIELD32(0x00000004)
196#define INT_MASK_CSR_AC0_DMA_DONE FIELD32(0x00000008)
197#define INT_MASK_CSR_AC1_DMA_DONE FIELD32(0x00000010)
198#define INT_MASK_CSR_AC2_DMA_DONE FIELD32(0x00000020)
199#define INT_MASK_CSR_AC3_DMA_DONE FIELD32(0x00000040)
200#define INT_MASK_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
201#define INT_MASK_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
202#define INT_MASK_CSR_MCU_COMMAND FIELD32(0x00000200)
203#define INT_MASK_CSR_RXTX_COHERENT FIELD32(0x00000400)
204#define INT_MASK_CSR_TBTT FIELD32(0x00000800)
205#define INT_MASK_CSR_PRE_TBTT FIELD32(0x00001000)
206#define INT_MASK_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
207#define INT_MASK_CSR_AUTO_WAKEUP FIELD32(0x00004000)
208#define INT_MASK_CSR_GPTIMER FIELD32(0x00008000)
209#define INT_MASK_CSR_RX_COHERENT FIELD32(0x00010000)
210#define INT_MASK_CSR_TX_COHERENT FIELD32(0x00020000)
211
212/*
213 * WPDMA_GLO_CFG
214 */
215#define WPDMA_GLO_CFG 0x0208
216#define WPDMA_GLO_CFG_ENABLE_TX_DMA FIELD32(0x00000001)
217#define WPDMA_GLO_CFG_TX_DMA_BUSY FIELD32(0x00000002)
218#define WPDMA_GLO_CFG_ENABLE_RX_DMA FIELD32(0x00000004)
219#define WPDMA_GLO_CFG_RX_DMA_BUSY FIELD32(0x00000008)
220#define WPDMA_GLO_CFG_WP_DMA_BURST_SIZE FIELD32(0x00000030)
221#define WPDMA_GLO_CFG_TX_WRITEBACK_DONE FIELD32(0x00000040)
222#define WPDMA_GLO_CFG_BIG_ENDIAN FIELD32(0x00000080)
223#define WPDMA_GLO_CFG_RX_HDR_SCATTER FIELD32(0x0000ff00)
224#define WPDMA_GLO_CFG_HDR_SEG_LEN FIELD32(0xffff0000)
225
226/*
227 * WPDMA_RST_IDX
228 */
229#define WPDMA_RST_IDX 0x020c
230#define WPDMA_RST_IDX_DTX_IDX0 FIELD32(0x00000001)
231#define WPDMA_RST_IDX_DTX_IDX1 FIELD32(0x00000002)
232#define WPDMA_RST_IDX_DTX_IDX2 FIELD32(0x00000004)
233#define WPDMA_RST_IDX_DTX_IDX3 FIELD32(0x00000008)
234#define WPDMA_RST_IDX_DTX_IDX4 FIELD32(0x00000010)
235#define WPDMA_RST_IDX_DTX_IDX5 FIELD32(0x00000020)
236#define WPDMA_RST_IDX_DRX_IDX0 FIELD32(0x00010000)
237
238/*
239 * DELAY_INT_CFG
240 */
241#define DELAY_INT_CFG 0x0210
242#define DELAY_INT_CFG_RXMAX_PTIME FIELD32(0x000000ff)
243#define DELAY_INT_CFG_RXMAX_PINT FIELD32(0x00007f00)
244#define DELAY_INT_CFG_RXDLY_INT_EN FIELD32(0x00008000)
245#define DELAY_INT_CFG_TXMAX_PTIME FIELD32(0x00ff0000)
246#define DELAY_INT_CFG_TXMAX_PINT FIELD32(0x7f000000)
247#define DELAY_INT_CFG_TXDLY_INT_EN FIELD32(0x80000000)
248
249/*
250 * WMM_AIFSN_CFG: Aifsn for each EDCA AC
251 * AIFSN0: AC_BE
252 * AIFSN1: AC_BK
253 * AIFSN1: AC_VI
254 * AIFSN1: AC_VO
255 */
256#define WMM_AIFSN_CFG 0x0214
257#define WMM_AIFSN_CFG_AIFSN0 FIELD32(0x0000000f)
258#define WMM_AIFSN_CFG_AIFSN1 FIELD32(0x000000f0)
259#define WMM_AIFSN_CFG_AIFSN2 FIELD32(0x00000f00)
260#define WMM_AIFSN_CFG_AIFSN3 FIELD32(0x0000f000)
261
262/*
263 * WMM_CWMIN_CSR: CWmin for each EDCA AC
264 * CWMIN0: AC_BE
265 * CWMIN1: AC_BK
266 * CWMIN1: AC_VI
267 * CWMIN1: AC_VO
268 */
269#define WMM_CWMIN_CFG 0x0218
270#define WMM_CWMIN_CFG_CWMIN0 FIELD32(0x0000000f)
271#define WMM_CWMIN_CFG_CWMIN1 FIELD32(0x000000f0)
272#define WMM_CWMIN_CFG_CWMIN2 FIELD32(0x00000f00)
273#define WMM_CWMIN_CFG_CWMIN3 FIELD32(0x0000f000)
274
275/*
276 * WMM_CWMAX_CSR: CWmax for each EDCA AC
277 * CWMAX0: AC_BE
278 * CWMAX1: AC_BK
279 * CWMAX1: AC_VI
280 * CWMAX1: AC_VO
281 */
282#define WMM_CWMAX_CFG 0x021c
283#define WMM_CWMAX_CFG_CWMAX0 FIELD32(0x0000000f)
284#define WMM_CWMAX_CFG_CWMAX1 FIELD32(0x000000f0)
285#define WMM_CWMAX_CFG_CWMAX2 FIELD32(0x00000f00)
286#define WMM_CWMAX_CFG_CWMAX3 FIELD32(0x0000f000)
287
288/*
289 * AC_TXOP0: AC_BK/AC_BE TXOP register
290 * AC0TXOP: AC_BK in unit of 32us
291 * AC1TXOP: AC_BE in unit of 32us
292 */
293#define WMM_TXOP0_CFG 0x0220
294#define WMM_TXOP0_CFG_AC0TXOP FIELD32(0x0000ffff)
295#define WMM_TXOP0_CFG_AC1TXOP FIELD32(0xffff0000)
296
297/*
298 * AC_TXOP1: AC_VO/AC_VI TXOP register
299 * AC2TXOP: AC_VI in unit of 32us
300 * AC3TXOP: AC_VO in unit of 32us
301 */
302#define WMM_TXOP1_CFG 0x0224
303#define WMM_TXOP1_CFG_AC2TXOP FIELD32(0x0000ffff)
304#define WMM_TXOP1_CFG_AC3TXOP FIELD32(0xffff0000)
305
306/*
307 * GPIO_CTRL_CFG:
308 */
309#define GPIO_CTRL_CFG 0x0228
310#define GPIO_CTRL_CFG_BIT0 FIELD32(0x00000001)
311#define GPIO_CTRL_CFG_BIT1 FIELD32(0x00000002)
312#define GPIO_CTRL_CFG_BIT2 FIELD32(0x00000004)
313#define GPIO_CTRL_CFG_BIT3 FIELD32(0x00000008)
314#define GPIO_CTRL_CFG_BIT4 FIELD32(0x00000010)
315#define GPIO_CTRL_CFG_BIT5 FIELD32(0x00000020)
316#define GPIO_CTRL_CFG_BIT6 FIELD32(0x00000040)
317#define GPIO_CTRL_CFG_BIT7 FIELD32(0x00000080)
318#define GPIO_CTRL_CFG_BIT8 FIELD32(0x00000100)
319
320/*
321 * MCU_CMD_CFG
322 */
323#define MCU_CMD_CFG 0x022c
324
325/*
326 * AC_BK register offsets
327 */
328#define TX_BASE_PTR0 0x0230
329#define TX_MAX_CNT0 0x0234
330#define TX_CTX_IDX0 0x0238
331#define TX_DTX_IDX0 0x023c
332
333/*
334 * AC_BE register offsets
335 */
336#define TX_BASE_PTR1 0x0240
337#define TX_MAX_CNT1 0x0244
338#define TX_CTX_IDX1 0x0248
339#define TX_DTX_IDX1 0x024c
340
341/*
342 * AC_VI register offsets
343 */
344#define TX_BASE_PTR2 0x0250
345#define TX_MAX_CNT2 0x0254
346#define TX_CTX_IDX2 0x0258
347#define TX_DTX_IDX2 0x025c
348
349/*
350 * AC_VO register offsets
351 */
352#define TX_BASE_PTR3 0x0260
353#define TX_MAX_CNT3 0x0264
354#define TX_CTX_IDX3 0x0268
355#define TX_DTX_IDX3 0x026c
356
357/*
358 * HCCA register offsets
359 */
360#define TX_BASE_PTR4 0x0270
361#define TX_MAX_CNT4 0x0274
362#define TX_CTX_IDX4 0x0278
363#define TX_DTX_IDX4 0x027c
364
365/*
366 * MGMT register offsets
367 */
368#define TX_BASE_PTR5 0x0280
369#define TX_MAX_CNT5 0x0284
370#define TX_CTX_IDX5 0x0288
371#define TX_DTX_IDX5 0x028c
372
373/*
374 * RX register offsets
375 */
376#define RX_BASE_PTR 0x0290
377#define RX_MAX_CNT 0x0294
378#define RX_CRX_IDX 0x0298
379#define RX_DRX_IDX 0x029c
380
381/*
382 * USB_DMA_CFG
383 * RX_BULK_AGG_TIMEOUT: Rx Bulk Aggregation TimeOut in unit of 33ns.
384 * RX_BULK_AGG_LIMIT: Rx Bulk Aggregation Limit in unit of 256 bytes.
385 * PHY_CLEAR: phy watch dog enable.
386 * TX_CLEAR: Clear USB DMA TX path.
387 * TXOP_HALT: Halt TXOP count down when TX buffer is full.
388 * RX_BULK_AGG_EN: Enable Rx Bulk Aggregation.
389 * RX_BULK_EN: Enable USB DMA Rx.
390 * TX_BULK_EN: Enable USB DMA Tx.
391 * EP_OUT_VALID: OUT endpoint data valid.
392 * RX_BUSY: USB DMA RX FSM busy.
393 * TX_BUSY: USB DMA TX FSM busy.
394 */
395#define USB_DMA_CFG 0x02a0
396#define USB_DMA_CFG_RX_BULK_AGG_TIMEOUT FIELD32(0x000000ff)
397#define USB_DMA_CFG_RX_BULK_AGG_LIMIT FIELD32(0x0000ff00)
398#define USB_DMA_CFG_PHY_CLEAR FIELD32(0x00010000)
399#define USB_DMA_CFG_TX_CLEAR FIELD32(0x00080000)
400#define USB_DMA_CFG_TXOP_HALT FIELD32(0x00100000)
401#define USB_DMA_CFG_RX_BULK_AGG_EN FIELD32(0x00200000)
402#define USB_DMA_CFG_RX_BULK_EN FIELD32(0x00400000)
403#define USB_DMA_CFG_TX_BULK_EN FIELD32(0x00800000)
404#define USB_DMA_CFG_EP_OUT_VALID FIELD32(0x3f000000)
405#define USB_DMA_CFG_RX_BUSY FIELD32(0x40000000)
406#define USB_DMA_CFG_TX_BUSY FIELD32(0x80000000)
407
408/*
409 * USB_CYC_CFG
410 */
411#define USB_CYC_CFG 0x02a4
412#define USB_CYC_CFG_CLOCK_CYCLE FIELD32(0x000000ff)
413
414/*
415 * PBF_SYS_CTRL
416 * HOST_RAM_WRITE: enable Host program ram write selection
417 */
418#define PBF_SYS_CTRL 0x0400
419#define PBF_SYS_CTRL_READY FIELD32(0x00000080)
420#define PBF_SYS_CTRL_HOST_RAM_WRITE FIELD32(0x00010000)
421
422/*
Bartlomiej Zolnierkiewiczd07624f2009-11-04 18:35:39 +0100423 * HOST-MCU shared memory
424 */
425#define HOST_CMD_CSR 0x0404
426#define HOST_CMD_CSR_HOST_COMMAND FIELD32(0x000000ff)
427
428/*
Ivo van Doornd53d9e62009-04-26 15:47:48 +0200429 * PBF registers
430 * Most are for debug. Driver doesn't touch PBF register.
431 */
432#define PBF_CFG 0x0408
433#define PBF_MAX_PCNT 0x040c
434#define PBF_CTRL 0x0410
435#define PBF_INT_STA 0x0414
436#define PBF_INT_ENA 0x0418
437
438/*
439 * BCN_OFFSET0:
440 */
441#define BCN_OFFSET0 0x042c
442#define BCN_OFFSET0_BCN0 FIELD32(0x000000ff)
443#define BCN_OFFSET0_BCN1 FIELD32(0x0000ff00)
444#define BCN_OFFSET0_BCN2 FIELD32(0x00ff0000)
445#define BCN_OFFSET0_BCN3 FIELD32(0xff000000)
446
447/*
448 * BCN_OFFSET1:
449 */
450#define BCN_OFFSET1 0x0430
451#define BCN_OFFSET1_BCN4 FIELD32(0x000000ff)
452#define BCN_OFFSET1_BCN5 FIELD32(0x0000ff00)
453#define BCN_OFFSET1_BCN6 FIELD32(0x00ff0000)
454#define BCN_OFFSET1_BCN7 FIELD32(0xff000000)
455
456/*
457 * PBF registers
458 * Most are for debug. Driver doesn't touch PBF register.
459 */
460#define TXRXQ_PCNT 0x0438
461#define PBF_DBG 0x043c
462
463/*
464 * RF registers
465 */
466#define RF_CSR_CFG 0x0500
467#define RF_CSR_CFG_DATA FIELD32(0x000000ff)
468#define RF_CSR_CFG_REGNUM FIELD32(0x00001f00)
469#define RF_CSR_CFG_WRITE FIELD32(0x00010000)
470#define RF_CSR_CFG_BUSY FIELD32(0x00020000)
471
472/*
473 * MAC Control/Status Registers(CSR).
474 * Some values are set in TU, whereas 1 TU == 1024 us.
475 */
476
477/*
478 * MAC_CSR0: ASIC revision number.
479 * ASIC_REV: 0
480 * ASIC_VER: 2870
481 */
482#define MAC_CSR0 0x1000
483#define MAC_CSR0_ASIC_REV FIELD32(0x0000ffff)
484#define MAC_CSR0_ASIC_VER FIELD32(0xffff0000)
485
486/*
487 * MAC_SYS_CTRL:
488 */
489#define MAC_SYS_CTRL 0x1004
490#define MAC_SYS_CTRL_RESET_CSR FIELD32(0x00000001)
491#define MAC_SYS_CTRL_RESET_BBP FIELD32(0x00000002)
492#define MAC_SYS_CTRL_ENABLE_TX FIELD32(0x00000004)
493#define MAC_SYS_CTRL_ENABLE_RX FIELD32(0x00000008)
494#define MAC_SYS_CTRL_CONTINUOUS_TX FIELD32(0x00000010)
495#define MAC_SYS_CTRL_LOOPBACK FIELD32(0x00000020)
496#define MAC_SYS_CTRL_WLAN_HALT FIELD32(0x00000040)
497#define MAC_SYS_CTRL_RX_TIMESTAMP FIELD32(0x00000080)
498
499/*
500 * MAC_ADDR_DW0: STA MAC register 0
501 */
502#define MAC_ADDR_DW0 0x1008
503#define MAC_ADDR_DW0_BYTE0 FIELD32(0x000000ff)
504#define MAC_ADDR_DW0_BYTE1 FIELD32(0x0000ff00)
505#define MAC_ADDR_DW0_BYTE2 FIELD32(0x00ff0000)
506#define MAC_ADDR_DW0_BYTE3 FIELD32(0xff000000)
507
508/*
509 * MAC_ADDR_DW1: STA MAC register 1
510 * UNICAST_TO_ME_MASK:
511 * Used to mask off bits from byte 5 of the MAC address
512 * to determine the UNICAST_TO_ME bit for RX frames.
513 * The full mask is complemented by BSS_ID_MASK:
514 * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK
515 */
516#define MAC_ADDR_DW1 0x100c
517#define MAC_ADDR_DW1_BYTE4 FIELD32(0x000000ff)
518#define MAC_ADDR_DW1_BYTE5 FIELD32(0x0000ff00)
519#define MAC_ADDR_DW1_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
520
521/*
522 * MAC_BSSID_DW0: BSSID register 0
523 */
524#define MAC_BSSID_DW0 0x1010
525#define MAC_BSSID_DW0_BYTE0 FIELD32(0x000000ff)
526#define MAC_BSSID_DW0_BYTE1 FIELD32(0x0000ff00)
527#define MAC_BSSID_DW0_BYTE2 FIELD32(0x00ff0000)
528#define MAC_BSSID_DW0_BYTE3 FIELD32(0xff000000)
529
530/*
531 * MAC_BSSID_DW1: BSSID register 1
532 * BSS_ID_MASK:
533 * 0: 1-BSSID mode (BSS index = 0)
534 * 1: 2-BSSID mode (BSS index: Byte5, bit 0)
535 * 2: 4-BSSID mode (BSS index: byte5, bit 0 - 1)
536 * 3: 8-BSSID mode (BSS index: byte5, bit 0 - 2)
537 * This mask is used to mask off bits 0, 1 and 2 of byte 5 of the
538 * BSSID. This will make sure that those bits will be ignored
539 * when determining the MY_BSS of RX frames.
540 */
541#define MAC_BSSID_DW1 0x1014
542#define MAC_BSSID_DW1_BYTE4 FIELD32(0x000000ff)
543#define MAC_BSSID_DW1_BYTE5 FIELD32(0x0000ff00)
544#define MAC_BSSID_DW1_BSS_ID_MASK FIELD32(0x00030000)
545#define MAC_BSSID_DW1_BSS_BCN_NUM FIELD32(0x001c0000)
546
547/*
548 * MAX_LEN_CFG: Maximum frame length register.
549 * MAX_MPDU: rt2860b max 16k bytes
550 * MAX_PSDU: Maximum PSDU length
551 * (power factor) 0:2^13, 1:2^14, 2:2^15, 3:2^16
552 */
553#define MAX_LEN_CFG 0x1018
554#define MAX_LEN_CFG_MAX_MPDU FIELD32(0x00000fff)
555#define MAX_LEN_CFG_MAX_PSDU FIELD32(0x00003000)
556#define MAX_LEN_CFG_MIN_PSDU FIELD32(0x0000c000)
557#define MAX_LEN_CFG_MIN_MPDU FIELD32(0x000f0000)
558
559/*
560 * BBP_CSR_CFG: BBP serial control register
561 * VALUE: Register value to program into BBP
562 * REG_NUM: Selected BBP register
563 * READ_CONTROL: 0 write BBP, 1 read BBP
564 * BUSY: ASIC is busy executing BBP commands
565 * BBP_PAR_DUR: 0 4 MAC clocks, 1 8 MAC clocks
566 * BBP_RW_MODE: 0 serial, 1 paralell
567 */
568#define BBP_CSR_CFG 0x101c
569#define BBP_CSR_CFG_VALUE FIELD32(0x000000ff)
570#define BBP_CSR_CFG_REGNUM FIELD32(0x0000ff00)
571#define BBP_CSR_CFG_READ_CONTROL FIELD32(0x00010000)
572#define BBP_CSR_CFG_BUSY FIELD32(0x00020000)
573#define BBP_CSR_CFG_BBP_PAR_DUR FIELD32(0x00040000)
574#define BBP_CSR_CFG_BBP_RW_MODE FIELD32(0x00080000)
575
576/*
577 * RF_CSR_CFG0: RF control register
578 * REGID_AND_VALUE: Register value to program into RF
579 * BITWIDTH: Selected RF register
580 * STANDBYMODE: 0 high when standby, 1 low when standby
581 * SEL: 0 RF_LE0 activate, 1 RF_LE1 activate
582 * BUSY: ASIC is busy executing RF commands
583 */
584#define RF_CSR_CFG0 0x1020
585#define RF_CSR_CFG0_REGID_AND_VALUE FIELD32(0x00ffffff)
586#define RF_CSR_CFG0_BITWIDTH FIELD32(0x1f000000)
587#define RF_CSR_CFG0_REG_VALUE_BW FIELD32(0x1fffffff)
588#define RF_CSR_CFG0_STANDBYMODE FIELD32(0x20000000)
589#define RF_CSR_CFG0_SEL FIELD32(0x40000000)
590#define RF_CSR_CFG0_BUSY FIELD32(0x80000000)
591
592/*
593 * RF_CSR_CFG1: RF control register
594 * REGID_AND_VALUE: Register value to program into RF
595 * RFGAP: Gap between BB_CONTROL_RF and RF_LE
596 * 0: 3 system clock cycle (37.5usec)
597 * 1: 5 system clock cycle (62.5usec)
598 */
599#define RF_CSR_CFG1 0x1024
600#define RF_CSR_CFG1_REGID_AND_VALUE FIELD32(0x00ffffff)
601#define RF_CSR_CFG1_RFGAP FIELD32(0x1f000000)
602
603/*
604 * RF_CSR_CFG2: RF control register
605 * VALUE: Register value to program into RF
606 * RFGAP: Gap between BB_CONTROL_RF and RF_LE
607 * 0: 3 system clock cycle (37.5usec)
608 * 1: 5 system clock cycle (62.5usec)
609 */
610#define RF_CSR_CFG2 0x1028
611#define RF_CSR_CFG2_VALUE FIELD32(0x00ffffff)
612
613/*
614 * LED_CFG: LED control
615 * color LED's:
616 * 0: off
617 * 1: blinking upon TX2
618 * 2: periodic slow blinking
619 * 3: always on
620 * LED polarity:
621 * 0: active low
622 * 1: active high
623 */
624#define LED_CFG 0x102c
625#define LED_CFG_ON_PERIOD FIELD32(0x000000ff)
626#define LED_CFG_OFF_PERIOD FIELD32(0x0000ff00)
627#define LED_CFG_SLOW_BLINK_PERIOD FIELD32(0x003f0000)
628#define LED_CFG_R_LED_MODE FIELD32(0x03000000)
629#define LED_CFG_G_LED_MODE FIELD32(0x0c000000)
630#define LED_CFG_Y_LED_MODE FIELD32(0x30000000)
631#define LED_CFG_LED_POLAR FIELD32(0x40000000)
632
633/*
634 * XIFS_TIME_CFG: MAC timing
635 * CCKM_SIFS_TIME: unit 1us. Applied after CCK RX/TX
636 * OFDM_SIFS_TIME: unit 1us. Applied after OFDM RX/TX
637 * OFDM_XIFS_TIME: unit 1us. Applied after OFDM RX
638 * when MAC doesn't reference BBP signal BBRXEND
639 * EIFS: unit 1us
640 * BB_RXEND_ENABLE: reference RXEND signal to begin XIFS defer
641 *
642 */
643#define XIFS_TIME_CFG 0x1100
644#define XIFS_TIME_CFG_CCKM_SIFS_TIME FIELD32(0x000000ff)
645#define XIFS_TIME_CFG_OFDM_SIFS_TIME FIELD32(0x0000ff00)
646#define XIFS_TIME_CFG_OFDM_XIFS_TIME FIELD32(0x000f0000)
647#define XIFS_TIME_CFG_EIFS FIELD32(0x1ff00000)
648#define XIFS_TIME_CFG_BB_RXEND_ENABLE FIELD32(0x20000000)
649
650/*
651 * BKOFF_SLOT_CFG:
652 */
653#define BKOFF_SLOT_CFG 0x1104
654#define BKOFF_SLOT_CFG_SLOT_TIME FIELD32(0x000000ff)
655#define BKOFF_SLOT_CFG_CC_DELAY_TIME FIELD32(0x0000ff00)
656
657/*
658 * NAV_TIME_CFG:
659 */
660#define NAV_TIME_CFG 0x1108
661#define NAV_TIME_CFG_SIFS FIELD32(0x000000ff)
662#define NAV_TIME_CFG_SLOT_TIME FIELD32(0x0000ff00)
663#define NAV_TIME_CFG_EIFS FIELD32(0x01ff0000)
664#define NAV_TIME_ZERO_SIFS FIELD32(0x02000000)
665
666/*
667 * CH_TIME_CFG: count as channel busy
668 */
669#define CH_TIME_CFG 0x110c
670
671/*
672 * PBF_LIFE_TIMER: TX/RX MPDU timestamp timer (free run) Unit: 1us
673 */
674#define PBF_LIFE_TIMER 0x1110
675
676/*
677 * BCN_TIME_CFG:
678 * BEACON_INTERVAL: in unit of 1/16 TU
679 * TSF_TICKING: Enable TSF auto counting
680 * TSF_SYNC: Enable TSF sync, 00: disable, 01: infra mode, 10: ad-hoc mode
681 * BEACON_GEN: Enable beacon generator
682 */
683#define BCN_TIME_CFG 0x1114
684#define BCN_TIME_CFG_BEACON_INTERVAL FIELD32(0x0000ffff)
685#define BCN_TIME_CFG_TSF_TICKING FIELD32(0x00010000)
686#define BCN_TIME_CFG_TSF_SYNC FIELD32(0x00060000)
687#define BCN_TIME_CFG_TBTT_ENABLE FIELD32(0x00080000)
688#define BCN_TIME_CFG_BEACON_GEN FIELD32(0x00100000)
689#define BCN_TIME_CFG_TX_TIME_COMPENSATE FIELD32(0xf0000000)
690
691/*
692 * TBTT_SYNC_CFG:
693 */
694#define TBTT_SYNC_CFG 0x1118
695
696/*
697 * TSF_TIMER_DW0: Local lsb TSF timer, read-only
698 */
699#define TSF_TIMER_DW0 0x111c
700#define TSF_TIMER_DW0_LOW_WORD FIELD32(0xffffffff)
701
702/*
703 * TSF_TIMER_DW1: Local msb TSF timer, read-only
704 */
705#define TSF_TIMER_DW1 0x1120
706#define TSF_TIMER_DW1_HIGH_WORD FIELD32(0xffffffff)
707
708/*
709 * TBTT_TIMER: TImer remains till next TBTT, read-only
710 */
711#define TBTT_TIMER 0x1124
712
713/*
714 * INT_TIMER_CFG:
715 */
716#define INT_TIMER_CFG 0x1128
717
718/*
719 * INT_TIMER_EN: GP-timer and pre-tbtt Int enable
720 */
721#define INT_TIMER_EN 0x112c
722
723/*
724 * CH_IDLE_STA: channel idle time
725 */
726#define CH_IDLE_STA 0x1130
727
728/*
729 * CH_BUSY_STA: channel busy time
730 */
731#define CH_BUSY_STA 0x1134
732
733/*
734 * MAC_STATUS_CFG:
735 * BBP_RF_BUSY: When set to 0, BBP and RF are stable.
736 * if 1 or higher one of the 2 registers is busy.
737 */
738#define MAC_STATUS_CFG 0x1200
739#define MAC_STATUS_CFG_BBP_RF_BUSY FIELD32(0x00000003)
740
741/*
742 * PWR_PIN_CFG:
743 */
744#define PWR_PIN_CFG 0x1204
745
746/*
747 * AUTOWAKEUP_CFG: Manual power control / status register
748 * TBCN_BEFORE_WAKE: ForceWake has high privilege than PutToSleep when both set
749 * AUTOWAKE: 0:sleep, 1:awake
750 */
751#define AUTOWAKEUP_CFG 0x1208
752#define AUTOWAKEUP_CFG_AUTO_LEAD_TIME FIELD32(0x000000ff)
753#define AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE FIELD32(0x00007f00)
754#define AUTOWAKEUP_CFG_AUTOWAKE FIELD32(0x00008000)
755
756/*
757 * EDCA_AC0_CFG:
758 */
759#define EDCA_AC0_CFG 0x1300
760#define EDCA_AC0_CFG_TX_OP FIELD32(0x000000ff)
761#define EDCA_AC0_CFG_AIFSN FIELD32(0x00000f00)
762#define EDCA_AC0_CFG_CWMIN FIELD32(0x0000f000)
763#define EDCA_AC0_CFG_CWMAX FIELD32(0x000f0000)
764
765/*
766 * EDCA_AC1_CFG:
767 */
768#define EDCA_AC1_CFG 0x1304
769#define EDCA_AC1_CFG_TX_OP FIELD32(0x000000ff)
770#define EDCA_AC1_CFG_AIFSN FIELD32(0x00000f00)
771#define EDCA_AC1_CFG_CWMIN FIELD32(0x0000f000)
772#define EDCA_AC1_CFG_CWMAX FIELD32(0x000f0000)
773
774/*
775 * EDCA_AC2_CFG:
776 */
777#define EDCA_AC2_CFG 0x1308
778#define EDCA_AC2_CFG_TX_OP FIELD32(0x000000ff)
779#define EDCA_AC2_CFG_AIFSN FIELD32(0x00000f00)
780#define EDCA_AC2_CFG_CWMIN FIELD32(0x0000f000)
781#define EDCA_AC2_CFG_CWMAX FIELD32(0x000f0000)
782
783/*
784 * EDCA_AC3_CFG:
785 */
786#define EDCA_AC3_CFG 0x130c
787#define EDCA_AC3_CFG_TX_OP FIELD32(0x000000ff)
788#define EDCA_AC3_CFG_AIFSN FIELD32(0x00000f00)
789#define EDCA_AC3_CFG_CWMIN FIELD32(0x0000f000)
790#define EDCA_AC3_CFG_CWMAX FIELD32(0x000f0000)
791
792/*
793 * EDCA_TID_AC_MAP:
794 */
795#define EDCA_TID_AC_MAP 0x1310
796
797/*
798 * TX_PWR_CFG_0:
799 */
800#define TX_PWR_CFG_0 0x1314
801#define TX_PWR_CFG_0_1MBS FIELD32(0x0000000f)
802#define TX_PWR_CFG_0_2MBS FIELD32(0x000000f0)
803#define TX_PWR_CFG_0_55MBS FIELD32(0x00000f00)
804#define TX_PWR_CFG_0_11MBS FIELD32(0x0000f000)
805#define TX_PWR_CFG_0_6MBS FIELD32(0x000f0000)
806#define TX_PWR_CFG_0_9MBS FIELD32(0x00f00000)
807#define TX_PWR_CFG_0_12MBS FIELD32(0x0f000000)
808#define TX_PWR_CFG_0_18MBS FIELD32(0xf0000000)
809
810/*
811 * TX_PWR_CFG_1:
812 */
813#define TX_PWR_CFG_1 0x1318
814#define TX_PWR_CFG_1_24MBS FIELD32(0x0000000f)
815#define TX_PWR_CFG_1_36MBS FIELD32(0x000000f0)
816#define TX_PWR_CFG_1_48MBS FIELD32(0x00000f00)
817#define TX_PWR_CFG_1_54MBS FIELD32(0x0000f000)
818#define TX_PWR_CFG_1_MCS0 FIELD32(0x000f0000)
819#define TX_PWR_CFG_1_MCS1 FIELD32(0x00f00000)
820#define TX_PWR_CFG_1_MCS2 FIELD32(0x0f000000)
821#define TX_PWR_CFG_1_MCS3 FIELD32(0xf0000000)
822
823/*
824 * TX_PWR_CFG_2:
825 */
826#define TX_PWR_CFG_2 0x131c
827#define TX_PWR_CFG_2_MCS4 FIELD32(0x0000000f)
828#define TX_PWR_CFG_2_MCS5 FIELD32(0x000000f0)
829#define TX_PWR_CFG_2_MCS6 FIELD32(0x00000f00)
830#define TX_PWR_CFG_2_MCS7 FIELD32(0x0000f000)
831#define TX_PWR_CFG_2_MCS8 FIELD32(0x000f0000)
832#define TX_PWR_CFG_2_MCS9 FIELD32(0x00f00000)
833#define TX_PWR_CFG_2_MCS10 FIELD32(0x0f000000)
834#define TX_PWR_CFG_2_MCS11 FIELD32(0xf0000000)
835
836/*
837 * TX_PWR_CFG_3:
838 */
839#define TX_PWR_CFG_3 0x1320
840#define TX_PWR_CFG_3_MCS12 FIELD32(0x0000000f)
841#define TX_PWR_CFG_3_MCS13 FIELD32(0x000000f0)
842#define TX_PWR_CFG_3_MCS14 FIELD32(0x00000f00)
843#define TX_PWR_CFG_3_MCS15 FIELD32(0x0000f000)
844#define TX_PWR_CFG_3_UKNOWN1 FIELD32(0x000f0000)
845#define TX_PWR_CFG_3_UKNOWN2 FIELD32(0x00f00000)
846#define TX_PWR_CFG_3_UKNOWN3 FIELD32(0x0f000000)
847#define TX_PWR_CFG_3_UKNOWN4 FIELD32(0xf0000000)
848
849/*
850 * TX_PWR_CFG_4:
851 */
852#define TX_PWR_CFG_4 0x1324
853#define TX_PWR_CFG_4_UKNOWN5 FIELD32(0x0000000f)
854#define TX_PWR_CFG_4_UKNOWN6 FIELD32(0x000000f0)
855#define TX_PWR_CFG_4_UKNOWN7 FIELD32(0x00000f00)
856#define TX_PWR_CFG_4_UKNOWN8 FIELD32(0x0000f000)
857
858/*
859 * TX_PIN_CFG:
860 */
861#define TX_PIN_CFG 0x1328
862#define TX_PIN_CFG_PA_PE_A0_EN FIELD32(0x00000001)
863#define TX_PIN_CFG_PA_PE_G0_EN FIELD32(0x00000002)
864#define TX_PIN_CFG_PA_PE_A1_EN FIELD32(0x00000004)
865#define TX_PIN_CFG_PA_PE_G1_EN FIELD32(0x00000008)
866#define TX_PIN_CFG_PA_PE_A0_POL FIELD32(0x00000010)
867#define TX_PIN_CFG_PA_PE_G0_POL FIELD32(0x00000020)
868#define TX_PIN_CFG_PA_PE_A1_POL FIELD32(0x00000040)
869#define TX_PIN_CFG_PA_PE_G1_POL FIELD32(0x00000080)
870#define TX_PIN_CFG_LNA_PE_A0_EN FIELD32(0x00000100)
871#define TX_PIN_CFG_LNA_PE_G0_EN FIELD32(0x00000200)
872#define TX_PIN_CFG_LNA_PE_A1_EN FIELD32(0x00000400)
873#define TX_PIN_CFG_LNA_PE_G1_EN FIELD32(0x00000800)
874#define TX_PIN_CFG_LNA_PE_A0_POL FIELD32(0x00001000)
875#define TX_PIN_CFG_LNA_PE_G0_POL FIELD32(0x00002000)
876#define TX_PIN_CFG_LNA_PE_A1_POL FIELD32(0x00004000)
877#define TX_PIN_CFG_LNA_PE_G1_POL FIELD32(0x00008000)
878#define TX_PIN_CFG_RFTR_EN FIELD32(0x00010000)
879#define TX_PIN_CFG_RFTR_POL FIELD32(0x00020000)
880#define TX_PIN_CFG_TRSW_EN FIELD32(0x00040000)
881#define TX_PIN_CFG_TRSW_POL FIELD32(0x00080000)
882
883/*
884 * TX_BAND_CFG: 0x1 use upper 20MHz, 0x0 use lower 20MHz
885 */
886#define TX_BAND_CFG 0x132c
887#define TX_BAND_CFG_HT40_PLUS FIELD32(0x00000001)
888#define TX_BAND_CFG_A FIELD32(0x00000002)
889#define TX_BAND_CFG_BG FIELD32(0x00000004)
890
891/*
892 * TX_SW_CFG0:
893 */
894#define TX_SW_CFG0 0x1330
895
896/*
897 * TX_SW_CFG1:
898 */
899#define TX_SW_CFG1 0x1334
900
901/*
902 * TX_SW_CFG2:
903 */
904#define TX_SW_CFG2 0x1338
905
906/*
907 * TXOP_THRES_CFG:
908 */
909#define TXOP_THRES_CFG 0x133c
910
911/*
912 * TXOP_CTRL_CFG:
913 */
914#define TXOP_CTRL_CFG 0x1340
915
916/*
917 * TX_RTS_CFG:
918 * RTS_THRES: unit:byte
919 * RTS_FBK_EN: enable rts rate fallback
920 */
921#define TX_RTS_CFG 0x1344
922#define TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT FIELD32(0x000000ff)
923#define TX_RTS_CFG_RTS_THRES FIELD32(0x00ffff00)
924#define TX_RTS_CFG_RTS_FBK_EN FIELD32(0x01000000)
925
926/*
927 * TX_TIMEOUT_CFG:
928 * MPDU_LIFETIME: expiration time = 2^(9+MPDU LIFE TIME) us
929 * RX_ACK_TIMEOUT: unit:slot. Used for TX procedure
930 * TX_OP_TIMEOUT: TXOP timeout value for TXOP truncation.
931 * it is recommended that:
932 * (SLOT_TIME) > (TX_OP_TIMEOUT) > (RX_ACK_TIMEOUT)
933 */
934#define TX_TIMEOUT_CFG 0x1348
935#define TX_TIMEOUT_CFG_MPDU_LIFETIME FIELD32(0x000000f0)
936#define TX_TIMEOUT_CFG_RX_ACK_TIMEOUT FIELD32(0x0000ff00)
937#define TX_TIMEOUT_CFG_TX_OP_TIMEOUT FIELD32(0x00ff0000)
938
939/*
940 * TX_RTY_CFG:
941 * SHORT_RTY_LIMIT: short retry limit
942 * LONG_RTY_LIMIT: long retry limit
943 * LONG_RTY_THRE: Long retry threshoold
944 * NON_AGG_RTY_MODE: Non-Aggregate MPDU retry mode
945 * 0:expired by retry limit, 1: expired by mpdu life timer
946 * AGG_RTY_MODE: Aggregate MPDU retry mode
947 * 0:expired by retry limit, 1: expired by mpdu life timer
948 * TX_AUTO_FB_ENABLE: Tx retry PHY rate auto fallback enable
949 */
950#define TX_RTY_CFG 0x134c
951#define TX_RTY_CFG_SHORT_RTY_LIMIT FIELD32(0x000000ff)
952#define TX_RTY_CFG_LONG_RTY_LIMIT FIELD32(0x0000ff00)
953#define TX_RTY_CFG_LONG_RTY_THRE FIELD32(0x0fff0000)
954#define TX_RTY_CFG_NON_AGG_RTY_MODE FIELD32(0x10000000)
955#define TX_RTY_CFG_AGG_RTY_MODE FIELD32(0x20000000)
956#define TX_RTY_CFG_TX_AUTO_FB_ENABLE FIELD32(0x40000000)
957
958/*
959 * TX_LINK_CFG:
960 * REMOTE_MFB_LIFETIME: remote MFB life time. unit: 32us
961 * MFB_ENABLE: TX apply remote MFB 1:enable
962 * REMOTE_UMFS_ENABLE: remote unsolicit MFB enable
963 * 0: not apply remote remote unsolicit (MFS=7)
964 * TX_MRQ_EN: MCS request TX enable
965 * TX_RDG_EN: RDG TX enable
966 * TX_CF_ACK_EN: Piggyback CF-ACK enable
967 * REMOTE_MFB: remote MCS feedback
968 * REMOTE_MFS: remote MCS feedback sequence number
969 */
970#define TX_LINK_CFG 0x1350
971#define TX_LINK_CFG_REMOTE_MFB_LIFETIME FIELD32(0x000000ff)
972#define TX_LINK_CFG_MFB_ENABLE FIELD32(0x00000100)
973#define TX_LINK_CFG_REMOTE_UMFS_ENABLE FIELD32(0x00000200)
974#define TX_LINK_CFG_TX_MRQ_EN FIELD32(0x00000400)
975#define TX_LINK_CFG_TX_RDG_EN FIELD32(0x00000800)
976#define TX_LINK_CFG_TX_CF_ACK_EN FIELD32(0x00001000)
977#define TX_LINK_CFG_REMOTE_MFB FIELD32(0x00ff0000)
978#define TX_LINK_CFG_REMOTE_MFS FIELD32(0xff000000)
979
980/*
981 * HT_FBK_CFG0:
982 */
983#define HT_FBK_CFG0 0x1354
984#define HT_FBK_CFG0_HTMCS0FBK FIELD32(0x0000000f)
985#define HT_FBK_CFG0_HTMCS1FBK FIELD32(0x000000f0)
986#define HT_FBK_CFG0_HTMCS2FBK FIELD32(0x00000f00)
987#define HT_FBK_CFG0_HTMCS3FBK FIELD32(0x0000f000)
988#define HT_FBK_CFG0_HTMCS4FBK FIELD32(0x000f0000)
989#define HT_FBK_CFG0_HTMCS5FBK FIELD32(0x00f00000)
990#define HT_FBK_CFG0_HTMCS6FBK FIELD32(0x0f000000)
991#define HT_FBK_CFG0_HTMCS7FBK FIELD32(0xf0000000)
992
993/*
994 * HT_FBK_CFG1:
995 */
996#define HT_FBK_CFG1 0x1358
997#define HT_FBK_CFG1_HTMCS8FBK FIELD32(0x0000000f)
998#define HT_FBK_CFG1_HTMCS9FBK FIELD32(0x000000f0)
999#define HT_FBK_CFG1_HTMCS10FBK FIELD32(0x00000f00)
1000#define HT_FBK_CFG1_HTMCS11FBK FIELD32(0x0000f000)
1001#define HT_FBK_CFG1_HTMCS12FBK FIELD32(0x000f0000)
1002#define HT_FBK_CFG1_HTMCS13FBK FIELD32(0x00f00000)
1003#define HT_FBK_CFG1_HTMCS14FBK FIELD32(0x0f000000)
1004#define HT_FBK_CFG1_HTMCS15FBK FIELD32(0xf0000000)
1005
1006/*
1007 * LG_FBK_CFG0:
1008 */
1009#define LG_FBK_CFG0 0x135c
1010#define LG_FBK_CFG0_OFDMMCS0FBK FIELD32(0x0000000f)
1011#define LG_FBK_CFG0_OFDMMCS1FBK FIELD32(0x000000f0)
1012#define LG_FBK_CFG0_OFDMMCS2FBK FIELD32(0x00000f00)
1013#define LG_FBK_CFG0_OFDMMCS3FBK FIELD32(0x0000f000)
1014#define LG_FBK_CFG0_OFDMMCS4FBK FIELD32(0x000f0000)
1015#define LG_FBK_CFG0_OFDMMCS5FBK FIELD32(0x00f00000)
1016#define LG_FBK_CFG0_OFDMMCS6FBK FIELD32(0x0f000000)
1017#define LG_FBK_CFG0_OFDMMCS7FBK FIELD32(0xf0000000)
1018
1019/*
1020 * LG_FBK_CFG1:
1021 */
1022#define LG_FBK_CFG1 0x1360
1023#define LG_FBK_CFG0_CCKMCS0FBK FIELD32(0x0000000f)
1024#define LG_FBK_CFG0_CCKMCS1FBK FIELD32(0x000000f0)
1025#define LG_FBK_CFG0_CCKMCS2FBK FIELD32(0x00000f00)
1026#define LG_FBK_CFG0_CCKMCS3FBK FIELD32(0x0000f000)
1027
1028/*
1029 * CCK_PROT_CFG: CCK Protection
1030 * PROTECT_RATE: Protection control frame rate for CCK TX(RTS/CTS/CFEnd)
1031 * PROTECT_CTRL: Protection control frame type for CCK TX
1032 * 0:none, 1:RTS/CTS, 2:CTS-to-self
1033 * PROTECT_NAV: TXOP protection type for CCK TX
1034 * 0:none, 1:ShortNAVprotect, 2:LongNAVProtect
1035 * TX_OP_ALLOW_CCK: CCK TXOP allowance, 0:disallow
1036 * TX_OP_ALLOW_OFDM: CCK TXOP allowance, 0:disallow
1037 * TX_OP_ALLOW_MM20: CCK TXOP allowance, 0:disallow
1038 * TX_OP_ALLOW_MM40: CCK TXOP allowance, 0:disallow
1039 * TX_OP_ALLOW_GF20: CCK TXOP allowance, 0:disallow
1040 * TX_OP_ALLOW_GF40: CCK TXOP allowance, 0:disallow
1041 * RTS_TH_EN: RTS threshold enable on CCK TX
1042 */
1043#define CCK_PROT_CFG 0x1364
1044#define CCK_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1045#define CCK_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1046#define CCK_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1047#define CCK_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1048#define CCK_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1049#define CCK_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1050#define CCK_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1051#define CCK_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1052#define CCK_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1053#define CCK_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1054
1055/*
1056 * OFDM_PROT_CFG: OFDM Protection
1057 */
1058#define OFDM_PROT_CFG 0x1368
1059#define OFDM_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1060#define OFDM_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1061#define OFDM_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1062#define OFDM_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1063#define OFDM_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1064#define OFDM_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1065#define OFDM_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1066#define OFDM_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1067#define OFDM_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1068#define OFDM_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1069
1070/*
1071 * MM20_PROT_CFG: MM20 Protection
1072 */
1073#define MM20_PROT_CFG 0x136c
1074#define MM20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1075#define MM20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1076#define MM20_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1077#define MM20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1078#define MM20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1079#define MM20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1080#define MM20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1081#define MM20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1082#define MM20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1083#define MM20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1084
1085/*
1086 * MM40_PROT_CFG: MM40 Protection
1087 */
1088#define MM40_PROT_CFG 0x1370
1089#define MM40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1090#define MM40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1091#define MM40_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1092#define MM40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1093#define MM40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1094#define MM40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1095#define MM40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1096#define MM40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1097#define MM40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1098#define MM40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1099
1100/*
1101 * GF20_PROT_CFG: GF20 Protection
1102 */
1103#define GF20_PROT_CFG 0x1374
1104#define GF20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1105#define GF20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1106#define GF20_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1107#define GF20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1108#define GF20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1109#define GF20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1110#define GF20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1111#define GF20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1112#define GF20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1113#define GF20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1114
1115/*
1116 * GF40_PROT_CFG: GF40 Protection
1117 */
1118#define GF40_PROT_CFG 0x1378
1119#define GF40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
1120#define GF40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
1121#define GF40_PROT_CFG_PROTECT_NAV FIELD32(0x000c0000)
1122#define GF40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
1123#define GF40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
1124#define GF40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
1125#define GF40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
1126#define GF40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
1127#define GF40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
1128#define GF40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
1129
1130/*
1131 * EXP_CTS_TIME:
1132 */
1133#define EXP_CTS_TIME 0x137c
1134
1135/*
1136 * EXP_ACK_TIME:
1137 */
1138#define EXP_ACK_TIME 0x1380
1139
1140/*
1141 * RX_FILTER_CFG: RX configuration register.
1142 */
1143#define RX_FILTER_CFG 0x1400
1144#define RX_FILTER_CFG_DROP_CRC_ERROR FIELD32(0x00000001)
1145#define RX_FILTER_CFG_DROP_PHY_ERROR FIELD32(0x00000002)
1146#define RX_FILTER_CFG_DROP_NOT_TO_ME FIELD32(0x00000004)
1147#define RX_FILTER_CFG_DROP_NOT_MY_BSSD FIELD32(0x00000008)
1148#define RX_FILTER_CFG_DROP_VER_ERROR FIELD32(0x00000010)
1149#define RX_FILTER_CFG_DROP_MULTICAST FIELD32(0x00000020)
1150#define RX_FILTER_CFG_DROP_BROADCAST FIELD32(0x00000040)
1151#define RX_FILTER_CFG_DROP_DUPLICATE FIELD32(0x00000080)
1152#define RX_FILTER_CFG_DROP_CF_END_ACK FIELD32(0x00000100)
1153#define RX_FILTER_CFG_DROP_CF_END FIELD32(0x00000200)
1154#define RX_FILTER_CFG_DROP_ACK FIELD32(0x00000400)
1155#define RX_FILTER_CFG_DROP_CTS FIELD32(0x00000800)
1156#define RX_FILTER_CFG_DROP_RTS FIELD32(0x00001000)
1157#define RX_FILTER_CFG_DROP_PSPOLL FIELD32(0x00002000)
1158#define RX_FILTER_CFG_DROP_BA FIELD32(0x00004000)
1159#define RX_FILTER_CFG_DROP_BAR FIELD32(0x00008000)
1160#define RX_FILTER_CFG_DROP_CNTL FIELD32(0x00010000)
1161
1162/*
1163 * AUTO_RSP_CFG:
1164 * AUTORESPONDER: 0: disable, 1: enable
1165 * BAC_ACK_POLICY: 0:long, 1:short preamble
1166 * CTS_40_MMODE: Response CTS 40MHz duplicate mode
1167 * CTS_40_MREF: Response CTS 40MHz duplicate mode
1168 * AR_PREAMBLE: Auto responder preamble 0:long, 1:short preamble
1169 * DUAL_CTS_EN: Power bit value in control frame
1170 * ACK_CTS_PSM_BIT:Power bit value in control frame
1171 */
1172#define AUTO_RSP_CFG 0x1404
1173#define AUTO_RSP_CFG_AUTORESPONDER FIELD32(0x00000001)
1174#define AUTO_RSP_CFG_BAC_ACK_POLICY FIELD32(0x00000002)
1175#define AUTO_RSP_CFG_CTS_40_MMODE FIELD32(0x00000004)
1176#define AUTO_RSP_CFG_CTS_40_MREF FIELD32(0x00000008)
1177#define AUTO_RSP_CFG_AR_PREAMBLE FIELD32(0x00000010)
1178#define AUTO_RSP_CFG_DUAL_CTS_EN FIELD32(0x00000040)
1179#define AUTO_RSP_CFG_ACK_CTS_PSM_BIT FIELD32(0x00000080)
1180
1181/*
1182 * LEGACY_BASIC_RATE:
1183 */
1184#define LEGACY_BASIC_RATE 0x1408
1185
1186/*
1187 * HT_BASIC_RATE:
1188 */
1189#define HT_BASIC_RATE 0x140c
1190
1191/*
1192 * HT_CTRL_CFG:
1193 */
1194#define HT_CTRL_CFG 0x1410
1195
1196/*
1197 * SIFS_COST_CFG:
1198 */
1199#define SIFS_COST_CFG 0x1414
1200
1201/*
1202 * RX_PARSER_CFG:
1203 * Set NAV for all received frames
1204 */
1205#define RX_PARSER_CFG 0x1418
1206
1207/*
1208 * TX_SEC_CNT0:
1209 */
1210#define TX_SEC_CNT0 0x1500
1211
1212/*
1213 * RX_SEC_CNT0:
1214 */
1215#define RX_SEC_CNT0 0x1504
1216
1217/*
1218 * CCMP_FC_MUTE:
1219 */
1220#define CCMP_FC_MUTE 0x1508
1221
1222/*
1223 * TXOP_HLDR_ADDR0:
1224 */
1225#define TXOP_HLDR_ADDR0 0x1600
1226
1227/*
1228 * TXOP_HLDR_ADDR1:
1229 */
1230#define TXOP_HLDR_ADDR1 0x1604
1231
1232/*
1233 * TXOP_HLDR_ET:
1234 */
1235#define TXOP_HLDR_ET 0x1608
1236
1237/*
1238 * QOS_CFPOLL_RA_DW0:
1239 */
1240#define QOS_CFPOLL_RA_DW0 0x160c
1241
1242/*
1243 * QOS_CFPOLL_RA_DW1:
1244 */
1245#define QOS_CFPOLL_RA_DW1 0x1610
1246
1247/*
1248 * QOS_CFPOLL_QC:
1249 */
1250#define QOS_CFPOLL_QC 0x1614
1251
1252/*
1253 * RX_STA_CNT0: RX PLCP error count & RX CRC error count
1254 */
1255#define RX_STA_CNT0 0x1700
1256#define RX_STA_CNT0_CRC_ERR FIELD32(0x0000ffff)
1257#define RX_STA_CNT0_PHY_ERR FIELD32(0xffff0000)
1258
1259/*
1260 * RX_STA_CNT1: RX False CCA count & RX LONG frame count
1261 */
1262#define RX_STA_CNT1 0x1704
1263#define RX_STA_CNT1_FALSE_CCA FIELD32(0x0000ffff)
1264#define RX_STA_CNT1_PLCP_ERR FIELD32(0xffff0000)
1265
1266/*
1267 * RX_STA_CNT2:
1268 */
1269#define RX_STA_CNT2 0x1708
1270#define RX_STA_CNT2_RX_DUPLI_COUNT FIELD32(0x0000ffff)
1271#define RX_STA_CNT2_RX_FIFO_OVERFLOW FIELD32(0xffff0000)
1272
1273/*
1274 * TX_STA_CNT0: TX Beacon count
1275 */
1276#define TX_STA_CNT0 0x170c
1277#define TX_STA_CNT0_TX_FAIL_COUNT FIELD32(0x0000ffff)
1278#define TX_STA_CNT0_TX_BEACON_COUNT FIELD32(0xffff0000)
1279
1280/*
1281 * TX_STA_CNT1: TX tx count
1282 */
1283#define TX_STA_CNT1 0x1710
1284#define TX_STA_CNT1_TX_SUCCESS FIELD32(0x0000ffff)
1285#define TX_STA_CNT1_TX_RETRANSMIT FIELD32(0xffff0000)
1286
1287/*
1288 * TX_STA_CNT2: TX tx count
1289 */
1290#define TX_STA_CNT2 0x1714
1291#define TX_STA_CNT2_TX_ZERO_LEN_COUNT FIELD32(0x0000ffff)
1292#define TX_STA_CNT2_TX_UNDER_FLOW_COUNT FIELD32(0xffff0000)
1293
1294/*
1295 * TX_STA_FIFO: TX Result for specific PID status fifo register
1296 */
1297#define TX_STA_FIFO 0x1718
1298#define TX_STA_FIFO_VALID FIELD32(0x00000001)
1299#define TX_STA_FIFO_PID_TYPE FIELD32(0x0000001e)
1300#define TX_STA_FIFO_TX_SUCCESS FIELD32(0x00000020)
1301#define TX_STA_FIFO_TX_AGGRE FIELD32(0x00000040)
1302#define TX_STA_FIFO_TX_ACK_REQUIRED FIELD32(0x00000080)
1303#define TX_STA_FIFO_WCID FIELD32(0x0000ff00)
1304#define TX_STA_FIFO_SUCCESS_RATE FIELD32(0xffff0000)
1305
1306/*
1307 * TX_AGG_CNT: Debug counter
1308 */
1309#define TX_AGG_CNT 0x171c
1310#define TX_AGG_CNT_NON_AGG_TX_COUNT FIELD32(0x0000ffff)
1311#define TX_AGG_CNT_AGG_TX_COUNT FIELD32(0xffff0000)
1312
1313/*
1314 * TX_AGG_CNT0:
1315 */
1316#define TX_AGG_CNT0 0x1720
1317#define TX_AGG_CNT0_AGG_SIZE_1_COUNT FIELD32(0x0000ffff)
1318#define TX_AGG_CNT0_AGG_SIZE_2_COUNT FIELD32(0xffff0000)
1319
1320/*
1321 * TX_AGG_CNT1:
1322 */
1323#define TX_AGG_CNT1 0x1724
1324#define TX_AGG_CNT1_AGG_SIZE_3_COUNT FIELD32(0x0000ffff)
1325#define TX_AGG_CNT1_AGG_SIZE_4_COUNT FIELD32(0xffff0000)
1326
1327/*
1328 * TX_AGG_CNT2:
1329 */
1330#define TX_AGG_CNT2 0x1728
1331#define TX_AGG_CNT2_AGG_SIZE_5_COUNT FIELD32(0x0000ffff)
1332#define TX_AGG_CNT2_AGG_SIZE_6_COUNT FIELD32(0xffff0000)
1333
1334/*
1335 * TX_AGG_CNT3:
1336 */
1337#define TX_AGG_CNT3 0x172c
1338#define TX_AGG_CNT3_AGG_SIZE_7_COUNT FIELD32(0x0000ffff)
1339#define TX_AGG_CNT3_AGG_SIZE_8_COUNT FIELD32(0xffff0000)
1340
1341/*
1342 * TX_AGG_CNT4:
1343 */
1344#define TX_AGG_CNT4 0x1730
1345#define TX_AGG_CNT4_AGG_SIZE_9_COUNT FIELD32(0x0000ffff)
1346#define TX_AGG_CNT4_AGG_SIZE_10_COUNT FIELD32(0xffff0000)
1347
1348/*
1349 * TX_AGG_CNT5:
1350 */
1351#define TX_AGG_CNT5 0x1734
1352#define TX_AGG_CNT5_AGG_SIZE_11_COUNT FIELD32(0x0000ffff)
1353#define TX_AGG_CNT5_AGG_SIZE_12_COUNT FIELD32(0xffff0000)
1354
1355/*
1356 * TX_AGG_CNT6:
1357 */
1358#define TX_AGG_CNT6 0x1738
1359#define TX_AGG_CNT6_AGG_SIZE_13_COUNT FIELD32(0x0000ffff)
1360#define TX_AGG_CNT6_AGG_SIZE_14_COUNT FIELD32(0xffff0000)
1361
1362/*
1363 * TX_AGG_CNT7:
1364 */
1365#define TX_AGG_CNT7 0x173c
1366#define TX_AGG_CNT7_AGG_SIZE_15_COUNT FIELD32(0x0000ffff)
1367#define TX_AGG_CNT7_AGG_SIZE_16_COUNT FIELD32(0xffff0000)
1368
1369/*
1370 * MPDU_DENSITY_CNT:
1371 * TX_ZERO_DEL: TX zero length delimiter count
1372 * RX_ZERO_DEL: RX zero length delimiter count
1373 */
1374#define MPDU_DENSITY_CNT 0x1740
1375#define MPDU_DENSITY_CNT_TX_ZERO_DEL FIELD32(0x0000ffff)
1376#define MPDU_DENSITY_CNT_RX_ZERO_DEL FIELD32(0xffff0000)
1377
1378/*
1379 * Security key table memory.
1380 * MAC_WCID_BASE: 8-bytes (use only 6 bytes) * 256 entry
1381 * PAIRWISE_KEY_TABLE_BASE: 32-byte * 256 entry
1382 * MAC_IVEIV_TABLE_BASE: 8-byte * 256-entry
1383 * MAC_WCID_ATTRIBUTE_BASE: 4-byte * 256-entry
Ivo van Doorn1738c9e2009-08-17 18:53:57 +02001384 * SHARED_KEY_TABLE_BASE: 32 bytes * 32-entry
1385 * SHARED_KEY_MODE_BASE: 4 bits * 32-entry
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001386 */
1387#define MAC_WCID_BASE 0x1800
1388#define PAIRWISE_KEY_TABLE_BASE 0x4000
1389#define MAC_IVEIV_TABLE_BASE 0x6000
1390#define MAC_WCID_ATTRIBUTE_BASE 0x6800
1391#define SHARED_KEY_TABLE_BASE 0x6c00
1392#define SHARED_KEY_MODE_BASE 0x7000
1393
1394#define MAC_WCID_ENTRY(__idx) \
1395 ( MAC_WCID_BASE + ((__idx) * sizeof(struct mac_wcid_entry)) )
1396#define PAIRWISE_KEY_ENTRY(__idx) \
1397 ( PAIRWISE_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)) )
1398#define MAC_IVEIV_ENTRY(__idx) \
1399 ( MAC_IVEIV_TABLE_BASE + ((__idx) & sizeof(struct mac_iveiv_entry)) )
1400#define MAC_WCID_ATTR_ENTRY(__idx) \
1401 ( MAC_WCID_ATTRIBUTE_BASE + ((__idx) * sizeof(u32)) )
1402#define SHARED_KEY_ENTRY(__idx) \
1403 ( SHARED_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)) )
1404#define SHARED_KEY_MODE_ENTRY(__idx) \
1405 ( SHARED_KEY_MODE_BASE + ((__idx) * sizeof(u32)) )
1406
1407struct mac_wcid_entry {
1408 u8 mac[6];
1409 u8 reserved[2];
1410} __attribute__ ((packed));
1411
1412struct hw_key_entry {
1413 u8 key[16];
1414 u8 tx_mic[8];
1415 u8 rx_mic[8];
1416} __attribute__ ((packed));
1417
1418struct mac_iveiv_entry {
1419 u8 iv[8];
1420} __attribute__ ((packed));
1421
1422/*
1423 * MAC_WCID_ATTRIBUTE:
1424 */
1425#define MAC_WCID_ATTRIBUTE_KEYTAB FIELD32(0x00000001)
1426#define MAC_WCID_ATTRIBUTE_CIPHER FIELD32(0x0000000e)
1427#define MAC_WCID_ATTRIBUTE_BSS_IDX FIELD32(0x00000070)
1428#define MAC_WCID_ATTRIBUTE_RX_WIUDF FIELD32(0x00000380)
1429
1430/*
1431 * SHARED_KEY_MODE:
1432 */
1433#define SHARED_KEY_MODE_BSS0_KEY0 FIELD32(0x00000007)
1434#define SHARED_KEY_MODE_BSS0_KEY1 FIELD32(0x00000070)
1435#define SHARED_KEY_MODE_BSS0_KEY2 FIELD32(0x00000700)
1436#define SHARED_KEY_MODE_BSS0_KEY3 FIELD32(0x00007000)
1437#define SHARED_KEY_MODE_BSS1_KEY0 FIELD32(0x00070000)
1438#define SHARED_KEY_MODE_BSS1_KEY1 FIELD32(0x00700000)
1439#define SHARED_KEY_MODE_BSS1_KEY2 FIELD32(0x07000000)
1440#define SHARED_KEY_MODE_BSS1_KEY3 FIELD32(0x70000000)
1441
1442/*
1443 * HOST-MCU communication
1444 */
1445
1446/*
1447 * H2M_MAILBOX_CSR: Host-to-MCU Mailbox.
1448 */
1449#define H2M_MAILBOX_CSR 0x7010
1450#define H2M_MAILBOX_CSR_ARG0 FIELD32(0x000000ff)
1451#define H2M_MAILBOX_CSR_ARG1 FIELD32(0x0000ff00)
1452#define H2M_MAILBOX_CSR_CMD_TOKEN FIELD32(0x00ff0000)
1453#define H2M_MAILBOX_CSR_OWNER FIELD32(0xff000000)
1454
1455/*
1456 * H2M_MAILBOX_CID:
1457 */
1458#define H2M_MAILBOX_CID 0x7014
Ivo van Doorn15e46922009-04-28 20:14:58 +02001459#define H2M_MAILBOX_CID_CMD0 FIELD32(0x000000ff)
1460#define H2M_MAILBOX_CID_CMD1 FIELD32(0x0000ff00)
1461#define H2M_MAILBOX_CID_CMD2 FIELD32(0x00ff0000)
1462#define H2M_MAILBOX_CID_CMD3 FIELD32(0xff000000)
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001463
1464/*
1465 * H2M_MAILBOX_STATUS:
1466 */
1467#define H2M_MAILBOX_STATUS 0x701c
1468
1469/*
1470 * H2M_INT_SRC:
1471 */
1472#define H2M_INT_SRC 0x7024
1473
1474/*
1475 * H2M_BBP_AGENT:
1476 */
1477#define H2M_BBP_AGENT 0x7028
1478
1479/*
1480 * MCU_LEDCS: LED control for MCU Mailbox.
1481 */
1482#define MCU_LEDCS_LED_MODE FIELD8(0x1f)
1483#define MCU_LEDCS_POLARITY FIELD8(0x01)
1484
1485/*
1486 * HW_CS_CTS_BASE:
1487 * Carrier-sense CTS frame base address.
1488 * It's where mac stores carrier-sense frame for carrier-sense function.
1489 */
1490#define HW_CS_CTS_BASE 0x7700
1491
1492/*
1493 * HW_DFS_CTS_BASE:
1494 * FS CTS frame base address. It's where mac stores CTS frame for DFS.
1495 */
1496#define HW_DFS_CTS_BASE 0x7780
1497
1498/*
1499 * TXRX control registers - base address 0x3000
1500 */
1501
1502/*
1503 * TXRX_CSR1:
1504 * rt2860b UNKNOWN reg use R/O Reg Addr 0x77d0 first..
1505 */
1506#define TXRX_CSR1 0x77d0
1507
1508/*
1509 * HW_DEBUG_SETTING_BASE:
1510 * since NULL frame won't be that long (256 byte)
1511 * We steal 16 tail bytes to save debugging settings
1512 */
1513#define HW_DEBUG_SETTING_BASE 0x77f0
1514#define HW_DEBUG_SETTING_BASE2 0x7770
1515
1516/*
1517 * HW_BEACON_BASE
1518 * In order to support maximum 8 MBSS and its maximum length
1519 * is 512 bytes for each beacon
1520 * Three section discontinue memory segments will be used.
1521 * 1. The original region for BCN 0~3
1522 * 2. Extract memory from FCE table for BCN 4~5
1523 * 3. Extract memory from Pair-wise key table for BCN 6~7
1524 * It occupied those memory of wcid 238~253 for BCN 6
1525 * and wcid 222~237 for BCN 7
1526 *
1527 * IMPORTANT NOTE: Not sure why legacy driver does this,
1528 * but HW_BEACON_BASE7 is 0x0200 bytes below HW_BEACON_BASE6.
1529 */
1530#define HW_BEACON_BASE0 0x7800
1531#define HW_BEACON_BASE1 0x7a00
1532#define HW_BEACON_BASE2 0x7c00
1533#define HW_BEACON_BASE3 0x7e00
1534#define HW_BEACON_BASE4 0x7200
1535#define HW_BEACON_BASE5 0x7400
1536#define HW_BEACON_BASE6 0x5dc0
1537#define HW_BEACON_BASE7 0x5bc0
1538
1539#define HW_BEACON_OFFSET(__index) \
1540 ( ((__index) < 4) ? ( HW_BEACON_BASE0 + (__index * 0x0200) ) : \
1541 (((__index) < 6) ? ( HW_BEACON_BASE4 + ((__index - 4) * 0x0200) ) : \
1542 (HW_BEACON_BASE6 - ((__index - 6) * 0x0200))) )
1543
1544/*
1545 * 8051 firmware image.
1546 */
1547#define FIRMWARE_RT2870 "rt2870.bin"
1548#define FIRMWARE_IMAGE_BASE 0x3000
1549
1550/*
1551 * BBP registers.
1552 * The wordsize of the BBP is 8 bits.
1553 */
1554
1555/*
1556 * BBP 1: TX Antenna
1557 */
1558#define BBP1_TX_POWER FIELD8(0x07)
1559#define BBP1_TX_ANTENNA FIELD8(0x18)
1560
1561/*
1562 * BBP 3: RX Antenna
1563 */
1564#define BBP3_RX_ANTENNA FIELD8(0x18)
1565#define BBP3_HT40_PLUS FIELD8(0x20)
1566
1567/*
1568 * BBP 4: Bandwidth
1569 */
1570#define BBP4_TX_BF FIELD8(0x01)
1571#define BBP4_BANDWIDTH FIELD8(0x18)
1572
1573/*
1574 * RFCSR registers
1575 * The wordsize of the RFCSR is 8 bits.
1576 */
1577
1578/*
1579 * RFCSR 6:
1580 */
1581#define RFCSR6_R FIELD8(0x03)
1582
1583/*
1584 * RFCSR 7:
1585 */
1586#define RFCSR7_RF_TUNING FIELD8(0x01)
1587
1588/*
1589 * RFCSR 12:
1590 */
1591#define RFCSR12_TX_POWER FIELD8(0x1f)
1592
1593/*
1594 * RFCSR 22:
1595 */
1596#define RFCSR22_BASEBAND_LOOPBACK FIELD8(0x01)
1597
1598/*
1599 * RFCSR 23:
1600 */
1601#define RFCSR23_FREQ_OFFSET FIELD8(0x7f)
1602
1603/*
1604 * RFCSR 30:
1605 */
1606#define RFCSR30_RF_CALIBRATION FIELD8(0x80)
1607
1608/*
1609 * RF registers
1610 */
1611
1612/*
1613 * RF 2
1614 */
1615#define RF2_ANTENNA_RX2 FIELD32(0x00000040)
1616#define RF2_ANTENNA_TX1 FIELD32(0x00004000)
1617#define RF2_ANTENNA_RX1 FIELD32(0x00020000)
1618
1619/*
1620 * RF 3
1621 */
1622#define RF3_TXPOWER_G FIELD32(0x00003e00)
1623#define RF3_TXPOWER_A_7DBM_BOOST FIELD32(0x00000200)
1624#define RF3_TXPOWER_A FIELD32(0x00003c00)
1625
1626/*
1627 * RF 4
1628 */
1629#define RF4_TXPOWER_G FIELD32(0x000007c0)
1630#define RF4_TXPOWER_A_7DBM_BOOST FIELD32(0x00000040)
1631#define RF4_TXPOWER_A FIELD32(0x00000780)
1632#define RF4_FREQ_OFFSET FIELD32(0x001f8000)
1633#define RF4_HT40 FIELD32(0x00200000)
1634
1635/*
1636 * EEPROM content.
1637 * The wordsize of the EEPROM is 16 bits.
1638 */
1639
1640/*
1641 * EEPROM Version
1642 */
1643#define EEPROM_VERSION 0x0001
1644#define EEPROM_VERSION_FAE FIELD16(0x00ff)
1645#define EEPROM_VERSION_VERSION FIELD16(0xff00)
1646
1647/*
1648 * HW MAC address.
1649 */
1650#define EEPROM_MAC_ADDR_0 0x0002
1651#define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
1652#define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
1653#define EEPROM_MAC_ADDR_1 0x0003
1654#define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
1655#define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
1656#define EEPROM_MAC_ADDR_2 0x0004
1657#define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
1658#define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
1659
1660/*
1661 * EEPROM ANTENNA config
1662 * RXPATH: 1: 1R, 2: 2R, 3: 3R
1663 * TXPATH: 1: 1T, 2: 2T
1664 */
1665#define EEPROM_ANTENNA 0x001a
1666#define EEPROM_ANTENNA_RXPATH FIELD16(0x000f)
1667#define EEPROM_ANTENNA_TXPATH FIELD16(0x00f0)
1668#define EEPROM_ANTENNA_RF_TYPE FIELD16(0x0f00)
1669
1670/*
1671 * EEPROM NIC config
1672 * CARDBUS_ACCEL: 0 - enable, 1 - disable
1673 */
1674#define EEPROM_NIC 0x001b
1675#define EEPROM_NIC_HW_RADIO FIELD16(0x0001)
1676#define EEPROM_NIC_DYNAMIC_TX_AGC FIELD16(0x0002)
1677#define EEPROM_NIC_EXTERNAL_LNA_BG FIELD16(0x0004)
1678#define EEPROM_NIC_EXTERNAL_LNA_A FIELD16(0x0008)
1679#define EEPROM_NIC_CARDBUS_ACCEL FIELD16(0x0010)
1680#define EEPROM_NIC_BW40M_SB_BG FIELD16(0x0020)
1681#define EEPROM_NIC_BW40M_SB_A FIELD16(0x0040)
1682#define EEPROM_NIC_WPS_PBC FIELD16(0x0080)
1683#define EEPROM_NIC_BW40M_BG FIELD16(0x0100)
1684#define EEPROM_NIC_BW40M_A FIELD16(0x0200)
1685
1686/*
1687 * EEPROM frequency
1688 */
1689#define EEPROM_FREQ 0x001d
1690#define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
1691#define EEPROM_FREQ_LED_MODE FIELD16(0x7f00)
1692#define EEPROM_FREQ_LED_POLARITY FIELD16(0x1000)
1693
1694/*
1695 * EEPROM LED
1696 * POLARITY_RDY_G: Polarity RDY_G setting.
1697 * POLARITY_RDY_A: Polarity RDY_A setting.
1698 * POLARITY_ACT: Polarity ACT setting.
1699 * POLARITY_GPIO_0: Polarity GPIO0 setting.
1700 * POLARITY_GPIO_1: Polarity GPIO1 setting.
1701 * POLARITY_GPIO_2: Polarity GPIO2 setting.
1702 * POLARITY_GPIO_3: Polarity GPIO3 setting.
1703 * POLARITY_GPIO_4: Polarity GPIO4 setting.
1704 * LED_MODE: Led mode.
1705 */
1706#define EEPROM_LED1 0x001e
1707#define EEPROM_LED2 0x001f
1708#define EEPROM_LED3 0x0020
1709#define EEPROM_LED_POLARITY_RDY_BG FIELD16(0x0001)
1710#define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
1711#define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
1712#define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
1713#define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
1714#define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
1715#define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
1716#define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
1717#define EEPROM_LED_LED_MODE FIELD16(0x1f00)
1718
1719/*
1720 * EEPROM LNA
1721 */
1722#define EEPROM_LNA 0x0022
1723#define EEPROM_LNA_BG FIELD16(0x00ff)
1724#define EEPROM_LNA_A0 FIELD16(0xff00)
1725
1726/*
1727 * EEPROM RSSI BG offset
1728 */
1729#define EEPROM_RSSI_BG 0x0023
1730#define EEPROM_RSSI_BG_OFFSET0 FIELD16(0x00ff)
1731#define EEPROM_RSSI_BG_OFFSET1 FIELD16(0xff00)
1732
1733/*
1734 * EEPROM RSSI BG2 offset
1735 */
1736#define EEPROM_RSSI_BG2 0x0024
1737#define EEPROM_RSSI_BG2_OFFSET2 FIELD16(0x00ff)
1738#define EEPROM_RSSI_BG2_LNA_A1 FIELD16(0xff00)
1739
1740/*
1741 * EEPROM RSSI A offset
1742 */
1743#define EEPROM_RSSI_A 0x0025
1744#define EEPROM_RSSI_A_OFFSET0 FIELD16(0x00ff)
1745#define EEPROM_RSSI_A_OFFSET1 FIELD16(0xff00)
1746
1747/*
1748 * EEPROM RSSI A2 offset
1749 */
1750#define EEPROM_RSSI_A2 0x0026
1751#define EEPROM_RSSI_A2_OFFSET2 FIELD16(0x00ff)
1752#define EEPROM_RSSI_A2_LNA_A2 FIELD16(0xff00)
1753
1754/*
1755 * EEPROM TXpower delta: 20MHZ AND 40 MHZ use different power.
1756 * This is delta in 40MHZ.
1757 * VALUE: Tx Power dalta value (MAX=4)
1758 * TYPE: 1: Plus the delta value, 0: minus the delta value
1759 * TXPOWER: Enable:
1760 */
1761#define EEPROM_TXPOWER_DELTA 0x0028
1762#define EEPROM_TXPOWER_DELTA_VALUE FIELD16(0x003f)
1763#define EEPROM_TXPOWER_DELTA_TYPE FIELD16(0x0040)
1764#define EEPROM_TXPOWER_DELTA_TXPOWER FIELD16(0x0080)
1765
1766/*
1767 * EEPROM TXPOWER 802.11BG
1768 */
1769#define EEPROM_TXPOWER_BG1 0x0029
1770#define EEPROM_TXPOWER_BG2 0x0030
1771#define EEPROM_TXPOWER_BG_SIZE 7
1772#define EEPROM_TXPOWER_BG_1 FIELD16(0x00ff)
1773#define EEPROM_TXPOWER_BG_2 FIELD16(0xff00)
1774
1775/*
1776 * EEPROM TXPOWER 802.11A
1777 */
1778#define EEPROM_TXPOWER_A1 0x003c
1779#define EEPROM_TXPOWER_A2 0x0053
1780#define EEPROM_TXPOWER_A_SIZE 6
1781#define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
1782#define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
1783
1784/*
1785 * EEPROM TXpower byrate: 20MHZ power
1786 */
1787#define EEPROM_TXPOWER_BYRATE 0x006f
1788
1789/*
1790 * EEPROM BBP.
1791 */
1792#define EEPROM_BBP_START 0x0078
1793#define EEPROM_BBP_SIZE 16
1794#define EEPROM_BBP_VALUE FIELD16(0x00ff)
1795#define EEPROM_BBP_REG_ID FIELD16(0xff00)
1796
1797/*
1798 * MCU mailbox commands.
1799 */
1800#define MCU_SLEEP 0x30
1801#define MCU_WAKEUP 0x31
1802#define MCU_RADIO_OFF 0x35
Ivo van Doorn15e46922009-04-28 20:14:58 +02001803#define MCU_CURRENT 0x36
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001804#define MCU_LED 0x50
1805#define MCU_LED_STRENGTH 0x51
1806#define MCU_LED_1 0x52
1807#define MCU_LED_2 0x53
1808#define MCU_LED_3 0x54
1809#define MCU_RADAR 0x60
1810#define MCU_BOOT_SIGNAL 0x72
1811#define MCU_BBP_SIGNAL 0x80
Ivo van Doorn15e46922009-04-28 20:14:58 +02001812#define MCU_POWER_SAVE 0x83
1813
1814/*
1815 * MCU mailbox tokens
1816 */
1817#define TOKEN_WAKUP 3
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001818
1819/*
1820 * DMA descriptor defines.
1821 */
1822#define TXD_DESC_SIZE ( 4 * sizeof(__le32) )
1823#define TXINFO_DESC_SIZE ( 1 * sizeof(__le32) )
1824#define TXWI_DESC_SIZE ( 4 * sizeof(__le32) )
1825#define RXD_DESC_SIZE ( 1 * sizeof(__le32) )
1826#define RXWI_DESC_SIZE ( 4 * sizeof(__le32) )
1827
1828/*
1829 * TX descriptor format for TX, PRIO and Beacon Ring.
1830 */
1831
1832/*
1833 * Word0
1834 */
1835#define TXD_W0_SD_PTR0 FIELD32(0xffffffff)
1836
1837/*
1838 * Word1
1839 */
1840#define TXD_W1_SD_LEN1 FIELD32(0x00003fff)
1841#define TXD_W1_LAST_SEC1 FIELD32(0x00004000)
1842#define TXD_W1_BURST FIELD32(0x00008000)
1843#define TXD_W1_SD_LEN0 FIELD32(0x3fff0000)
1844#define TXD_W1_LAST_SEC0 FIELD32(0x40000000)
1845#define TXD_W1_DMA_DONE FIELD32(0x80000000)
1846
1847/*
1848 * Word2
1849 */
1850#define TXD_W2_SD_PTR1 FIELD32(0xffffffff)
1851
1852/*
1853 * Word3
Bartlomiej Zolnierkiewiczd07624f2009-11-04 18:35:39 +01001854 * WIV: Wireless Info Valid. 1: Driver filled WI, 0: DMA needs to copy WI
Ivo van Doornd53d9e62009-04-26 15:47:48 +02001855 * QSEL: Select on-chip FIFO ID for 2nd-stage output scheduler.
1856 * 0:MGMT, 1:HCCA 2:EDCA
1857 */
1858#define TXD_W3_WIV FIELD32(0x01000000)
1859#define TXD_W3_QSEL FIELD32(0x06000000)
1860#define TXD_W3_TCO FIELD32(0x20000000)
1861#define TXD_W3_UCO FIELD32(0x40000000)
1862#define TXD_W3_ICO FIELD32(0x80000000)
1863
1864/*
1865 * TX Info structure
1866 */
1867
1868/*
1869 * Word0
1870 * WIV: Wireless Info Valid. 1: Driver filled WI, 0: DMA needs to copy WI
1871 * QSEL: Select on-chip FIFO ID for 2nd-stage output scheduler.
1872 * 0:MGMT, 1:HCCA 2:EDCA
1873 * USB_DMA_NEXT_VALID: Used ONLY in USB bulk Aggregation, NextValid
1874 * DMA_TX_BURST: used ONLY in USB bulk Aggregation.
1875 * Force USB DMA transmit frame from current selected endpoint
1876 */
1877#define TXINFO_W0_USB_DMA_TX_PKT_LEN FIELD32(0x0000ffff)
1878#define TXINFO_W0_WIV FIELD32(0x01000000)
1879#define TXINFO_W0_QSEL FIELD32(0x06000000)
1880#define TXINFO_W0_SW_USE_LAST_ROUND FIELD32(0x08000000)
1881#define TXINFO_W0_USB_DMA_NEXT_VALID FIELD32(0x40000000)
1882#define TXINFO_W0_USB_DMA_TX_BURST FIELD32(0x80000000)
1883
1884/*
1885 * TX WI structure
1886 */
1887
1888/*
1889 * Word0
1890 * FRAG: 1 To inform TKIP engine this is a fragment.
1891 * MIMO_PS: The remote peer is in dynamic MIMO-PS mode
1892 * TX_OP: 0:HT TXOP rule , 1:PIFS TX ,2:Backoff, 3:sifs
1893 * BW: Channel bandwidth 20MHz or 40 MHz
1894 * STBC: 1: STBC support MCS =0-7, 2,3 : RESERVED
1895 */
1896#define TXWI_W0_FRAG FIELD32(0x00000001)
1897#define TXWI_W0_MIMO_PS FIELD32(0x00000002)
1898#define TXWI_W0_CF_ACK FIELD32(0x00000004)
1899#define TXWI_W0_TS FIELD32(0x00000008)
1900#define TXWI_W0_AMPDU FIELD32(0x00000010)
1901#define TXWI_W0_MPDU_DENSITY FIELD32(0x000000e0)
1902#define TXWI_W0_TX_OP FIELD32(0x00000300)
1903#define TXWI_W0_MCS FIELD32(0x007f0000)
1904#define TXWI_W0_BW FIELD32(0x00800000)
1905#define TXWI_W0_SHORT_GI FIELD32(0x01000000)
1906#define TXWI_W0_STBC FIELD32(0x06000000)
1907#define TXWI_W0_IFS FIELD32(0x08000000)
1908#define TXWI_W0_PHYMODE FIELD32(0xc0000000)
1909
1910/*
1911 * Word1
1912 */
1913#define TXWI_W1_ACK FIELD32(0x00000001)
1914#define TXWI_W1_NSEQ FIELD32(0x00000002)
1915#define TXWI_W1_BW_WIN_SIZE FIELD32(0x000000fc)
1916#define TXWI_W1_WIRELESS_CLI_ID FIELD32(0x0000ff00)
1917#define TXWI_W1_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
1918#define TXWI_W1_PACKETID FIELD32(0xf0000000)
1919
1920/*
1921 * Word2
1922 */
1923#define TXWI_W2_IV FIELD32(0xffffffff)
1924
1925/*
1926 * Word3
1927 */
1928#define TXWI_W3_EIV FIELD32(0xffffffff)
1929
1930/*
1931 * RX descriptor format for RX Ring.
1932 */
1933
1934/*
1935 * Word0
1936 * UNICAST_TO_ME: This RX frame is unicast to me.
1937 * MULTICAST: This is a multicast frame.
1938 * BROADCAST: This is a broadcast frame.
1939 * MY_BSS: this frame belongs to the same BSSID.
1940 * CRC_ERROR: CRC error.
1941 * CIPHER_ERROR: 0: decryption okay, 1:ICV error, 2:MIC error, 3:KEY not valid.
1942 * AMSDU: rx with 802.3 header, not 802.11 header.
1943 */
1944
1945#define RXD_W0_BA FIELD32(0x00000001)
1946#define RXD_W0_DATA FIELD32(0x00000002)
1947#define RXD_W0_NULLDATA FIELD32(0x00000004)
1948#define RXD_W0_FRAG FIELD32(0x00000008)
1949#define RXD_W0_UNICAST_TO_ME FIELD32(0x00000010)
1950#define RXD_W0_MULTICAST FIELD32(0x00000020)
1951#define RXD_W0_BROADCAST FIELD32(0x00000040)
1952#define RXD_W0_MY_BSS FIELD32(0x00000080)
1953#define RXD_W0_CRC_ERROR FIELD32(0x00000100)
1954#define RXD_W0_CIPHER_ERROR FIELD32(0x00000600)
1955#define RXD_W0_AMSDU FIELD32(0x00000800)
1956#define RXD_W0_HTC FIELD32(0x00001000)
1957#define RXD_W0_RSSI FIELD32(0x00002000)
1958#define RXD_W0_L2PAD FIELD32(0x00004000)
1959#define RXD_W0_AMPDU FIELD32(0x00008000)
1960#define RXD_W0_DECRYPTED FIELD32(0x00010000)
1961#define RXD_W0_PLCP_RSSI FIELD32(0x00020000)
1962#define RXD_W0_CIPHER_ALG FIELD32(0x00040000)
1963#define RXD_W0_LAST_AMSDU FIELD32(0x00080000)
1964#define RXD_W0_PLCP_SIGNAL FIELD32(0xfff00000)
1965
1966/*
1967 * RX WI structure
1968 */
1969
1970/*
1971 * Word0
1972 */
1973#define RXWI_W0_WIRELESS_CLI_ID FIELD32(0x000000ff)
1974#define RXWI_W0_KEY_INDEX FIELD32(0x00000300)
1975#define RXWI_W0_BSSID FIELD32(0x00001c00)
1976#define RXWI_W0_UDF FIELD32(0x0000e000)
1977#define RXWI_W0_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
1978#define RXWI_W0_TID FIELD32(0xf0000000)
1979
1980/*
1981 * Word1
1982 */
1983#define RXWI_W1_FRAG FIELD32(0x0000000f)
1984#define RXWI_W1_SEQUENCE FIELD32(0x0000fff0)
1985#define RXWI_W1_MCS FIELD32(0x007f0000)
1986#define RXWI_W1_BW FIELD32(0x00800000)
1987#define RXWI_W1_SHORT_GI FIELD32(0x01000000)
1988#define RXWI_W1_STBC FIELD32(0x06000000)
1989#define RXWI_W1_PHYMODE FIELD32(0xc0000000)
1990
1991/*
1992 * Word2
1993 */
1994#define RXWI_W2_RSSI0 FIELD32(0x000000ff)
1995#define RXWI_W2_RSSI1 FIELD32(0x0000ff00)
1996#define RXWI_W2_RSSI2 FIELD32(0x00ff0000)
1997
1998/*
1999 * Word3
2000 */
2001#define RXWI_W3_SNR0 FIELD32(0x000000ff)
2002#define RXWI_W3_SNR1 FIELD32(0x0000ff00)
2003
2004/*
Luis Correia49513482009-07-17 21:39:19 +02002005 * Macros for converting txpower from EEPROM to mac80211 value
Ivo van Doornd53d9e62009-04-26 15:47:48 +02002006 * and from mac80211 value to register value.
2007 */
2008#define MIN_G_TXPOWER 0
2009#define MIN_A_TXPOWER -7
2010#define MAX_G_TXPOWER 31
2011#define MAX_A_TXPOWER 15
2012#define DEFAULT_TXPOWER 5
2013
2014#define TXPOWER_G_FROM_DEV(__txpower) \
2015 ((__txpower) > MAX_G_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
2016
2017#define TXPOWER_G_TO_DEV(__txpower) \
2018 clamp_t(char, __txpower, MIN_G_TXPOWER, MAX_G_TXPOWER)
2019
2020#define TXPOWER_A_FROM_DEV(__txpower) \
2021 ((__txpower) > MAX_A_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
2022
2023#define TXPOWER_A_TO_DEV(__txpower) \
2024 clamp_t(char, __txpower, MIN_A_TXPOWER, MAX_A_TXPOWER)
2025
2026#endif /* RT2800USB_H */