blob: 6f5bcc1b38db1a6e3cc684a61b71a064b65051e5 [file] [log] [blame]
Eric Bénard70b17262010-10-12 16:12:36 +02001/*
2 *
3 * Copyright (C) 2010 Eric Bénard <eric@eukrea.com>
4 *
5 * based on board-mx51_babbage.c which is
6 * Copyright 2009 Freescale Semiconductor, Inc. All Rights Reserved.
7 * Copyright (C) 2009-2010 Amit Kucheria <amit.kucheria@canonical.com>
8 *
9 * The code contained herein is licensed under the GNU General Public
10 * License. You may obtain a copy of the GNU General Public License
11 * Version 2 or later at the following locations:
12 *
13 * http://www.opensource.org/licenses/gpl-license.html
14 * http://www.gnu.org/copyleft/gpl.html
15 */
16
17#include <linux/init.h>
18#include <linux/platform_device.h>
19#include <linux/i2c.h>
20#include <linux/i2c/tsc2007.h>
21#include <linux/gpio.h>
22#include <linux/delay.h>
23#include <linux/io.h>
24#include <linux/interrupt.h>
25#include <linux/irq.h>
26#include <linux/fsl_devices.h>
27#include <linux/i2c-gpio.h>
28#include <linux/spi/spi.h>
29#include <linux/can/platform/mcp251x.h>
30
31#include <mach/eukrea-baseboards.h>
32#include <mach/common.h>
33#include <mach/hardware.h>
34#include <mach/iomux-mx51.h>
35#include <mach/mxc_ehci.h>
36
37#include <asm/irq.h>
38#include <asm/setup.h>
39#include <asm/mach-types.h>
40#include <asm/mach/arch.h>
41#include <asm/mach/time.h>
42
43#include "devices-imx51.h"
44#include "devices.h"
Eric Bénardb13721462011-02-25 14:38:27 +010045#include "cpu_op-mx51.h"
Eric Bénard70b17262010-10-12 16:12:36 +020046
Arnaud Patard (Rtp)96886c42010-11-26 15:20:52 +010047#define USBH1_RST IMX_GPIO_NR(2, 28)
48#define ETH_RST IMX_GPIO_NR(2, 31)
49#define TSC2007_IRQGPIO IMX_GPIO_NR(3, 12)
50#define CAN_IRQGPIO IMX_GPIO_NR(1, 1)
51#define CAN_RST IMX_GPIO_NR(4, 15)
52#define CAN_NCS IMX_GPIO_NR(4, 24)
53#define CAN_RXOBF IMX_GPIO_NR(1, 4)
54#define CAN_RX1BF IMX_GPIO_NR(1, 6)
55#define CAN_TXORTS IMX_GPIO_NR(1, 7)
56#define CAN_TX1RTS IMX_GPIO_NR(1, 8)
57#define CAN_TX2RTS IMX_GPIO_NR(1, 9)
58#define I2C_SCL IMX_GPIO_NR(4, 16)
59#define I2C_SDA IMX_GPIO_NR(4, 17)
Eric Bénard70b17262010-10-12 16:12:36 +020060
61/* USB_CTRL_1 */
62#define MX51_USB_CTRL_1_OFFSET 0x10
63#define MX51_USB_CTRL_UH1_EXT_CLK_EN (1 << 25)
64
65#define MX51_USB_PLLDIV_12_MHZ 0x00
66#define MX51_USB_PLL_DIV_19_2_MHZ 0x01
67#define MX51_USB_PLL_DIV_24_MHZ 0x02
68
Lothar Waßmann8f5260c2010-10-26 14:28:31 +020069static iomux_v3_cfg_t eukrea_cpuimx51sd_pads[] = {
Eric Bénard70b17262010-10-12 16:12:36 +020070 /* UART1 */
71 MX51_PAD_UART1_RXD__UART1_RXD,
72 MX51_PAD_UART1_TXD__UART1_TXD,
73 MX51_PAD_UART1_RTS__UART1_RTS,
74 MX51_PAD_UART1_CTS__UART1_CTS,
75
76 /* USB HOST1 */
77 MX51_PAD_USBH1_CLK__USBH1_CLK,
78 MX51_PAD_USBH1_DIR__USBH1_DIR,
79 MX51_PAD_USBH1_NXT__USBH1_NXT,
80 MX51_PAD_USBH1_DATA0__USBH1_DATA0,
81 MX51_PAD_USBH1_DATA1__USBH1_DATA1,
82 MX51_PAD_USBH1_DATA2__USBH1_DATA2,
83 MX51_PAD_USBH1_DATA3__USBH1_DATA3,
84 MX51_PAD_USBH1_DATA4__USBH1_DATA4,
85 MX51_PAD_USBH1_DATA5__USBH1_DATA5,
86 MX51_PAD_USBH1_DATA6__USBH1_DATA6,
87 MX51_PAD_USBH1_DATA7__USBH1_DATA7,
88 MX51_PAD_USBH1_STP__USBH1_STP,
Sascha Haueree1ae4d2010-12-15 09:56:35 +010089 MX51_PAD_EIM_CS3__GPIO2_28, /* PHY nRESET */
Eric Bénard70b17262010-10-12 16:12:36 +020090
91 /* FEC */
Sascha Haueree1ae4d2010-12-15 09:56:35 +010092 MX51_PAD_EIM_DTACK__GPIO2_31, /* PHY nRESET */
Eric Bénard70b17262010-10-12 16:12:36 +020093
94 /* HSI2C */
Sascha Haueree1ae4d2010-12-15 09:56:35 +010095 MX51_PAD_I2C1_CLK__GPIO4_16,
96 MX51_PAD_I2C1_DAT__GPIO4_17,
Eric Bénard70b17262010-10-12 16:12:36 +020097
98 /* CAN */
99 MX51_PAD_CSPI1_MOSI__ECSPI1_MOSI,
100 MX51_PAD_CSPI1_MISO__ECSPI1_MISO,
101 MX51_PAD_CSPI1_SCLK__ECSPI1_SCLK,
Sascha Haueree1ae4d2010-12-15 09:56:35 +0100102 MX51_PAD_CSPI1_SS0__GPIO4_24, /* nCS */
103 MX51_PAD_CSI2_PIXCLK__GPIO4_15, /* nReset */
104 MX51_PAD_GPIO1_1__GPIO1_1, /* IRQ */
105 MX51_PAD_GPIO1_4__GPIO1_4, /* Control signals */
106 MX51_PAD_GPIO1_6__GPIO1_6,
107 MX51_PAD_GPIO1_7__GPIO1_7,
108 MX51_PAD_GPIO1_8__GPIO1_8,
109 MX51_PAD_GPIO1_9__GPIO1_9,
Eric Bénard70b17262010-10-12 16:12:36 +0200110
111 /* Touchscreen */
Sascha Haueree1ae4d2010-12-15 09:56:35 +0100112 /* IRQ */
113 _MX51_PAD_CSI1_D8__GPIO3_12 | MUX_PAD_CTRL(PAD_CTL_PUS_22K_UP |
114 PAD_CTL_PKE | PAD_CTL_SRE_FAST |
115 PAD_CTL_DSE_HIGH | PAD_CTL_PUE | PAD_CTL_HYS),
Eric Bénard70b17262010-10-12 16:12:36 +0200116};
117
118static const struct imxuart_platform_data uart_pdata __initconst = {
119 .flags = IMXUART_HAVE_RTSCTS,
120};
121
122static int ts_get_pendown_state(void)
123{
124 return gpio_get_value(TSC2007_IRQGPIO) ? 0 : 1;
125}
126
127static struct tsc2007_platform_data tsc2007_info = {
128 .model = 2007,
129 .x_plate_ohms = 180,
130 .get_pendown_state = ts_get_pendown_state,
131};
132
133static struct i2c_board_info eukrea_cpuimx51sd_i2c_devices[] = {
134 {
135 I2C_BOARD_INFO("pcf8563", 0x51),
136 }, {
137 I2C_BOARD_INFO("tsc2007", 0x49),
138 .type = "tsc2007",
139 .platform_data = &tsc2007_info,
140 .irq = gpio_to_irq(TSC2007_IRQGPIO),
141 },
142};
143
144static const struct mxc_nand_platform_data
145 eukrea_cpuimx51sd_nand_board_info __initconst = {
146 .width = 1,
147 .hw_ecc = 1,
148 .flash_bbt = 1,
149};
150
151/* This function is board specific as the bit mask for the plldiv will also
152be different for other Freescale SoCs, thus a common bitmask is not
153possible and cannot get place in /plat-mxc/ehci.c.*/
154static int initialize_otg_port(struct platform_device *pdev)
155{
156 u32 v;
157 void __iomem *usb_base;
158 void __iomem *usbother_base;
159
160 usb_base = ioremap(MX51_OTG_BASE_ADDR, SZ_4K);
Fabio Estevam28a4f902010-12-13 10:47:05 -0200161 if (!usb_base)
162 return -ENOMEM;
Eric Bénard70b17262010-10-12 16:12:36 +0200163 usbother_base = usb_base + MX5_USBOTHER_REGS_OFFSET;
164
165 /* Set the PHY clock to 19.2MHz */
166 v = __raw_readl(usbother_base + MXC_USB_PHY_CTR_FUNC2_OFFSET);
167 v &= ~MX5_USB_UTMI_PHYCTRL1_PLLDIV_MASK;
168 v |= MX51_USB_PLL_DIV_19_2_MHZ;
169 __raw_writel(v, usbother_base + MXC_USB_PHY_CTR_FUNC2_OFFSET);
170 iounmap(usb_base);
Sascha Hauer4bd597b2011-01-03 11:30:28 +0100171
172 mdelay(10);
173
174 return mx51_initialize_usb_hw(0, MXC_EHCI_INTERNAL_PHY);
Eric Bénard70b17262010-10-12 16:12:36 +0200175}
176
177static int initialize_usbh1_port(struct platform_device *pdev)
178{
179 u32 v;
180 void __iomem *usb_base;
181 void __iomem *usbother_base;
182
183 usb_base = ioremap(MX51_OTG_BASE_ADDR, SZ_4K);
Fabio Estevam28a4f902010-12-13 10:47:05 -0200184 if (!usb_base)
185 return -ENOMEM;
Eric Bénard70b17262010-10-12 16:12:36 +0200186 usbother_base = usb_base + MX5_USBOTHER_REGS_OFFSET;
187
188 /* The clock for the USBH1 ULPI port will come from the PHY. */
189 v = __raw_readl(usbother_base + MX51_USB_CTRL_1_OFFSET);
190 __raw_writel(v | MX51_USB_CTRL_UH1_EXT_CLK_EN,
191 usbother_base + MX51_USB_CTRL_1_OFFSET);
192 iounmap(usb_base);
Sascha Hauer4bd597b2011-01-03 11:30:28 +0100193
194 mdelay(10);
195
196 return mx51_initialize_usb_hw(1, MXC_EHCI_POWER_PINS_ENABLED |
197 MXC_EHCI_ITC_NO_THRESHOLD);
Eric Bénard70b17262010-10-12 16:12:36 +0200198}
199
200static struct mxc_usbh_platform_data dr_utmi_config = {
201 .init = initialize_otg_port,
202 .portsc = MXC_EHCI_UTMI_16BIT,
Eric Bénard70b17262010-10-12 16:12:36 +0200203};
204
205static struct fsl_usb2_platform_data usb_pdata = {
206 .operating_mode = FSL_USB2_DR_DEVICE,
207 .phy_mode = FSL_USB2_PHY_UTMI_WIDE,
208};
209
210static struct mxc_usbh_platform_data usbh1_config = {
211 .init = initialize_usbh1_port,
212 .portsc = MXC_EHCI_MODE_ULPI,
Eric Bénard70b17262010-10-12 16:12:36 +0200213};
214
215static int otg_mode_host;
216
217static int __init eukrea_cpuimx51sd_otg_mode(char *options)
218{
219 if (!strcmp(options, "host"))
220 otg_mode_host = 1;
221 else if (!strcmp(options, "device"))
222 otg_mode_host = 0;
223 else
224 pr_info("otg_mode neither \"host\" nor \"device\". "
225 "Defaulting to device\n");
226 return 0;
227}
228__setup("otg_mode=", eukrea_cpuimx51sd_otg_mode);
229
230static struct i2c_gpio_platform_data pdata = {
231 .sda_pin = I2C_SDA,
232 .sda_is_open_drain = 0,
233 .scl_pin = I2C_SCL,
234 .scl_is_open_drain = 0,
235 .udelay = 2,
236};
237
238static struct platform_device hsi2c_gpio_device = {
239 .name = "i2c-gpio",
240 .id = 0,
241 .dev.platform_data = &pdata,
242};
243
244static struct mcp251x_platform_data mcp251x_info = {
245 .oscillator_frequency = 24E6,
246};
247
248static struct spi_board_info cpuimx51sd_spi_device[] = {
249 {
250 .modalias = "mcp2515",
251 .max_speed_hz = 6500000,
252 .bus_num = 0,
253 .mode = SPI_MODE_0,
254 .chip_select = 0,
255 .platform_data = &mcp251x_info,
Arnaud Patard (Rtp)96886c42010-11-26 15:20:52 +0100256 .irq = gpio_to_irq(CAN_IRQGPIO)
Eric Bénard70b17262010-10-12 16:12:36 +0200257 },
258};
259
260static int cpuimx51sd_spi1_cs[] = {
261 CAN_NCS,
262};
263
264static const struct spi_imx_master cpuimx51sd_ecspi1_pdata __initconst = {
265 .chipselect = cpuimx51sd_spi1_cs,
266 .num_chipselect = ARRAY_SIZE(cpuimx51sd_spi1_cs),
267};
268
269static struct platform_device *platform_devices[] __initdata = {
270 &hsi2c_gpio_device,
271};
272
273static void __init eukrea_cpuimx51sd_init(void)
274{
275 mxc_iomux_v3_setup_multiple_pads(eukrea_cpuimx51sd_pads,
276 ARRAY_SIZE(eukrea_cpuimx51sd_pads));
277
Eric Bénardb13721462011-02-25 14:38:27 +0100278#if defined(CONFIG_CPU_FREQ_IMX)
279 get_cpu_op = mx51_get_cpu_op;
280#endif
281
Eric Bénard70b17262010-10-12 16:12:36 +0200282 imx51_add_imx_uart(0, &uart_pdata);
283 imx51_add_mxc_nand(&eukrea_cpuimx51sd_nand_board_info);
284
285 gpio_request(ETH_RST, "eth_rst");
286 gpio_set_value(ETH_RST, 1);
287 imx51_add_fec(NULL);
288
289 gpio_request(CAN_IRQGPIO, "can_irq");
290 gpio_direction_input(CAN_IRQGPIO);
291 gpio_free(CAN_IRQGPIO);
292 gpio_request(CAN_NCS, "can_ncs");
293 gpio_direction_output(CAN_NCS, 1);
294 gpio_free(CAN_NCS);
295 gpio_request(CAN_RST, "can_rst");
296 gpio_direction_output(CAN_RST, 0);
297 msleep(20);
298 gpio_set_value(CAN_RST, 1);
299 imx51_add_ecspi(0, &cpuimx51sd_ecspi1_pdata);
300 spi_register_board_info(cpuimx51sd_spi_device,
301 ARRAY_SIZE(cpuimx51sd_spi_device));
302
303 gpio_request(TSC2007_IRQGPIO, "tsc2007_irq");
304 gpio_direction_input(TSC2007_IRQGPIO);
305 gpio_free(TSC2007_IRQGPIO);
306
307 i2c_register_board_info(0, eukrea_cpuimx51sd_i2c_devices,
308 ARRAY_SIZE(eukrea_cpuimx51sd_i2c_devices));
309 platform_add_devices(platform_devices, ARRAY_SIZE(platform_devices));
310
311 if (otg_mode_host)
312 mxc_register_device(&mxc_usbdr_host_device, &dr_utmi_config);
313 else {
314 initialize_otg_port(NULL);
315 mxc_register_device(&mxc_usbdr_udc_device, &usb_pdata);
316 }
317
318 gpio_request(USBH1_RST, "usb_rst");
319 gpio_direction_output(USBH1_RST, 0);
320 msleep(20);
321 gpio_set_value(USBH1_RST, 1);
322 mxc_register_device(&mxc_usbh1_device, &usbh1_config);
323
324#ifdef CONFIG_MACH_EUKREA_MBIMXSD51_BASEBOARD
325 eukrea_mbimxsd51_baseboard_init();
326#endif
327}
328
329static void __init eukrea_cpuimx51sd_timer_init(void)
330{
331 mx51_clocks_init(32768, 24000000, 22579200, 0);
332}
333
334static struct sys_timer mxc_timer = {
335 .init = eukrea_cpuimx51sd_timer_init,
336};
337
338MACHINE_START(EUKREA_CPUIMX51SD, "Eukrea CPUIMX51SD")
339 /* Maintainer: Eric Bénard <eric@eukrea.com> */
Sascha Hauer7608d7d2010-11-04 21:20:43 +0100340 .boot_params = MX51_PHYS_OFFSET + 0x100,
Eric Bénard70b17262010-10-12 16:12:36 +0200341 .map_io = mx51_map_io,
Uwe Kleine-Königab1304212011-02-07 16:35:21 +0100342 .init_early = imx51_init_early,
Eric Bénard70b17262010-10-12 16:12:36 +0200343 .init_irq = mx51_init_irq,
Eric Bénard70b17262010-10-12 16:12:36 +0200344 .timer = &mxc_timer,
Uwe Kleine-Königab1304212011-02-07 16:35:21 +0100345 .init_machine = eukrea_cpuimx51sd_init,
Eric Bénard70b17262010-10-12 16:12:36 +0200346MACHINE_END