blob: 84b26963c8d4ae04cbfafe9e66d5f4e5da7d9ce3 [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2007 Cisco Systems, Inc. All rights reserved.
Jack Morgenstein51a379d2008-07-25 10:32:52 -07003 * Copyright (c) 2007, 2008 Mellanox Technologies. All rights reserved.
Roland Dreier225c7b12007-05-08 18:00:38 -07004 *
5 * This software is available to you under a choice of one of two
6 * licenses. You may choose to be licensed under the terms of the GNU
7 * General Public License (GPL) Version 2, available from the file
8 * COPYING in the main directory of this source tree, or the
9 * OpenIB.org BSD license below:
10 *
11 * Redistribution and use in source and binary forms, with or
12 * without modification, are permitted provided that the following
13 * conditions are met:
14 *
15 * - Redistributions of source code must retain the above
16 * copyright notice, this list of conditions and the following
17 * disclaimer.
18 *
19 * - Redistributions in binary form must reproduce the above
20 * copyright notice, this list of conditions and the following
21 * disclaimer in the documentation and/or other materials
22 * provided with the distribution.
23 *
24 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
25 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
26 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
27 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
28 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
29 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
30 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
31 * SOFTWARE.
32 */
33
Jack Morgensteinea54b102008-01-28 10:40:59 +020034#include <linux/log2.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090035#include <linux/slab.h>
Eli Cohenfa417f72010-10-24 21:08:52 -070036#include <linux/netdevice.h>
Jack Morgensteinea54b102008-01-28 10:40:59 +020037
Roland Dreier225c7b12007-05-08 18:00:38 -070038#include <rdma/ib_cache.h>
39#include <rdma/ib_pack.h>
Eli Cohen4c3eb3c2010-08-26 17:19:22 +030040#include <rdma/ib_addr.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070041
42#include <linux/mlx4/qp.h>
43
44#include "mlx4_ib.h"
45#include "user.h"
46
47enum {
48 MLX4_IB_ACK_REQ_FREQ = 8,
49};
50
51enum {
52 MLX4_IB_DEFAULT_SCHED_QUEUE = 0x83,
Eli Cohenfa417f72010-10-24 21:08:52 -070053 MLX4_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f,
54 MLX4_IB_LINK_TYPE_IB = 0,
55 MLX4_IB_LINK_TYPE_ETH = 1
Roland Dreier225c7b12007-05-08 18:00:38 -070056};
57
58enum {
59 /*
Eli Cohenfa417f72010-10-24 21:08:52 -070060 * Largest possible UD header: send with GRH and immediate
Eli Cohen4c3eb3c2010-08-26 17:19:22 +030061 * data plus 18 bytes for an Ethernet header with VLAN/802.1Q
62 * tag. (LRH would only use 8 bytes, so Ethernet is the
63 * biggest case)
Roland Dreier225c7b12007-05-08 18:00:38 -070064 */
Eli Cohen4c3eb3c2010-08-26 17:19:22 +030065 MLX4_IB_UD_HEADER_SIZE = 82,
Eli Cohen417608c2009-11-12 11:19:44 -080066 MLX4_IB_LSO_HEADER_SPARE = 128,
Roland Dreier225c7b12007-05-08 18:00:38 -070067};
68
Eli Cohenfa417f72010-10-24 21:08:52 -070069enum {
70 MLX4_IB_IBOE_ETHERTYPE = 0x8915
71};
72
Roland Dreier225c7b12007-05-08 18:00:38 -070073struct mlx4_ib_sqp {
74 struct mlx4_ib_qp qp;
75 int pkey_index;
76 u32 qkey;
77 u32 send_psn;
78 struct ib_ud_header ud_header;
79 u8 header_buf[MLX4_IB_UD_HEADER_SIZE];
80};
81
Jack Morgenstein83904132007-10-18 17:36:43 +020082enum {
Eli Cohen417608c2009-11-12 11:19:44 -080083 MLX4_IB_MIN_SQ_STRIDE = 6,
84 MLX4_IB_CACHE_LINE_SIZE = 64,
Jack Morgenstein83904132007-10-18 17:36:43 +020085};
86
Or Gerlitz3987a2d2012-01-17 13:39:07 +020087enum {
88 MLX4_RAW_QP_MTU = 7,
89 MLX4_RAW_QP_MSGMAX = 31,
90};
91
Roland Dreier225c7b12007-05-08 18:00:38 -070092static const __be32 mlx4_ib_opcode[] = {
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +030093 [IB_WR_SEND] = cpu_to_be32(MLX4_OPCODE_SEND),
94 [IB_WR_LSO] = cpu_to_be32(MLX4_OPCODE_LSO),
95 [IB_WR_SEND_WITH_IMM] = cpu_to_be32(MLX4_OPCODE_SEND_IMM),
96 [IB_WR_RDMA_WRITE] = cpu_to_be32(MLX4_OPCODE_RDMA_WRITE),
97 [IB_WR_RDMA_WRITE_WITH_IMM] = cpu_to_be32(MLX4_OPCODE_RDMA_WRITE_IMM),
98 [IB_WR_RDMA_READ] = cpu_to_be32(MLX4_OPCODE_RDMA_READ),
99 [IB_WR_ATOMIC_CMP_AND_SWP] = cpu_to_be32(MLX4_OPCODE_ATOMIC_CS),
100 [IB_WR_ATOMIC_FETCH_AND_ADD] = cpu_to_be32(MLX4_OPCODE_ATOMIC_FA),
101 [IB_WR_SEND_WITH_INV] = cpu_to_be32(MLX4_OPCODE_SEND_INVAL),
102 [IB_WR_LOCAL_INV] = cpu_to_be32(MLX4_OPCODE_LOCAL_INVAL),
103 [IB_WR_FAST_REG_MR] = cpu_to_be32(MLX4_OPCODE_FMR),
104 [IB_WR_MASKED_ATOMIC_CMP_AND_SWP] = cpu_to_be32(MLX4_OPCODE_MASKED_ATOMIC_CS),
105 [IB_WR_MASKED_ATOMIC_FETCH_AND_ADD] = cpu_to_be32(MLX4_OPCODE_MASKED_ATOMIC_FA),
Roland Dreier225c7b12007-05-08 18:00:38 -0700106};
107
108static struct mlx4_ib_sqp *to_msqp(struct mlx4_ib_qp *mqp)
109{
110 return container_of(mqp, struct mlx4_ib_sqp, qp);
111}
112
113static int is_sqp(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
114{
115 return qp->mqp.qpn >= dev->dev->caps.sqp_start &&
116 qp->mqp.qpn <= dev->dev->caps.sqp_start + 3;
117}
118
119static int is_qp0(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
120{
121 return qp->mqp.qpn >= dev->dev->caps.sqp_start &&
122 qp->mqp.qpn <= dev->dev->caps.sqp_start + 1;
123}
124
125static void *get_wqe(struct mlx4_ib_qp *qp, int offset)
126{
Roland Dreier1c69fc22008-02-06 21:07:54 -0800127 return mlx4_buf_offset(&qp->buf, offset);
Roland Dreier225c7b12007-05-08 18:00:38 -0700128}
129
130static void *get_recv_wqe(struct mlx4_ib_qp *qp, int n)
131{
132 return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
133}
134
135static void *get_send_wqe(struct mlx4_ib_qp *qp, int n)
136{
137 return get_wqe(qp, qp->sq.offset + (n << qp->sq.wqe_shift));
138}
139
Roland Dreier0e6e7412007-06-18 08:13:48 -0700140/*
141 * Stamp a SQ WQE so that it is invalid if prefetched by marking the
Jack Morgensteinea54b102008-01-28 10:40:59 +0200142 * first four bytes of every 64 byte chunk with
143 * 0x7FFFFFF | (invalid_ownership_value << 31).
144 *
145 * When the max work request size is less than or equal to the WQE
146 * basic block size, as an optimization, we can stamp all WQEs with
147 * 0xffffffff, and skip the very first chunk of each WQE.
Roland Dreier0e6e7412007-06-18 08:13:48 -0700148 */
Jack Morgensteinea54b102008-01-28 10:40:59 +0200149static void stamp_send_wqe(struct mlx4_ib_qp *qp, int n, int size)
Roland Dreier0e6e7412007-06-18 08:13:48 -0700150{
Roland Dreierd2ae16d2008-04-16 21:01:07 -0700151 __be32 *wqe;
Roland Dreier0e6e7412007-06-18 08:13:48 -0700152 int i;
Jack Morgensteinea54b102008-01-28 10:40:59 +0200153 int s;
154 int ind;
155 void *buf;
156 __be32 stamp;
Eli Cohen9670e552008-07-14 23:48:44 -0700157 struct mlx4_wqe_ctrl_seg *ctrl;
Roland Dreier0e6e7412007-06-18 08:13:48 -0700158
Jack Morgensteinea54b102008-01-28 10:40:59 +0200159 if (qp->sq_max_wqes_per_wr > 1) {
Eli Cohen9670e552008-07-14 23:48:44 -0700160 s = roundup(size, 1U << qp->sq.wqe_shift);
Jack Morgensteinea54b102008-01-28 10:40:59 +0200161 for (i = 0; i < s; i += 64) {
162 ind = (i >> qp->sq.wqe_shift) + n;
163 stamp = ind & qp->sq.wqe_cnt ? cpu_to_be32(0x7fffffff) :
164 cpu_to_be32(0xffffffff);
165 buf = get_send_wqe(qp, ind & (qp->sq.wqe_cnt - 1));
166 wqe = buf + (i & ((1 << qp->sq.wqe_shift) - 1));
167 *wqe = stamp;
168 }
169 } else {
Eli Cohen9670e552008-07-14 23:48:44 -0700170 ctrl = buf = get_send_wqe(qp, n & (qp->sq.wqe_cnt - 1));
171 s = (ctrl->fence_size & 0x3f) << 4;
Jack Morgensteinea54b102008-01-28 10:40:59 +0200172 for (i = 64; i < s; i += 64) {
173 wqe = buf + i;
Roland Dreierd2ae16d2008-04-16 21:01:07 -0700174 *wqe = cpu_to_be32(0xffffffff);
Jack Morgensteinea54b102008-01-28 10:40:59 +0200175 }
176 }
177}
178
179static void post_nop_wqe(struct mlx4_ib_qp *qp, int n, int size)
180{
181 struct mlx4_wqe_ctrl_seg *ctrl;
182 struct mlx4_wqe_inline_seg *inl;
183 void *wqe;
184 int s;
185
186 ctrl = wqe = get_send_wqe(qp, n & (qp->sq.wqe_cnt - 1));
187 s = sizeof(struct mlx4_wqe_ctrl_seg);
188
189 if (qp->ibqp.qp_type == IB_QPT_UD) {
190 struct mlx4_wqe_datagram_seg *dgram = wqe + sizeof *ctrl;
191 struct mlx4_av *av = (struct mlx4_av *)dgram->av;
192 memset(dgram, 0, sizeof *dgram);
193 av->port_pd = cpu_to_be32((qp->port << 24) | to_mpd(qp->ibqp.pd)->pdn);
194 s += sizeof(struct mlx4_wqe_datagram_seg);
195 }
196
197 /* Pad the remainder of the WQE with an inline data segment. */
198 if (size > s) {
199 inl = wqe + s;
200 inl->byte_count = cpu_to_be32(1 << 31 | (size - s - sizeof *inl));
201 }
202 ctrl->srcrb_flags = 0;
203 ctrl->fence_size = size / 16;
204 /*
205 * Make sure descriptor is fully written before setting ownership bit
206 * (because HW can start executing as soon as we do).
207 */
208 wmb();
209
210 ctrl->owner_opcode = cpu_to_be32(MLX4_OPCODE_NOP | MLX4_WQE_CTRL_NEC) |
211 (n & qp->sq.wqe_cnt ? cpu_to_be32(1 << 31) : 0);
212
213 stamp_send_wqe(qp, n + qp->sq_spare_wqes, size);
214}
215
216/* Post NOP WQE to prevent wrap-around in the middle of WR */
217static inline unsigned pad_wraparound(struct mlx4_ib_qp *qp, int ind)
218{
219 unsigned s = qp->sq.wqe_cnt - (ind & (qp->sq.wqe_cnt - 1));
220 if (unlikely(s < qp->sq_max_wqes_per_wr)) {
221 post_nop_wqe(qp, ind, s << qp->sq.wqe_shift);
222 ind += s;
223 }
224 return ind;
Roland Dreier0e6e7412007-06-18 08:13:48 -0700225}
226
Roland Dreier225c7b12007-05-08 18:00:38 -0700227static void mlx4_ib_qp_event(struct mlx4_qp *qp, enum mlx4_event type)
228{
229 struct ib_event event;
230 struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
231
232 if (type == MLX4_EVENT_TYPE_PATH_MIG)
233 to_mibqp(qp)->port = to_mibqp(qp)->alt_port;
234
235 if (ibqp->event_handler) {
236 event.device = ibqp->device;
237 event.element.qp = ibqp;
238 switch (type) {
239 case MLX4_EVENT_TYPE_PATH_MIG:
240 event.event = IB_EVENT_PATH_MIG;
241 break;
242 case MLX4_EVENT_TYPE_COMM_EST:
243 event.event = IB_EVENT_COMM_EST;
244 break;
245 case MLX4_EVENT_TYPE_SQ_DRAINED:
246 event.event = IB_EVENT_SQ_DRAINED;
247 break;
248 case MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE:
249 event.event = IB_EVENT_QP_LAST_WQE_REACHED;
250 break;
251 case MLX4_EVENT_TYPE_WQ_CATAS_ERROR:
252 event.event = IB_EVENT_QP_FATAL;
253 break;
254 case MLX4_EVENT_TYPE_PATH_MIG_FAILED:
255 event.event = IB_EVENT_PATH_MIG_ERR;
256 break;
257 case MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
258 event.event = IB_EVENT_QP_REQ_ERR;
259 break;
260 case MLX4_EVENT_TYPE_WQ_ACCESS_ERROR:
261 event.event = IB_EVENT_QP_ACCESS_ERR;
262 break;
263 default:
Shlomo Pongratz987c8f82012-04-29 17:04:26 +0300264 pr_warn("Unexpected event type %d "
Roland Dreier225c7b12007-05-08 18:00:38 -0700265 "on QP %06x\n", type, qp->qpn);
266 return;
267 }
268
269 ibqp->event_handler(&event, ibqp->qp_context);
270 }
271}
272
Eli Cohenb832be12008-04-16 21:09:27 -0700273static int send_wqe_overhead(enum ib_qp_type type, u32 flags)
Roland Dreier225c7b12007-05-08 18:00:38 -0700274{
275 /*
276 * UD WQEs must have a datagram segment.
277 * RC and UC WQEs might have a remote address segment.
278 * MLX WQEs need two extra inline data segments (for the UD
279 * header and space for the ICRC).
280 */
281 switch (type) {
282 case IB_QPT_UD:
283 return sizeof (struct mlx4_wqe_ctrl_seg) +
Eli Cohenb832be12008-04-16 21:09:27 -0700284 sizeof (struct mlx4_wqe_datagram_seg) +
Eli Cohen417608c2009-11-12 11:19:44 -0800285 ((flags & MLX4_IB_QP_LSO) ? MLX4_IB_LSO_HEADER_SPARE : 0);
Roland Dreier225c7b12007-05-08 18:00:38 -0700286 case IB_QPT_UC:
287 return sizeof (struct mlx4_wqe_ctrl_seg) +
288 sizeof (struct mlx4_wqe_raddr_seg);
289 case IB_QPT_RC:
290 return sizeof (struct mlx4_wqe_ctrl_seg) +
291 sizeof (struct mlx4_wqe_atomic_seg) +
292 sizeof (struct mlx4_wqe_raddr_seg);
293 case IB_QPT_SMI:
294 case IB_QPT_GSI:
295 return sizeof (struct mlx4_wqe_ctrl_seg) +
296 ALIGN(MLX4_IB_UD_HEADER_SIZE +
Roland Dreiere61ef242007-06-18 09:23:47 -0700297 DIV_ROUND_UP(MLX4_IB_UD_HEADER_SIZE,
298 MLX4_INLINE_ALIGN) *
Roland Dreier225c7b12007-05-08 18:00:38 -0700299 sizeof (struct mlx4_wqe_inline_seg),
300 sizeof (struct mlx4_wqe_data_seg)) +
301 ALIGN(4 +
302 sizeof (struct mlx4_wqe_inline_seg),
303 sizeof (struct mlx4_wqe_data_seg));
304 default:
305 return sizeof (struct mlx4_wqe_ctrl_seg);
306 }
307}
308
Eli Cohen24463042007-05-17 10:32:41 +0300309static int set_rq_size(struct mlx4_ib_dev *dev, struct ib_qp_cap *cap,
Sean Hefty0a1405d2011-06-02 11:32:15 -0700310 int is_user, int has_rq, struct mlx4_ib_qp *qp)
Roland Dreier225c7b12007-05-08 18:00:38 -0700311{
Eli Cohen24463042007-05-17 10:32:41 +0300312 /* Sanity check RQ size before proceeding */
Sagi Grimbergfc2d0042012-05-24 16:08:08 +0300313 if (cap->max_recv_wr > dev->dev->caps.max_wqes - MLX4_IB_SQ_MAX_SPARE ||
314 cap->max_recv_sge > min(dev->dev->caps.max_sq_sg, dev->dev->caps.max_rq_sg))
Eli Cohen24463042007-05-17 10:32:41 +0300315 return -EINVAL;
316
Sean Hefty0a1405d2011-06-02 11:32:15 -0700317 if (!has_rq) {
Roland Dreiera4cd7ed2007-06-07 23:24:39 -0700318 if (cap->max_recv_wr)
319 return -EINVAL;
Eli Cohen24463042007-05-17 10:32:41 +0300320
Roland Dreier0e6e7412007-06-18 08:13:48 -0700321 qp->rq.wqe_cnt = qp->rq.max_gs = 0;
Roland Dreiera4cd7ed2007-06-07 23:24:39 -0700322 } else {
323 /* HW requires >= 1 RQ entry with >= 1 gather entry */
324 if (is_user && (!cap->max_recv_wr || !cap->max_recv_sge))
325 return -EINVAL;
326
Roland Dreier0e6e7412007-06-18 08:13:48 -0700327 qp->rq.wqe_cnt = roundup_pow_of_two(max(1U, cap->max_recv_wr));
Roland Dreier42c059ea2007-06-12 10:52:02 -0700328 qp->rq.max_gs = roundup_pow_of_two(max(1U, cap->max_recv_sge));
Roland Dreiera4cd7ed2007-06-07 23:24:39 -0700329 qp->rq.wqe_shift = ilog2(qp->rq.max_gs * sizeof (struct mlx4_wqe_data_seg));
330 }
Eli Cohen24463042007-05-17 10:32:41 +0300331
Sagi Grimbergfc2d0042012-05-24 16:08:08 +0300332 /* leave userspace return values as they were, so as not to break ABI */
333 if (is_user) {
334 cap->max_recv_wr = qp->rq.max_post = qp->rq.wqe_cnt;
335 cap->max_recv_sge = qp->rq.max_gs;
336 } else {
337 cap->max_recv_wr = qp->rq.max_post =
338 min(dev->dev->caps.max_wqes - MLX4_IB_SQ_MAX_SPARE, qp->rq.wqe_cnt);
339 cap->max_recv_sge = min(qp->rq.max_gs,
340 min(dev->dev->caps.max_sq_sg,
341 dev->dev->caps.max_rq_sg));
342 }
Eli Cohen24463042007-05-17 10:32:41 +0300343
344 return 0;
345}
346
347static int set_kernel_sq_size(struct mlx4_ib_dev *dev, struct ib_qp_cap *cap,
348 enum ib_qp_type type, struct mlx4_ib_qp *qp)
349{
Jack Morgensteinea54b102008-01-28 10:40:59 +0200350 int s;
351
Eli Cohen24463042007-05-17 10:32:41 +0300352 /* Sanity check SQ size before proceeding */
Sagi Grimbergfc2d0042012-05-24 16:08:08 +0300353 if (cap->max_send_wr > (dev->dev->caps.max_wqes - MLX4_IB_SQ_MAX_SPARE) ||
354 cap->max_send_sge > min(dev->dev->caps.max_sq_sg, dev->dev->caps.max_rq_sg) ||
Eli Cohenb832be12008-04-16 21:09:27 -0700355 cap->max_inline_data + send_wqe_overhead(type, qp->flags) +
Roland Dreier225c7b12007-05-08 18:00:38 -0700356 sizeof (struct mlx4_wqe_inline_seg) > dev->dev->caps.max_sq_desc_sz)
357 return -EINVAL;
358
359 /*
360 * For MLX transport we need 2 extra S/G entries:
361 * one for the header and one for the checksum at the end
362 */
363 if ((type == IB_QPT_SMI || type == IB_QPT_GSI) &&
364 cap->max_send_sge + 2 > dev->dev->caps.max_sq_sg)
365 return -EINVAL;
366
Jack Morgensteinea54b102008-01-28 10:40:59 +0200367 s = max(cap->max_send_sge * sizeof (struct mlx4_wqe_data_seg),
368 cap->max_inline_data + sizeof (struct mlx4_wqe_inline_seg)) +
Eli Cohenb832be12008-04-16 21:09:27 -0700369 send_wqe_overhead(type, qp->flags);
Roland Dreier225c7b12007-05-08 18:00:38 -0700370
Roland Dreiercd155c12008-05-20 14:00:02 -0700371 if (s > dev->dev->caps.max_sq_desc_sz)
372 return -EINVAL;
373
Roland Dreier0e6e7412007-06-18 08:13:48 -0700374 /*
Jack Morgensteinea54b102008-01-28 10:40:59 +0200375 * Hermon supports shrinking WQEs, such that a single work
376 * request can include multiple units of 1 << wqe_shift. This
377 * way, work requests can differ in size, and do not have to
378 * be a power of 2 in size, saving memory and speeding up send
379 * WR posting. Unfortunately, if we do this then the
380 * wqe_index field in CQEs can't be used to look up the WR ID
381 * anymore, so we do this only if selective signaling is off.
382 *
383 * Further, on 32-bit platforms, we can't use vmap() to make
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200384 * the QP buffer virtually contiguous. Thus we have to use
Jack Morgensteinea54b102008-01-28 10:40:59 +0200385 * constant-sized WRs to make sure a WR is always fully within
386 * a single page-sized chunk.
387 *
388 * Finally, we use NOP work requests to pad the end of the
389 * work queue, to avoid wrap-around in the middle of WR. We
390 * set NEC bit to avoid getting completions with error for
391 * these NOP WRs, but since NEC is only supported starting
392 * with firmware 2.2.232, we use constant-sized WRs for older
393 * firmware.
394 *
395 * And, since MLX QPs only support SEND, we use constant-sized
396 * WRs in this case.
397 *
398 * We look for the smallest value of wqe_shift such that the
399 * resulting number of wqes does not exceed device
400 * capabilities.
401 *
402 * We set WQE size to at least 64 bytes, this way stamping
403 * invalidates each WQE.
Roland Dreier0e6e7412007-06-18 08:13:48 -0700404 */
Jack Morgensteinea54b102008-01-28 10:40:59 +0200405 if (dev->dev->caps.fw_ver >= MLX4_FW_VER_WQE_CTRL_NEC &&
406 qp->sq_signal_bits && BITS_PER_LONG == 64 &&
407 type != IB_QPT_SMI && type != IB_QPT_GSI)
408 qp->sq.wqe_shift = ilog2(64);
409 else
410 qp->sq.wqe_shift = ilog2(roundup_pow_of_two(s));
411
412 for (;;) {
Jack Morgensteinea54b102008-01-28 10:40:59 +0200413 qp->sq_max_wqes_per_wr = DIV_ROUND_UP(s, 1U << qp->sq.wqe_shift);
414
415 /*
416 * We need to leave 2 KB + 1 WR of headroom in the SQ to
417 * allow HW to prefetch.
418 */
419 qp->sq_spare_wqes = (2048 >> qp->sq.wqe_shift) + qp->sq_max_wqes_per_wr;
420 qp->sq.wqe_cnt = roundup_pow_of_two(cap->max_send_wr *
421 qp->sq_max_wqes_per_wr +
422 qp->sq_spare_wqes);
423
424 if (qp->sq.wqe_cnt <= dev->dev->caps.max_wqes)
425 break;
426
427 if (qp->sq_max_wqes_per_wr <= 1)
428 return -EINVAL;
429
430 ++qp->sq.wqe_shift;
431 }
432
Roland Dreiercd155c12008-05-20 14:00:02 -0700433 qp->sq.max_gs = (min(dev->dev->caps.max_sq_desc_sz,
434 (qp->sq_max_wqes_per_wr << qp->sq.wqe_shift)) -
Eli Cohenb832be12008-04-16 21:09:27 -0700435 send_wqe_overhead(type, qp->flags)) /
436 sizeof (struct mlx4_wqe_data_seg);
Roland Dreier0e6e7412007-06-18 08:13:48 -0700437
438 qp->buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
439 (qp->sq.wqe_cnt << qp->sq.wqe_shift);
Roland Dreier225c7b12007-05-08 18:00:38 -0700440 if (qp->rq.wqe_shift > qp->sq.wqe_shift) {
441 qp->rq.offset = 0;
Roland Dreier0e6e7412007-06-18 08:13:48 -0700442 qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
Roland Dreier225c7b12007-05-08 18:00:38 -0700443 } else {
Roland Dreier0e6e7412007-06-18 08:13:48 -0700444 qp->rq.offset = qp->sq.wqe_cnt << qp->sq.wqe_shift;
Roland Dreier225c7b12007-05-08 18:00:38 -0700445 qp->sq.offset = 0;
446 }
447
Jack Morgensteinea54b102008-01-28 10:40:59 +0200448 cap->max_send_wr = qp->sq.max_post =
449 (qp->sq.wqe_cnt - qp->sq_spare_wqes) / qp->sq_max_wqes_per_wr;
Roland Dreiercd155c12008-05-20 14:00:02 -0700450 cap->max_send_sge = min(qp->sq.max_gs,
451 min(dev->dev->caps.max_sq_sg,
452 dev->dev->caps.max_rq_sg));
Roland Dreier54e95f82007-06-18 08:13:53 -0700453 /* We don't support inline sends for kernel QPs (yet) */
454 cap->max_inline_data = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -0700455
456 return 0;
457}
458
Jack Morgenstein83904132007-10-18 17:36:43 +0200459static int set_user_sq_size(struct mlx4_ib_dev *dev,
460 struct mlx4_ib_qp *qp,
Eli Cohen24463042007-05-17 10:32:41 +0300461 struct mlx4_ib_create_qp *ucmd)
462{
Jack Morgenstein83904132007-10-18 17:36:43 +0200463 /* Sanity check SQ size before proceeding */
464 if ((1 << ucmd->log_sq_bb_count) > dev->dev->caps.max_wqes ||
465 ucmd->log_sq_stride >
466 ilog2(roundup_pow_of_two(dev->dev->caps.max_sq_desc_sz)) ||
467 ucmd->log_sq_stride < MLX4_IB_MIN_SQ_STRIDE)
468 return -EINVAL;
469
Roland Dreier0e6e7412007-06-18 08:13:48 -0700470 qp->sq.wqe_cnt = 1 << ucmd->log_sq_bb_count;
Eli Cohen24463042007-05-17 10:32:41 +0300471 qp->sq.wqe_shift = ucmd->log_sq_stride;
472
Roland Dreier0e6e7412007-06-18 08:13:48 -0700473 qp->buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
474 (qp->sq.wqe_cnt << qp->sq.wqe_shift);
Eli Cohen24463042007-05-17 10:32:41 +0300475
476 return 0;
477}
478
Sean Hefty0a1405d2011-06-02 11:32:15 -0700479static int qp_has_rq(struct ib_qp_init_attr *attr)
480{
481 if (attr->qp_type == IB_QPT_XRC_INI || attr->qp_type == IB_QPT_XRC_TGT)
482 return 0;
483
484 return !attr->srq;
485}
486
Roland Dreier225c7b12007-05-08 18:00:38 -0700487static int create_qp_common(struct mlx4_ib_dev *dev, struct ib_pd *pd,
488 struct ib_qp_init_attr *init_attr,
489 struct ib_udata *udata, int sqpn, struct mlx4_ib_qp *qp)
490{
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700491 int qpn;
Roland Dreier225c7b12007-05-08 18:00:38 -0700492 int err;
Roland Dreier225c7b12007-05-08 18:00:38 -0700493
494 mutex_init(&qp->mutex);
495 spin_lock_init(&qp->sq.lock);
496 spin_lock_init(&qp->rq.lock);
Eli Cohenfa417f72010-10-24 21:08:52 -0700497 INIT_LIST_HEAD(&qp->gid_list);
Roland Dreier225c7b12007-05-08 18:00:38 -0700498
499 qp->state = IB_QPS_RESET;
Jack Morgensteinea54b102008-01-28 10:40:59 +0200500 if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
501 qp->sq_signal_bits = cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE);
Roland Dreier225c7b12007-05-08 18:00:38 -0700502
Sean Hefty0a1405d2011-06-02 11:32:15 -0700503 err = set_rq_size(dev, &init_attr->cap, !!pd->uobject, qp_has_rq(init_attr), qp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700504 if (err)
505 goto err;
506
507 if (pd->uobject) {
508 struct mlx4_ib_create_qp ucmd;
509
510 if (ib_copy_from_udata(&ucmd, udata, sizeof ucmd)) {
511 err = -EFAULT;
512 goto err;
513 }
514
Roland Dreier0e6e7412007-06-18 08:13:48 -0700515 qp->sq_no_prefetch = ucmd.sq_no_prefetch;
516
Jack Morgenstein83904132007-10-18 17:36:43 +0200517 err = set_user_sq_size(dev, qp, &ucmd);
Eli Cohen24463042007-05-17 10:32:41 +0300518 if (err)
519 goto err;
520
Roland Dreier225c7b12007-05-08 18:00:38 -0700521 qp->umem = ib_umem_get(pd->uobject->context, ucmd.buf_addr,
Arthur Kepnercb9fbc52008-04-29 01:00:34 -0700522 qp->buf_size, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -0700523 if (IS_ERR(qp->umem)) {
524 err = PTR_ERR(qp->umem);
525 goto err;
526 }
527
528 err = mlx4_mtt_init(dev->dev, ib_umem_page_count(qp->umem),
529 ilog2(qp->umem->page_size), &qp->mtt);
530 if (err)
531 goto err_buf;
532
533 err = mlx4_ib_umem_write_mtt(dev, &qp->mtt, qp->umem);
534 if (err)
535 goto err_mtt;
536
Sean Hefty0a1405d2011-06-02 11:32:15 -0700537 if (qp_has_rq(init_attr)) {
Roland Dreier02d89b82007-05-23 15:16:08 -0700538 err = mlx4_ib_db_map_user(to_mucontext(pd->uobject->context),
539 ucmd.db_addr, &qp->db);
540 if (err)
541 goto err_mtt;
542 }
Roland Dreier225c7b12007-05-08 18:00:38 -0700543 } else {
Roland Dreier0e6e7412007-06-18 08:13:48 -0700544 qp->sq_no_prefetch = 0;
545
Ron Livne521e5752008-07-14 23:48:48 -0700546 if (init_attr->create_flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK)
547 qp->flags |= MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK;
548
Eli Cohenb832be12008-04-16 21:09:27 -0700549 if (init_attr->create_flags & IB_QP_CREATE_IPOIB_UD_LSO)
550 qp->flags |= MLX4_IB_QP_LSO;
551
Eli Cohen24463042007-05-17 10:32:41 +0300552 err = set_kernel_sq_size(dev, &init_attr->cap, init_attr->qp_type, qp);
553 if (err)
554 goto err;
555
Sean Hefty0a1405d2011-06-02 11:32:15 -0700556 if (qp_has_rq(init_attr)) {
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700557 err = mlx4_db_alloc(dev->dev, &qp->db, 0);
Roland Dreier02d89b82007-05-23 15:16:08 -0700558 if (err)
559 goto err;
Roland Dreier225c7b12007-05-08 18:00:38 -0700560
Roland Dreier02d89b82007-05-23 15:16:08 -0700561 *qp->db.db = 0;
562 }
Roland Dreier225c7b12007-05-08 18:00:38 -0700563
564 if (mlx4_buf_alloc(dev->dev, qp->buf_size, PAGE_SIZE * 2, &qp->buf)) {
565 err = -ENOMEM;
566 goto err_db;
567 }
568
569 err = mlx4_mtt_init(dev->dev, qp->buf.npages, qp->buf.page_shift,
570 &qp->mtt);
571 if (err)
572 goto err_buf;
573
574 err = mlx4_buf_write_mtt(dev->dev, &qp->mtt, &qp->buf);
575 if (err)
576 goto err_mtt;
577
Roland Dreier0e6e7412007-06-18 08:13:48 -0700578 qp->sq.wrid = kmalloc(qp->sq.wqe_cnt * sizeof (u64), GFP_KERNEL);
579 qp->rq.wrid = kmalloc(qp->rq.wqe_cnt * sizeof (u64), GFP_KERNEL);
Roland Dreier225c7b12007-05-08 18:00:38 -0700580
581 if (!qp->sq.wrid || !qp->rq.wrid) {
582 err = -ENOMEM;
583 goto err_wrid;
584 }
Roland Dreier225c7b12007-05-08 18:00:38 -0700585 }
586
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700587 if (sqpn) {
588 qpn = sqpn;
589 } else {
Or Gerlitz3987a2d2012-01-17 13:39:07 +0200590 /* Raw packet QPNs must be aligned to 8 bits. If not, the WQE
591 * BlueFlame setup flow wrongly causes VLAN insertion. */
592 if (init_attr->qp_type == IB_QPT_RAW_PACKET)
593 err = mlx4_qp_reserve_range(dev->dev, 1, 1 << 8, &qpn);
594 else
595 err = mlx4_qp_reserve_range(dev->dev, 1, 1, &qpn);
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700596 if (err)
597 goto err_wrid;
598 }
599
600 err = mlx4_qp_alloc(dev->dev, qpn, &qp->mqp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700601 if (err)
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700602 goto err_qpn;
Roland Dreier225c7b12007-05-08 18:00:38 -0700603
Sean Hefty0a1405d2011-06-02 11:32:15 -0700604 if (init_attr->qp_type == IB_QPT_XRC_TGT)
605 qp->mqp.qpn |= (1 << 23);
606
Roland Dreier225c7b12007-05-08 18:00:38 -0700607 /*
608 * Hardware wants QPN written in big-endian order (after
609 * shifting) for send doorbell. Precompute this value to save
610 * a little bit when posting sends.
611 */
612 qp->doorbell_qpn = swab32(qp->mqp.qpn << 8);
613
Roland Dreier225c7b12007-05-08 18:00:38 -0700614 qp->mqp.event = mlx4_ib_qp_event;
615
616 return 0;
617
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700618err_qpn:
619 if (!sqpn)
620 mlx4_qp_release_range(dev->dev, qpn, 1);
621
Roland Dreier225c7b12007-05-08 18:00:38 -0700622err_wrid:
Roland Dreier23f1b382007-07-20 21:19:43 -0700623 if (pd->uobject) {
Sean Hefty0a1405d2011-06-02 11:32:15 -0700624 if (qp_has_rq(init_attr))
625 mlx4_ib_db_unmap_user(to_mucontext(pd->uobject->context), &qp->db);
Roland Dreier23f1b382007-07-20 21:19:43 -0700626 } else {
Roland Dreier225c7b12007-05-08 18:00:38 -0700627 kfree(qp->sq.wrid);
628 kfree(qp->rq.wrid);
629 }
630
631err_mtt:
632 mlx4_mtt_cleanup(dev->dev, &qp->mtt);
633
634err_buf:
635 if (pd->uobject)
636 ib_umem_release(qp->umem);
637 else
638 mlx4_buf_free(dev->dev, qp->buf_size, &qp->buf);
639
640err_db:
Sean Hefty0a1405d2011-06-02 11:32:15 -0700641 if (!pd->uobject && qp_has_rq(init_attr))
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700642 mlx4_db_free(dev->dev, &qp->db);
Roland Dreier225c7b12007-05-08 18:00:38 -0700643
644err:
645 return err;
646}
647
648static enum mlx4_qp_state to_mlx4_state(enum ib_qp_state state)
649{
650 switch (state) {
651 case IB_QPS_RESET: return MLX4_QP_STATE_RST;
652 case IB_QPS_INIT: return MLX4_QP_STATE_INIT;
653 case IB_QPS_RTR: return MLX4_QP_STATE_RTR;
654 case IB_QPS_RTS: return MLX4_QP_STATE_RTS;
655 case IB_QPS_SQD: return MLX4_QP_STATE_SQD;
656 case IB_QPS_SQE: return MLX4_QP_STATE_SQER;
657 case IB_QPS_ERR: return MLX4_QP_STATE_ERR;
658 default: return -1;
659 }
660}
661
662static void mlx4_ib_lock_cqs(struct mlx4_ib_cq *send_cq, struct mlx4_ib_cq *recv_cq)
Roland Dreier338a8fa2009-09-05 20:24:49 -0700663 __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
Roland Dreier225c7b12007-05-08 18:00:38 -0700664{
Roland Dreier338a8fa2009-09-05 20:24:49 -0700665 if (send_cq == recv_cq) {
Roland Dreier225c7b12007-05-08 18:00:38 -0700666 spin_lock_irq(&send_cq->lock);
Roland Dreier338a8fa2009-09-05 20:24:49 -0700667 __acquire(&recv_cq->lock);
668 } else if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
Roland Dreier225c7b12007-05-08 18:00:38 -0700669 spin_lock_irq(&send_cq->lock);
670 spin_lock_nested(&recv_cq->lock, SINGLE_DEPTH_NESTING);
671 } else {
672 spin_lock_irq(&recv_cq->lock);
673 spin_lock_nested(&send_cq->lock, SINGLE_DEPTH_NESTING);
674 }
675}
676
677static void mlx4_ib_unlock_cqs(struct mlx4_ib_cq *send_cq, struct mlx4_ib_cq *recv_cq)
Roland Dreier338a8fa2009-09-05 20:24:49 -0700678 __releases(&send_cq->lock) __releases(&recv_cq->lock)
Roland Dreier225c7b12007-05-08 18:00:38 -0700679{
Roland Dreier338a8fa2009-09-05 20:24:49 -0700680 if (send_cq == recv_cq) {
681 __release(&recv_cq->lock);
Roland Dreier225c7b12007-05-08 18:00:38 -0700682 spin_unlock_irq(&send_cq->lock);
Roland Dreier338a8fa2009-09-05 20:24:49 -0700683 } else if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
Roland Dreier225c7b12007-05-08 18:00:38 -0700684 spin_unlock(&recv_cq->lock);
685 spin_unlock_irq(&send_cq->lock);
686 } else {
687 spin_unlock(&send_cq->lock);
688 spin_unlock_irq(&recv_cq->lock);
689 }
690}
691
Eli Cohenfa417f72010-10-24 21:08:52 -0700692static void del_gid_entries(struct mlx4_ib_qp *qp)
693{
694 struct mlx4_ib_gid_entry *ge, *tmp;
695
696 list_for_each_entry_safe(ge, tmp, &qp->gid_list, list) {
697 list_del(&ge->list);
698 kfree(ge);
699 }
700}
701
Sean Hefty0a1405d2011-06-02 11:32:15 -0700702static struct mlx4_ib_pd *get_pd(struct mlx4_ib_qp *qp)
703{
704 if (qp->ibqp.qp_type == IB_QPT_XRC_TGT)
705 return to_mpd(to_mxrcd(qp->ibqp.xrcd)->pd);
706 else
707 return to_mpd(qp->ibqp.pd);
708}
709
710static void get_cqs(struct mlx4_ib_qp *qp,
711 struct mlx4_ib_cq **send_cq, struct mlx4_ib_cq **recv_cq)
712{
713 switch (qp->ibqp.qp_type) {
714 case IB_QPT_XRC_TGT:
715 *send_cq = to_mcq(to_mxrcd(qp->ibqp.xrcd)->cq);
716 *recv_cq = *send_cq;
717 break;
718 case IB_QPT_XRC_INI:
719 *send_cq = to_mcq(qp->ibqp.send_cq);
720 *recv_cq = *send_cq;
721 break;
722 default:
723 *send_cq = to_mcq(qp->ibqp.send_cq);
724 *recv_cq = to_mcq(qp->ibqp.recv_cq);
725 break;
726 }
727}
728
Roland Dreier225c7b12007-05-08 18:00:38 -0700729static void destroy_qp_common(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp,
730 int is_user)
731{
732 struct mlx4_ib_cq *send_cq, *recv_cq;
733
734 if (qp->state != IB_QPS_RESET)
735 if (mlx4_qp_modify(dev->dev, NULL, to_mlx4_state(qp->state),
736 MLX4_QP_STATE_RST, NULL, 0, 0, &qp->mqp))
Shlomo Pongratz987c8f82012-04-29 17:04:26 +0300737 pr_warn("modify QP %06x to RESET failed.\n",
Roland Dreier225c7b12007-05-08 18:00:38 -0700738 qp->mqp.qpn);
739
Sean Hefty0a1405d2011-06-02 11:32:15 -0700740 get_cqs(qp, &send_cq, &recv_cq);
Roland Dreier225c7b12007-05-08 18:00:38 -0700741
742 mlx4_ib_lock_cqs(send_cq, recv_cq);
743
744 if (!is_user) {
745 __mlx4_ib_cq_clean(recv_cq, qp->mqp.qpn,
746 qp->ibqp.srq ? to_msrq(qp->ibqp.srq): NULL);
747 if (send_cq != recv_cq)
748 __mlx4_ib_cq_clean(send_cq, qp->mqp.qpn, NULL);
749 }
750
751 mlx4_qp_remove(dev->dev, &qp->mqp);
752
753 mlx4_ib_unlock_cqs(send_cq, recv_cq);
754
755 mlx4_qp_free(dev->dev, &qp->mqp);
Yevgeny Petrilina3cdcbf2008-10-10 12:01:37 -0700756
757 if (!is_sqp(dev, qp))
758 mlx4_qp_release_range(dev->dev, qp->mqp.qpn, 1);
759
Roland Dreier225c7b12007-05-08 18:00:38 -0700760 mlx4_mtt_cleanup(dev->dev, &qp->mtt);
761
762 if (is_user) {
Sean Hefty0a1405d2011-06-02 11:32:15 -0700763 if (qp->rq.wqe_cnt)
Roland Dreier02d89b82007-05-23 15:16:08 -0700764 mlx4_ib_db_unmap_user(to_mucontext(qp->ibqp.uobject->context),
765 &qp->db);
Roland Dreier225c7b12007-05-08 18:00:38 -0700766 ib_umem_release(qp->umem);
767 } else {
768 kfree(qp->sq.wrid);
769 kfree(qp->rq.wrid);
770 mlx4_buf_free(dev->dev, qp->buf_size, &qp->buf);
Sean Hefty0a1405d2011-06-02 11:32:15 -0700771 if (qp->rq.wqe_cnt)
Yevgeny Petrilin62968832008-04-23 11:55:45 -0700772 mlx4_db_free(dev->dev, &qp->db);
Roland Dreier225c7b12007-05-08 18:00:38 -0700773 }
Eli Cohenfa417f72010-10-24 21:08:52 -0700774
775 del_gid_entries(qp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700776}
777
778struct ib_qp *mlx4_ib_create_qp(struct ib_pd *pd,
779 struct ib_qp_init_attr *init_attr,
780 struct ib_udata *udata)
781{
Roland Dreier225c7b12007-05-08 18:00:38 -0700782 struct mlx4_ib_sqp *sqp;
783 struct mlx4_ib_qp *qp;
784 int err;
Sean Hefty0a1405d2011-06-02 11:32:15 -0700785 u16 xrcdn = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -0700786
Ron Livne521e5752008-07-14 23:48:48 -0700787 /*
788 * We only support LSO and multicast loopback blocking, and
789 * only for kernel UD QPs.
790 */
791 if (init_attr->create_flags & ~(IB_QP_CREATE_IPOIB_UD_LSO |
792 IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK))
Eli Cohenb832be12008-04-16 21:09:27 -0700793 return ERR_PTR(-EINVAL);
Ron Livne521e5752008-07-14 23:48:48 -0700794
795 if (init_attr->create_flags &&
Sean Hefty0a1405d2011-06-02 11:32:15 -0700796 (udata || init_attr->qp_type != IB_QPT_UD))
Eli Cohenb846f252008-04-16 21:09:27 -0700797 return ERR_PTR(-EINVAL);
798
Roland Dreier225c7b12007-05-08 18:00:38 -0700799 switch (init_attr->qp_type) {
Sean Hefty0a1405d2011-06-02 11:32:15 -0700800 case IB_QPT_XRC_TGT:
801 pd = to_mxrcd(init_attr->xrcd)->pd;
802 xrcdn = to_mxrcd(init_attr->xrcd)->xrcdn;
803 init_attr->send_cq = to_mxrcd(init_attr->xrcd)->cq;
804 /* fall through */
805 case IB_QPT_XRC_INI:
806 if (!(to_mdev(pd->device)->dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC))
807 return ERR_PTR(-ENOSYS);
808 init_attr->recv_cq = init_attr->send_cq;
809 /* fall through */
Roland Dreier225c7b12007-05-08 18:00:38 -0700810 case IB_QPT_RC:
811 case IB_QPT_UC:
812 case IB_QPT_UD:
Or Gerlitz3987a2d2012-01-17 13:39:07 +0200813 case IB_QPT_RAW_PACKET:
Roland Dreier225c7b12007-05-08 18:00:38 -0700814 {
Eli Cohenf507d282008-07-14 23:48:53 -0700815 qp = kzalloc(sizeof *qp, GFP_KERNEL);
Roland Dreier225c7b12007-05-08 18:00:38 -0700816 if (!qp)
817 return ERR_PTR(-ENOMEM);
818
Sean Hefty0a1405d2011-06-02 11:32:15 -0700819 err = create_qp_common(to_mdev(pd->device), pd, init_attr, udata, 0, qp);
Roland Dreier225c7b12007-05-08 18:00:38 -0700820 if (err) {
821 kfree(qp);
822 return ERR_PTR(err);
823 }
824
825 qp->ibqp.qp_num = qp->mqp.qpn;
Sean Hefty0a1405d2011-06-02 11:32:15 -0700826 qp->xrcdn = xrcdn;
Roland Dreier225c7b12007-05-08 18:00:38 -0700827
828 break;
829 }
830 case IB_QPT_SMI:
831 case IB_QPT_GSI:
832 {
833 /* Userspace is not allowed to create special QPs: */
Sean Hefty0a1405d2011-06-02 11:32:15 -0700834 if (udata)
Roland Dreier225c7b12007-05-08 18:00:38 -0700835 return ERR_PTR(-EINVAL);
836
Eli Cohenf507d282008-07-14 23:48:53 -0700837 sqp = kzalloc(sizeof *sqp, GFP_KERNEL);
Roland Dreier225c7b12007-05-08 18:00:38 -0700838 if (!sqp)
839 return ERR_PTR(-ENOMEM);
840
841 qp = &sqp->qp;
842
Sean Hefty0a1405d2011-06-02 11:32:15 -0700843 err = create_qp_common(to_mdev(pd->device), pd, init_attr, udata,
844 to_mdev(pd->device)->dev->caps.sqp_start +
Roland Dreier225c7b12007-05-08 18:00:38 -0700845 (init_attr->qp_type == IB_QPT_SMI ? 0 : 2) +
846 init_attr->port_num - 1,
847 qp);
848 if (err) {
849 kfree(sqp);
850 return ERR_PTR(err);
851 }
852
853 qp->port = init_attr->port_num;
854 qp->ibqp.qp_num = init_attr->qp_type == IB_QPT_SMI ? 0 : 1;
855
856 break;
857 }
858 default:
859 /* Don't support raw QPs */
860 return ERR_PTR(-EINVAL);
861 }
862
863 return &qp->ibqp;
864}
865
866int mlx4_ib_destroy_qp(struct ib_qp *qp)
867{
868 struct mlx4_ib_dev *dev = to_mdev(qp->device);
869 struct mlx4_ib_qp *mqp = to_mqp(qp);
Sean Hefty0a1405d2011-06-02 11:32:15 -0700870 struct mlx4_ib_pd *pd;
Roland Dreier225c7b12007-05-08 18:00:38 -0700871
872 if (is_qp0(dev, mqp))
873 mlx4_CLOSE_PORT(dev->dev, mqp->port);
874
Sean Hefty0a1405d2011-06-02 11:32:15 -0700875 pd = get_pd(mqp);
876 destroy_qp_common(dev, mqp, !!pd->ibpd.uobject);
Roland Dreier225c7b12007-05-08 18:00:38 -0700877
878 if (is_sqp(dev, mqp))
879 kfree(to_msqp(mqp));
880 else
881 kfree(mqp);
882
883 return 0;
884}
885
Roland Dreier225c7b12007-05-08 18:00:38 -0700886static int to_mlx4_st(enum ib_qp_type type)
887{
888 switch (type) {
889 case IB_QPT_RC: return MLX4_QP_ST_RC;
890 case IB_QPT_UC: return MLX4_QP_ST_UC;
891 case IB_QPT_UD: return MLX4_QP_ST_UD;
Sean Hefty0a1405d2011-06-02 11:32:15 -0700892 case IB_QPT_XRC_INI:
893 case IB_QPT_XRC_TGT: return MLX4_QP_ST_XRC;
Roland Dreier225c7b12007-05-08 18:00:38 -0700894 case IB_QPT_SMI:
Or Gerlitz3987a2d2012-01-17 13:39:07 +0200895 case IB_QPT_GSI:
896 case IB_QPT_RAW_PACKET: return MLX4_QP_ST_MLX;
Roland Dreier225c7b12007-05-08 18:00:38 -0700897 default: return -1;
898 }
899}
900
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +0300901static __be32 to_mlx4_access_flags(struct mlx4_ib_qp *qp, const struct ib_qp_attr *attr,
Roland Dreier225c7b12007-05-08 18:00:38 -0700902 int attr_mask)
903{
904 u8 dest_rd_atomic;
905 u32 access_flags;
906 u32 hw_access_flags = 0;
907
908 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
909 dest_rd_atomic = attr->max_dest_rd_atomic;
910 else
911 dest_rd_atomic = qp->resp_depth;
912
913 if (attr_mask & IB_QP_ACCESS_FLAGS)
914 access_flags = attr->qp_access_flags;
915 else
916 access_flags = qp->atomic_rd_en;
917
918 if (!dest_rd_atomic)
919 access_flags &= IB_ACCESS_REMOTE_WRITE;
920
921 if (access_flags & IB_ACCESS_REMOTE_READ)
922 hw_access_flags |= MLX4_QP_BIT_RRE;
923 if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
924 hw_access_flags |= MLX4_QP_BIT_RAE;
925 if (access_flags & IB_ACCESS_REMOTE_WRITE)
926 hw_access_flags |= MLX4_QP_BIT_RWE;
927
928 return cpu_to_be32(hw_access_flags);
929}
930
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +0300931static void store_sqp_attrs(struct mlx4_ib_sqp *sqp, const struct ib_qp_attr *attr,
Roland Dreier225c7b12007-05-08 18:00:38 -0700932 int attr_mask)
933{
934 if (attr_mask & IB_QP_PKEY_INDEX)
935 sqp->pkey_index = attr->pkey_index;
936 if (attr_mask & IB_QP_QKEY)
937 sqp->qkey = attr->qkey;
938 if (attr_mask & IB_QP_SQ_PSN)
939 sqp->send_psn = attr->sq_psn;
940}
941
942static void mlx4_set_sched(struct mlx4_qp_path *path, u8 port)
943{
944 path->sched_queue = (path->sched_queue & 0xbf) | ((port - 1) << 6);
945}
946
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +0300947static int mlx4_set_path(struct mlx4_ib_dev *dev, const struct ib_ah_attr *ah,
Roland Dreier225c7b12007-05-08 18:00:38 -0700948 struct mlx4_qp_path *path, u8 port)
949{
Eli Cohenfa417f72010-10-24 21:08:52 -0700950 int err;
951 int is_eth = rdma_port_get_link_layer(&dev->ib_dev, port) ==
952 IB_LINK_LAYER_ETHERNET;
953 u8 mac[6];
954 int is_mcast;
Eli Cohen4c3eb3c2010-08-26 17:19:22 +0300955 u16 vlan_tag;
956 int vidx;
Eli Cohenfa417f72010-10-24 21:08:52 -0700957
Roland Dreier225c7b12007-05-08 18:00:38 -0700958 path->grh_mylmc = ah->src_path_bits & 0x7f;
959 path->rlid = cpu_to_be16(ah->dlid);
960 if (ah->static_rate) {
961 path->static_rate = ah->static_rate + MLX4_STAT_RATE_OFFSET;
962 while (path->static_rate > IB_RATE_2_5_GBPS + MLX4_STAT_RATE_OFFSET &&
963 !(1 << path->static_rate & dev->dev->caps.stat_rate_support))
964 --path->static_rate;
965 } else
966 path->static_rate = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -0700967
968 if (ah->ah_flags & IB_AH_GRH) {
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700969 if (ah->grh.sgid_index >= dev->dev->caps.gid_table_len[port]) {
Shlomo Pongratz987c8f82012-04-29 17:04:26 +0300970 pr_err("sgid_index (%u) too large. max is %d\n",
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700971 ah->grh.sgid_index, dev->dev->caps.gid_table_len[port] - 1);
Roland Dreier225c7b12007-05-08 18:00:38 -0700972 return -1;
973 }
974
975 path->grh_mylmc |= 1 << 7;
976 path->mgid_index = ah->grh.sgid_index;
977 path->hop_limit = ah->grh.hop_limit;
978 path->tclass_flowlabel =
979 cpu_to_be32((ah->grh.traffic_class << 20) |
980 (ah->grh.flow_label));
981 memcpy(path->rgid, ah->grh.dgid.raw, 16);
982 }
983
Eli Cohenfa417f72010-10-24 21:08:52 -0700984 if (is_eth) {
Eli Cohen4c3eb3c2010-08-26 17:19:22 +0300985 path->sched_queue = MLX4_IB_DEFAULT_SCHED_QUEUE |
Or Gerlitz9106c412011-12-11 16:40:05 +0200986 ((port - 1) << 6) | ((ah->sl & 7) << 3);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +0300987
Eli Cohenfa417f72010-10-24 21:08:52 -0700988 if (!(ah->ah_flags & IB_AH_GRH))
989 return -1;
990
991 err = mlx4_ib_resolve_grh(dev, ah, mac, &is_mcast, port);
992 if (err)
993 return err;
994
995 memcpy(path->dmac, mac, 6);
996 path->ackto = MLX4_IB_LINK_TYPE_ETH;
997 /* use index 0 into MAC table for IBoE */
998 path->grh_mylmc &= 0x80;
Eli Cohen4c3eb3c2010-08-26 17:19:22 +0300999
1000 vlan_tag = rdma_get_vlan_id(&dev->iboe.gid_table[port - 1][ah->grh.sgid_index]);
1001 if (vlan_tag < 0x1000) {
1002 if (mlx4_find_cached_vlan(dev->dev, port, vlan_tag, &vidx))
1003 return -ENOENT;
1004
1005 path->vlan_index = vidx;
1006 path->fl = 1 << 6;
1007 }
1008 } else
1009 path->sched_queue = MLX4_IB_DEFAULT_SCHED_QUEUE |
1010 ((port - 1) << 6) | ((ah->sl & 0xf) << 2);
Eli Cohenfa417f72010-10-24 21:08:52 -07001011
Roland Dreier225c7b12007-05-08 18:00:38 -07001012 return 0;
1013}
1014
Eli Cohenfa417f72010-10-24 21:08:52 -07001015static void update_mcg_macs(struct mlx4_ib_dev *dev, struct mlx4_ib_qp *qp)
1016{
1017 struct mlx4_ib_gid_entry *ge, *tmp;
1018
1019 list_for_each_entry_safe(ge, tmp, &qp->gid_list, list) {
1020 if (!ge->added && mlx4_ib_add_mc(dev, qp, &ge->gid)) {
1021 ge->added = 1;
1022 ge->port = qp->port;
1023 }
1024 }
1025}
1026
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001027static int __mlx4_ib_modify_qp(struct ib_qp *ibqp,
1028 const struct ib_qp_attr *attr, int attr_mask,
1029 enum ib_qp_state cur_state, enum ib_qp_state new_state)
Roland Dreier225c7b12007-05-08 18:00:38 -07001030{
1031 struct mlx4_ib_dev *dev = to_mdev(ibqp->device);
1032 struct mlx4_ib_qp *qp = to_mqp(ibqp);
Sean Hefty0a1405d2011-06-02 11:32:15 -07001033 struct mlx4_ib_pd *pd;
1034 struct mlx4_ib_cq *send_cq, *recv_cq;
Roland Dreier225c7b12007-05-08 18:00:38 -07001035 struct mlx4_qp_context *context;
1036 enum mlx4_qp_optpar optpar = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07001037 int sqd_event;
1038 int err = -EINVAL;
1039
1040 context = kzalloc(sizeof *context, GFP_KERNEL);
1041 if (!context)
1042 return -ENOMEM;
1043
Roland Dreier225c7b12007-05-08 18:00:38 -07001044 context->flags = cpu_to_be32((to_mlx4_state(new_state) << 28) |
1045 (to_mlx4_st(ibqp->qp_type) << 16));
Roland Dreier225c7b12007-05-08 18:00:38 -07001046
1047 if (!(attr_mask & IB_QP_PATH_MIG_STATE))
1048 context->flags |= cpu_to_be32(MLX4_QP_PM_MIGRATED << 11);
1049 else {
1050 optpar |= MLX4_QP_OPTPAR_PM_STATE;
1051 switch (attr->path_mig_state) {
1052 case IB_MIG_MIGRATED:
1053 context->flags |= cpu_to_be32(MLX4_QP_PM_MIGRATED << 11);
1054 break;
1055 case IB_MIG_REARM:
1056 context->flags |= cpu_to_be32(MLX4_QP_PM_REARM << 11);
1057 break;
1058 case IB_MIG_ARMED:
1059 context->flags |= cpu_to_be32(MLX4_QP_PM_ARMED << 11);
1060 break;
1061 }
1062 }
1063
Eli Cohenb832be12008-04-16 21:09:27 -07001064 if (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_SMI)
Roland Dreier225c7b12007-05-08 18:00:38 -07001065 context->mtu_msgmax = (IB_MTU_4096 << 5) | 11;
Or Gerlitz3987a2d2012-01-17 13:39:07 +02001066 else if (ibqp->qp_type == IB_QPT_RAW_PACKET)
1067 context->mtu_msgmax = (MLX4_RAW_QP_MTU << 5) | MLX4_RAW_QP_MSGMAX;
Eli Cohenb832be12008-04-16 21:09:27 -07001068 else if (ibqp->qp_type == IB_QPT_UD) {
1069 if (qp->flags & MLX4_IB_QP_LSO)
1070 context->mtu_msgmax = (IB_MTU_4096 << 5) |
1071 ilog2(dev->dev->caps.max_gso_sz);
1072 else
Alex Naslednikov6e0d7332008-08-07 14:06:50 -07001073 context->mtu_msgmax = (IB_MTU_4096 << 5) | 12;
Eli Cohenb832be12008-04-16 21:09:27 -07001074 } else if (attr_mask & IB_QP_PATH_MTU) {
Roland Dreier225c7b12007-05-08 18:00:38 -07001075 if (attr->path_mtu < IB_MTU_256 || attr->path_mtu > IB_MTU_4096) {
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03001076 pr_err("path MTU (%u) is invalid\n",
Roland Dreier225c7b12007-05-08 18:00:38 -07001077 attr->path_mtu);
Florin Malitaf5b40432007-07-19 15:58:09 -04001078 goto out;
Roland Dreier225c7b12007-05-08 18:00:38 -07001079 }
Eli Cohend1f2cd82008-07-14 23:48:45 -07001080 context->mtu_msgmax = (attr->path_mtu << 5) |
1081 ilog2(dev->dev->caps.max_msg_sz);
Roland Dreier225c7b12007-05-08 18:00:38 -07001082 }
1083
Roland Dreier0e6e7412007-06-18 08:13:48 -07001084 if (qp->rq.wqe_cnt)
1085 context->rq_size_stride = ilog2(qp->rq.wqe_cnt) << 3;
Roland Dreier225c7b12007-05-08 18:00:38 -07001086 context->rq_size_stride |= qp->rq.wqe_shift - 4;
1087
Roland Dreier0e6e7412007-06-18 08:13:48 -07001088 if (qp->sq.wqe_cnt)
1089 context->sq_size_stride = ilog2(qp->sq.wqe_cnt) << 3;
Roland Dreier225c7b12007-05-08 18:00:38 -07001090 context->sq_size_stride |= qp->sq.wqe_shift - 4;
1091
Sean Hefty0a1405d2011-06-02 11:32:15 -07001092 if (cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
Roland Dreier0e6e7412007-06-18 08:13:48 -07001093 context->sq_size_stride |= !!qp->sq_no_prefetch << 7;
Sean Hefty0a1405d2011-06-02 11:32:15 -07001094 context->xrcd = cpu_to_be32((u32) qp->xrcdn);
1095 }
Roland Dreier0e6e7412007-06-18 08:13:48 -07001096
Roland Dreier225c7b12007-05-08 18:00:38 -07001097 if (qp->ibqp.uobject)
1098 context->usr_page = cpu_to_be32(to_mucontext(ibqp->uobject->context)->uar.index);
1099 else
1100 context->usr_page = cpu_to_be32(dev->priv_uar.index);
1101
1102 if (attr_mask & IB_QP_DEST_QPN)
1103 context->remote_qpn = cpu_to_be32(attr->dest_qp_num);
1104
1105 if (attr_mask & IB_QP_PORT) {
1106 if (cur_state == IB_QPS_SQD && new_state == IB_QPS_SQD &&
1107 !(attr_mask & IB_QP_AV)) {
1108 mlx4_set_sched(&context->pri_path, attr->port_num);
1109 optpar |= MLX4_QP_OPTPAR_SCHED_QUEUE;
1110 }
1111 }
1112
Or Gerlitzcfcde112011-06-15 14:49:57 +00001113 if (cur_state == IB_QPS_INIT && new_state == IB_QPS_RTR) {
1114 if (dev->counters[qp->port - 1] != -1) {
1115 context->pri_path.counter_index =
1116 dev->counters[qp->port - 1];
1117 optpar |= MLX4_QP_OPTPAR_COUNTER_INDEX;
1118 } else
1119 context->pri_path.counter_index = 0xff;
1120 }
1121
Roland Dreier225c7b12007-05-08 18:00:38 -07001122 if (attr_mask & IB_QP_PKEY_INDEX) {
1123 context->pri_path.pkey_index = attr->pkey_index;
1124 optpar |= MLX4_QP_OPTPAR_PKEY_INDEX;
1125 }
1126
Roland Dreier225c7b12007-05-08 18:00:38 -07001127 if (attr_mask & IB_QP_AV) {
1128 if (mlx4_set_path(dev, &attr->ah_attr, &context->pri_path,
Florin Malitaf5b40432007-07-19 15:58:09 -04001129 attr_mask & IB_QP_PORT ? attr->port_num : qp->port))
Roland Dreier225c7b12007-05-08 18:00:38 -07001130 goto out;
Roland Dreier225c7b12007-05-08 18:00:38 -07001131
1132 optpar |= (MLX4_QP_OPTPAR_PRIMARY_ADDR_PATH |
1133 MLX4_QP_OPTPAR_SCHED_QUEUE);
1134 }
1135
1136 if (attr_mask & IB_QP_TIMEOUT) {
Eli Cohenfa417f72010-10-24 21:08:52 -07001137 context->pri_path.ackto |= attr->timeout << 3;
Roland Dreier225c7b12007-05-08 18:00:38 -07001138 optpar |= MLX4_QP_OPTPAR_ACK_TIMEOUT;
1139 }
1140
1141 if (attr_mask & IB_QP_ALT_PATH) {
Roland Dreier225c7b12007-05-08 18:00:38 -07001142 if (attr->alt_port_num == 0 ||
1143 attr->alt_port_num > dev->dev->caps.num_ports)
Florin Malitaf5b40432007-07-19 15:58:09 -04001144 goto out;
Roland Dreier225c7b12007-05-08 18:00:38 -07001145
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001146 if (attr->alt_pkey_index >=
1147 dev->dev->caps.pkey_table_len[attr->alt_port_num])
Florin Malitaf5b40432007-07-19 15:58:09 -04001148 goto out;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001149
Roland Dreier225c7b12007-05-08 18:00:38 -07001150 if (mlx4_set_path(dev, &attr->alt_ah_attr, &context->alt_path,
1151 attr->alt_port_num))
Florin Malitaf5b40432007-07-19 15:58:09 -04001152 goto out;
Roland Dreier225c7b12007-05-08 18:00:38 -07001153
1154 context->alt_path.pkey_index = attr->alt_pkey_index;
1155 context->alt_path.ackto = attr->alt_timeout << 3;
1156 optpar |= MLX4_QP_OPTPAR_ALT_ADDR_PATH;
1157 }
1158
Sean Hefty0a1405d2011-06-02 11:32:15 -07001159 pd = get_pd(qp);
1160 get_cqs(qp, &send_cq, &recv_cq);
1161 context->pd = cpu_to_be32(pd->pdn);
1162 context->cqn_send = cpu_to_be32(send_cq->mcq.cqn);
1163 context->cqn_recv = cpu_to_be32(recv_cq->mcq.cqn);
1164 context->params1 = cpu_to_be32(MLX4_IB_ACK_REQ_FREQ << 28);
Jack Morgenstein57f01b52007-06-06 19:35:04 +03001165
Roland Dreier95d04f02008-07-23 08:12:26 -07001166 /* Set "fast registration enabled" for all kernel QPs */
1167 if (!qp->ibqp.uobject)
1168 context->params1 |= cpu_to_be32(1 << 11);
1169
Jack Morgenstein57f01b52007-06-06 19:35:04 +03001170 if (attr_mask & IB_QP_RNR_RETRY) {
1171 context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
1172 optpar |= MLX4_QP_OPTPAR_RNR_RETRY;
1173 }
1174
Roland Dreier225c7b12007-05-08 18:00:38 -07001175 if (attr_mask & IB_QP_RETRY_CNT) {
1176 context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
1177 optpar |= MLX4_QP_OPTPAR_RETRY_COUNT;
1178 }
1179
1180 if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
1181 if (attr->max_rd_atomic)
1182 context->params1 |=
1183 cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
1184 optpar |= MLX4_QP_OPTPAR_SRA_MAX;
1185 }
1186
1187 if (attr_mask & IB_QP_SQ_PSN)
1188 context->next_send_psn = cpu_to_be32(attr->sq_psn);
1189
Roland Dreier225c7b12007-05-08 18:00:38 -07001190 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
1191 if (attr->max_dest_rd_atomic)
1192 context->params2 |=
1193 cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
1194 optpar |= MLX4_QP_OPTPAR_RRA_MAX;
1195 }
1196
1197 if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC)) {
1198 context->params2 |= to_mlx4_access_flags(qp, attr, attr_mask);
1199 optpar |= MLX4_QP_OPTPAR_RWE | MLX4_QP_OPTPAR_RRE | MLX4_QP_OPTPAR_RAE;
1200 }
1201
1202 if (ibqp->srq)
1203 context->params2 |= cpu_to_be32(MLX4_QP_BIT_RIC);
1204
1205 if (attr_mask & IB_QP_MIN_RNR_TIMER) {
1206 context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
1207 optpar |= MLX4_QP_OPTPAR_RNR_TIMEOUT;
1208 }
1209 if (attr_mask & IB_QP_RQ_PSN)
1210 context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
1211
Roland Dreier225c7b12007-05-08 18:00:38 -07001212 if (attr_mask & IB_QP_QKEY) {
1213 context->qkey = cpu_to_be32(attr->qkey);
1214 optpar |= MLX4_QP_OPTPAR_Q_KEY;
1215 }
1216
1217 if (ibqp->srq)
1218 context->srqn = cpu_to_be32(1 << 24 | to_msrq(ibqp->srq)->msrq.srqn);
1219
Sean Hefty0a1405d2011-06-02 11:32:15 -07001220 if (qp->rq.wqe_cnt && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
Roland Dreier225c7b12007-05-08 18:00:38 -07001221 context->db_rec_addr = cpu_to_be64(qp->db.dma);
1222
1223 if (cur_state == IB_QPS_INIT &&
1224 new_state == IB_QPS_RTR &&
1225 (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_SMI ||
Or Gerlitz3987a2d2012-01-17 13:39:07 +02001226 ibqp->qp_type == IB_QPT_UD ||
1227 ibqp->qp_type == IB_QPT_RAW_PACKET)) {
Roland Dreier225c7b12007-05-08 18:00:38 -07001228 context->pri_path.sched_queue = (qp->port - 1) << 6;
1229 if (is_qp0(dev, qp))
1230 context->pri_path.sched_queue |= MLX4_IB_DEFAULT_QP0_SCHED_QUEUE;
1231 else
1232 context->pri_path.sched_queue |= MLX4_IB_DEFAULT_SCHED_QUEUE;
1233 }
1234
1235 if (cur_state == IB_QPS_RTS && new_state == IB_QPS_SQD &&
1236 attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY && attr->en_sqd_async_notify)
1237 sqd_event = 1;
1238 else
1239 sqd_event = 0;
1240
Vladimir Sokolovskyd57f5f72008-10-08 20:09:01 -07001241 if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
1242 context->rlkey |= (1 << 4);
1243
Eli Cohenc0be5fb2007-05-24 16:05:01 +03001244 /*
1245 * Before passing a kernel QP to the HW, make sure that the
Roland Dreier0e6e7412007-06-18 08:13:48 -07001246 * ownership bits of the send queue are set and the SQ
1247 * headroom is stamped so that the hardware doesn't start
1248 * processing stale work requests.
Eli Cohenc0be5fb2007-05-24 16:05:01 +03001249 */
1250 if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT) {
1251 struct mlx4_wqe_ctrl_seg *ctrl;
1252 int i;
1253
Roland Dreier0e6e7412007-06-18 08:13:48 -07001254 for (i = 0; i < qp->sq.wqe_cnt; ++i) {
Eli Cohenc0be5fb2007-05-24 16:05:01 +03001255 ctrl = get_send_wqe(qp, i);
1256 ctrl->owner_opcode = cpu_to_be32(1 << 31);
Eli Cohen9670e552008-07-14 23:48:44 -07001257 if (qp->sq_max_wqes_per_wr == 1)
1258 ctrl->fence_size = 1 << (qp->sq.wqe_shift - 4);
Roland Dreier0e6e7412007-06-18 08:13:48 -07001259
Jack Morgensteinea54b102008-01-28 10:40:59 +02001260 stamp_send_wqe(qp, i, 1 << qp->sq.wqe_shift);
Eli Cohenc0be5fb2007-05-24 16:05:01 +03001261 }
1262 }
1263
Roland Dreier225c7b12007-05-08 18:00:38 -07001264 err = mlx4_qp_modify(dev->dev, &qp->mtt, to_mlx4_state(cur_state),
1265 to_mlx4_state(new_state), context, optpar,
1266 sqd_event, &qp->mqp);
1267 if (err)
1268 goto out;
1269
1270 qp->state = new_state;
1271
1272 if (attr_mask & IB_QP_ACCESS_FLAGS)
1273 qp->atomic_rd_en = attr->qp_access_flags;
1274 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
1275 qp->resp_depth = attr->max_dest_rd_atomic;
Eli Cohenfa417f72010-10-24 21:08:52 -07001276 if (attr_mask & IB_QP_PORT) {
Roland Dreier225c7b12007-05-08 18:00:38 -07001277 qp->port = attr->port_num;
Eli Cohenfa417f72010-10-24 21:08:52 -07001278 update_mcg_macs(dev, qp);
1279 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001280 if (attr_mask & IB_QP_ALT_PATH)
1281 qp->alt_port = attr->alt_port_num;
1282
1283 if (is_sqp(dev, qp))
1284 store_sqp_attrs(to_msqp(qp), attr, attr_mask);
1285
1286 /*
1287 * If we moved QP0 to RTR, bring the IB link up; if we moved
1288 * QP0 to RESET or ERROR, bring the link back down.
1289 */
1290 if (is_qp0(dev, qp)) {
1291 if (cur_state != IB_QPS_RTR && new_state == IB_QPS_RTR)
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001292 if (mlx4_INIT_PORT(dev->dev, qp->port))
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03001293 pr_warn("INIT_PORT failed for port %d\n",
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001294 qp->port);
Roland Dreier225c7b12007-05-08 18:00:38 -07001295
1296 if (cur_state != IB_QPS_RESET && cur_state != IB_QPS_ERR &&
1297 (new_state == IB_QPS_RESET || new_state == IB_QPS_ERR))
1298 mlx4_CLOSE_PORT(dev->dev, qp->port);
1299 }
1300
1301 /*
1302 * If we moved a kernel QP to RESET, clean up all old CQ
1303 * entries and reinitialize the QP.
1304 */
1305 if (new_state == IB_QPS_RESET && !ibqp->uobject) {
Sean Hefty0a1405d2011-06-02 11:32:15 -07001306 mlx4_ib_cq_clean(recv_cq, qp->mqp.qpn,
Roland Dreier225c7b12007-05-08 18:00:38 -07001307 ibqp->srq ? to_msrq(ibqp->srq): NULL);
Sean Hefty0a1405d2011-06-02 11:32:15 -07001308 if (send_cq != recv_cq)
1309 mlx4_ib_cq_clean(send_cq, qp->mqp.qpn, NULL);
Roland Dreier225c7b12007-05-08 18:00:38 -07001310
1311 qp->rq.head = 0;
1312 qp->rq.tail = 0;
1313 qp->sq.head = 0;
1314 qp->sq.tail = 0;
Jack Morgensteinea54b102008-01-28 10:40:59 +02001315 qp->sq_next_wqe = 0;
Sean Hefty0a1405d2011-06-02 11:32:15 -07001316 if (qp->rq.wqe_cnt)
Roland Dreier02d89b82007-05-23 15:16:08 -07001317 *qp->db.db = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07001318 }
1319
1320out:
Roland Dreier225c7b12007-05-08 18:00:38 -07001321 kfree(context);
1322 return err;
1323}
1324
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001325int mlx4_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
1326 int attr_mask, struct ib_udata *udata)
1327{
1328 struct mlx4_ib_dev *dev = to_mdev(ibqp->device);
1329 struct mlx4_ib_qp *qp = to_mqp(ibqp);
1330 enum ib_qp_state cur_state, new_state;
1331 int err = -EINVAL;
1332
1333 mutex_lock(&qp->mutex);
1334
1335 cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
1336 new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
1337
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03001338 if (!ib_modify_qp_is_ok(cur_state, new_state, ibqp->qp_type, attr_mask)) {
1339 pr_debug("qpn 0x%x: invalid attribute mask specified "
1340 "for transition %d to %d. qp_type %d,"
1341 " attr_mask 0x%x\n",
1342 ibqp->qp_num, cur_state, new_state,
1343 ibqp->qp_type, attr_mask);
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001344 goto out;
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03001345 }
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001346
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001347 if ((attr_mask & IB_QP_PORT) &&
1348 (attr->port_num == 0 || attr->port_num > dev->dev->caps.num_ports)) {
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03001349 pr_debug("qpn 0x%x: invalid port number (%d) specified "
1350 "for transition %d to %d. qp_type %d\n",
1351 ibqp->qp_num, attr->port_num, cur_state,
1352 new_state, ibqp->qp_type);
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001353 goto out;
1354 }
1355
Or Gerlitz3987a2d2012-01-17 13:39:07 +02001356 if ((attr_mask & IB_QP_PORT) && (ibqp->qp_type == IB_QPT_RAW_PACKET) &&
1357 (rdma_port_get_link_layer(&dev->ib_dev, attr->port_num) !=
1358 IB_LINK_LAYER_ETHERNET))
1359 goto out;
1360
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001361 if (attr_mask & IB_QP_PKEY_INDEX) {
1362 int p = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03001363 if (attr->pkey_index >= dev->dev->caps.pkey_table_len[p]) {
1364 pr_debug("qpn 0x%x: invalid pkey index (%d) specified "
1365 "for transition %d to %d. qp_type %d\n",
1366 ibqp->qp_num, attr->pkey_index, cur_state,
1367 new_state, ibqp->qp_type);
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001368 goto out;
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03001369 }
Roland Dreier5ae2a7a2007-06-18 08:15:02 -07001370 }
1371
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001372 if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
1373 attr->max_rd_atomic > dev->dev->caps.max_qp_init_rdma) {
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03001374 pr_debug("qpn 0x%x: max_rd_atomic (%d) too large. "
1375 "Transition %d to %d. qp_type %d\n",
1376 ibqp->qp_num, attr->max_rd_atomic, cur_state,
1377 new_state, ibqp->qp_type);
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001378 goto out;
1379 }
1380
1381 if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
1382 attr->max_dest_rd_atomic > dev->dev->caps.max_qp_dest_rdma) {
Jack Morgensteinb1d8eb52012-06-19 11:21:35 +03001383 pr_debug("qpn 0x%x: max_dest_rd_atomic (%d) too large. "
1384 "Transition %d to %d. qp_type %d\n",
1385 ibqp->qp_num, attr->max_dest_rd_atomic, cur_state,
1386 new_state, ibqp->qp_type);
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001387 goto out;
1388 }
1389
1390 if (cur_state == new_state && cur_state == IB_QPS_RESET) {
1391 err = 0;
1392 goto out;
1393 }
1394
Michael S. Tsirkin65adfa92007-05-14 07:26:51 +03001395 err = __mlx4_ib_modify_qp(ibqp, attr, attr_mask, cur_state, new_state);
1396
1397out:
1398 mutex_unlock(&qp->mutex);
1399 return err;
1400}
1401
Roland Dreier225c7b12007-05-08 18:00:38 -07001402static int build_mlx_header(struct mlx4_ib_sqp *sqp, struct ib_send_wr *wr,
Roland Dreierf4380002008-04-16 21:09:28 -07001403 void *wqe, unsigned *mlx_seg_len)
Roland Dreier225c7b12007-05-08 18:00:38 -07001404{
Eli Cohena4788682010-01-27 13:57:03 +00001405 struct ib_device *ib_dev = sqp->qp.ibqp.device;
Roland Dreier225c7b12007-05-08 18:00:38 -07001406 struct mlx4_wqe_mlx_seg *mlx = wqe;
1407 struct mlx4_wqe_inline_seg *inl = wqe + sizeof *mlx;
1408 struct mlx4_ib_ah *ah = to_mah(wr->wr.ud.ah);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001409 union ib_gid sgid;
Roland Dreier225c7b12007-05-08 18:00:38 -07001410 u16 pkey;
1411 int send_size;
1412 int header_size;
Roland Dreiere61ef242007-06-18 09:23:47 -07001413 int spc;
Roland Dreier225c7b12007-05-08 18:00:38 -07001414 int i;
Eli Cohenfa417f72010-10-24 21:08:52 -07001415 int is_eth;
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001416 int is_vlan = 0;
Eli Cohenfa417f72010-10-24 21:08:52 -07001417 int is_grh;
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001418 u16 vlan;
Roland Dreier225c7b12007-05-08 18:00:38 -07001419
1420 send_size = 0;
1421 for (i = 0; i < wr->num_sge; ++i)
1422 send_size += wr->sg_list[i].length;
1423
Eli Cohenfa417f72010-10-24 21:08:52 -07001424 is_eth = rdma_port_get_link_layer(sqp->qp.ibqp.device, sqp->qp.port) == IB_LINK_LAYER_ETHERNET;
1425 is_grh = mlx4_ib_ah_grh_present(ah);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001426 if (is_eth) {
1427 ib_get_cached_gid(ib_dev, be32_to_cpu(ah->av.ib.port_pd) >> 24,
1428 ah->av.ib.gid_index, &sgid);
1429 vlan = rdma_get_vlan_id(&sgid);
1430 is_vlan = vlan < 0x1000;
1431 }
1432 ib_ud_header_init(send_size, !is_eth, is_eth, is_vlan, is_grh, 0, &sqp->ud_header);
Roland Dreier225c7b12007-05-08 18:00:38 -07001433
Eli Cohenfa417f72010-10-24 21:08:52 -07001434 if (!is_eth) {
1435 sqp->ud_header.lrh.service_level =
1436 be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 28;
1437 sqp->ud_header.lrh.destination_lid = ah->av.ib.dlid;
1438 sqp->ud_header.lrh.source_lid = cpu_to_be16(ah->av.ib.g_slid & 0x7f);
1439 }
1440
1441 if (is_grh) {
Roland Dreier225c7b12007-05-08 18:00:38 -07001442 sqp->ud_header.grh.traffic_class =
Eli Cohenfa417f72010-10-24 21:08:52 -07001443 (be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 20) & 0xff;
Roland Dreier225c7b12007-05-08 18:00:38 -07001444 sqp->ud_header.grh.flow_label =
Eli Cohenfa417f72010-10-24 21:08:52 -07001445 ah->av.ib.sl_tclass_flowlabel & cpu_to_be32(0xfffff);
1446 sqp->ud_header.grh.hop_limit = ah->av.ib.hop_limit;
1447 ib_get_cached_gid(ib_dev, be32_to_cpu(ah->av.ib.port_pd) >> 24,
1448 ah->av.ib.gid_index, &sqp->ud_header.grh.source_gid);
Roland Dreier225c7b12007-05-08 18:00:38 -07001449 memcpy(sqp->ud_header.grh.destination_gid.raw,
Eli Cohenfa417f72010-10-24 21:08:52 -07001450 ah->av.ib.dgid, 16);
Roland Dreier225c7b12007-05-08 18:00:38 -07001451 }
1452
1453 mlx->flags &= cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE);
Eli Cohenfa417f72010-10-24 21:08:52 -07001454
1455 if (!is_eth) {
1456 mlx->flags |= cpu_to_be32((!sqp->qp.ibqp.qp_num ? MLX4_WQE_MLX_VL15 : 0) |
1457 (sqp->ud_header.lrh.destination_lid ==
1458 IB_LID_PERMISSIVE ? MLX4_WQE_MLX_SLR : 0) |
1459 (sqp->ud_header.lrh.service_level << 8));
1460 mlx->rlid = sqp->ud_header.lrh.destination_lid;
1461 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001462
1463 switch (wr->opcode) {
1464 case IB_WR_SEND:
1465 sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY;
1466 sqp->ud_header.immediate_present = 0;
1467 break;
1468 case IB_WR_SEND_WITH_IMM:
1469 sqp->ud_header.bth.opcode = IB_OPCODE_UD_SEND_ONLY_WITH_IMMEDIATE;
1470 sqp->ud_header.immediate_present = 1;
Roland Dreier0f39cf32008-04-16 21:09:32 -07001471 sqp->ud_header.immediate_data = wr->ex.imm_data;
Roland Dreier225c7b12007-05-08 18:00:38 -07001472 break;
1473 default:
1474 return -EINVAL;
1475 }
1476
Eli Cohenfa417f72010-10-24 21:08:52 -07001477 if (is_eth) {
1478 u8 *smac;
Oren Duerc0c1d3d72012-04-29 17:04:24 +03001479 u16 pcp = (be32_to_cpu(ah->av.ib.sl_tclass_flowlabel) >> 29) << 13;
1480
1481 mlx->sched_prio = cpu_to_be16(pcp);
Eli Cohenfa417f72010-10-24 21:08:52 -07001482
1483 memcpy(sqp->ud_header.eth.dmac_h, ah->av.eth.mac, 6);
1484 /* FIXME: cache smac value? */
1485 smac = to_mdev(sqp->qp.ibqp.device)->iboe.netdevs[sqp->qp.port - 1]->dev_addr;
1486 memcpy(sqp->ud_header.eth.smac_h, smac, 6);
1487 if (!memcmp(sqp->ud_header.eth.smac_h, sqp->ud_header.eth.dmac_h, 6))
1488 mlx->flags |= cpu_to_be32(MLX4_WQE_CTRL_FORCE_LOOPBACK);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001489 if (!is_vlan) {
1490 sqp->ud_header.eth.type = cpu_to_be16(MLX4_IB_IBOE_ETHERTYPE);
1491 } else {
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001492 sqp->ud_header.vlan.type = cpu_to_be16(MLX4_IB_IBOE_ETHERTYPE);
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03001493 sqp->ud_header.vlan.tag = cpu_to_be16(vlan | pcp);
1494 }
Eli Cohenfa417f72010-10-24 21:08:52 -07001495 } else {
1496 sqp->ud_header.lrh.virtual_lane = !sqp->qp.ibqp.qp_num ? 15 : 0;
1497 if (sqp->ud_header.lrh.destination_lid == IB_LID_PERMISSIVE)
1498 sqp->ud_header.lrh.source_lid = IB_LID_PERMISSIVE;
1499 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001500 sqp->ud_header.bth.solicited_event = !!(wr->send_flags & IB_SEND_SOLICITED);
1501 if (!sqp->qp.ibqp.qp_num)
1502 ib_get_cached_pkey(ib_dev, sqp->qp.port, sqp->pkey_index, &pkey);
1503 else
1504 ib_get_cached_pkey(ib_dev, sqp->qp.port, wr->wr.ud.pkey_index, &pkey);
1505 sqp->ud_header.bth.pkey = cpu_to_be16(pkey);
1506 sqp->ud_header.bth.destination_qpn = cpu_to_be32(wr->wr.ud.remote_qpn);
1507 sqp->ud_header.bth.psn = cpu_to_be32((sqp->send_psn++) & ((1 << 24) - 1));
1508 sqp->ud_header.deth.qkey = cpu_to_be32(wr->wr.ud.remote_qkey & 0x80000000 ?
1509 sqp->qkey : wr->wr.ud.remote_qkey);
1510 sqp->ud_header.deth.source_qpn = cpu_to_be32(sqp->qp.ibqp.qp_num);
1511
1512 header_size = ib_ud_header_pack(&sqp->ud_header, sqp->header_buf);
1513
1514 if (0) {
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03001515 pr_err("built UD header of size %d:\n", header_size);
Roland Dreier225c7b12007-05-08 18:00:38 -07001516 for (i = 0; i < header_size / 4; ++i) {
1517 if (i % 8 == 0)
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03001518 pr_err(" [%02x] ", i * 4);
1519 pr_cont(" %08x",
1520 be32_to_cpu(((__be32 *) sqp->header_buf)[i]));
Roland Dreier225c7b12007-05-08 18:00:38 -07001521 if ((i + 1) % 8 == 0)
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03001522 pr_cont("\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001523 }
Shlomo Pongratz987c8f82012-04-29 17:04:26 +03001524 pr_err("\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001525 }
1526
Roland Dreiere61ef242007-06-18 09:23:47 -07001527 /*
1528 * Inline data segments may not cross a 64 byte boundary. If
1529 * our UD header is bigger than the space available up to the
1530 * next 64 byte boundary in the WQE, use two inline data
1531 * segments to hold the UD header.
1532 */
1533 spc = MLX4_INLINE_ALIGN -
1534 ((unsigned long) (inl + 1) & (MLX4_INLINE_ALIGN - 1));
1535 if (header_size <= spc) {
1536 inl->byte_count = cpu_to_be32(1 << 31 | header_size);
1537 memcpy(inl + 1, sqp->header_buf, header_size);
1538 i = 1;
1539 } else {
1540 inl->byte_count = cpu_to_be32(1 << 31 | spc);
1541 memcpy(inl + 1, sqp->header_buf, spc);
Roland Dreier225c7b12007-05-08 18:00:38 -07001542
Roland Dreiere61ef242007-06-18 09:23:47 -07001543 inl = (void *) (inl + 1) + spc;
1544 memcpy(inl + 1, sqp->header_buf + spc, header_size - spc);
1545 /*
1546 * Need a barrier here to make sure all the data is
1547 * visible before the byte_count field is set.
1548 * Otherwise the HCA prefetcher could grab the 64-byte
1549 * chunk with this inline segment and get a valid (!=
1550 * 0xffffffff) byte count but stale data, and end up
1551 * generating a packet with bad headers.
1552 *
1553 * The first inline segment's byte_count field doesn't
1554 * need a barrier, because it comes after a
1555 * control/MLX segment and therefore is at an offset
1556 * of 16 mod 64.
1557 */
1558 wmb();
1559 inl->byte_count = cpu_to_be32(1 << 31 | (header_size - spc));
1560 i = 2;
1561 }
1562
Roland Dreierf4380002008-04-16 21:09:28 -07001563 *mlx_seg_len =
1564 ALIGN(i * sizeof (struct mlx4_wqe_inline_seg) + header_size, 16);
1565 return 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07001566}
1567
1568static int mlx4_wq_overflow(struct mlx4_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
1569{
1570 unsigned cur;
1571 struct mlx4_ib_cq *cq;
1572
1573 cur = wq->head - wq->tail;
Roland Dreier0e6e7412007-06-18 08:13:48 -07001574 if (likely(cur + nreq < wq->max_post))
Roland Dreier225c7b12007-05-08 18:00:38 -07001575 return 0;
1576
1577 cq = to_mcq(ib_cq);
1578 spin_lock(&cq->lock);
1579 cur = wq->head - wq->tail;
1580 spin_unlock(&cq->lock);
1581
Roland Dreier0e6e7412007-06-18 08:13:48 -07001582 return cur + nreq >= wq->max_post;
Roland Dreier225c7b12007-05-08 18:00:38 -07001583}
1584
Roland Dreier95d04f02008-07-23 08:12:26 -07001585static __be32 convert_access(int acc)
1586{
1587 return (acc & IB_ACCESS_REMOTE_ATOMIC ? cpu_to_be32(MLX4_WQE_FMR_PERM_ATOMIC) : 0) |
1588 (acc & IB_ACCESS_REMOTE_WRITE ? cpu_to_be32(MLX4_WQE_FMR_PERM_REMOTE_WRITE) : 0) |
1589 (acc & IB_ACCESS_REMOTE_READ ? cpu_to_be32(MLX4_WQE_FMR_PERM_REMOTE_READ) : 0) |
1590 (acc & IB_ACCESS_LOCAL_WRITE ? cpu_to_be32(MLX4_WQE_FMR_PERM_LOCAL_WRITE) : 0) |
1591 cpu_to_be32(MLX4_WQE_FMR_PERM_LOCAL_READ);
1592}
1593
1594static void set_fmr_seg(struct mlx4_wqe_fmr_seg *fseg, struct ib_send_wr *wr)
1595{
1596 struct mlx4_ib_fast_reg_page_list *mfrpl = to_mfrpl(wr->wr.fast_reg.page_list);
Vladimir Sokolovsky29bdc882008-09-15 14:25:23 -07001597 int i;
1598
1599 for (i = 0; i < wr->wr.fast_reg.page_list_len; ++i)
Jack Morgenstein2b6b7d42009-05-07 21:35:13 -07001600 mfrpl->mapped_page_list[i] =
Vladimir Sokolovsky29bdc882008-09-15 14:25:23 -07001601 cpu_to_be64(wr->wr.fast_reg.page_list->page_list[i] |
1602 MLX4_MTT_FLAG_PRESENT);
Roland Dreier95d04f02008-07-23 08:12:26 -07001603
1604 fseg->flags = convert_access(wr->wr.fast_reg.access_flags);
1605 fseg->mem_key = cpu_to_be32(wr->wr.fast_reg.rkey);
1606 fseg->buf_list = cpu_to_be64(mfrpl->map);
1607 fseg->start_addr = cpu_to_be64(wr->wr.fast_reg.iova_start);
1608 fseg->reg_len = cpu_to_be64(wr->wr.fast_reg.length);
1609 fseg->offset = 0; /* XXX -- is this just for ZBVA? */
1610 fseg->page_size = cpu_to_be32(wr->wr.fast_reg.page_shift);
1611 fseg->reserved[0] = 0;
1612 fseg->reserved[1] = 0;
1613}
1614
1615static void set_local_inv_seg(struct mlx4_wqe_local_inval_seg *iseg, u32 rkey)
1616{
1617 iseg->flags = 0;
1618 iseg->mem_key = cpu_to_be32(rkey);
1619 iseg->guest_id = 0;
1620 iseg->pa = 0;
1621}
1622
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07001623static __always_inline void set_raddr_seg(struct mlx4_wqe_raddr_seg *rseg,
1624 u64 remote_addr, u32 rkey)
1625{
1626 rseg->raddr = cpu_to_be64(remote_addr);
1627 rseg->rkey = cpu_to_be32(rkey);
1628 rseg->reserved = 0;
1629}
1630
1631static void set_atomic_seg(struct mlx4_wqe_atomic_seg *aseg, struct ib_send_wr *wr)
1632{
1633 if (wr->opcode == IB_WR_ATOMIC_CMP_AND_SWP) {
1634 aseg->swap_add = cpu_to_be64(wr->wr.atomic.swap);
1635 aseg->compare = cpu_to_be64(wr->wr.atomic.compare_add);
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03001636 } else if (wr->opcode == IB_WR_MASKED_ATOMIC_FETCH_AND_ADD) {
1637 aseg->swap_add = cpu_to_be64(wr->wr.atomic.compare_add);
1638 aseg->compare = cpu_to_be64(wr->wr.atomic.compare_add_mask);
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07001639 } else {
1640 aseg->swap_add = cpu_to_be64(wr->wr.atomic.compare_add);
1641 aseg->compare = 0;
1642 }
1643
1644}
1645
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03001646static void set_masked_atomic_seg(struct mlx4_wqe_masked_atomic_seg *aseg,
1647 struct ib_send_wr *wr)
1648{
1649 aseg->swap_add = cpu_to_be64(wr->wr.atomic.swap);
1650 aseg->swap_add_mask = cpu_to_be64(wr->wr.atomic.swap_mask);
1651 aseg->compare = cpu_to_be64(wr->wr.atomic.compare_add);
1652 aseg->compare_mask = cpu_to_be64(wr->wr.atomic.compare_add_mask);
1653}
1654
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07001655static void set_datagram_seg(struct mlx4_wqe_datagram_seg *dseg,
Or Gerlitz80a2dcd2011-10-10 10:54:42 +02001656 struct ib_send_wr *wr)
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07001657{
1658 memcpy(dseg->av, &to_mah(wr->wr.ud.ah)->av, sizeof (struct mlx4_av));
1659 dseg->dqpn = cpu_to_be32(wr->wr.ud.remote_qpn);
1660 dseg->qkey = cpu_to_be32(wr->wr.ud.remote_qkey);
Eli Cohenfa417f72010-10-24 21:08:52 -07001661 dseg->vlan = to_mah(wr->wr.ud.ah)->av.eth.vlan;
1662 memcpy(dseg->mac, to_mah(wr->wr.ud.ah)->av.eth.mac, 6);
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07001663}
1664
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07001665static void set_mlx_icrc_seg(void *dseg)
Roland Dreierd420d9e2007-07-18 11:46:27 -07001666{
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07001667 u32 *t = dseg;
1668 struct mlx4_wqe_inline_seg *iseg = dseg;
1669
1670 t[1] = 0;
1671
1672 /*
1673 * Need a barrier here before writing the byte_count field to
1674 * make sure that all the data is visible before the
1675 * byte_count field is set. Otherwise, if the segment begins
1676 * a new cacheline, the HCA prefetcher could grab the 64-byte
1677 * chunk and get a valid (!= * 0xffffffff) byte count but
1678 * stale data, and end up sending the wrong data.
1679 */
1680 wmb();
1681
1682 iseg->byte_count = cpu_to_be32((1 << 31) | 4);
1683}
1684
1685static void set_data_seg(struct mlx4_wqe_data_seg *dseg, struct ib_sge *sg)
1686{
Roland Dreierd420d9e2007-07-18 11:46:27 -07001687 dseg->lkey = cpu_to_be32(sg->lkey);
1688 dseg->addr = cpu_to_be64(sg->addr);
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07001689
1690 /*
1691 * Need a barrier here before writing the byte_count field to
1692 * make sure that all the data is visible before the
1693 * byte_count field is set. Otherwise, if the segment begins
1694 * a new cacheline, the HCA prefetcher could grab the 64-byte
1695 * chunk and get a valid (!= * 0xffffffff) byte count but
1696 * stale data, and end up sending the wrong data.
1697 */
1698 wmb();
1699
1700 dseg->byte_count = cpu_to_be32(sg->length);
Roland Dreierd420d9e2007-07-18 11:46:27 -07001701}
1702
Roland Dreier2242fa42007-10-09 19:59:05 -07001703static void __set_data_seg(struct mlx4_wqe_data_seg *dseg, struct ib_sge *sg)
1704{
1705 dseg->byte_count = cpu_to_be32(sg->length);
1706 dseg->lkey = cpu_to_be32(sg->lkey);
1707 dseg->addr = cpu_to_be64(sg->addr);
1708}
1709
Roland Dreier47b37472008-07-22 14:19:39 -07001710static int build_lso_seg(struct mlx4_wqe_lso_seg *wqe, struct ib_send_wr *wr,
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08001711 struct mlx4_ib_qp *qp, unsigned *lso_seg_len,
Eli Cohen417608c2009-11-12 11:19:44 -08001712 __be32 *lso_hdr_sz, __be32 *blh)
Eli Cohenb832be12008-04-16 21:09:27 -07001713{
1714 unsigned halign = ALIGN(sizeof *wqe + wr->wr.ud.hlen, 16);
1715
Eli Cohen417608c2009-11-12 11:19:44 -08001716 if (unlikely(halign > MLX4_IB_CACHE_LINE_SIZE))
1717 *blh = cpu_to_be32(1 << 6);
Eli Cohenb832be12008-04-16 21:09:27 -07001718
1719 if (unlikely(!(qp->flags & MLX4_IB_QP_LSO) &&
1720 wr->num_sge > qp->sq.max_gs - (halign >> 4)))
1721 return -EINVAL;
1722
1723 memcpy(wqe->header, wr->wr.ud.header, wr->wr.ud.hlen);
1724
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08001725 *lso_hdr_sz = cpu_to_be32((wr->wr.ud.mss - wr->wr.ud.hlen) << 16 |
1726 wr->wr.ud.hlen);
Eli Cohenb832be12008-04-16 21:09:27 -07001727 *lso_seg_len = halign;
1728 return 0;
1729}
1730
Roland Dreier95d04f02008-07-23 08:12:26 -07001731static __be32 send_ieth(struct ib_send_wr *wr)
1732{
1733 switch (wr->opcode) {
1734 case IB_WR_SEND_WITH_IMM:
1735 case IB_WR_RDMA_WRITE_WITH_IMM:
1736 return wr->ex.imm_data;
1737
1738 case IB_WR_SEND_WITH_INV:
1739 return cpu_to_be32(wr->ex.invalidate_rkey);
1740
1741 default:
1742 return 0;
1743 }
1744}
1745
Roland Dreier225c7b12007-05-08 18:00:38 -07001746int mlx4_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
1747 struct ib_send_wr **bad_wr)
1748{
1749 struct mlx4_ib_qp *qp = to_mqp(ibqp);
1750 void *wqe;
1751 struct mlx4_wqe_ctrl_seg *ctrl;
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07001752 struct mlx4_wqe_data_seg *dseg;
Roland Dreier225c7b12007-05-08 18:00:38 -07001753 unsigned long flags;
1754 int nreq;
1755 int err = 0;
Jack Morgensteinea54b102008-01-28 10:40:59 +02001756 unsigned ind;
1757 int uninitialized_var(stamp);
1758 int uninitialized_var(size);
Andrew Mortona3d8e152008-05-16 14:28:30 -07001759 unsigned uninitialized_var(seglen);
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08001760 __be32 dummy;
1761 __be32 *lso_wqe;
1762 __be32 uninitialized_var(lso_hdr_sz);
Eli Cohen417608c2009-11-12 11:19:44 -08001763 __be32 blh;
Roland Dreier225c7b12007-05-08 18:00:38 -07001764 int i;
1765
Roland Dreier96db0e02007-10-30 10:53:54 -07001766 spin_lock_irqsave(&qp->sq.lock, flags);
Roland Dreier225c7b12007-05-08 18:00:38 -07001767
Jack Morgensteinea54b102008-01-28 10:40:59 +02001768 ind = qp->sq_next_wqe;
Roland Dreier225c7b12007-05-08 18:00:38 -07001769
1770 for (nreq = 0; wr; ++nreq, wr = wr->next) {
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08001771 lso_wqe = &dummy;
Eli Cohen417608c2009-11-12 11:19:44 -08001772 blh = 0;
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08001773
Roland Dreier225c7b12007-05-08 18:00:38 -07001774 if (mlx4_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq)) {
1775 err = -ENOMEM;
1776 *bad_wr = wr;
1777 goto out;
1778 }
1779
1780 if (unlikely(wr->num_sge > qp->sq.max_gs)) {
1781 err = -EINVAL;
1782 *bad_wr = wr;
1783 goto out;
1784 }
1785
Roland Dreier0e6e7412007-06-18 08:13:48 -07001786 ctrl = wqe = get_send_wqe(qp, ind & (qp->sq.wqe_cnt - 1));
Jack Morgensteinea54b102008-01-28 10:40:59 +02001787 qp->sq.wrid[(qp->sq.head + nreq) & (qp->sq.wqe_cnt - 1)] = wr->wr_id;
Roland Dreier225c7b12007-05-08 18:00:38 -07001788
1789 ctrl->srcrb_flags =
1790 (wr->send_flags & IB_SEND_SIGNALED ?
1791 cpu_to_be32(MLX4_WQE_CTRL_CQ_UPDATE) : 0) |
1792 (wr->send_flags & IB_SEND_SOLICITED ?
1793 cpu_to_be32(MLX4_WQE_CTRL_SOLICITED) : 0) |
Eli Cohen8ff095e2008-04-16 21:01:10 -07001794 ((wr->send_flags & IB_SEND_IP_CSUM) ?
1795 cpu_to_be32(MLX4_WQE_CTRL_IP_CSUM |
1796 MLX4_WQE_CTRL_TCP_UDP_CSUM) : 0) |
Roland Dreier225c7b12007-05-08 18:00:38 -07001797 qp->sq_signal_bits;
1798
Roland Dreier95d04f02008-07-23 08:12:26 -07001799 ctrl->imm = send_ieth(wr);
Roland Dreier225c7b12007-05-08 18:00:38 -07001800
1801 wqe += sizeof *ctrl;
1802 size = sizeof *ctrl / 16;
1803
1804 switch (ibqp->qp_type) {
1805 case IB_QPT_RC:
1806 case IB_QPT_UC:
1807 switch (wr->opcode) {
1808 case IB_WR_ATOMIC_CMP_AND_SWP:
1809 case IB_WR_ATOMIC_FETCH_AND_ADD:
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03001810 case IB_WR_MASKED_ATOMIC_FETCH_AND_ADD:
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07001811 set_raddr_seg(wqe, wr->wr.atomic.remote_addr,
1812 wr->wr.atomic.rkey);
Roland Dreier225c7b12007-05-08 18:00:38 -07001813 wqe += sizeof (struct mlx4_wqe_raddr_seg);
1814
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07001815 set_atomic_seg(wqe, wr);
Roland Dreier225c7b12007-05-08 18:00:38 -07001816 wqe += sizeof (struct mlx4_wqe_atomic_seg);
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07001817
Roland Dreier225c7b12007-05-08 18:00:38 -07001818 size += (sizeof (struct mlx4_wqe_raddr_seg) +
1819 sizeof (struct mlx4_wqe_atomic_seg)) / 16;
1820
1821 break;
1822
Vladimir Sokolovsky6fa8f712010-04-14 17:23:39 +03001823 case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
1824 set_raddr_seg(wqe, wr->wr.atomic.remote_addr,
1825 wr->wr.atomic.rkey);
1826 wqe += sizeof (struct mlx4_wqe_raddr_seg);
1827
1828 set_masked_atomic_seg(wqe, wr);
1829 wqe += sizeof (struct mlx4_wqe_masked_atomic_seg);
1830
1831 size += (sizeof (struct mlx4_wqe_raddr_seg) +
1832 sizeof (struct mlx4_wqe_masked_atomic_seg)) / 16;
1833
1834 break;
1835
Roland Dreier225c7b12007-05-08 18:00:38 -07001836 case IB_WR_RDMA_READ:
1837 case IB_WR_RDMA_WRITE:
1838 case IB_WR_RDMA_WRITE_WITH_IMM:
Roland Dreier0fbfa6a92007-07-18 11:47:55 -07001839 set_raddr_seg(wqe, wr->wr.rdma.remote_addr,
1840 wr->wr.rdma.rkey);
Roland Dreier225c7b12007-05-08 18:00:38 -07001841 wqe += sizeof (struct mlx4_wqe_raddr_seg);
1842 size += sizeof (struct mlx4_wqe_raddr_seg) / 16;
Roland Dreier225c7b12007-05-08 18:00:38 -07001843 break;
1844
Roland Dreier95d04f02008-07-23 08:12:26 -07001845 case IB_WR_LOCAL_INV:
Jack Morgenstein2ac6bf42009-06-05 10:36:24 -07001846 ctrl->srcrb_flags |=
1847 cpu_to_be32(MLX4_WQE_CTRL_STRONG_ORDER);
Roland Dreier95d04f02008-07-23 08:12:26 -07001848 set_local_inv_seg(wqe, wr->ex.invalidate_rkey);
1849 wqe += sizeof (struct mlx4_wqe_local_inval_seg);
1850 size += sizeof (struct mlx4_wqe_local_inval_seg) / 16;
1851 break;
1852
1853 case IB_WR_FAST_REG_MR:
Jack Morgenstein2ac6bf42009-06-05 10:36:24 -07001854 ctrl->srcrb_flags |=
1855 cpu_to_be32(MLX4_WQE_CTRL_STRONG_ORDER);
Roland Dreier95d04f02008-07-23 08:12:26 -07001856 set_fmr_seg(wqe, wr);
1857 wqe += sizeof (struct mlx4_wqe_fmr_seg);
1858 size += sizeof (struct mlx4_wqe_fmr_seg) / 16;
1859 break;
1860
Roland Dreier225c7b12007-05-08 18:00:38 -07001861 default:
1862 /* No extra segments required for sends */
1863 break;
1864 }
1865 break;
1866
1867 case IB_QPT_UD:
Or Gerlitz80a2dcd2011-10-10 10:54:42 +02001868 set_datagram_seg(wqe, wr);
Roland Dreier225c7b12007-05-08 18:00:38 -07001869 wqe += sizeof (struct mlx4_wqe_datagram_seg);
1870 size += sizeof (struct mlx4_wqe_datagram_seg) / 16;
Eli Cohenb832be12008-04-16 21:09:27 -07001871
1872 if (wr->opcode == IB_WR_LSO) {
Eli Cohen417608c2009-11-12 11:19:44 -08001873 err = build_lso_seg(wqe, wr, qp, &seglen, &lso_hdr_sz, &blh);
Eli Cohenb832be12008-04-16 21:09:27 -07001874 if (unlikely(err)) {
1875 *bad_wr = wr;
1876 goto out;
1877 }
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08001878 lso_wqe = (__be32 *) wqe;
Eli Cohenb832be12008-04-16 21:09:27 -07001879 wqe += seglen;
1880 size += seglen / 16;
1881 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001882 break;
1883
1884 case IB_QPT_SMI:
1885 case IB_QPT_GSI:
Roland Dreierf4380002008-04-16 21:09:28 -07001886 err = build_mlx_header(to_msqp(qp), wr, ctrl, &seglen);
1887 if (unlikely(err)) {
Roland Dreier225c7b12007-05-08 18:00:38 -07001888 *bad_wr = wr;
1889 goto out;
1890 }
Roland Dreierf4380002008-04-16 21:09:28 -07001891 wqe += seglen;
1892 size += seglen / 16;
Roland Dreier225c7b12007-05-08 18:00:38 -07001893 break;
1894
1895 default:
1896 break;
1897 }
1898
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07001899 /*
1900 * Write data segments in reverse order, so as to
1901 * overwrite cacheline stamp last within each
1902 * cacheline. This avoids issues with WQE
1903 * prefetching.
1904 */
Roland Dreier225c7b12007-05-08 18:00:38 -07001905
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07001906 dseg = wqe;
1907 dseg += wr->num_sge - 1;
1908 size += wr->num_sge * (sizeof (struct mlx4_wqe_data_seg) / 16);
Roland Dreier225c7b12007-05-08 18:00:38 -07001909
1910 /* Add one more inline data segment for ICRC for MLX sends */
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07001911 if (unlikely(qp->ibqp.qp_type == IB_QPT_SMI ||
1912 qp->ibqp.qp_type == IB_QPT_GSI)) {
1913 set_mlx_icrc_seg(dseg + 1);
Roland Dreier225c7b12007-05-08 18:00:38 -07001914 size += sizeof (struct mlx4_wqe_data_seg) / 16;
1915 }
1916
Jack Morgenstein6e694ea2007-09-19 09:52:25 -07001917 for (i = wr->num_sge - 1; i >= 0; --i, --dseg)
1918 set_data_seg(dseg, wr->sg_list + i);
1919
Roland Dreier0fd7e1d2009-01-16 12:47:47 -08001920 /*
1921 * Possibly overwrite stamping in cacheline with LSO
1922 * segment only after making sure all data segments
1923 * are written.
1924 */
1925 wmb();
1926 *lso_wqe = lso_hdr_sz;
1927
Roland Dreier225c7b12007-05-08 18:00:38 -07001928 ctrl->fence_size = (wr->send_flags & IB_SEND_FENCE ?
1929 MLX4_WQE_CTRL_FENCE : 0) | size;
1930
1931 /*
1932 * Make sure descriptor is fully written before
1933 * setting ownership bit (because HW can start
1934 * executing as soon as we do).
1935 */
1936 wmb();
1937
Roland Dreier59b0ed122007-05-19 08:51:58 -07001938 if (wr->opcode < 0 || wr->opcode >= ARRAY_SIZE(mlx4_ib_opcode)) {
Eli Cohen4ba6b8e2012-02-09 18:52:50 +02001939 *bad_wr = wr;
Roland Dreier225c7b12007-05-08 18:00:38 -07001940 err = -EINVAL;
1941 goto out;
1942 }
1943
1944 ctrl->owner_opcode = mlx4_ib_opcode[wr->opcode] |
Eli Cohen417608c2009-11-12 11:19:44 -08001945 (ind & qp->sq.wqe_cnt ? cpu_to_be32(1 << 31) : 0) | blh;
Roland Dreier0e6e7412007-06-18 08:13:48 -07001946
Jack Morgensteinea54b102008-01-28 10:40:59 +02001947 stamp = ind + qp->sq_spare_wqes;
1948 ind += DIV_ROUND_UP(size * 16, 1U << qp->sq.wqe_shift);
1949
Roland Dreier0e6e7412007-06-18 08:13:48 -07001950 /*
1951 * We can improve latency by not stamping the last
1952 * send queue WQE until after ringing the doorbell, so
1953 * only stamp here if there are still more WQEs to post.
Jack Morgensteinea54b102008-01-28 10:40:59 +02001954 *
1955 * Same optimization applies to padding with NOP wqe
1956 * in case of WQE shrinking (used to prevent wrap-around
1957 * in the middle of WR).
Roland Dreier0e6e7412007-06-18 08:13:48 -07001958 */
Jack Morgensteinea54b102008-01-28 10:40:59 +02001959 if (wr->next) {
1960 stamp_send_wqe(qp, stamp, size * 16);
1961 ind = pad_wraparound(qp, ind);
1962 }
Roland Dreier225c7b12007-05-08 18:00:38 -07001963 }
1964
1965out:
1966 if (likely(nreq)) {
1967 qp->sq.head += nreq;
1968
1969 /*
1970 * Make sure that descriptors are written before
1971 * doorbell record.
1972 */
1973 wmb();
1974
1975 writel(qp->doorbell_qpn,
1976 to_mdev(ibqp->device)->uar_map + MLX4_SEND_DOORBELL);
1977
1978 /*
1979 * Make sure doorbells don't leak out of SQ spinlock
1980 * and reach the HCA out of order.
1981 */
1982 mmiowb();
Roland Dreier0e6e7412007-06-18 08:13:48 -07001983
Jack Morgensteinea54b102008-01-28 10:40:59 +02001984 stamp_send_wqe(qp, stamp, size * 16);
1985
1986 ind = pad_wraparound(qp, ind);
1987 qp->sq_next_wqe = ind;
Roland Dreier225c7b12007-05-08 18:00:38 -07001988 }
1989
Roland Dreier96db0e02007-10-30 10:53:54 -07001990 spin_unlock_irqrestore(&qp->sq.lock, flags);
Roland Dreier225c7b12007-05-08 18:00:38 -07001991
1992 return err;
1993}
1994
1995int mlx4_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
1996 struct ib_recv_wr **bad_wr)
1997{
1998 struct mlx4_ib_qp *qp = to_mqp(ibqp);
1999 struct mlx4_wqe_data_seg *scat;
2000 unsigned long flags;
2001 int err = 0;
2002 int nreq;
2003 int ind;
2004 int i;
2005
2006 spin_lock_irqsave(&qp->rq.lock, flags);
2007
Roland Dreier0e6e7412007-06-18 08:13:48 -07002008 ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
Roland Dreier225c7b12007-05-08 18:00:38 -07002009
2010 for (nreq = 0; wr; ++nreq, wr = wr->next) {
Or Gerlitz2b946072010-01-06 12:51:30 -08002011 if (mlx4_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
Roland Dreier225c7b12007-05-08 18:00:38 -07002012 err = -ENOMEM;
2013 *bad_wr = wr;
2014 goto out;
2015 }
2016
2017 if (unlikely(wr->num_sge > qp->rq.max_gs)) {
2018 err = -EINVAL;
2019 *bad_wr = wr;
2020 goto out;
2021 }
2022
2023 scat = get_recv_wqe(qp, ind);
2024
Roland Dreier2242fa42007-10-09 19:59:05 -07002025 for (i = 0; i < wr->num_sge; ++i)
2026 __set_data_seg(scat + i, wr->sg_list + i);
Roland Dreier225c7b12007-05-08 18:00:38 -07002027
2028 if (i < qp->rq.max_gs) {
2029 scat[i].byte_count = 0;
2030 scat[i].lkey = cpu_to_be32(MLX4_INVALID_LKEY);
2031 scat[i].addr = 0;
2032 }
2033
2034 qp->rq.wrid[ind] = wr->wr_id;
2035
Roland Dreier0e6e7412007-06-18 08:13:48 -07002036 ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
Roland Dreier225c7b12007-05-08 18:00:38 -07002037 }
2038
2039out:
2040 if (likely(nreq)) {
2041 qp->rq.head += nreq;
2042
2043 /*
2044 * Make sure that descriptors are written before
2045 * doorbell record.
2046 */
2047 wmb();
2048
2049 *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
2050 }
2051
2052 spin_unlock_irqrestore(&qp->rq.lock, flags);
2053
2054 return err;
2055}
Jack Morgenstein6a775e22007-06-21 12:27:47 +03002056
2057static inline enum ib_qp_state to_ib_qp_state(enum mlx4_qp_state mlx4_state)
2058{
2059 switch (mlx4_state) {
2060 case MLX4_QP_STATE_RST: return IB_QPS_RESET;
2061 case MLX4_QP_STATE_INIT: return IB_QPS_INIT;
2062 case MLX4_QP_STATE_RTR: return IB_QPS_RTR;
2063 case MLX4_QP_STATE_RTS: return IB_QPS_RTS;
2064 case MLX4_QP_STATE_SQ_DRAINING:
2065 case MLX4_QP_STATE_SQD: return IB_QPS_SQD;
2066 case MLX4_QP_STATE_SQER: return IB_QPS_SQE;
2067 case MLX4_QP_STATE_ERR: return IB_QPS_ERR;
2068 default: return -1;
2069 }
2070}
2071
2072static inline enum ib_mig_state to_ib_mig_state(int mlx4_mig_state)
2073{
2074 switch (mlx4_mig_state) {
2075 case MLX4_QP_PM_ARMED: return IB_MIG_ARMED;
2076 case MLX4_QP_PM_REARM: return IB_MIG_REARM;
2077 case MLX4_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
2078 default: return -1;
2079 }
2080}
2081
2082static int to_ib_qp_access_flags(int mlx4_flags)
2083{
2084 int ib_flags = 0;
2085
2086 if (mlx4_flags & MLX4_QP_BIT_RRE)
2087 ib_flags |= IB_ACCESS_REMOTE_READ;
2088 if (mlx4_flags & MLX4_QP_BIT_RWE)
2089 ib_flags |= IB_ACCESS_REMOTE_WRITE;
2090 if (mlx4_flags & MLX4_QP_BIT_RAE)
2091 ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
2092
2093 return ib_flags;
2094}
2095
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03002096static void to_ib_ah_attr(struct mlx4_ib_dev *ibdev, struct ib_ah_attr *ib_ah_attr,
Jack Morgenstein6a775e22007-06-21 12:27:47 +03002097 struct mlx4_qp_path *path)
2098{
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03002099 struct mlx4_dev *dev = ibdev->dev;
2100 int is_eth;
2101
Dotan Barak8fcea952007-07-15 15:00:09 +03002102 memset(ib_ah_attr, 0, sizeof *ib_ah_attr);
Jack Morgenstein6a775e22007-06-21 12:27:47 +03002103 ib_ah_attr->port_num = path->sched_queue & 0x40 ? 2 : 1;
2104
2105 if (ib_ah_attr->port_num == 0 || ib_ah_attr->port_num > dev->caps.num_ports)
2106 return;
2107
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03002108 is_eth = rdma_port_get_link_layer(&ibdev->ib_dev, ib_ah_attr->port_num) ==
2109 IB_LINK_LAYER_ETHERNET;
2110 if (is_eth)
2111 ib_ah_attr->sl = ((path->sched_queue >> 3) & 0x7) |
2112 ((path->sched_queue & 4) << 1);
2113 else
2114 ib_ah_attr->sl = (path->sched_queue >> 2) & 0xf;
2115
Jack Morgenstein6a775e22007-06-21 12:27:47 +03002116 ib_ah_attr->dlid = be16_to_cpu(path->rlid);
Jack Morgenstein6a775e22007-06-21 12:27:47 +03002117 ib_ah_attr->src_path_bits = path->grh_mylmc & 0x7f;
2118 ib_ah_attr->static_rate = path->static_rate ? path->static_rate - 5 : 0;
2119 ib_ah_attr->ah_flags = (path->grh_mylmc & (1 << 7)) ? IB_AH_GRH : 0;
2120 if (ib_ah_attr->ah_flags) {
2121 ib_ah_attr->grh.sgid_index = path->mgid_index;
2122 ib_ah_attr->grh.hop_limit = path->hop_limit;
2123 ib_ah_attr->grh.traffic_class =
2124 (be32_to_cpu(path->tclass_flowlabel) >> 20) & 0xff;
2125 ib_ah_attr->grh.flow_label =
Jack Morgenstein586bb582007-07-17 18:37:38 -07002126 be32_to_cpu(path->tclass_flowlabel) & 0xfffff;
Jack Morgenstein6a775e22007-06-21 12:27:47 +03002127 memcpy(ib_ah_attr->grh.dgid.raw,
2128 path->rgid, sizeof ib_ah_attr->grh.dgid.raw);
2129 }
2130}
2131
2132int mlx4_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
2133 struct ib_qp_init_attr *qp_init_attr)
2134{
2135 struct mlx4_ib_dev *dev = to_mdev(ibqp->device);
2136 struct mlx4_ib_qp *qp = to_mqp(ibqp);
2137 struct mlx4_qp_context context;
2138 int mlx4_state;
Dotan Barak0df670302008-04-16 21:09:34 -07002139 int err = 0;
2140
2141 mutex_lock(&qp->mutex);
Jack Morgenstein6a775e22007-06-21 12:27:47 +03002142
2143 if (qp->state == IB_QPS_RESET) {
2144 qp_attr->qp_state = IB_QPS_RESET;
2145 goto done;
2146 }
2147
2148 err = mlx4_qp_query(dev->dev, &qp->mqp, &context);
Dotan Barak0df670302008-04-16 21:09:34 -07002149 if (err) {
2150 err = -EINVAL;
2151 goto out;
2152 }
Jack Morgenstein6a775e22007-06-21 12:27:47 +03002153
2154 mlx4_state = be32_to_cpu(context.flags) >> 28;
2155
Dotan Barak0df670302008-04-16 21:09:34 -07002156 qp->state = to_ib_qp_state(mlx4_state);
2157 qp_attr->qp_state = qp->state;
Jack Morgenstein6a775e22007-06-21 12:27:47 +03002158 qp_attr->path_mtu = context.mtu_msgmax >> 5;
2159 qp_attr->path_mig_state =
2160 to_ib_mig_state((be32_to_cpu(context.flags) >> 11) & 0x3);
2161 qp_attr->qkey = be32_to_cpu(context.qkey);
2162 qp_attr->rq_psn = be32_to_cpu(context.rnr_nextrecvpsn) & 0xffffff;
2163 qp_attr->sq_psn = be32_to_cpu(context.next_send_psn) & 0xffffff;
2164 qp_attr->dest_qp_num = be32_to_cpu(context.remote_qpn) & 0xffffff;
2165 qp_attr->qp_access_flags =
2166 to_ib_qp_access_flags(be32_to_cpu(context.params2));
2167
2168 if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
Eli Cohen4c3eb3c2010-08-26 17:19:22 +03002169 to_ib_ah_attr(dev, &qp_attr->ah_attr, &context.pri_path);
2170 to_ib_ah_attr(dev, &qp_attr->alt_ah_attr, &context.alt_path);
Jack Morgenstein6a775e22007-06-21 12:27:47 +03002171 qp_attr->alt_pkey_index = context.alt_path.pkey_index & 0x7f;
2172 qp_attr->alt_port_num = qp_attr->alt_ah_attr.port_num;
2173 }
2174
2175 qp_attr->pkey_index = context.pri_path.pkey_index & 0x7f;
Jack Morgenstein1c27cb72007-07-17 18:37:38 -07002176 if (qp_attr->qp_state == IB_QPS_INIT)
2177 qp_attr->port_num = qp->port;
2178 else
2179 qp_attr->port_num = context.pri_path.sched_queue & 0x40 ? 2 : 1;
Jack Morgenstein6a775e22007-06-21 12:27:47 +03002180
2181 /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
2182 qp_attr->sq_draining = mlx4_state == MLX4_QP_STATE_SQ_DRAINING;
2183
2184 qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context.params1) >> 21) & 0x7);
2185
2186 qp_attr->max_dest_rd_atomic =
2187 1 << ((be32_to_cpu(context.params2) >> 21) & 0x7);
2188 qp_attr->min_rnr_timer =
2189 (be32_to_cpu(context.rnr_nextrecvpsn) >> 24) & 0x1f;
2190 qp_attr->timeout = context.pri_path.ackto >> 3;
2191 qp_attr->retry_cnt = (be32_to_cpu(context.params1) >> 16) & 0x7;
2192 qp_attr->rnr_retry = (be32_to_cpu(context.params1) >> 13) & 0x7;
2193 qp_attr->alt_timeout = context.alt_path.ackto >> 3;
2194
2195done:
2196 qp_attr->cur_qp_state = qp_attr->qp_state;
Roland Dreier7f5eb9b2007-07-17 20:59:02 -07002197 qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
2198 qp_attr->cap.max_recv_sge = qp->rq.max_gs;
2199
Jack Morgenstein6a775e22007-06-21 12:27:47 +03002200 if (!ibqp->uobject) {
Roland Dreier7f5eb9b2007-07-17 20:59:02 -07002201 qp_attr->cap.max_send_wr = qp->sq.wqe_cnt;
2202 qp_attr->cap.max_send_sge = qp->sq.max_gs;
2203 } else {
2204 qp_attr->cap.max_send_wr = 0;
2205 qp_attr->cap.max_send_sge = 0;
Jack Morgenstein6a775e22007-06-21 12:27:47 +03002206 }
2207
Roland Dreier7f5eb9b2007-07-17 20:59:02 -07002208 /*
2209 * We don't support inline sends for kernel QPs (yet), and we
2210 * don't know what userspace's value should be.
2211 */
2212 qp_attr->cap.max_inline_data = 0;
2213
2214 qp_init_attr->cap = qp_attr->cap;
2215
Ron Livne521e5752008-07-14 23:48:48 -07002216 qp_init_attr->create_flags = 0;
2217 if (qp->flags & MLX4_IB_QP_BLOCK_MULTICAST_LOOPBACK)
2218 qp_init_attr->create_flags |= IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK;
2219
2220 if (qp->flags & MLX4_IB_QP_LSO)
2221 qp_init_attr->create_flags |= IB_QP_CREATE_IPOIB_UD_LSO;
2222
Dotan Barak0df670302008-04-16 21:09:34 -07002223out:
2224 mutex_unlock(&qp->mutex);
2225 return err;
Jack Morgenstein6a775e22007-06-21 12:27:47 +03002226}
2227