blob: 33ba3486389edb68b3c694afe6cc1fda206f0dea [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
Stephen Hemminger798b6b12006-10-22 20:16:57 -070013 * the Free Software Foundation; either version 2 of the License.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070014 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070017 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070018 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
23 */
24
Stephen Hemminger793b8832005-09-14 16:06:14 -070025#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/kernel.h>
27#include <linux/version.h>
28#include <linux/module.h>
29#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080030#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070031#include <linux/etherdevice.h>
32#include <linux/ethtool.h>
33#include <linux/pci.h>
34#include <linux/ip.h>
Arnaldo Carvalho de Meloc9bdd4b2007-03-12 20:09:15 -030035#include <net/ip.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070036#include <linux/tcp.h>
37#include <linux/in.h>
38#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080039#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070040#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080041#include <linux/prefetch.h>
Stephen Hemminger3cf26752007-07-09 15:33:35 -070042#include <linux/debugfs.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080043#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070044
45#include <asm/irq.h>
46
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070047#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
48#define SKY2_VLAN_TAG_USED 1
49#endif
50
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070051#include "sky2.h"
52
53#define DRV_NAME "sky2"
Stephen Hemminger0640b8d2007-07-09 15:33:44 -070054#define DRV_VERSION "1.16"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070055#define PFX DRV_NAME " "
56
57/*
58 * The Yukon II chipset takes 64 bit command blocks (called list elements)
59 * that are organized into three (receive, transmit, status) different rings
Stephen Hemminger14d02632006-09-26 11:57:43 -070060 * similar to Tigon3.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070061 */
62
Stephen Hemminger14d02632006-09-26 11:57:43 -070063#define RX_LE_SIZE 1024
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070064#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
Stephen Hemminger14d02632006-09-26 11:57:43 -070065#define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080066#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemminger82788c72006-01-17 13:43:10 -080067#define RX_SKB_ALIGN 8
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070068
Stephen Hemminger793b8832005-09-14 16:06:14 -070069#define TX_RING_SIZE 512
70#define TX_DEF_PENDING (TX_RING_SIZE - 1)
71#define TX_MIN_PENDING 64
Stephen Hemmingerb19666d2006-03-07 11:06:36 -080072#define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
Stephen Hemminger793b8832005-09-14 16:06:14 -070073
74#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070075#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070076#define TX_WATCHDOG (5 * HZ)
77#define NAPI_WEIGHT 64
78#define PHY_RETRIES 1000
79
Stephen Hemmingerf4331a62007-07-09 15:33:39 -070080#define SKY2_EEPROM_MAGIC 0x9955aabb
81
82
Stephen Hemmingercb5d9542006-05-08 15:11:29 -070083#define RING_NEXT(x,s) (((x)+1) & ((s)-1))
84
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070085static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070086 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
87 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080088 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070089
Stephen Hemminger793b8832005-09-14 16:06:14 -070090static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070091module_param(debug, int, 0);
92MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
93
Stephen Hemminger14d02632006-09-26 11:57:43 -070094static int copybreak __read_mostly = 128;
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080095module_param(copybreak, int, 0);
96MODULE_PARM_DESC(copybreak, "Receive copy threshold");
97
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080098static int disable_msi = 0;
99module_param(disable_msi, int, 0);
100MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
101
Stephen Hemmingerc59697e2007-07-09 15:33:33 -0700102static int idle_timeout = 100;
Stephen Hemminger01bd7562006-05-08 15:11:30 -0700103module_param(idle_timeout, int, 0);
Stephen Hemmingere561a832006-10-17 10:20:51 -0700104MODULE_PARM_DESC(idle_timeout, "Watchdog timer for lost interrupts (ms)");
Stephen Hemminger01bd7562006-05-08 15:11:30 -0700105
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700106static const struct pci_device_id sky2_id_table[] = {
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800107 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
108 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
Stephen Hemminger2d2a3872006-05-17 14:37:04 -0700109 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
Stephen Hemminger2f4a66a2006-09-01 14:52:04 -0700110 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
Stephen Hemminger508f89e2006-12-01 14:29:34 -0800111 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800112 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
Stephen Hemmingere5b74c72006-12-04 15:53:36 -0800113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
119 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
120 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
121 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
122 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
123 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
124 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
125 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
126 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
127 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
128 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
129 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
130 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
131 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
132 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
133 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
Stephen Hemmingerf1a0b6f2007-02-06 10:45:44 -0800134 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
135 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
Stephen Hemminger69161612007-06-04 17:23:26 -0700136 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700137 { 0 }
138};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700139
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700140MODULE_DEVICE_TABLE(pci, sky2_id_table);
141
142/* Avoid conditionals by using array */
143static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
144static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -0700145static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700146
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800147/* This driver supports yukon2 chipset only */
148static const char *yukon2_name[] = {
149 "XL", /* 0xb3 */
150 "EC Ultra", /* 0xb4 */
Stephen Hemminger93745492007-02-06 10:45:43 -0800151 "Extreme", /* 0xb5 */
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800152 "EC", /* 0xb6 */
153 "FE", /* 0xb7 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700154};
155
Stephen Hemminger793b8832005-09-14 16:06:14 -0700156/* Access to external PHY */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800157static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700158{
159 int i;
160
161 gma_write16(hw, port, GM_SMI_DATA, val);
162 gma_write16(hw, port, GM_SMI_CTRL,
163 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
164
165 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700166 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800167 return 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700168 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700169 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800170
Stephen Hemminger793b8832005-09-14 16:06:14 -0700171 printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800172 return -ETIMEDOUT;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700173}
174
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800175static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700176{
177 int i;
178
Stephen Hemminger793b8832005-09-14 16:06:14 -0700179 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700180 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
181
182 for (i = 0; i < PHY_RETRIES; i++) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800183 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
184 *val = gma_read16(hw, port, GM_SMI_DATA);
185 return 0;
186 }
187
Stephen Hemminger793b8832005-09-14 16:06:14 -0700188 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700189 }
190
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800191 return -ETIMEDOUT;
192}
193
194static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
195{
196 u16 v;
197
198 if (__gm_phy_read(hw, port, reg, &v) != 0)
199 printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
200 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700201}
202
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800203
204static void sky2_power_on(struct sky2_hw *hw)
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700205{
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800206 /* switch power to VCC (WA for VAUX problem) */
207 sky2_write8(hw, B0_POWER_CTRL,
208 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700209
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800210 /* disable Core Clock Division, */
211 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700212
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800213 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
214 /* enable bits are inverted */
215 sky2_write8(hw, B2_Y2_CLK_GATE,
216 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
217 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
218 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
219 else
220 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700221
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700222 if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
223 hw->chip_id == CHIP_ID_YUKON_EX) {
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700224 u32 reg;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700225
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700226 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
227
Stephen Hemmingerfc99fe02007-06-04 17:23:22 -0700228 reg = sky2_pci_read32(hw, PCI_DEV_REG4);
229 /* set all bits to 0 except bits 15..12 and 8 */
230 reg &= P_ASPM_CONTROL_MSK;
231 sky2_pci_write32(hw, PCI_DEV_REG4, reg);
232
233 reg = sky2_pci_read32(hw, PCI_DEV_REG5);
234 /* set all bits to 0 except bits 28 & 27 */
235 reg &= P_CTL_TIM_VMAIN_AV_MSK;
236 sky2_pci_write32(hw, PCI_DEV_REG5, reg);
237
238 sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
Stephen Hemminger8f709202007-06-04 17:23:25 -0700239
240 /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
241 reg = sky2_read32(hw, B2_GP_IO);
242 reg |= GLB_GPIO_STAT_RACE_DIS;
243 sky2_write32(hw, B2_GP_IO, reg);
Stephen Hemmingerb2345772007-08-21 14:34:02 -0700244
245 sky2_read32(hw, B2_GP_IO);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700246 }
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800247}
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700248
Stephen Hemmingerae306cc2006-12-20 13:06:36 -0800249static void sky2_power_aux(struct sky2_hw *hw)
250{
251 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
252 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
253 else
254 /* enable bits are inverted */
255 sky2_write8(hw, B2_Y2_CLK_GATE,
256 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
257 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
258 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
259
260 /* switch power to VAUX */
261 if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
262 sky2_write8(hw, B0_POWER_CTRL,
263 (PC_VAUX_ENA | PC_VCC_ENA |
264 PC_VAUX_ON | PC_VCC_OFF));
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700265}
266
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700267static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700268{
269 u16 reg;
270
271 /* disable all GMAC IRQ's */
272 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
273 /* disable PHY IRQs */
274 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700275
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700276 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
277 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
278 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
279 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
280
281 reg = gma_read16(hw, port, GM_RX_CTRL);
282 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
283 gma_write16(hw, port, GM_RX_CTRL, reg);
284}
285
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700286/* flow control to advertise bits */
287static const u16 copper_fc_adv[] = {
288 [FC_NONE] = 0,
289 [FC_TX] = PHY_M_AN_ASP,
290 [FC_RX] = PHY_M_AN_PC,
291 [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
292};
293
294/* flow control to advertise bits when using 1000BaseX */
295static const u16 fiber_fc_adv[] = {
296 [FC_BOTH] = PHY_M_P_BOTH_MD_X,
297 [FC_TX] = PHY_M_P_ASYM_MD_X,
298 [FC_RX] = PHY_M_P_SYM_MD_X,
299 [FC_NONE] = PHY_M_P_NO_PAUSE_X,
300};
301
302/* flow control to GMA disable bits */
303static const u16 gm_fc_disable[] = {
304 [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
305 [FC_TX] = GM_GPCR_FC_RX_DIS,
306 [FC_RX] = GM_GPCR_FC_TX_DIS,
307 [FC_BOTH] = 0,
308};
309
310
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700311static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
312{
313 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700314 u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700315
Stephen Hemminger93745492007-02-06 10:45:43 -0800316 if (sky2->autoneg == AUTONEG_ENABLE
317 && !(hw->chip_id == CHIP_ID_YUKON_XL
318 || hw->chip_id == CHIP_ID_YUKON_EC_U
319 || hw->chip_id == CHIP_ID_YUKON_EX)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700320 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
321
322 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700323 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700324 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
325
Stephen Hemminger53419c62007-05-14 12:38:11 -0700326 /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700327 if (hw->chip_id == CHIP_ID_YUKON_EC)
Stephen Hemminger53419c62007-05-14 12:38:11 -0700328 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700329 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
330 else
Stephen Hemminger53419c62007-05-14 12:38:11 -0700331 /* set master & slave downshift counter to 1x */
332 ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700333
334 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
335 }
336
337 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700338 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700339 if (hw->chip_id == CHIP_ID_YUKON_FE) {
340 /* enable automatic crossover */
341 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
342 } else {
343 /* disable energy detect */
344 ctrl &= ~PHY_M_PC_EN_DET_MSK;
345
346 /* enable automatic crossover */
347 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
348
Stephen Hemminger53419c62007-05-14 12:38:11 -0700349 /* downshift on PHY 88E1112 and 88E1149 is changed */
Stephen Hemminger93745492007-02-06 10:45:43 -0800350 if (sky2->autoneg == AUTONEG_ENABLE
351 && (hw->chip_id == CHIP_ID_YUKON_XL
352 || hw->chip_id == CHIP_ID_YUKON_EC_U
353 || hw->chip_id == CHIP_ID_YUKON_EX)) {
Stephen Hemminger53419c62007-05-14 12:38:11 -0700354 /* set downshift counter to 3x and enable downshift */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700355 ctrl &= ~PHY_M_PC_DSC_MSK;
356 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
357 }
358 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700359 } else {
360 /* workaround for deviation #4.88 (CRC errors) */
361 /* disable Automatic Crossover */
362
363 ctrl &= ~PHY_M_PC_MDIX_MSK;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700364 }
365
366 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
367
368 /* special setup for PHY 88E1112 Fiber */
369 if (hw->chip_id == CHIP_ID_YUKON_XL && !sky2_is_copper(hw)) {
370 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
371
372 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
373 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
374 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
375 ctrl &= ~PHY_M_MAC_MD_MSK;
376 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700377 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
378
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700379 if (hw->pmd_type == 'P') {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700380 /* select page 1 to access Fiber registers */
381 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700382
383 /* for SFP-module set SIGDET polarity to low */
384 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
385 ctrl |= PHY_M_FIB_SIGD_POL;
Stephen Hemminger34dd9622007-05-24 15:22:45 -0700386 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700387 }
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700388
389 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700390 }
391
Stephen Hemminger7800fdd2006-10-17 10:24:10 -0700392 ctrl = PHY_CT_RESET;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700393 ct1000 = 0;
394 adv = PHY_AN_CSMA;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700395 reg = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700396
397 if (sky2->autoneg == AUTONEG_ENABLE) {
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700398 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700399 if (sky2->advertising & ADVERTISED_1000baseT_Full)
400 ct1000 |= PHY_M_1000C_AFD;
401 if (sky2->advertising & ADVERTISED_1000baseT_Half)
402 ct1000 |= PHY_M_1000C_AHD;
403 if (sky2->advertising & ADVERTISED_100baseT_Full)
404 adv |= PHY_M_AN_100_FD;
405 if (sky2->advertising & ADVERTISED_100baseT_Half)
406 adv |= PHY_M_AN_100_HD;
407 if (sky2->advertising & ADVERTISED_10baseT_Full)
408 adv |= PHY_M_AN_10_FD;
409 if (sky2->advertising & ADVERTISED_10baseT_Half)
410 adv |= PHY_M_AN_10_HD;
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700411
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700412 adv |= copper_fc_adv[sky2->flow_mode];
Stephen Hemmingerb89165f2006-09-06 12:44:53 -0700413 } else { /* special defines for FIBER (88E1040S only) */
414 if (sky2->advertising & ADVERTISED_1000baseT_Full)
415 adv |= PHY_M_AN_1000X_AFD;
416 if (sky2->advertising & ADVERTISED_1000baseT_Half)
417 adv |= PHY_M_AN_1000X_AHD;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700418
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700419 adv |= fiber_fc_adv[sky2->flow_mode];
Stephen Hemminger709c6e72006-10-17 10:24:04 -0700420 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700421
422 /* Restart Auto-negotiation */
423 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
424 } else {
425 /* forced speed/duplex settings */
426 ct1000 = PHY_M_1000C_MSE;
427
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700428 /* Disable auto update for duplex flow control and speed */
429 reg |= GM_GPCR_AU_ALL_DIS;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700430
431 switch (sky2->speed) {
432 case SPEED_1000:
433 ctrl |= PHY_CT_SP1000;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700434 reg |= GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700435 break;
436 case SPEED_100:
437 ctrl |= PHY_CT_SP100;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700438 reg |= GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700439 break;
440 }
441
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700442 if (sky2->duplex == DUPLEX_FULL) {
443 reg |= GM_GPCR_DUP_FULL;
444 ctrl |= PHY_CT_DUP_MD;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700445 } else if (sky2->speed < SPEED_1000)
446 sky2->flow_mode = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700447
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700448
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700449 reg |= gm_fc_disable[sky2->flow_mode];
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700450
451 /* Forward pause packets to GMAC? */
Stephen Hemminger16ad91e2006-10-17 10:24:13 -0700452 if (sky2->flow_mode & FC_RX)
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700453 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
454 else
455 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700456 }
457
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700458 gma_write16(hw, port, GM_GP_CTRL, reg);
459
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700460 if (hw->chip_id != CHIP_ID_YUKON_FE)
461 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
462
463 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
464 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
465
466 /* Setup Phy LED's */
467 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
468 ledover = 0;
469
470 switch (hw->chip_id) {
471 case CHIP_ID_YUKON_FE:
472 /* on 88E3082 these bits are at 11..9 (shifted left) */
473 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
474
475 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
476
477 /* delete ACT LED control bits */
478 ctrl &= ~PHY_M_FELP_LED1_MSK;
479 /* change ACT LED control to blink mode */
480 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
481 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
482 break;
483
484 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700485 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700486
487 /* select page 3 to access LED control register */
488 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
489
490 /* set LED Function Control register */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700491 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
492 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
493 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
494 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
495 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700496
497 /* set Polarity Control register */
498 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700499 (PHY_M_POLC_LS1_P_MIX(4) |
500 PHY_M_POLC_IS0_P_MIX(4) |
501 PHY_M_POLC_LOS_CTRL(2) |
502 PHY_M_POLC_INIT_CTRL(2) |
503 PHY_M_POLC_STA1_CTRL(2) |
504 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700505
506 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700507 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700508 break;
Stephen Hemminger93745492007-02-06 10:45:43 -0800509
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700510 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -0800511 case CHIP_ID_YUKON_EX:
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700512 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
513
514 /* select page 3 to access LED control register */
515 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
516
517 /* set LED Function Control register */
518 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
519 (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
520 PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
521 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
522 PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
523
524 /* set Blink Rate in LED Timer Control Register */
525 gm_phy_write(hw, port, PHY_MARV_INT_MASK,
526 ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
527 /* restore page register */
528 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
529 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700530
531 default:
532 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
533 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
534 /* turn off the Rx LED (LED_RX) */
Stephen Hemminger0efdf262006-12-05 12:03:41 -0800535 ledover &= ~PHY_M_LED_MO_RX;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700536 }
537
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700538 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
539 hw->chip_rev == CHIP_REV_YU_EC_U_A1) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800540 /* apply fixes in PHY AFE */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700541 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
542
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800543 /* increase differential signal amplitude in 10BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700544 gm_phy_write(hw, port, 0x18, 0xaa99);
545 gm_phy_write(hw, port, 0x17, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700546
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800547 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
Stephen Hemmingered6d32c2006-05-08 15:11:33 -0700548 gm_phy_write(hw, port, 0x18, 0xa204);
549 gm_phy_write(hw, port, 0x17, 0x2002);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800550
551 /* set page register to 0 */
Stephen Hemminger9467a8f2007-04-07 16:02:28 -0700552 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
Stephen Hemminger93745492007-02-06 10:45:43 -0800553 } else if (hw->chip_id != CHIP_ID_YUKON_EX) {
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800554 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
555
556 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
557 /* turn on 100 Mbps LED (LED_LINK100) */
Stephen Hemminger0efdf262006-12-05 12:03:41 -0800558 ledover |= PHY_M_LED_MO_100;
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800559 }
560
561 if (ledover)
562 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
563
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700564 }
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700565
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700566 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700567 if (sky2->autoneg == AUTONEG_ENABLE)
568 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
569 else
570 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
571}
572
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700573static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
574{
575 u32 reg1;
576 static const u32 phy_power[]
577 = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
578
579 /* looks like this XL is back asswards .. */
580 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
581 onoff = !onoff;
582
Stephen Hemmingeraed2cec2006-12-20 13:06:35 -0800583 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700584 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700585 if (onoff)
586 /* Turn off phy power saving */
587 reg1 &= ~phy_power[port];
588 else
589 reg1 |= phy_power[port];
590
591 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
shemminger@osdl.org98232f82006-08-28 10:00:52 -0700592 sky2_pci_read32(hw, PCI_DEV_REG1);
Stephen Hemmingeraed2cec2006-12-20 13:06:35 -0800593 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -0700594 udelay(100);
595}
596
Stephen Hemminger1b537562005-12-20 15:08:07 -0800597/* Force a renegotiation */
598static void sky2_phy_reinit(struct sky2_port *sky2)
599{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800600 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800601 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800602 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800603}
604
Stephen Hemmingere3173832007-02-06 10:45:39 -0800605/* Put device in state to listen for Wake On Lan */
606static void sky2_wol_init(struct sky2_port *sky2)
607{
608 struct sky2_hw *hw = sky2->hw;
609 unsigned port = sky2->port;
610 enum flow_control save_mode;
611 u16 ctrl;
612 u32 reg1;
613
614 /* Bring hardware out of reset */
615 sky2_write16(hw, B0_CTST, CS_RST_CLR);
616 sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
617
618 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
619 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
620
621 /* Force to 10/100
622 * sky2_reset will re-enable on resume
623 */
624 save_mode = sky2->flow_mode;
625 ctrl = sky2->advertising;
626
627 sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
628 sky2->flow_mode = FC_NONE;
629 sky2_phy_power(hw, port, 1);
630 sky2_phy_reinit(sky2);
631
632 sky2->flow_mode = save_mode;
633 sky2->advertising = ctrl;
634
635 /* Set GMAC to no flow control and auto update for speed/duplex */
636 gma_write16(hw, port, GM_GP_CTRL,
637 GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
638 GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
639
640 /* Set WOL address */
641 memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
642 sky2->netdev->dev_addr, ETH_ALEN);
643
644 /* Turn on appropriate WOL control bits */
645 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
646 ctrl = 0;
647 if (sky2->wol & WAKE_PHY)
648 ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
649 else
650 ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
651
652 if (sky2->wol & WAKE_MAGIC)
653 ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
654 else
655 ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
656
657 ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
658 sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
659
660 /* Turn on legacy PCI-Express PME mode */
661 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
662 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
663 reg1 |= PCI_Y2_PME_LEGACY;
664 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
665 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
666
667 /* block receiver */
668 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
669
670}
671
Stephen Hemminger69161612007-06-04 17:23:26 -0700672static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
673{
674 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev != CHIP_REV_YU_EX_A0) {
675 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
676 TX_STFW_ENA |
677 (hw->dev[port]->mtu > ETH_DATA_LEN) ? TX_JUMBO_ENA : TX_JUMBO_DIS);
678 } else {
679 if (hw->dev[port]->mtu > ETH_DATA_LEN) {
680 /* set Tx GMAC FIFO Almost Empty Threshold */
681 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
682 (ECU_JUMBO_WM << 16) | ECU_AE_THR);
683
684 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
685 TX_JUMBO_ENA | TX_STFW_DIS);
686
687 /* Can't do offload because of lack of store/forward */
688 hw->dev[port]->features &= ~(NETIF_F_TSO | NETIF_F_SG
689 | NETIF_F_ALL_CSUM);
690 } else
691 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
692 TX_JUMBO_DIS | TX_STFW_ENA);
693 }
694}
695
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700696static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
697{
698 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
699 u16 reg;
Al Viro25cccec2007-07-20 16:07:33 +0100700 u32 rx_reg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700701 int i;
702 const u8 *addr = hw->dev[port]->dev_addr;
703
Stephen Hemmingerf3503392007-08-21 11:10:22 -0700704 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
705 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700706
707 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
708
Stephen Hemminger793b8832005-09-14 16:06:14 -0700709 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700710 /* WA DEV_472 -- looks like crossed wires on port 2 */
711 /* clear GMAC 1 Control reset */
712 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
713 do {
714 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
715 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
716 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
717 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
718 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
719 }
720
Stephen Hemminger793b8832005-09-14 16:06:14 -0700721 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700722
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -0700723 /* Enable Transmit FIFO Underrun */
724 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
725
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800726 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700727 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800728 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700729
730 /* MIB clear */
731 reg = gma_read16(hw, port, GM_PHY_ADDR);
732 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
733
Stephen Hemminger43f2f102006-04-05 17:47:15 -0700734 for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
735 gma_read16(hw, port, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700736 gma_write16(hw, port, GM_PHY_ADDR, reg);
737
738 /* transmit control */
739 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
740
741 /* receive control reg: unicast + multicast + no FCS */
742 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700743 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700744
745 /* transmit flow control */
746 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
747
748 /* transmit parameter */
749 gma_write16(hw, port, GM_TX_PARAM,
750 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
751 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
752 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
753 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
754
755 /* serial mode register */
756 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700757 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700758
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700759 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700760 reg |= GM_SMOD_JUMBO_ENA;
761
762 gma_write16(hw, port, GM_SERIAL_MODE, reg);
763
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700764 /* virtual address for data */
765 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
766
Stephen Hemminger793b8832005-09-14 16:06:14 -0700767 /* physical address: used for pause frames */
768 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
769
770 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700771 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
772 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
773 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
774
775 /* Configure Rx MAC FIFO */
776 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Al Viro25cccec2007-07-20 16:07:33 +0100777 rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700778 if (hw->chip_id == CHIP_ID_YUKON_EX)
Al Viro25cccec2007-07-20 16:07:33 +0100779 rx_reg |= GMF_RX_OVER_ON;
Stephen Hemminger69161612007-06-04 17:23:26 -0700780
Al Viro25cccec2007-07-20 16:07:33 +0100781 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700782
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700783 /* Flush Rx MAC FIFO on any flow control or error */
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800784 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700785
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800786 /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
787 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700788
789 /* Configure Tx MAC FIFO */
790 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
791 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800792
Stephen Hemminger93745492007-02-06 10:45:43 -0800793 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX) {
Stephen Hemminger8df9a872006-12-01 14:29:35 -0800794 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800795 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -0700796
Stephen Hemminger69161612007-06-04 17:23:26 -0700797 sky2_set_tx_stfwd(hw, port);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800798 }
799
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700800}
801
Stephen Hemminger67712902006-12-04 15:53:45 -0800802/* Assign Ram Buffer allocation to queue */
803static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700804{
Stephen Hemminger67712902006-12-04 15:53:45 -0800805 u32 end;
806
807 /* convert from K bytes to qwords used for hw register */
808 start *= 1024/8;
809 space *= 1024/8;
810 end = start + space - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700811
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700812 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
813 sky2_write32(hw, RB_ADDR(q, RB_START), start);
814 sky2_write32(hw, RB_ADDR(q, RB_END), end);
815 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
816 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
817
818 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800819 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700820
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800821 /* On receive queue's set the thresholds
822 * give receiver priority when > 3/4 full
823 * send pause when down to 2K
824 */
825 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
826 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700827
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800828 tp = space - 2048/8;
829 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
830 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700831 } else {
832 /* Enable store & forward on Tx queue's because
833 * Tx FIFO is only 1K on Yukon
834 */
835 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
836 }
837
838 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700839 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700840}
841
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700842/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800843static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700844{
845 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
846 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
847 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800848 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700849}
850
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700851/* Setup prefetch unit registers. This is the interface between
852 * hardware and driver list elements
853 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800854static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700855 u64 addr, u32 last)
856{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700857 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
858 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
859 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
860 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
861 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
862 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700863
864 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700865}
866
Stephen Hemminger793b8832005-09-14 16:06:14 -0700867static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
868{
869 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
870
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700871 sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700872 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700873 return le;
874}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700875
Stephen Hemminger291ea612006-09-26 11:57:41 -0700876static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
877 struct sky2_tx_le *le)
878{
879 return sky2->tx_ring + (le - sky2->tx_le);
880}
881
Stephen Hemminger290d4de2006-03-20 15:48:15 -0800882/* Update chip's next pointer */
883static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700884{
Stephen Hemminger50432cb2007-05-14 12:38:15 -0700885 /* Make sure write' to descriptors are complete before we tell hardware */
Stephen Hemminger762c2de2006-01-17 13:43:14 -0800886 wmb();
Stephen Hemminger50432cb2007-05-14 12:38:15 -0700887 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
888
889 /* Synchronize I/O on since next processor may write to tail */
890 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700891}
892
Stephen Hemminger793b8832005-09-14 16:06:14 -0700893
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700894static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
895{
896 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
Stephen Hemmingercb5d9542006-05-08 15:11:29 -0700897 sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -0700898 le->ctrl = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700899 return le;
900}
901
Stephen Hemminger14d02632006-09-26 11:57:43 -0700902/* Build description to hardware for one receive segment */
903static void sky2_rx_add(struct sky2_port *sky2, u8 op,
904 dma_addr_t map, unsigned len)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700905{
906 struct sky2_rx_le *le;
Stephen Hemminger36eb0c72007-07-09 15:33:42 -0700907 u32 hi = upper_32_bits(map);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700908
Stephen Hemminger793b8832005-09-14 16:06:14 -0700909 if (sky2->rx_addr64 != hi) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700910 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700911 le->addr = cpu_to_le32(hi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700912 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger36eb0c72007-07-09 15:33:42 -0700913 sky2->rx_addr64 = upper_32_bits(map + len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700914 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700915
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700916 le = sky2_next_rx(sky2);
Stephen Hemminger734d1862005-12-09 11:35:00 -0800917 le->addr = cpu_to_le32((u32) map);
918 le->length = cpu_to_le16(len);
Stephen Hemminger14d02632006-09-26 11:57:43 -0700919 le->opcode = op | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700920}
921
Stephen Hemminger14d02632006-09-26 11:57:43 -0700922/* Build description to hardware for one possibly fragmented skb */
923static void sky2_rx_submit(struct sky2_port *sky2,
924 const struct rx_ring_info *re)
925{
926 int i;
927
928 sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
929
930 for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
931 sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
932}
933
934
935static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
936 unsigned size)
937{
938 struct sk_buff *skb = re->skb;
939 int i;
940
941 re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
942 pci_unmap_len_set(re, data_size, size);
943
944 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
945 re->frag_addr[i] = pci_map_page(pdev,
946 skb_shinfo(skb)->frags[i].page,
947 skb_shinfo(skb)->frags[i].page_offset,
948 skb_shinfo(skb)->frags[i].size,
949 PCI_DMA_FROMDEVICE);
950}
951
952static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
953{
954 struct sk_buff *skb = re->skb;
955 int i;
956
957 pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
958 PCI_DMA_FROMDEVICE);
959
960 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
961 pci_unmap_page(pdev, re->frag_addr[i],
962 skb_shinfo(skb)->frags[i].size,
963 PCI_DMA_FROMDEVICE);
964}
Stephen Hemminger793b8832005-09-14 16:06:14 -0700965
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700966/* Tell chip where to start receive checksum.
967 * Actually has two checksums, but set both same to avoid possible byte
968 * order problems.
969 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700970static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700971{
972 struct sky2_rx_le *le;
973
Stephen Hemminger69161612007-06-04 17:23:26 -0700974 if (sky2->hw->chip_id != CHIP_ID_YUKON_EX) {
975 le = sky2_next_rx(sky2);
976 le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
977 le->ctrl = 0;
978 le->opcode = OP_TCPSTART | HW_OWNER;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700979
Stephen Hemminger69161612007-06-04 17:23:26 -0700980 sky2_write32(sky2->hw,
981 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
982 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
983 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700984
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700985}
986
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700987/*
988 * The RX Stop command will not work for Yukon-2 if the BMU does not
989 * reach the end of packet and since we can't make sure that we have
990 * incoming data, we must reset the BMU while it is not doing a DMA
991 * transfer. Since it is possible that the RX path is still active,
992 * the RX RAM buffer will be stopped first, so any possible incoming
993 * data will not trigger a DMA. After the RAM buffer is stopped, the
994 * BMU is polled until any DMA in progress is ended and only then it
995 * will be reset.
996 */
997static void sky2_rx_stop(struct sky2_port *sky2)
998{
999 struct sky2_hw *hw = sky2->hw;
1000 unsigned rxq = rxqaddr[sky2->port];
1001 int i;
1002
1003 /* disable the RAM Buffer receive queue */
1004 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
1005
1006 for (i = 0; i < 0xffff; i++)
1007 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
1008 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
1009 goto stopped;
1010
1011 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
1012 sky2->netdev->name);
1013stopped:
1014 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
1015
1016 /* reset the Rx prefetch unit */
1017 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001018 mmiowb();
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001019}
Stephen Hemminger793b8832005-09-14 16:06:14 -07001020
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001021/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001022static void sky2_rx_clean(struct sky2_port *sky2)
1023{
1024 unsigned i;
1025
1026 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001027 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001028 struct rx_ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001029
1030 if (re->skb) {
Stephen Hemminger14d02632006-09-26 11:57:43 -07001031 sky2_rx_unmap_skb(sky2->hw->pdev, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001032 kfree_skb(re->skb);
1033 re->skb = NULL;
1034 }
1035 }
1036}
1037
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001038/* Basic MII support */
1039static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
1040{
1041 struct mii_ioctl_data *data = if_mii(ifr);
1042 struct sky2_port *sky2 = netdev_priv(dev);
1043 struct sky2_hw *hw = sky2->hw;
1044 int err = -EOPNOTSUPP;
1045
1046 if (!netif_running(dev))
1047 return -ENODEV; /* Phy still in reset */
1048
Stephen Hemmingerd89e1342006-03-20 15:48:20 -08001049 switch (cmd) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001050 case SIOCGMIIPHY:
1051 data->phy_id = PHY_ADDR_MARV;
1052
1053 /* fallthru */
1054 case SIOCGMIIREG: {
1055 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001056
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001057 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001058 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001059 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08001060
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001061 data->val_out = val;
1062 break;
1063 }
1064
1065 case SIOCSMIIREG:
1066 if (!capable(CAP_NET_ADMIN))
1067 return -EPERM;
1068
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001069 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001070 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
1071 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001072 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08001073 break;
1074 }
1075 return err;
1076}
1077
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001078#ifdef SKY2_VLAN_TAG_USED
1079static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
1080{
1081 struct sky2_port *sky2 = netdev_priv(dev);
1082 struct sky2_hw *hw = sky2->hw;
1083 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001084
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001085 netif_tx_lock_bh(dev);
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001086 netif_poll_disable(sky2->hw->dev[0]);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001087
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001088 sky2->vlgrp = grp;
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001089 if (grp) {
1090 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1091 RX_VLAN_STRIP_ON);
1092 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1093 TX_VLAN_TAG_ON);
1094 } else {
1095 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
1096 RX_VLAN_STRIP_OFF);
1097 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
1098 TX_VLAN_TAG_OFF);
1099 }
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001100
Stephen Hemminger3d4e66f2007-06-01 09:43:58 -07001101 netif_poll_enable(sky2->hw->dev[0]);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001102 netif_tx_unlock_bh(dev);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001103}
1104#endif
1105
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001106/*
Stephen Hemminger14d02632006-09-26 11:57:43 -07001107 * Allocate an skb for receiving. If the MTU is large enough
1108 * make the skb non-linear with a fragment list of pages.
1109 *
Stephen Hemminger82788c72006-01-17 13:43:10 -08001110 * It appears the hardware has a bug in the FIFO logic that
1111 * cause it to hang if the FIFO gets overrun and the receive buffer
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07001112 * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
1113 * aligned except if slab debugging is enabled.
Stephen Hemminger82788c72006-01-17 13:43:10 -08001114 */
Stephen Hemminger14d02632006-09-26 11:57:43 -07001115static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
Stephen Hemminger82788c72006-01-17 13:43:10 -08001116{
1117 struct sk_buff *skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001118 unsigned long p;
1119 int i;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001120
Stephen Hemminger14d02632006-09-26 11:57:43 -07001121 skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + RX_SKB_ALIGN);
1122 if (!skb)
1123 goto nomem;
1124
1125 p = (unsigned long) skb->data;
1126 skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
1127
1128 for (i = 0; i < sky2->rx_nfrags; i++) {
1129 struct page *page = alloc_page(GFP_ATOMIC);
1130
1131 if (!page)
1132 goto free_partial;
1133 skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
Stephen Hemminger82788c72006-01-17 13:43:10 -08001134 }
1135
1136 return skb;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001137free_partial:
1138 kfree_skb(skb);
1139nomem:
1140 return NULL;
Stephen Hemminger82788c72006-01-17 13:43:10 -08001141}
1142
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001143static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
1144{
1145 sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
1146}
1147
Stephen Hemminger82788c72006-01-17 13:43:10 -08001148/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001149 * Allocate and setup receiver buffer pool.
Stephen Hemminger14d02632006-09-26 11:57:43 -07001150 * Normal case this ends up creating one list element for skb
1151 * in the receive ring. Worst case if using large MTU and each
1152 * allocation falls on a different 64 bit region, that results
1153 * in 6 list elements per ring entry.
1154 * One element is used for checksum enable/disable, and one
1155 * extra to avoid wrap.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001156 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001157static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001158{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001159 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001160 struct rx_ring_info *re;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001161 unsigned rxq = rxqaddr[sky2->port];
Stephen Hemminger14d02632006-09-26 11:57:43 -07001162 unsigned i, size, space, thresh;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001163
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001164 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001165 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001166
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001167 /* On PCI express lowering the watermark gives better performance */
1168 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
1169 sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
1170
1171 /* These chips have no ram buffer?
1172 * MAC Rx RAM Read is controlled by hardware */
Stephen Hemminger8df9a872006-12-01 14:29:35 -08001173 if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
Stephen Hemmingerc3905bc2006-12-04 17:08:19 -08001174 (hw->chip_rev == CHIP_REV_YU_EC_U_A1
1175 || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
Stephen Hemmingerf449c7c2007-06-04 17:23:23 -07001176 sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001177
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001178 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
1179
1180 rx_set_checksum(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001181
Stephen Hemminger14d02632006-09-26 11:57:43 -07001182 /* Space needed for frame data + headers rounded up */
Stephen Hemmingerf957da22007-07-09 15:33:41 -07001183 size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
Stephen Hemminger14d02632006-09-26 11:57:43 -07001184
1185 /* Stopping point for hardware truncation */
1186 thresh = (size - 8) / sizeof(u32);
1187
1188 /* Account for overhead of skb - to avoid order > 0 allocation */
1189 space = SKB_DATA_ALIGN(size) + NET_SKB_PAD
1190 + sizeof(struct skb_shared_info);
1191
1192 sky2->rx_nfrags = space >> PAGE_SHIFT;
1193 BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
1194
1195 if (sky2->rx_nfrags != 0) {
1196 /* Compute residue after pages */
1197 space = sky2->rx_nfrags << PAGE_SHIFT;
1198
1199 if (space < size)
1200 size -= space;
1201 else
1202 size = 0;
1203
1204 /* Optimize to handle small packets and headers */
1205 if (size < copybreak)
1206 size = copybreak;
1207 if (size < ETH_HLEN)
1208 size = ETH_HLEN;
1209 }
1210 sky2->rx_data_size = size;
1211
1212 /* Fill Rx ring */
1213 for (i = 0; i < sky2->rx_pending; i++) {
1214 re = sky2->rx_ring + i;
1215
1216 re->skb = sky2_rx_alloc(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001217 if (!re->skb)
1218 goto nomem;
1219
Stephen Hemminger14d02632006-09-26 11:57:43 -07001220 sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
1221 sky2_rx_submit(sky2, re);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001222 }
1223
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001224 /*
1225 * The receiver hangs if it receives frames larger than the
1226 * packet buffer. As a workaround, truncate oversize frames, but
1227 * the register is limited to 9 bits, so if you do frames > 2052
1228 * you better get the MTU right!
1229 */
Stephen Hemmingera1433ac2006-05-22 12:03:42 -07001230 if (thresh > 0x1ff)
1231 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
1232 else {
1233 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
1234 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
1235 }
1236
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001237 /* Tell chip about available buffers */
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07001238 sky2_rx_update(sky2, rxq);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001239 return 0;
1240nomem:
1241 sky2_rx_clean(sky2);
1242 return -ENOMEM;
1243}
1244
1245/* Bring up network interface. */
1246static int sky2_up(struct net_device *dev)
1247{
1248 struct sky2_port *sky2 = netdev_priv(dev);
1249 struct sky2_hw *hw = sky2->hw;
1250 unsigned port = sky2->port;
Stephen Hemminger67712902006-12-04 15:53:45 -08001251 u32 ramsize, imask;
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001252 int cap, err = -ENOMEM;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001253 struct net_device *otherdev = hw->dev[sky2->port^1];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001254
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001255 /*
1256 * On dual port PCI-X card, there is an problem where status
1257 * can be received out of order due to split transactions
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001258 */
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001259 if (otherdev && netif_running(otherdev) &&
1260 (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
1261 struct sky2_port *osky2 = netdev_priv(otherdev);
1262 u16 cmd;
Stephen Hemminger843a46f2006-05-11 15:07:28 -07001263
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07001264 cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
1265 cmd &= ~PCI_X_CMD_MAX_SPLIT;
1266 sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
1267
1268 sky2->rx_csum = 0;
1269 osky2->rx_csum = 0;
1270 }
1271
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001272 if (netif_msg_ifup(sky2))
1273 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
1274
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001275 netif_carrier_off(dev);
1276
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001277 /* must be power of 2 */
1278 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001279 TX_RING_SIZE *
1280 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001281 &sky2->tx_le_map);
1282 if (!sky2->tx_le)
1283 goto err_out;
1284
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001285 sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001286 GFP_KERNEL);
1287 if (!sky2->tx_ring)
1288 goto err_out;
1289 sky2->tx_prod = sky2->tx_cons = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001290
1291 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1292 &sky2->rx_le_map);
1293 if (!sky2->rx_le)
1294 goto err_out;
1295 memset(sky2->rx_le, 0, RX_LE_BYTES);
1296
Stephen Hemminger291ea612006-09-26 11:57:41 -07001297 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001298 GFP_KERNEL);
1299 if (!sky2->rx_ring)
1300 goto err_out;
1301
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001302 sky2_phy_power(hw, port, 1);
1303
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001304 sky2_mac_init(hw, port);
1305
Stephen Hemminger67712902006-12-04 15:53:45 -08001306 /* Register is number of 4K blocks on internal RAM buffer. */
1307 ramsize = sky2_read8(hw, B2_E_0) * 4;
1308 printk(KERN_INFO PFX "%s: ram buffer %dK\n", dev->name, ramsize);
Stephen Hemminger470ea7e2006-10-20 17:06:11 -07001309
Stephen Hemminger67712902006-12-04 15:53:45 -08001310 if (ramsize > 0) {
1311 u32 rxspace;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001312
Stephen Hemminger67712902006-12-04 15:53:45 -08001313 if (ramsize < 16)
1314 rxspace = ramsize / 2;
1315 else
1316 rxspace = 8 + (2*(ramsize - 16))/3;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001317
Stephen Hemminger67712902006-12-04 15:53:45 -08001318 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
1319 sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
1320
1321 /* Make sure SyncQ is disabled */
1322 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1323 RB_RST_SET);
1324 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001325
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001326 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001327
Stephen Hemminger69161612007-06-04 17:23:26 -07001328 /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
1329 if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
1330 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
1331
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001332 /* Set almost empty threshold */
Stephen Hemmingerc2716fb2006-09-26 11:57:39 -07001333 if (hw->chip_id == CHIP_ID_YUKON_EC_U
1334 && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001335 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001336
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001337 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1338 TX_RING_SIZE - 1);
1339
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001340 err = sky2_rx_start(sky2);
1341 if (err)
1342 goto err_out;
1343
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001344 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001345 imask = sky2_read32(hw, B0_IMSK);
Stephen Hemmingerf4ea4312006-05-09 14:46:54 -07001346 imask |= portirq_msk[port];
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001347 sky2_write32(hw, B0_IMSK, imask);
1348
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001349 return 0;
1350
1351err_out:
Stephen Hemminger1b537562005-12-20 15:08:07 -08001352 if (sky2->rx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001353 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1354 sky2->rx_le, sky2->rx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001355 sky2->rx_le = NULL;
1356 }
1357 if (sky2->tx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001358 pci_free_consistent(hw->pdev,
1359 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1360 sky2->tx_le, sky2->tx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001361 sky2->tx_le = NULL;
1362 }
1363 kfree(sky2->tx_ring);
1364 kfree(sky2->rx_ring);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001365
Stephen Hemminger1b537562005-12-20 15:08:07 -08001366 sky2->tx_ring = NULL;
1367 sky2->rx_ring = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001368 return err;
1369}
1370
Stephen Hemminger793b8832005-09-14 16:06:14 -07001371/* Modular subtraction in ring */
1372static inline int tx_dist(unsigned tail, unsigned head)
1373{
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07001374 return (head - tail) & (TX_RING_SIZE - 1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001375}
1376
1377/* Number of list elements available for next tx */
1378static inline int tx_avail(const struct sky2_port *sky2)
1379{
1380 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1381}
1382
1383/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001384static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001385{
1386 unsigned count;
1387
1388 count = sizeof(dma_addr_t) / sizeof(u32);
1389 count += skb_shinfo(skb)->nr_frags * count;
1390
Herbert Xu89114af2006-07-08 13:34:32 -07001391 if (skb_is_gso(skb))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001392 ++count;
1393
Patrick McHardy84fa7932006-08-29 16:44:56 -07001394 if (skb->ip_summed == CHECKSUM_PARTIAL)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001395 ++count;
1396
1397 return count;
1398}
1399
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001400/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001401 * Put one packet in ring for transmit.
1402 * A single packet can generate multiple list elements, and
1403 * the number of ring elements will probably be less than the number
1404 * of list elements used.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001405 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001406static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1407{
1408 struct sky2_port *sky2 = netdev_priv(dev);
1409 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001410 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001411 struct tx_ring_info *re;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001412 unsigned i, len;
1413 dma_addr_t mapping;
1414 u32 addr64;
1415 u16 mss;
1416 u8 ctrl;
1417
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001418 if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
1419 return NETDEV_TX_BUSY;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001420
Stephen Hemminger793b8832005-09-14 16:06:14 -07001421 if (unlikely(netif_msg_tx_queued(sky2)))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001422 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1423 dev->name, sky2->tx_prod, skb->len);
1424
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001425 len = skb_headlen(skb);
1426 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001427 addr64 = upper_32_bits(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001428
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001429 /* Send high bits if changed or crosses boundary */
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001430 if (addr64 != sky2->tx_addr64 ||
1431 upper_32_bits(mapping + len) != sky2->tx_addr64) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001432 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001433 le->addr = cpu_to_le32(addr64);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001434 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001435 sky2->tx_addr64 = upper_32_bits(mapping + len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001436 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001437
1438 /* Check for TCP Segmentation Offload */
Herbert Xu79671682006-06-22 02:40:14 -07001439 mss = skb_shinfo(skb)->gso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001440 if (mss != 0) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001441 if (hw->chip_id != CHIP_ID_YUKON_EX)
1442 mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001443
Stephen Hemminger69161612007-06-04 17:23:26 -07001444 if (mss != sky2->tx_last_mss) {
1445 le = get_tx_le(sky2);
1446 le->addr = cpu_to_le32(mss);
1447 if (hw->chip_id == CHIP_ID_YUKON_EX)
1448 le->opcode = OP_MSS | HW_OWNER;
1449 else
1450 le->opcode = OP_LRGLEN | HW_OWNER;
shemminger@osdl.orge07560c2006-08-28 10:00:49 -07001451 sky2->tx_last_mss = mss;
1452 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001453 }
1454
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001455 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001456#ifdef SKY2_VLAN_TAG_USED
1457 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1458 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1459 if (!le) {
1460 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001461 le->addr = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001462 le->opcode = OP_VLAN|HW_OWNER;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001463 } else
1464 le->opcode |= OP_VLAN;
1465 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1466 ctrl |= INS_VLAN;
1467 }
1468#endif
1469
1470 /* Handle TCP checksum offload */
Patrick McHardy84fa7932006-08-29 16:44:56 -07001471 if (skb->ip_summed == CHECKSUM_PARTIAL) {
Stephen Hemminger69161612007-06-04 17:23:26 -07001472 /* On Yukon EX (some versions) encoding change. */
1473 if (hw->chip_id == CHIP_ID_YUKON_EX
1474 && hw->chip_rev != CHIP_REV_YU_EX_B0)
1475 ctrl |= CALSUM; /* auto checksum */
1476 else {
1477 const unsigned offset = skb_transport_offset(skb);
1478 u32 tcpsum;
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001479
Stephen Hemminger69161612007-06-04 17:23:26 -07001480 tcpsum = offset << 16; /* sum start */
1481 tcpsum |= offset + skb->csum_offset; /* sum write */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001482
Stephen Hemminger69161612007-06-04 17:23:26 -07001483 ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1484 if (ip_hdr(skb)->protocol == IPPROTO_UDP)
1485 ctrl |= UDPTCP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001486
Stephen Hemminger69161612007-06-04 17:23:26 -07001487 if (tcpsum != sky2->tx_tcpsum) {
1488 sky2->tx_tcpsum = tcpsum;
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001489
Stephen Hemminger69161612007-06-04 17:23:26 -07001490 le = get_tx_le(sky2);
1491 le->addr = cpu_to_le32(tcpsum);
1492 le->length = 0; /* initial checksum value */
1493 le->ctrl = 1; /* one packet */
1494 le->opcode = OP_TCPLISW | HW_OWNER;
1495 }
shemminger@osdl.org1d179332006-08-28 10:00:50 -07001496 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001497 }
1498
1499 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001500 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001501 le->length = cpu_to_le16(len);
1502 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001503 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001504
Stephen Hemminger291ea612006-09-26 11:57:41 -07001505 re = tx_le_re(sky2, le);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001506 re->skb = skb;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001507 pci_unmap_addr_set(re, mapaddr, mapping);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001508 pci_unmap_len_set(re, maplen, len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001509
1510 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger291ea612006-09-26 11:57:41 -07001511 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001512
1513 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1514 frag->size, PCI_DMA_TODEVICE);
Stephen Hemminger36eb0c72007-07-09 15:33:42 -07001515 addr64 = upper_32_bits(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001516 if (addr64 != sky2->tx_addr64) {
1517 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001518 le->addr = cpu_to_le32(addr64);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001519 le->ctrl = 0;
1520 le->opcode = OP_ADDR64 | HW_OWNER;
1521 sky2->tx_addr64 = addr64;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001522 }
1523
1524 le = get_tx_le(sky2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07001525 le->addr = cpu_to_le32((u32) mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001526 le->length = cpu_to_le16(frag->size);
1527 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001528 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001529
Stephen Hemminger291ea612006-09-26 11:57:41 -07001530 re = tx_le_re(sky2, le);
1531 re->skb = skb;
1532 pci_unmap_addr_set(re, mapaddr, mapping);
1533 pci_unmap_len_set(re, maplen, frag->size);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001534 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001535
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001536 le->ctrl |= EOP;
1537
shemminger@osdl.org97bda702006-08-28 10:00:47 -07001538 if (tx_avail(sky2) <= MAX_SKB_TX_LE)
1539 netif_stop_queue(dev);
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001540
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001541 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001542
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001543 dev->trans_start = jiffies;
1544 return NETDEV_TX_OK;
1545}
1546
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001547/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001548 * Free ring elements from starting at tx_cons until "done"
1549 *
1550 * NB: the hardware will tell us about partial completion of multi-part
Stephen Hemminger291ea612006-09-26 11:57:41 -07001551 * buffers so make sure not to free skb to early.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001552 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001553static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001554{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001555 struct net_device *dev = sky2->netdev;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001556 struct pci_dev *pdev = sky2->hw->pdev;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001557 unsigned idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001558
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001559 BUG_ON(done >= TX_RING_SIZE);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001560
Stephen Hemminger291ea612006-09-26 11:57:41 -07001561 for (idx = sky2->tx_cons; idx != done;
1562 idx = RING_NEXT(idx, TX_RING_SIZE)) {
1563 struct sky2_tx_le *le = sky2->tx_le + idx;
1564 struct tx_ring_info *re = sky2->tx_ring + idx;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001565
Stephen Hemminger291ea612006-09-26 11:57:41 -07001566 switch(le->opcode & ~HW_OWNER) {
1567 case OP_LARGESEND:
1568 case OP_PACKET:
1569 pci_unmap_single(pdev,
1570 pci_unmap_addr(re, mapaddr),
1571 pci_unmap_len(re, maplen),
1572 PCI_DMA_TODEVICE);
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001573 break;
Stephen Hemminger291ea612006-09-26 11:57:41 -07001574 case OP_BUFFER:
1575 pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
1576 pci_unmap_len(re, maplen),
Stephen Hemminger734d1862005-12-09 11:35:00 -08001577 PCI_DMA_TODEVICE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001578 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001579 }
1580
Stephen Hemminger291ea612006-09-26 11:57:41 -07001581 if (le->ctrl & EOP) {
1582 if (unlikely(netif_msg_tx_done(sky2)))
1583 printk(KERN_DEBUG "%s: tx done %u\n",
1584 dev->name, idx);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001585
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08001586 sky2->net_stats.tx_packets++;
1587 sky2->net_stats.tx_bytes += re->skb->len;
1588
Stephen Hemminger794b2bd2006-12-01 14:29:36 -08001589 dev_kfree_skb_any(re->skb);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07001590 sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
Stephen Hemminger291ea612006-09-26 11:57:41 -07001591 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001592 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001593
Stephen Hemminger291ea612006-09-26 11:57:41 -07001594 sky2->tx_cons = idx;
Stephen Hemminger50432cb2007-05-14 12:38:15 -07001595 smp_mb();
1596
Stephen Hemminger22e11702006-07-12 15:23:48 -07001597 if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001598 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001599}
1600
1601/* Cleanup all untransmitted buffers, assume transmitter not running */
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001602static void sky2_tx_clean(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001603{
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001604 struct sky2_port *sky2 = netdev_priv(dev);
1605
1606 netif_tx_lock_bh(dev);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001607 sky2_tx_complete(sky2, sky2->tx_prod);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001608 netif_tx_unlock_bh(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001609}
1610
1611/* Network shutdown */
1612static int sky2_down(struct net_device *dev)
1613{
1614 struct sky2_port *sky2 = netdev_priv(dev);
1615 struct sky2_hw *hw = sky2->hw;
1616 unsigned port = sky2->port;
1617 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001618 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001619
Stephen Hemminger1b537562005-12-20 15:08:07 -08001620 /* Never really got started! */
1621 if (!sky2->tx_le)
1622 return 0;
1623
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001624 if (netif_msg_ifdown(sky2))
1625 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1626
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001627 /* Stop more packets from being queued */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001628 netif_stop_queue(dev);
1629
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001630 /* Disable port IRQ */
1631 imask = sky2_read32(hw, B0_IMSK);
1632 imask &= ~portirq_msk[port];
1633 sky2_write32(hw, B0_IMSK, imask);
1634
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001635 sky2_gmac_reset(hw, port);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001636
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001637 /* Stop transmitter */
1638 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1639 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1640
1641 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001642 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001643
1644 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001645 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001646 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1647
1648 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1649
1650 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001651 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1652 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001653 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1654
1655 /* Disable Force Sync bit and Enable Alloc bit */
1656 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1657 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1658
1659 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1660 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1661 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1662
1663 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001664 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1665 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001666
1667 /* Reset the Tx prefetch units */
1668 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1669 PREF_UNIT_RST_SET);
1670
1671 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1672
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001673 sky2_rx_stop(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001674
1675 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1676 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1677
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07001678 sky2_phy_power(hw, port, 0);
1679
Stephen Hemminger55d7b4e2007-07-09 15:33:34 -07001680 netif_carrier_off(dev);
1681
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001682 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001683 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1684
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001685 synchronize_irq(hw->pdev->irq);
1686
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07001687 sky2_tx_clean(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001688 sky2_rx_clean(sky2);
1689
1690 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1691 sky2->rx_le, sky2->rx_le_map);
1692 kfree(sky2->rx_ring);
1693
1694 pci_free_consistent(hw->pdev,
1695 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1696 sky2->tx_le, sky2->tx_le_map);
1697 kfree(sky2->tx_ring);
1698
Stephen Hemminger1b537562005-12-20 15:08:07 -08001699 sky2->tx_le = NULL;
1700 sky2->rx_le = NULL;
1701
1702 sky2->rx_ring = NULL;
1703 sky2->tx_ring = NULL;
1704
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001705 return 0;
1706}
1707
1708static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1709{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07001710 if (!sky2_is_copper(hw))
Stephen Hemminger793b8832005-09-14 16:06:14 -07001711 return SPEED_1000;
1712
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001713 if (hw->chip_id == CHIP_ID_YUKON_FE)
1714 return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
1715
1716 switch (aux & PHY_M_PS_SPEED_MSK) {
1717 case PHY_M_PS_SPEED_1000:
1718 return SPEED_1000;
1719 case PHY_M_PS_SPEED_100:
1720 return SPEED_100;
1721 default:
1722 return SPEED_10;
1723 }
1724}
1725
1726static void sky2_link_up(struct sky2_port *sky2)
1727{
1728 struct sky2_hw *hw = sky2->hw;
1729 unsigned port = sky2->port;
1730 u16 reg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001731 static const char *fc_name[] = {
1732 [FC_NONE] = "none",
1733 [FC_TX] = "tx",
1734 [FC_RX] = "rx",
1735 [FC_BOTH] = "both",
1736 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001737
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001738 /* enable Rx/Tx */
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001739 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001740 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1741 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001742
1743 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1744
1745 netif_carrier_on(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001746
1747 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001748 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001749 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1750
Stephen Hemminger93745492007-02-06 10:45:43 -08001751 if (hw->chip_id == CHIP_ID_YUKON_XL
1752 || hw->chip_id == CHIP_ID_YUKON_EC_U
1753 || hw->chip_id == CHIP_ID_YUKON_EX) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001754 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001755 u16 led = PHY_M_LEDC_LOS_CTRL(1); /* link active */
1756
1757 switch(sky2->speed) {
1758 case SPEED_10:
1759 led |= PHY_M_LEDC_INIT_CTRL(7);
1760 break;
1761
1762 case SPEED_100:
1763 led |= PHY_M_LEDC_STA1_CTRL(7);
1764 break;
1765
1766 case SPEED_1000:
1767 led |= PHY_M_LEDC_STA0_CTRL(7);
1768 break;
1769 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001770
1771 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
Stephen Hemmingered6d32c2006-05-08 15:11:33 -07001772 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001773 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
1774 }
1775
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001776 if (netif_msg_link(sky2))
1777 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001778 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001779 sky2->netdev->name, sky2->speed,
1780 sky2->duplex == DUPLEX_FULL ? "full" : "half",
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001781 fc_name[sky2->flow_status]);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001782}
1783
1784static void sky2_link_down(struct sky2_port *sky2)
1785{
1786 struct sky2_hw *hw = sky2->hw;
1787 unsigned port = sky2->port;
1788 u16 reg;
1789
1790 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1791
1792 reg = gma_read16(hw, port, GM_GP_CTRL);
1793 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1794 gma_write16(hw, port, GM_GP_CTRL, reg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001795
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001796 netif_carrier_off(sky2->netdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001797
1798 /* Turn on link LED */
1799 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1800
1801 if (netif_msg_link(sky2))
1802 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001803
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001804 sky2_phy_init(hw, port);
1805}
1806
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001807static enum flow_control sky2_flow(int rx, int tx)
1808{
1809 if (rx)
1810 return tx ? FC_BOTH : FC_RX;
1811 else
1812 return tx ? FC_TX : FC_NONE;
1813}
1814
Stephen Hemminger793b8832005-09-14 16:06:14 -07001815static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1816{
1817 struct sky2_hw *hw = sky2->hw;
1818 unsigned port = sky2->port;
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001819 u16 advert, lpa;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001820
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001821 advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001822 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001823 if (lpa & PHY_M_AN_RF) {
1824 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1825 return -1;
1826 }
1827
Stephen Hemminger793b8832005-09-14 16:06:14 -07001828 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1829 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1830 sky2->netdev->name);
1831 return -1;
1832 }
1833
Stephen Hemminger793b8832005-09-14 16:06:14 -07001834 sky2->speed = sky2_phy_speed(hw, aux);
Stephen Hemminger7c74ac12006-10-17 10:24:08 -07001835 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001836
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001837 /* Since the pause result bits seem to in different positions on
1838 * different chips. look at registers.
1839 */
1840 if (!sky2_is_copper(hw)) {
1841 /* Shift for bits in fiber PHY */
1842 advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
1843 lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001844
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001845 if (advert & ADVERTISE_1000XPAUSE)
1846 advert |= ADVERTISE_PAUSE_CAP;
1847 if (advert & ADVERTISE_1000XPSE_ASYM)
1848 advert |= ADVERTISE_PAUSE_ASYM;
1849 if (lpa & LPA_1000XPAUSE)
1850 lpa |= LPA_PAUSE_CAP;
1851 if (lpa & LPA_1000XPAUSE_ASYM)
1852 lpa |= LPA_PAUSE_ASYM;
1853 }
1854
1855 sky2->flow_status = FC_NONE;
1856 if (advert & ADVERTISE_PAUSE_CAP) {
1857 if (lpa & LPA_PAUSE_CAP)
1858 sky2->flow_status = FC_BOTH;
1859 else if (advert & ADVERTISE_PAUSE_ASYM)
1860 sky2->flow_status = FC_RX;
1861 } else if (advert & ADVERTISE_PAUSE_ASYM) {
1862 if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
1863 sky2->flow_status = FC_TX;
1864 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001865
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001866 if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
Stephen Hemminger93745492007-02-06 10:45:43 -08001867 && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07001868 sky2->flow_status = FC_NONE;
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001869
Stephen Hemmingerda4c1ff2007-02-15 16:40:32 -08001870 if (sky2->flow_status & FC_TX)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001871 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1872 else
1873 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1874
1875 return 0;
1876}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001877
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001878/* Interrupt from PHY */
1879static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001880{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001881 struct net_device *dev = hw->dev[port];
1882 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001883 u16 istatus, phystat;
1884
Stephen Hemmingerebc646f2006-10-17 10:23:56 -07001885 if (!netif_running(dev))
1886 return;
1887
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001888 spin_lock(&sky2->phy_lock);
1889 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
1890 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
1891
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001892 if (netif_msg_intr(sky2))
1893 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
1894 sky2->netdev->name, istatus, phystat);
1895
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07001896 if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001897 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001898 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001899 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001900 }
1901
Stephen Hemminger793b8832005-09-14 16:06:14 -07001902 if (istatus & PHY_M_IS_LSP_CHANGE)
1903 sky2->speed = sky2_phy_speed(hw, phystat);
1904
1905 if (istatus & PHY_M_IS_DUP_CHANGE)
1906 sky2->duplex =
1907 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1908
1909 if (istatus & PHY_M_IS_LST_CHANGE) {
1910 if (phystat & PHY_M_PS_LINK_UP)
1911 sky2_link_up(sky2);
1912 else
1913 sky2_link_down(sky2);
1914 }
1915out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001916 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001917}
1918
Stephen Hemminger62335ab2007-02-06 10:45:42 -08001919/* Transmit timeout is only called if we are running, carrier is up
Stephen Hemminger302d1252006-01-17 13:43:20 -08001920 * and tx queue is full (stopped).
1921 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001922static void sky2_tx_timeout(struct net_device *dev)
1923{
1924 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001925 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001926
1927 if (netif_msg_timer(sky2))
1928 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
1929
Stephen Hemminger8f246642006-03-20 15:48:21 -08001930 printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
Stephen Hemminger62335ab2007-02-06 10:45:42 -08001931 dev->name, sky2->tx_cons, sky2->tx_prod,
1932 sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
1933 sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001934
Stephen Hemminger81906792007-02-15 16:40:33 -08001935 /* can't restart safely under softirq */
1936 schedule_work(&hw->restart_work);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001937}
1938
1939static int sky2_change_mtu(struct net_device *dev, int new_mtu)
1940{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001941 struct sky2_port *sky2 = netdev_priv(dev);
1942 struct sky2_hw *hw = sky2->hw;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001943 unsigned port = sky2->port;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001944 int err;
1945 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001946 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001947
1948 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
1949 return -EINVAL;
1950
Stephen Hemmingerd2adf4f2007-04-11 14:48:02 -07001951 if (new_mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_FE)
1952 return -EINVAL;
1953
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001954 if (!netif_running(dev)) {
1955 dev->mtu = new_mtu;
1956 return 0;
1957 }
1958
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001959 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001960 sky2_write32(hw, B0_IMSK, 0);
1961
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001962 dev->trans_start = jiffies; /* prevent tx timeout */
1963 netif_stop_queue(dev);
1964 netif_poll_disable(hw->dev[0]);
1965
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001966 synchronize_irq(hw->pdev->irq);
1967
Stephen Hemminger69161612007-06-04 17:23:26 -07001968 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX)
1969 sky2_set_tx_stfwd(hw, port);
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001970
1971 ctl = gma_read16(hw, port, GM_GP_CTRL);
1972 gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001973 sky2_rx_stop(sky2);
1974 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001975
1976 dev->mtu = new_mtu;
Stephen Hemminger14d02632006-09-26 11:57:43 -07001977
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001978 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
1979 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001980
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001981 if (dev->mtu > ETH_DATA_LEN)
1982 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001983
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001984 gma_write16(hw, port, GM_SERIAL_MODE, mode);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001985
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001986 sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001987
1988 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001989 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001990
Stephen Hemminger1b537562005-12-20 15:08:07 -08001991 if (err)
1992 dev_close(dev);
1993 else {
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07001994 gma_write16(hw, port, GM_GP_CTRL, ctl);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001995
1996 netif_poll_enable(hw->dev[0]);
1997 netif_wake_queue(dev);
1998 }
1999
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002000 return err;
2001}
2002
Stephen Hemminger14d02632006-09-26 11:57:43 -07002003/* For small just reuse existing skb for next receive */
2004static struct sk_buff *receive_copy(struct sky2_port *sky2,
2005 const struct rx_ring_info *re,
2006 unsigned length)
2007{
2008 struct sk_buff *skb;
2009
2010 skb = netdev_alloc_skb(sky2->netdev, length + 2);
2011 if (likely(skb)) {
2012 skb_reserve(skb, 2);
2013 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
2014 length, PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melod626f622007-03-27 18:55:52 -03002015 skb_copy_from_linear_data(re->skb, skb->data, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002016 skb->ip_summed = re->skb->ip_summed;
2017 skb->csum = re->skb->csum;
2018 pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
2019 length, PCI_DMA_FROMDEVICE);
2020 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002021 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002022 }
2023 return skb;
2024}
2025
2026/* Adjust length of skb with fragments to match received data */
2027static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
2028 unsigned int length)
2029{
2030 int i, num_frags;
2031 unsigned int size;
2032
2033 /* put header into skb */
2034 size = min(length, hdr_space);
2035 skb->tail += size;
2036 skb->len += size;
2037 length -= size;
2038
2039 num_frags = skb_shinfo(skb)->nr_frags;
2040 for (i = 0; i < num_frags; i++) {
2041 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2042
2043 if (length == 0) {
2044 /* don't need this page */
2045 __free_page(frag->page);
2046 --skb_shinfo(skb)->nr_frags;
2047 } else {
2048 size = min(length, (unsigned) PAGE_SIZE);
2049
2050 frag->size = size;
2051 skb->data_len += size;
2052 skb->truesize += size;
2053 skb->len += size;
2054 length -= size;
2055 }
2056 }
2057}
2058
2059/* Normal packet - take skb from ring element and put in a new one */
2060static struct sk_buff *receive_new(struct sky2_port *sky2,
2061 struct rx_ring_info *re,
2062 unsigned int length)
2063{
2064 struct sk_buff *skb, *nskb;
2065 unsigned hdr_space = sky2->rx_data_size;
2066
Stephen Hemminger14d02632006-09-26 11:57:43 -07002067 /* Don't be tricky about reusing pages (yet) */
2068 nskb = sky2_rx_alloc(sky2);
2069 if (unlikely(!nskb))
2070 return NULL;
2071
2072 skb = re->skb;
2073 sky2_rx_unmap_skb(sky2->hw->pdev, re);
2074
2075 prefetch(skb->data);
2076 re->skb = nskb;
2077 sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
2078
2079 if (skb_shinfo(skb)->nr_frags)
2080 skb_put_frags(skb, hdr_space, length);
2081 else
Stephen Hemminger489b10c2006-10-03 16:39:12 -07002082 skb_put(skb, length);
Stephen Hemminger14d02632006-09-26 11:57:43 -07002083 return skb;
2084}
2085
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002086/*
2087 * Receive one packet.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002088 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002089 */
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002090static struct sk_buff *sky2_receive(struct net_device *dev,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002091 u16 length, u32 status)
2092{
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002093 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger291ea612006-09-26 11:57:41 -07002094 struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002095 struct sk_buff *skb = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002096
2097 if (unlikely(netif_msg_rx_status(sky2)))
2098 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002099 dev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002100
Stephen Hemminger793b8832005-09-14 16:06:14 -07002101 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08002102 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002103
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002104 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002105 goto error;
2106
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08002107 if (!(status & GMR_FS_RX_OK))
2108 goto resubmit;
2109
Stephen Hemminger71749532007-07-09 15:33:40 -07002110 if (status >> 16 != length)
2111 goto len_mismatch;
2112
Stephen Hemminger14d02632006-09-26 11:57:43 -07002113 if (length < copybreak)
2114 skb = receive_copy(sky2, re, length);
2115 else
2116 skb = receive_new(sky2, re, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002117resubmit:
Stephen Hemminger14d02632006-09-26 11:57:43 -07002118 sky2_rx_submit(sky2, re);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002119
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002120 return skb;
2121
Stephen Hemminger71749532007-07-09 15:33:40 -07002122len_mismatch:
2123 /* Truncation of overlength packets
2124 causes PHY length to not match MAC length */
2125 ++sky2->net_stats.rx_length_errors;
2126
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002127error:
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002128 ++sky2->net_stats.rx_errors;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002129 if (status & GMR_FS_RX_FF_OV) {
Stephen Hemmingera79abdc62007-02-15 16:40:34 -08002130 sky2->net_stats.rx_over_errors++;
Stephen Hemmingerb6d77732006-10-17 10:24:16 -07002131 goto resubmit;
2132 }
Stephen Hemminger6e15b712005-12-20 15:08:09 -08002133
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002134 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002135 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002136 dev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002137
2138 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002139 sky2->net_stats.rx_length_errors++;
2140 if (status & GMR_FS_FRAGMENT)
2141 sky2->net_stats.rx_frame_errors++;
2142 if (status & GMR_FS_CRC_ERR)
2143 sky2->net_stats.rx_crc_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07002144
Stephen Hemminger793b8832005-09-14 16:06:14 -07002145 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002146}
2147
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002148/* Transmit complete */
2149static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002150{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002151 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08002152
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002153 if (netif_running(dev)) {
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002154 netif_tx_lock(dev);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002155 sky2_tx_complete(sky2, last);
Stephen Hemminger2bb8c262006-09-26 11:57:42 -07002156 netif_tx_unlock(dev);
shemminger@osdl.org22247952005-11-30 11:45:19 -08002157 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002158}
2159
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002160/* Process status response ring */
2161static int sky2_status_intr(struct sky2_hw *hw, int to_do)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002162{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002163 int work_done = 0;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002164 unsigned rx[2] = { 0, 0 };
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002165 u16 hwidx = sky2_read16(hw, STAT_PUT_IDX);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002166
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08002167 rmb();
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002168
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002169 while (hw->st_idx != hwidx) {
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002170 struct sky2_port *sky2;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002171 struct sky2_status_le *le = hw->st_le + hw->st_idx;
Stephen Hemminger69161612007-06-04 17:23:26 -07002172 unsigned port = le->css & CSS_LINK_BIT;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002173 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002174 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002175 u32 status;
2176 u16 length;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002177
Stephen Hemmingercb5d9542006-05-08 15:11:29 -07002178 hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07002179
Stephen Hemminger69161612007-06-04 17:23:26 -07002180 dev = hw->dev[port];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002181 sky2 = netdev_priv(dev);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07002182 length = le16_to_cpu(le->length);
2183 status = le32_to_cpu(le->status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002184
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002185 switch (le->opcode & ~HW_OWNER) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002186 case OP_RXSTAT:
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002187 ++rx[port];
shemminger@osdl.org497d7c82006-08-28 10:00:46 -07002188 skb = sky2_receive(dev, length, status);
Stephen Hemminger3225b912007-05-14 12:38:12 -07002189 if (unlikely(!skb)) {
2190 sky2->net_stats.rx_dropped++;
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002191 break;
Stephen Hemminger3225b912007-05-14 12:38:12 -07002192 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002193
Stephen Hemminger69161612007-06-04 17:23:26 -07002194 /* This chip reports checksum status differently */
2195 if (hw->chip_id == CHIP_ID_YUKON_EX) {
2196 if (sky2->rx_csum &&
2197 (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
2198 (le->css & CSS_TCPUDPCSOK))
2199 skb->ip_summed = CHECKSUM_UNNECESSARY;
2200 else
2201 skb->ip_summed = CHECKSUM_NONE;
2202 }
2203
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002204 skb->protocol = eth_type_trans(skb, dev);
shemminger@linux-foundation.org2bf56fe2007-01-26 11:38:39 -08002205 sky2->net_stats.rx_packets++;
2206 sky2->net_stats.rx_bytes += skb->len;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002207 dev->last_rx = jiffies;
2208
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002209#ifdef SKY2_VLAN_TAG_USED
2210 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
2211 vlan_hwaccel_receive_skb(skb,
2212 sky2->vlgrp,
2213 be16_to_cpu(sky2->rx_tag));
2214 } else
2215#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002216 netif_receive_skb(skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002217
Stephen Hemminger22e11702006-07-12 15:23:48 -07002218 /* Stop after net poll weight */
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002219 if (++work_done >= to_do)
2220 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002221 break;
2222
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002223#ifdef SKY2_VLAN_TAG_USED
2224 case OP_RXVLAN:
2225 sky2->rx_tag = length;
2226 break;
2227
2228 case OP_RXCHKSVLAN:
2229 sky2->rx_tag = length;
2230 /* fall through */
2231#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002232 case OP_RXCHKS:
Stephen Hemminger87418302007-03-08 12:42:30 -08002233 if (!sky2->rx_csum)
2234 break;
2235
Stephen Hemminger69161612007-06-04 17:23:26 -07002236 if (hw->chip_id == CHIP_ID_YUKON_EX)
2237 break;
2238
Stephen Hemminger87418302007-03-08 12:42:30 -08002239 /* Both checksum counters are programmed to start at
2240 * the same offset, so unless there is a problem they
2241 * should match. This failure is an early indication that
2242 * hardware receive checksumming won't work.
2243 */
2244 if (likely(status >> 16 == (status & 0xffff))) {
2245 skb = sky2->rx_ring[sky2->rx_next].skb;
2246 skb->ip_summed = CHECKSUM_COMPLETE;
2247 skb->csum = status & 0xffff;
2248 } else {
2249 printk(KERN_NOTICE PFX "%s: hardware receive "
2250 "checksum problem (status = %#x)\n",
2251 dev->name, status);
2252 sky2->rx_csum = 0;
2253 sky2_write32(sky2->hw,
Stephen Hemminger69161612007-06-04 17:23:26 -07002254 Q_ADDR(rxqaddr[port], Q_CSR),
Stephen Hemminger87418302007-03-08 12:42:30 -08002255 BMU_DIS_RX_CHKSUM);
2256 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002257 break;
2258
2259 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08002260 /* TX index reports status for both ports */
Stephen Hemmingerf55925d2006-05-08 15:11:28 -07002261 BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
2262 sky2_tx_done(hw->dev[0], status & 0xfff);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002263 if (hw->dev[1])
2264 sky2_tx_done(hw->dev[1],
2265 ((status >> 24) & 0xff)
2266 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002267 break;
2268
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002269 default:
2270 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07002271 printk(KERN_WARNING PFX
Stephen Hemmingere71ebd72006-05-08 15:11:31 -07002272 "unknown status opcode 0x%x\n", le->opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002273 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002274 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002275
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002276 /* Fully processed status ring so clear irq */
2277 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2278
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08002279exit_loop:
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002280 if (rx[0])
2281 sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002282
Stephen Hemminger55c9dd32007-07-09 15:33:37 -07002283 if (rx[1])
2284 sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
Stephen Hemminger22e11702006-07-12 15:23:48 -07002285
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002286 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002287}
2288
2289static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
2290{
2291 struct net_device *dev = hw->dev[port];
2292
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002293 if (net_ratelimit())
2294 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
2295 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002296
2297 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002298 if (net_ratelimit())
2299 printk(KERN_ERR PFX "%s: ram data read parity error\n",
2300 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002301 /* Clear IRQ */
2302 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
2303 }
2304
2305 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002306 if (net_ratelimit())
2307 printk(KERN_ERR PFX "%s: ram data write parity error\n",
2308 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002309
2310 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
2311 }
2312
2313 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002314 if (net_ratelimit())
2315 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002316 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
2317 }
2318
2319 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002320 if (net_ratelimit())
2321 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002322 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
2323 }
2324
2325 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002326 if (net_ratelimit())
2327 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
2328 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002329 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
2330 }
2331}
2332
2333static void sky2_hw_intr(struct sky2_hw *hw)
2334{
2335 u32 status = sky2_read32(hw, B0_HWE_ISRC);
2336
Stephen Hemminger793b8832005-09-14 16:06:14 -07002337 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002338 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002339
2340 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002341 u16 pci_err;
2342
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002343 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002344 if (net_ratelimit())
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002345 dev_err(&hw->pdev->dev, "PCI hardware error (0x%x)\n",
2346 pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002347
2348 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002349 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger91aeb3e2006-09-26 11:57:38 -07002350 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002351 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2352 }
2353
2354 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002355 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002356 u32 pex_err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002357
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002358 pex_err = sky2_pci_read32(hw, PEX_UNC_ERR_STAT);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002359
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002360 if (net_ratelimit())
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002361 dev_err(&hw->pdev->dev, "PCI Express error (0x%x)\n",
2362 pex_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002363
2364 /* clear the interrupt */
2365 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002366 sky2_pci_write32(hw, PEX_UNC_ERR_STAT,
2367 0xffffffffUL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002368 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2369
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002370 if (pex_err & PEX_FATAL_ERRORS) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002371 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2372 hwmsk &= ~Y2_IS_PCI_EXP;
2373 sky2_write32(hw, B0_HWE_IMSK, hwmsk);
2374 }
2375 }
2376
2377 if (status & Y2_HWE_L1_MASK)
2378 sky2_hw_error(hw, 0, status);
2379 status >>= 8;
2380 if (status & Y2_HWE_L1_MASK)
2381 sky2_hw_error(hw, 1, status);
2382}
2383
2384static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2385{
2386 struct net_device *dev = hw->dev[port];
2387 struct sky2_port *sky2 = netdev_priv(dev);
2388 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2389
2390 if (netif_msg_intr(sky2))
2391 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2392 dev->name, status);
2393
Stephen Hemmingera3caead2007-05-14 12:38:13 -07002394 if (status & GM_IS_RX_CO_OV)
2395 gma_read16(hw, port, GM_RX_IRQ_SRC);
2396
2397 if (status & GM_IS_TX_CO_OV)
2398 gma_read16(hw, port, GM_TX_IRQ_SRC);
2399
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002400 if (status & GM_IS_RX_FF_OR) {
2401 ++sky2->net_stats.rx_fifo_errors;
2402 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2403 }
2404
2405 if (status & GM_IS_TX_FF_UR) {
2406 ++sky2->net_stats.tx_fifo_errors;
2407 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2408 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002409}
2410
Stephen Hemminger40b01722007-04-11 14:47:59 -07002411/* This should never happen it is a bug. */
2412static void sky2_le_error(struct sky2_hw *hw, unsigned port,
2413 u16 q, unsigned ring_size)
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002414{
2415 struct net_device *dev = hw->dev[port];
2416 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger40b01722007-04-11 14:47:59 -07002417 unsigned idx;
2418 const u64 *le = (q == Q_R1 || q == Q_R2)
2419 ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002420
Stephen Hemminger40b01722007-04-11 14:47:59 -07002421 idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
2422 printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
2423 dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
2424 (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002425
Stephen Hemminger40b01722007-04-11 14:47:59 -07002426 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002427}
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002428
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002429/* If idle then force a fake soft NAPI poll once a second
2430 * to work around cases where sharing an edge triggered interrupt.
2431 */
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09002432static inline void sky2_idle_start(struct sky2_hw *hw)
2433{
2434 if (idle_timeout > 0)
2435 mod_timer(&hw->idle_timer,
2436 jiffies + msecs_to_jiffies(idle_timeout));
2437}
2438
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002439static void sky2_idle(unsigned long arg)
2440{
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002441 struct sky2_hw *hw = (struct sky2_hw *) arg;
2442 struct net_device *dev = hw->dev[0];
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002443
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002444 if (__netif_rx_schedule_prep(dev))
2445 __netif_rx_schedule(dev);
Stephen Hemminger01bd7562006-05-08 15:11:30 -07002446
2447 mod_timer(&hw->idle_timer, jiffies + msecs_to_jiffies(idle_timeout));
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07002448}
2449
Stephen Hemminger40b01722007-04-11 14:47:59 -07002450/* Hardware/software error handling */
2451static void sky2_err_intr(struct sky2_hw *hw, u32 status)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002452{
Stephen Hemminger40b01722007-04-11 14:47:59 -07002453 if (net_ratelimit())
2454 dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002455
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002456 if (status & Y2_IS_HW_ERR)
2457 sky2_hw_intr(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002458
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002459 if (status & Y2_IS_IRQ_MAC1)
2460 sky2_mac_intr(hw, 0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002461
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002462 if (status & Y2_IS_IRQ_MAC2)
2463 sky2_mac_intr(hw, 1);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002464
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002465 if (status & Y2_IS_CHK_RX1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002466 sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002467
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002468 if (status & Y2_IS_CHK_RX2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002469 sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002470
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002471 if (status & Y2_IS_CHK_TXA1)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002472 sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
Stephen Hemmingerd2579242006-03-20 15:48:22 -08002473
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002474 if (status & Y2_IS_CHK_TXA2)
Stephen Hemminger40b01722007-04-11 14:47:59 -07002475 sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
2476}
2477
2478static int sky2_poll(struct net_device *dev0, int *budget)
2479{
2480 struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
Stephen Hemminger5c11ce72007-07-09 15:33:36 -07002481 int work_done;
Stephen Hemminger40b01722007-04-11 14:47:59 -07002482 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
2483
2484 if (unlikely(status & Y2_IS_ERROR))
2485 sky2_err_intr(hw, status);
2486
2487 if (status & Y2_IS_IRQ_PHY1)
2488 sky2_phy_intr(hw, 0);
2489
2490 if (status & Y2_IS_IRQ_PHY2)
2491 sky2_phy_intr(hw, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002492
Stephen Hemminger5c11ce72007-07-09 15:33:36 -07002493 work_done = sky2_status_intr(hw, min(dev0->quota, *budget));
2494 *budget -= work_done;
2495 dev0->quota -= work_done;
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002496
Stephen Hemminger5c11ce72007-07-09 15:33:36 -07002497 /* More work? */
2498 if (hw->st_idx != sky2_read16(hw, STAT_PUT_IDX))
Stephen Hemminger1e5f1282006-05-08 15:11:27 -07002499 return 1;
Stephen Hemminger5c11ce72007-07-09 15:33:36 -07002500
2501 /* Bug/Errata workaround?
2502 * Need to kick the TX irq moderation timer.
2503 */
2504 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
2505 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
2506 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
Stephen Hemmingerfe2a24d2006-08-01 11:55:23 -07002507 }
Stephen Hemminger5c11ce72007-07-09 15:33:36 -07002508 netif_rx_complete(dev0);
2509
2510 sky2_read32(hw, B0_Y2_SP_LISR);
2511 return 0;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002512}
2513
David Howells7d12e782006-10-05 14:55:46 +01002514static irqreturn_t sky2_intr(int irq, void *dev_id)
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002515{
2516 struct sky2_hw *hw = dev_id;
2517 struct net_device *dev0 = hw->dev[0];
2518 u32 status;
2519
2520 /* Reading this mask interrupts as side effect */
2521 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2522 if (status == 0 || status == ~0)
2523 return IRQ_NONE;
2524
2525 prefetch(&hw->st_le[hw->st_idx]);
2526 if (likely(__netif_rx_schedule_prep(dev0)))
2527 __netif_rx_schedule(dev0);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002528
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002529 return IRQ_HANDLED;
2530}
2531
2532#ifdef CONFIG_NET_POLL_CONTROLLER
2533static void sky2_netpoll(struct net_device *dev)
2534{
2535 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger88d11362006-06-16 12:10:46 -07002536 struct net_device *dev0 = sky2->hw->dev[0];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002537
Stephen Hemminger88d11362006-06-16 12:10:46 -07002538 if (netif_running(dev) && __netif_rx_schedule_prep(dev0))
2539 __netif_rx_schedule(dev0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002540}
2541#endif
2542
2543/* Chip internal frequency for clock calculations */
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002544static inline u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002545{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002546 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002547 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002548 case CHIP_ID_YUKON_EC_U:
Stephen Hemminger93745492007-02-06 10:45:43 -08002549 case CHIP_ID_YUKON_EX:
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002550 return 125; /* 125 Mhz */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002551 case CHIP_ID_YUKON_FE:
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002552 return 100; /* 100 Mhz */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002553 default: /* YUKON_XL */
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002554 return 156; /* 156 Mhz */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002555 }
2556}
2557
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002558static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2559{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002560 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002561}
2562
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002563static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2564{
2565 return clk / sky2_mhz(hw);
2566}
2567
2568
Stephen Hemmingere3173832007-02-06 10:45:39 -08002569static int __devinit sky2_init(struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002570{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002571 u8 t8;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002572
Stephen Hemminger451af332007-06-04 17:23:24 -07002573 /* Enable all clocks */
2574 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
2575
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002576 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002577
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002578 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
2579 if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002580 dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
2581 hw->chip_id);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002582 return -EOPNOTSUPP;
2583 }
2584
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002585 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2586
2587 /* This rev is really old, and requires untested workarounds */
2588 if (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == CHIP_REV_YU_EC_A1) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08002589 dev_err(&hw->pdev->dev, "unsupported revision Yukon-%s (0x%x) rev %d\n",
2590 yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
2591 hw->chip_id, hw->chip_rev);
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002592 return -EOPNOTSUPP;
2593 }
2594
Stephen Hemmingere3173832007-02-06 10:45:39 -08002595 hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
2596 hw->ports = 1;
2597 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2598 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2599 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2600 ++hw->ports;
2601 }
2602
2603 return 0;
2604}
2605
2606static void sky2_reset(struct sky2_hw *hw)
2607{
2608 u16 status;
2609 int i;
2610
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002611 /* disable ASF */
Stephen Hemminger4f44d8b2007-04-11 14:48:00 -07002612 if (hw->chip_id == CHIP_ID_YUKON_EX) {
2613 status = sky2_read16(hw, HCU_CCSR);
2614 status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
2615 HCU_CCSR_UC_STATE_MSK);
2616 sky2_write16(hw, HCU_CCSR, status);
2617 } else
2618 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2619 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002620
2621 /* do a SW reset */
2622 sky2_write8(hw, B0_CTST, CS_RST_SET);
2623 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2624
2625 /* clear PCI errors, if any */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002626 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger2d42d212006-01-30 11:37:55 -08002627
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002628 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002629 sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);
2630
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002631
2632 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2633
2634 /* clear any PEX errors */
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002635 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
2636 sky2_pci_write32(hw, PEX_UNC_ERR_STAT, 0xffffffffUL);
2637
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002638
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08002639 sky2_power_on(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002640
2641 for (i = 0; i < hw->ports; i++) {
2642 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2643 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
Stephen Hemminger69161612007-06-04 17:23:26 -07002644
2645 if (hw->chip_id == CHIP_ID_YUKON_EX)
2646 sky2_write16(hw, SK_REG(i, GMAC_CTRL),
2647 GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
2648 | GMC_BYP_RETR_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002649 }
2650
2651 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2652
Stephen Hemminger793b8832005-09-14 16:06:14 -07002653 /* Clear I2C IRQ noise */
2654 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002655
2656 /* turn off hardware timer (unused) */
2657 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2658 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002659
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002660 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2661
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002662 /* Turn off descriptor polling */
2663 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002664
2665 /* Turn off receive timestamp */
2666 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002667 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002668
2669 /* enable the Tx Arbiters */
2670 for (i = 0; i < hw->ports; i++)
2671 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2672
2673 /* Initialize ram interface */
2674 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002675 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002676
2677 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
2678 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
2679 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
2680 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
2681 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
2682 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
2683 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
2684 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
2685 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
2686 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
2687 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
2688 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
2689 }
2690
Stephen Hemminger7bd656d2006-10-09 14:40:38 -07002691 sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002692
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002693 for (i = 0; i < hw->ports; i++)
shemminger@osdl.orgd3bcfbe2006-08-28 10:00:51 -07002694 sky2_gmac_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002695
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002696 memset(hw->st_le, 0, STATUS_LE_BYTES);
2697 hw->st_idx = 0;
2698
2699 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
2700 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
2701
2702 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002703 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002704
2705 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002706 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002707
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002708 sky2_write16(hw, STAT_TX_IDX_TH, 10);
2709 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002710
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002711 /* set Status-FIFO ISR watermark */
2712 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
2713 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
2714 else
2715 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002716
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002717 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002718 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
2719 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002720
Stephen Hemminger793b8832005-09-14 16:06:14 -07002721 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002722 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
2723
2724 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2725 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2726 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
Stephen Hemmingere3173832007-02-06 10:45:39 -08002727}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002728
Stephen Hemminger81906792007-02-15 16:40:33 -08002729static void sky2_restart(struct work_struct *work)
2730{
2731 struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
2732 struct net_device *dev;
2733 int i, err;
2734
Stephen Hemminger81906792007-02-15 16:40:33 -08002735 del_timer_sync(&hw->idle_timer);
2736
2737 rtnl_lock();
2738 sky2_write32(hw, B0_IMSK, 0);
2739 sky2_read32(hw, B0_IMSK);
2740
2741 netif_poll_disable(hw->dev[0]);
2742
2743 for (i = 0; i < hw->ports; i++) {
2744 dev = hw->dev[i];
2745 if (netif_running(dev))
2746 sky2_down(dev);
2747 }
2748
2749 sky2_reset(hw);
2750 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
2751 netif_poll_enable(hw->dev[0]);
2752
2753 for (i = 0; i < hw->ports; i++) {
2754 dev = hw->dev[i];
2755 if (netif_running(dev)) {
2756 err = sky2_up(dev);
2757 if (err) {
2758 printk(KERN_INFO PFX "%s: could not restart %d\n",
2759 dev->name, err);
2760 dev_close(dev);
2761 }
2762 }
2763 }
2764
2765 sky2_idle_start(hw);
2766
2767 rtnl_unlock();
2768}
2769
Stephen Hemmingere3173832007-02-06 10:45:39 -08002770static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
2771{
2772 return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
2773}
2774
2775static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2776{
2777 const struct sky2_port *sky2 = netdev_priv(dev);
2778
2779 wol->supported = sky2_wol_supported(sky2->hw);
2780 wol->wolopts = sky2->wol;
2781}
2782
2783static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
2784{
2785 struct sky2_port *sky2 = netdev_priv(dev);
2786 struct sky2_hw *hw = sky2->hw;
2787
2788 if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
2789 return -EOPNOTSUPP;
2790
2791 sky2->wol = wol->wolopts;
2792
Stephen Hemminger69161612007-06-04 17:23:26 -07002793 if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX)
Stephen Hemmingere3173832007-02-06 10:45:39 -08002794 sky2_write32(hw, B0_CTST, sky2->wol
2795 ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
2796
2797 if (!netif_running(dev))
2798 sky2_wol_init(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002799 return 0;
2800}
2801
Stephen Hemminger28bd1812006-01-17 13:43:19 -08002802static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002803{
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002804 if (sky2_is_copper(hw)) {
2805 u32 modes = SUPPORTED_10baseT_Half
2806 | SUPPORTED_10baseT_Full
2807 | SUPPORTED_100baseT_Half
2808 | SUPPORTED_100baseT_Full
2809 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002810
2811 if (hw->chip_id != CHIP_ID_YUKON_FE)
2812 modes |= SUPPORTED_1000baseT_Half
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002813 | SUPPORTED_1000baseT_Full;
2814 return modes;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002815 } else
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002816 return SUPPORTED_1000baseT_Half
2817 | SUPPORTED_1000baseT_Full
2818 | SUPPORTED_Autoneg
2819 | SUPPORTED_FIBRE;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002820}
2821
Stephen Hemminger793b8832005-09-14 16:06:14 -07002822static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002823{
2824 struct sky2_port *sky2 = netdev_priv(dev);
2825 struct sky2_hw *hw = sky2->hw;
2826
2827 ecmd->transceiver = XCVR_INTERNAL;
2828 ecmd->supported = sky2_supported_modes(hw);
2829 ecmd->phy_address = PHY_ADDR_MARV;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002830 if (sky2_is_copper(hw)) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002831 ecmd->supported = SUPPORTED_10baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002832 | SUPPORTED_10baseT_Full
2833 | SUPPORTED_100baseT_Half
2834 | SUPPORTED_100baseT_Full
2835 | SUPPORTED_1000baseT_Half
2836 | SUPPORTED_1000baseT_Full
2837 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002838 ecmd->port = PORT_TP;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002839 ecmd->speed = sky2->speed;
2840 } else {
2841 ecmd->speed = SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002842 ecmd->port = PORT_FIBRE;
Stephen Hemmingerb89165f2006-09-06 12:44:53 -07002843 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002844
2845 ecmd->advertising = sky2->advertising;
2846 ecmd->autoneg = sky2->autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002847 ecmd->duplex = sky2->duplex;
2848 return 0;
2849}
2850
2851static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
2852{
2853 struct sky2_port *sky2 = netdev_priv(dev);
2854 const struct sky2_hw *hw = sky2->hw;
2855 u32 supported = sky2_supported_modes(hw);
2856
2857 if (ecmd->autoneg == AUTONEG_ENABLE) {
2858 ecmd->advertising = supported;
2859 sky2->duplex = -1;
2860 sky2->speed = -1;
2861 } else {
2862 u32 setting;
2863
Stephen Hemminger793b8832005-09-14 16:06:14 -07002864 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002865 case SPEED_1000:
2866 if (ecmd->duplex == DUPLEX_FULL)
2867 setting = SUPPORTED_1000baseT_Full;
2868 else if (ecmd->duplex == DUPLEX_HALF)
2869 setting = SUPPORTED_1000baseT_Half;
2870 else
2871 return -EINVAL;
2872 break;
2873 case SPEED_100:
2874 if (ecmd->duplex == DUPLEX_FULL)
2875 setting = SUPPORTED_100baseT_Full;
2876 else if (ecmd->duplex == DUPLEX_HALF)
2877 setting = SUPPORTED_100baseT_Half;
2878 else
2879 return -EINVAL;
2880 break;
2881
2882 case SPEED_10:
2883 if (ecmd->duplex == DUPLEX_FULL)
2884 setting = SUPPORTED_10baseT_Full;
2885 else if (ecmd->duplex == DUPLEX_HALF)
2886 setting = SUPPORTED_10baseT_Half;
2887 else
2888 return -EINVAL;
2889 break;
2890 default:
2891 return -EINVAL;
2892 }
2893
2894 if ((setting & supported) == 0)
2895 return -EINVAL;
2896
2897 sky2->speed = ecmd->speed;
2898 sky2->duplex = ecmd->duplex;
2899 }
2900
2901 sky2->autoneg = ecmd->autoneg;
2902 sky2->advertising = ecmd->advertising;
2903
Stephen Hemminger1b537562005-12-20 15:08:07 -08002904 if (netif_running(dev))
2905 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002906
2907 return 0;
2908}
2909
2910static void sky2_get_drvinfo(struct net_device *dev,
2911 struct ethtool_drvinfo *info)
2912{
2913 struct sky2_port *sky2 = netdev_priv(dev);
2914
2915 strcpy(info->driver, DRV_NAME);
2916 strcpy(info->version, DRV_VERSION);
2917 strcpy(info->fw_version, "N/A");
2918 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
2919}
2920
2921static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002922 char name[ETH_GSTRING_LEN];
2923 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002924} sky2_stats[] = {
2925 { "tx_bytes", GM_TXO_OK_HI },
2926 { "rx_bytes", GM_RXO_OK_HI },
2927 { "tx_broadcast", GM_TXF_BC_OK },
2928 { "rx_broadcast", GM_RXF_BC_OK },
2929 { "tx_multicast", GM_TXF_MC_OK },
2930 { "rx_multicast", GM_RXF_MC_OK },
2931 { "tx_unicast", GM_TXF_UC_OK },
2932 { "rx_unicast", GM_RXF_UC_OK },
2933 { "tx_mac_pause", GM_TXF_MPAUSE },
2934 { "rx_mac_pause", GM_RXF_MPAUSE },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002935 { "collisions", GM_TXF_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002936 { "late_collision",GM_TXF_LAT_COL },
2937 { "aborted", GM_TXF_ABO_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002938 { "single_collisions", GM_TXF_SNG_COL },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002939 { "multi_collisions", GM_TXF_MUL_COL },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002940
Stephen Hemmingerd2604542006-03-23 08:51:36 -08002941 { "rx_short", GM_RXF_SHT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002942 { "rx_runt", GM_RXE_FRAG },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002943 { "rx_64_byte_packets", GM_RXF_64B },
2944 { "rx_65_to_127_byte_packets", GM_RXF_127B },
2945 { "rx_128_to_255_byte_packets", GM_RXF_255B },
2946 { "rx_256_to_511_byte_packets", GM_RXF_511B },
2947 { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
2948 { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
2949 { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002950 { "rx_too_long", GM_RXF_LNG_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002951 { "rx_fifo_overflow", GM_RXE_FIFO_OV },
2952 { "rx_jabber", GM_RXF_JAB_PKT },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002953 { "rx_fcs_error", GM_RXF_FCS_ERR },
Stephen Hemmingereadfa7d2006-03-22 10:38:45 -08002954
2955 { "tx_64_byte_packets", GM_TXF_64B },
2956 { "tx_65_to_127_byte_packets", GM_TXF_127B },
2957 { "tx_128_to_255_byte_packets", GM_TXF_255B },
2958 { "tx_256_to_511_byte_packets", GM_TXF_511B },
2959 { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
2960 { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
2961 { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
2962 { "tx_fifo_underrun", GM_TXE_FIFO_UR },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002963};
2964
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002965static u32 sky2_get_rx_csum(struct net_device *dev)
2966{
2967 struct sky2_port *sky2 = netdev_priv(dev);
2968
2969 return sky2->rx_csum;
2970}
2971
2972static int sky2_set_rx_csum(struct net_device *dev, u32 data)
2973{
2974 struct sky2_port *sky2 = netdev_priv(dev);
2975
2976 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002977
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002978 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2979 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
2980
2981 return 0;
2982}
2983
2984static u32 sky2_get_msglevel(struct net_device *netdev)
2985{
2986 struct sky2_port *sky2 = netdev_priv(netdev);
2987 return sky2->msg_enable;
2988}
2989
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002990static int sky2_nway_reset(struct net_device *dev)
2991{
2992 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002993
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07002994 if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002995 return -EINVAL;
2996
Stephen Hemminger1b537562005-12-20 15:08:07 -08002997 sky2_phy_reinit(sky2);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002998
2999 return 0;
3000}
3001
Stephen Hemminger793b8832005-09-14 16:06:14 -07003002static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003003{
3004 struct sky2_hw *hw = sky2->hw;
3005 unsigned port = sky2->port;
3006 int i;
3007
3008 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003009 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003010 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07003011 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003012
Stephen Hemminger793b8832005-09-14 16:06:14 -07003013 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003014 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
3015}
3016
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003017static void sky2_set_msglevel(struct net_device *netdev, u32 value)
3018{
3019 struct sky2_port *sky2 = netdev_priv(netdev);
3020 sky2->msg_enable = value;
3021}
3022
3023static int sky2_get_stats_count(struct net_device *dev)
3024{
3025 return ARRAY_SIZE(sky2_stats);
3026}
3027
3028static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003029 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003030{
3031 struct sky2_port *sky2 = netdev_priv(dev);
3032
Stephen Hemminger793b8832005-09-14 16:06:14 -07003033 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003034}
3035
Stephen Hemminger793b8832005-09-14 16:06:14 -07003036static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003037{
3038 int i;
3039
3040 switch (stringset) {
3041 case ETH_SS_STATS:
3042 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
3043 memcpy(data + i * ETH_GSTRING_LEN,
3044 sky2_stats[i].name, ETH_GSTRING_LEN);
3045 break;
3046 }
3047}
3048
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003049static struct net_device_stats *sky2_get_stats(struct net_device *dev)
3050{
3051 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003052 return &sky2->net_stats;
3053}
3054
3055static int sky2_set_mac_address(struct net_device *dev, void *p)
3056{
3057 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003058 struct sky2_hw *hw = sky2->hw;
3059 unsigned port = sky2->port;
3060 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003061
3062 if (!is_valid_ether_addr(addr->sa_data))
3063 return -EADDRNOTAVAIL;
3064
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003065 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003066 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003067 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003068 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003069 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003070
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08003071 /* virtual address for data */
3072 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
3073
3074 /* physical address: used for pause frames */
3075 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003076
3077 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003078}
3079
Stephen Hemmingera052b522006-10-17 10:24:23 -07003080static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
3081{
3082 u32 bit;
3083
3084 bit = ether_crc(ETH_ALEN, addr) & 63;
3085 filter[bit >> 3] |= 1 << (bit & 7);
3086}
3087
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003088static void sky2_set_multicast(struct net_device *dev)
3089{
3090 struct sky2_port *sky2 = netdev_priv(dev);
3091 struct sky2_hw *hw = sky2->hw;
3092 unsigned port = sky2->port;
3093 struct dev_mc_list *list = dev->mc_list;
3094 u16 reg;
3095 u8 filter[8];
Stephen Hemmingera052b522006-10-17 10:24:23 -07003096 int rx_pause;
3097 static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003098
Stephen Hemmingera052b522006-10-17 10:24:23 -07003099 rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003100 memset(filter, 0, sizeof(filter));
3101
3102 reg = gma_read16(hw, port, GM_RX_CTRL);
3103 reg |= GM_RXCR_UCF_ENA;
3104
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07003105 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003106 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemmingera052b522006-10-17 10:24:23 -07003107 else if (dev->flags & IFF_ALLMULTI)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003108 memset(filter, 0xff, sizeof(filter));
Stephen Hemmingera052b522006-10-17 10:24:23 -07003109 else if (dev->mc_count == 0 && !rx_pause)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003110 reg &= ~GM_RXCR_MCF_ENA;
3111 else {
3112 int i;
3113 reg |= GM_RXCR_MCF_ENA;
3114
Stephen Hemmingera052b522006-10-17 10:24:23 -07003115 if (rx_pause)
3116 sky2_add_filter(filter, pause_mc_addr);
3117
3118 for (i = 0; list && i < dev->mc_count; i++, list = list->next)
3119 sky2_add_filter(filter, list->dmi_addr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003120 }
3121
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003122 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003123 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003124 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003125 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003126 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003127 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003128 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07003129 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003130
3131 gma_write16(hw, port, GM_RX_CTRL, reg);
3132}
3133
3134/* Can have one global because blinking is controlled by
3135 * ethtool and that is always under RTNL mutex
3136 */
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003137static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003138{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003139 u16 pg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003140
Stephen Hemminger793b8832005-09-14 16:06:14 -07003141 switch (hw->chip_id) {
3142 case CHIP_ID_YUKON_XL:
3143 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3144 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3145 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
3146 on ? (PHY_M_LEDC_LOS_CTRL(1) |
3147 PHY_M_LEDC_INIT_CTRL(7) |
3148 PHY_M_LEDC_STA1_CTRL(7) |
3149 PHY_M_LEDC_STA0_CTRL(7))
3150 : 0);
3151
3152 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3153 break;
3154
3155 default:
3156 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
Stephen Hemminger0efdf262006-12-05 12:03:41 -08003157 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
3158 on ? PHY_M_LED_ALL : 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003159 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003160}
3161
3162/* blink LED's for finding board */
3163static int sky2_phys_id(struct net_device *dev, u32 data)
3164{
3165 struct sky2_port *sky2 = netdev_priv(dev);
3166 struct sky2_hw *hw = sky2->hw;
3167 unsigned port = sky2->port;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003168 u16 ledctrl, ledover = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003169 long ms;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003170 int interrupted;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003171 int onoff = 1;
3172
Stephen Hemminger793b8832005-09-14 16:06:14 -07003173 if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003174 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
3175 else
3176 ms = data * 1000;
3177
3178 /* save initial values */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003179 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003180 if (hw->chip_id == CHIP_ID_YUKON_XL) {
3181 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3182 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3183 ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
3184 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3185 } else {
3186 ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
3187 ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
3188 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003189
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003190 interrupted = 0;
3191 while (!interrupted && ms > 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003192 sky2_led(hw, port, onoff);
3193 onoff = !onoff;
3194
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003195 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003196 interrupted = msleep_interruptible(250);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003197 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08003198
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003199 ms -= 250;
3200 }
3201
3202 /* resume regularly scheduled programming */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003203 if (hw->chip_id == CHIP_ID_YUKON_XL) {
3204 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
3205 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
3206 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
3207 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
3208 } else {
3209 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
3210 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
3211 }
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003212 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003213
3214 return 0;
3215}
3216
3217static void sky2_get_pauseparam(struct net_device *dev,
3218 struct ethtool_pauseparam *ecmd)
3219{
3220 struct sky2_port *sky2 = netdev_priv(dev);
3221
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003222 switch (sky2->flow_mode) {
3223 case FC_NONE:
3224 ecmd->tx_pause = ecmd->rx_pause = 0;
3225 break;
3226 case FC_TX:
3227 ecmd->tx_pause = 1, ecmd->rx_pause = 0;
3228 break;
3229 case FC_RX:
3230 ecmd->tx_pause = 0, ecmd->rx_pause = 1;
3231 break;
3232 case FC_BOTH:
3233 ecmd->tx_pause = ecmd->rx_pause = 1;
3234 }
3235
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003236 ecmd->autoneg = sky2->autoneg;
3237}
3238
3239static int sky2_set_pauseparam(struct net_device *dev,
3240 struct ethtool_pauseparam *ecmd)
3241{
3242 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003243
3244 sky2->autoneg = ecmd->autoneg;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003245 sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003246
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003247 if (netif_running(dev))
3248 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003249
Stephen Hemminger2eaba1a2006-09-06 12:44:47 -07003250 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003251}
3252
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003253static int sky2_get_coalesce(struct net_device *dev,
3254 struct ethtool_coalesce *ecmd)
3255{
3256 struct sky2_port *sky2 = netdev_priv(dev);
3257 struct sky2_hw *hw = sky2->hw;
3258
3259 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
3260 ecmd->tx_coalesce_usecs = 0;
3261 else {
3262 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
3263 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
3264 }
3265 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
3266
3267 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
3268 ecmd->rx_coalesce_usecs = 0;
3269 else {
3270 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
3271 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
3272 }
3273 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
3274
3275 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
3276 ecmd->rx_coalesce_usecs_irq = 0;
3277 else {
3278 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
3279 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
3280 }
3281
3282 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
3283
3284 return 0;
3285}
3286
3287/* Note: this affect both ports */
3288static int sky2_set_coalesce(struct net_device *dev,
3289 struct ethtool_coalesce *ecmd)
3290{
3291 struct sky2_port *sky2 = netdev_priv(dev);
3292 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003293 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003294
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08003295 if (ecmd->tx_coalesce_usecs > tmax ||
3296 ecmd->rx_coalesce_usecs > tmax ||
3297 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003298 return -EINVAL;
3299
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003300 if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003301 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003302 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003303 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08003304 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003305 return -EINVAL;
3306
3307 if (ecmd->tx_coalesce_usecs == 0)
3308 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
3309 else {
3310 sky2_write32(hw, STAT_TX_TIMER_INI,
3311 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
3312 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
3313 }
3314 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
3315
3316 if (ecmd->rx_coalesce_usecs == 0)
3317 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
3318 else {
3319 sky2_write32(hw, STAT_LEV_TIMER_INI,
3320 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
3321 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
3322 }
3323 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
3324
3325 if (ecmd->rx_coalesce_usecs_irq == 0)
3326 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
3327 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08003328 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08003329 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
3330 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
3331 }
3332 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
3333 return 0;
3334}
3335
Stephen Hemminger793b8832005-09-14 16:06:14 -07003336static void sky2_get_ringparam(struct net_device *dev,
3337 struct ethtool_ringparam *ering)
3338{
3339 struct sky2_port *sky2 = netdev_priv(dev);
3340
3341 ering->rx_max_pending = RX_MAX_PENDING;
3342 ering->rx_mini_max_pending = 0;
3343 ering->rx_jumbo_max_pending = 0;
3344 ering->tx_max_pending = TX_RING_SIZE - 1;
3345
3346 ering->rx_pending = sky2->rx_pending;
3347 ering->rx_mini_pending = 0;
3348 ering->rx_jumbo_pending = 0;
3349 ering->tx_pending = sky2->tx_pending;
3350}
3351
3352static int sky2_set_ringparam(struct net_device *dev,
3353 struct ethtool_ringparam *ering)
3354{
3355 struct sky2_port *sky2 = netdev_priv(dev);
3356 int err = 0;
3357
3358 if (ering->rx_pending > RX_MAX_PENDING ||
3359 ering->rx_pending < 8 ||
3360 ering->tx_pending < MAX_SKB_TX_LE ||
3361 ering->tx_pending > TX_RING_SIZE - 1)
3362 return -EINVAL;
3363
3364 if (netif_running(dev))
3365 sky2_down(dev);
3366
3367 sky2->rx_pending = ering->rx_pending;
3368 sky2->tx_pending = ering->tx_pending;
3369
Stephen Hemminger1b537562005-12-20 15:08:07 -08003370 if (netif_running(dev)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003371 err = sky2_up(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003372 if (err)
3373 dev_close(dev);
Stephen Hemminger6ed995b2005-12-20 15:08:08 -08003374 else
3375 sky2_set_multicast(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08003376 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07003377
3378 return err;
3379}
3380
Stephen Hemminger793b8832005-09-14 16:06:14 -07003381static int sky2_get_regs_len(struct net_device *dev)
3382{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003383 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003384}
3385
3386/*
3387 * Returns copy of control register region
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003388 * Note: ethtool_get_regs always provides full size (16k) buffer
Stephen Hemminger793b8832005-09-14 16:06:14 -07003389 */
3390static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
3391 void *p)
3392{
3393 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003394 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger793b8832005-09-14 16:06:14 -07003395
3396 regs->version = 1;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003397 memset(p, 0, regs->len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003398
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07003399 memcpy_fromio(p, io, B3_RAM_ADDR);
3400
Stephen Hemminger3ead5db2007-06-04 17:23:21 -07003401 /* skip diagnostic ram region */
3402 memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1, 0x2000 - B3_RI_WTO_R1);
3403
3404 /* copy GMAC registers */
3405 memcpy_fromio(p + BASE_GMAC_1, io + BASE_GMAC_1, 0x1000);
3406 if (sky2->hw->ports > 1)
3407 memcpy_fromio(p + BASE_GMAC_2, io + BASE_GMAC_2, 0x1000);
3408
Stephen Hemminger793b8832005-09-14 16:06:14 -07003409}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003410
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003411/* In order to do Jumbo packets on these chips, need to turn off the
3412 * transmit store/forward. Therefore checksum offload won't work.
3413 */
3414static int no_tx_offload(struct net_device *dev)
3415{
3416 const struct sky2_port *sky2 = netdev_priv(dev);
3417 const struct sky2_hw *hw = sky2->hw;
3418
Stephen Hemminger69161612007-06-04 17:23:26 -07003419 return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
Stephen Hemmingerb628ed92007-04-11 14:48:01 -07003420}
3421
3422static int sky2_set_tx_csum(struct net_device *dev, u32 data)
3423{
3424 if (data && no_tx_offload(dev))
3425 return -EINVAL;
3426
3427 return ethtool_op_set_tx_csum(dev, data);
3428}
3429
3430
3431static int sky2_set_tso(struct net_device *dev, u32 data)
3432{
3433 if (data && no_tx_offload(dev))
3434 return -EINVAL;
3435
3436 return ethtool_op_set_tso(dev, data);
3437}
3438
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003439static int sky2_get_eeprom_len(struct net_device *dev)
3440{
3441 struct sky2_port *sky2 = netdev_priv(dev);
3442 u16 reg2;
3443
3444 reg2 = sky2_pci_read32(sky2->hw, PCI_DEV_REG2);
3445 return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
3446}
3447
3448static u32 sky2_vpd_read(struct sky2_hw *hw, int cap, u16 offset)
3449{
3450 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
3451
3452 while (!(sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F))
3453 cpu_relax();
3454 return sky2_pci_read32(hw, cap + PCI_VPD_DATA);
3455}
3456
3457static void sky2_vpd_write(struct sky2_hw *hw, int cap, u16 offset, u32 val)
3458{
3459 sky2_pci_write32(hw, cap + PCI_VPD_DATA, val);
3460 sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
3461 do {
3462 cpu_relax();
3463 } while (sky2_pci_read16(hw, cap + PCI_VPD_ADDR) & PCI_VPD_ADDR_F);
3464}
3465
3466static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3467 u8 *data)
3468{
3469 struct sky2_port *sky2 = netdev_priv(dev);
3470 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
3471 int length = eeprom->len;
3472 u16 offset = eeprom->offset;
3473
3474 if (!cap)
3475 return -EINVAL;
3476
3477 eeprom->magic = SKY2_EEPROM_MAGIC;
3478
3479 while (length > 0) {
3480 u32 val = sky2_vpd_read(sky2->hw, cap, offset);
3481 int n = min_t(int, length, sizeof(val));
3482
3483 memcpy(data, &val, n);
3484 length -= n;
3485 data += n;
3486 offset += n;
3487 }
3488 return 0;
3489}
3490
3491static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
3492 u8 *data)
3493{
3494 struct sky2_port *sky2 = netdev_priv(dev);
3495 int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
3496 int length = eeprom->len;
3497 u16 offset = eeprom->offset;
3498
3499 if (!cap)
3500 return -EINVAL;
3501
3502 if (eeprom->magic != SKY2_EEPROM_MAGIC)
3503 return -EINVAL;
3504
3505 while (length > 0) {
3506 u32 val;
3507 int n = min_t(int, length, sizeof(val));
3508
3509 if (n < sizeof(val))
3510 val = sky2_vpd_read(sky2->hw, cap, offset);
3511 memcpy(&val, data, n);
3512
3513 sky2_vpd_write(sky2->hw, cap, offset, val);
3514
3515 length -= n;
3516 data += n;
3517 offset += n;
3518 }
3519 return 0;
3520}
3521
3522
Jeff Garzik7282d492006-09-13 14:30:00 -04003523static const struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003524 .get_settings = sky2_get_settings,
3525 .set_settings = sky2_set_settings,
3526 .get_drvinfo = sky2_get_drvinfo,
3527 .get_wol = sky2_get_wol,
3528 .set_wol = sky2_set_wol,
3529 .get_msglevel = sky2_get_msglevel,
3530 .set_msglevel = sky2_set_msglevel,
3531 .nway_reset = sky2_nway_reset,
3532 .get_regs_len = sky2_get_regs_len,
3533 .get_regs = sky2_get_regs,
3534 .get_link = ethtool_op_get_link,
3535 .get_eeprom_len = sky2_get_eeprom_len,
3536 .get_eeprom = sky2_get_eeprom,
3537 .set_eeprom = sky2_set_eeprom,
3538 .get_sg = ethtool_op_get_sg,
3539 .set_sg = ethtool_op_set_sg,
3540 .get_tx_csum = ethtool_op_get_tx_csum,
3541 .set_tx_csum = sky2_set_tx_csum,
3542 .get_tso = ethtool_op_get_tso,
3543 .set_tso = sky2_set_tso,
3544 .get_rx_csum = sky2_get_rx_csum,
3545 .set_rx_csum = sky2_set_rx_csum,
3546 .get_strings = sky2_get_strings,
3547 .get_coalesce = sky2_get_coalesce,
3548 .set_coalesce = sky2_set_coalesce,
3549 .get_ringparam = sky2_get_ringparam,
3550 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003551 .get_pauseparam = sky2_get_pauseparam,
3552 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemmingerf4331a62007-07-09 15:33:39 -07003553 .phys_id = sky2_phys_id,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003554 .get_stats_count = sky2_get_stats_count,
3555 .get_ethtool_stats = sky2_get_ethtool_stats,
3556};
3557
Stephen Hemminger3cf26752007-07-09 15:33:35 -07003558#ifdef CONFIG_SKY2_DEBUG
3559
3560static struct dentry *sky2_debug;
3561
3562static int sky2_debug_show(struct seq_file *seq, void *v)
3563{
3564 struct net_device *dev = seq->private;
3565 const struct sky2_port *sky2 = netdev_priv(dev);
3566 const struct sky2_hw *hw = sky2->hw;
3567 unsigned port = sky2->port;
3568 unsigned idx, last;
3569 int sop;
3570
3571 if (!netif_running(dev))
3572 return -ENETDOWN;
3573
3574 seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
3575 sky2_read32(hw, B0_ISRC),
3576 sky2_read32(hw, B0_IMSK),
3577 sky2_read32(hw, B0_Y2_SP_ICR));
3578
3579 netif_poll_disable(hw->dev[0]);
3580 last = sky2_read16(hw, STAT_PUT_IDX);
3581
3582 if (hw->st_idx == last)
3583 seq_puts(seq, "Status ring (empty)\n");
3584 else {
3585 seq_puts(seq, "Status ring\n");
3586 for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
3587 idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
3588 const struct sky2_status_le *le = hw->st_le + idx;
3589 seq_printf(seq, "[%d] %#x %d %#x\n",
3590 idx, le->opcode, le->length, le->status);
3591 }
3592 seq_puts(seq, "\n");
3593 }
3594
3595 seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
3596 sky2->tx_cons, sky2->tx_prod,
3597 sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
3598 sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
3599
3600 /* Dump contents of tx ring */
3601 sop = 1;
3602 for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
3603 idx = RING_NEXT(idx, TX_RING_SIZE)) {
3604 const struct sky2_tx_le *le = sky2->tx_le + idx;
3605 u32 a = le32_to_cpu(le->addr);
3606
3607 if (sop)
3608 seq_printf(seq, "%u:", idx);
3609 sop = 0;
3610
3611 switch(le->opcode & ~HW_OWNER) {
3612 case OP_ADDR64:
3613 seq_printf(seq, " %#x:", a);
3614 break;
3615 case OP_LRGLEN:
3616 seq_printf(seq, " mtu=%d", a);
3617 break;
3618 case OP_VLAN:
3619 seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
3620 break;
3621 case OP_TCPLISW:
3622 seq_printf(seq, " csum=%#x", a);
3623 break;
3624 case OP_LARGESEND:
3625 seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
3626 break;
3627 case OP_PACKET:
3628 seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
3629 break;
3630 case OP_BUFFER:
3631 seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
3632 break;
3633 default:
3634 seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
3635 a, le16_to_cpu(le->length));
3636 }
3637
3638 if (le->ctrl & EOP) {
3639 seq_putc(seq, '\n');
3640 sop = 1;
3641 }
3642 }
3643
3644 seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
3645 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
3646 last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
3647 sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
3648
3649 netif_poll_enable(hw->dev[0]);
3650 return 0;
3651}
3652
3653static int sky2_debug_open(struct inode *inode, struct file *file)
3654{
3655 return single_open(file, sky2_debug_show, inode->i_private);
3656}
3657
3658static const struct file_operations sky2_debug_fops = {
3659 .owner = THIS_MODULE,
3660 .open = sky2_debug_open,
3661 .read = seq_read,
3662 .llseek = seq_lseek,
3663 .release = single_release,
3664};
3665
3666/*
3667 * Use network device events to create/remove/rename
3668 * debugfs file entries
3669 */
3670static int sky2_device_event(struct notifier_block *unused,
3671 unsigned long event, void *ptr)
3672{
3673 struct net_device *dev = ptr;
3674
3675 if (dev->open == sky2_up) {
3676 struct sky2_port *sky2 = netdev_priv(dev);
3677
3678 switch(event) {
3679 case NETDEV_CHANGENAME:
3680 if (!netif_running(dev))
3681 break;
3682 /* fallthrough */
3683 case NETDEV_DOWN:
3684 case NETDEV_GOING_DOWN:
3685 if (sky2->debugfs) {
3686 printk(KERN_DEBUG PFX "%s: remove debugfs\n",
3687 dev->name);
3688 debugfs_remove(sky2->debugfs);
3689 sky2->debugfs = NULL;
3690 }
3691
3692 if (event != NETDEV_CHANGENAME)
3693 break;
3694 /* fallthrough for changename */
3695 case NETDEV_UP:
3696 if (sky2_debug) {
3697 struct dentry *d;
3698 d = debugfs_create_file(dev->name, S_IRUGO,
3699 sky2_debug, dev,
3700 &sky2_debug_fops);
3701 if (d == NULL || IS_ERR(d))
3702 printk(KERN_INFO PFX
3703 "%s: debugfs create failed\n",
3704 dev->name);
3705 else
3706 sky2->debugfs = d;
3707 }
3708 break;
3709 }
3710 }
3711
3712 return NOTIFY_DONE;
3713}
3714
3715static struct notifier_block sky2_notifier = {
3716 .notifier_call = sky2_device_event,
3717};
3718
3719
3720static __init void sky2_debug_init(void)
3721{
3722 struct dentry *ent;
3723
3724 ent = debugfs_create_dir("sky2", NULL);
3725 if (!ent || IS_ERR(ent))
3726 return;
3727
3728 sky2_debug = ent;
3729 register_netdevice_notifier(&sky2_notifier);
3730}
3731
3732static __exit void sky2_debug_cleanup(void)
3733{
3734 if (sky2_debug) {
3735 unregister_netdevice_notifier(&sky2_notifier);
3736 debugfs_remove(sky2_debug);
3737 sky2_debug = NULL;
3738 }
3739}
3740
3741#else
3742#define sky2_debug_init()
3743#define sky2_debug_cleanup()
3744#endif
3745
3746
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003747/* Initialize network device */
3748static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
Stephen Hemmingere3173832007-02-06 10:45:39 -08003749 unsigned port,
3750 int highmem, int wol)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003751{
3752 struct sky2_port *sky2;
3753 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
3754
3755 if (!dev) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003756 dev_err(&hw->pdev->dev, "etherdev alloc failed");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003757 return NULL;
3758 }
3759
3760 SET_MODULE_OWNER(dev);
3761 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003762 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003763 dev->open = sky2_up;
3764 dev->stop = sky2_down;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08003765 dev->do_ioctl = sky2_ioctl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003766 dev->hard_start_xmit = sky2_xmit_frame;
3767 dev->get_stats = sky2_get_stats;
3768 dev->set_multicast_list = sky2_set_multicast;
3769 dev->set_mac_address = sky2_set_mac_address;
3770 dev->change_mtu = sky2_change_mtu;
3771 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
3772 dev->tx_timeout = sky2_tx_timeout;
3773 dev->watchdog_timeo = TX_WATCHDOG;
3774 if (port == 0)
3775 dev->poll = sky2_poll;
3776 dev->weight = NAPI_WEIGHT;
3777#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemminger0ca43232006-10-18 13:39:28 -07003778 /* Network console (only works on port 0)
3779 * because netpoll makes assumptions about NAPI
3780 */
3781 if (port == 0)
3782 dev->poll_controller = sky2_netpoll;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003783#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003784
3785 sky2 = netdev_priv(dev);
3786 sky2->netdev = dev;
3787 sky2->hw = hw;
3788 sky2->msg_enable = netif_msg_init(debug, default_msg);
3789
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003790 /* Auto speed and flow control */
3791 sky2->autoneg = AUTONEG_ENABLE;
Stephen Hemminger16ad91e2006-10-17 10:24:13 -07003792 sky2->flow_mode = FC_BOTH;
3793
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003794 sky2->duplex = -1;
3795 sky2->speed = -1;
3796 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemmingeree7abb02006-05-18 11:16:21 -07003797 sky2->rx_csum = 1;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003798 sky2->wol = wol;
Stephen Hemminger75d070c2005-12-09 11:35:11 -08003799
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003800 spin_lock_init(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003801 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemminger290d4de2006-03-20 15:48:15 -08003802 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003803
3804 hw->dev[port] = dev;
3805
3806 sky2->port = port;
3807
Stephen Hemminger4a50a872007-02-06 10:45:41 -08003808 dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003809 if (highmem)
3810 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003811
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07003812#ifdef SKY2_VLAN_TAG_USED
3813 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
3814 dev->vlan_rx_register = sky2_vlan_rx_register;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07003815#endif
3816
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003817 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003818 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07003819 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003820
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003821 return dev;
3822}
3823
Stephen Hemminger28bd1812006-01-17 13:43:19 -08003824static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003825{
3826 const struct sky2_port *sky2 = netdev_priv(dev);
3827
3828 if (netif_msg_probe(sky2))
3829 printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
3830 dev->name,
3831 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
3832 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
3833}
3834
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003835/* Handle software interrupt used during MSI test */
David Howells7d12e782006-10-05 14:55:46 +01003836static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003837{
3838 struct sky2_hw *hw = dev_id;
3839 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
3840
3841 if (status == 0)
3842 return IRQ_NONE;
3843
3844 if (status & Y2_IS_IRQ_SW) {
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08003845 hw->msi = 1;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003846 wake_up(&hw->msi_wait);
3847 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
3848 }
3849 sky2_write32(hw, B0_Y2_SP_ICR, 2);
3850
3851 return IRQ_HANDLED;
3852}
3853
3854/* Test interrupt path by forcing a a software IRQ */
3855static int __devinit sky2_test_msi(struct sky2_hw *hw)
3856{
3857 struct pci_dev *pdev = hw->pdev;
3858 int err;
3859
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07003860 init_waitqueue_head (&hw->msi_wait);
3861
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003862 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
3863
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08003864 err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003865 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003866 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003867 return err;
3868 }
3869
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003870 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
shemminger@osdl.orgbb507fe2006-08-28 10:00:48 -07003871 sky2_read8(hw, B0_CTST);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003872
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08003873 wait_event_timeout(hw->msi_wait, hw->msi, HZ/10);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003874
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08003875 if (!hw->msi) {
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003876 /* MSI test failed, go back to INTx mode */
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003877 dev_info(&pdev->dev, "No interrupt generated using MSI, "
3878 "switching to INTx mode.\n");
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003879
3880 err = -EOPNOTSUPP;
3881 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
3882 }
3883
3884 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger2bffc232006-10-17 10:17:18 -07003885 sky2_read32(hw, B0_IMSK);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003886
3887 free_irq(pdev->irq, hw);
3888
3889 return err;
3890}
3891
Stephen Hemmingere3173832007-02-06 10:45:39 -08003892static int __devinit pci_wake_enabled(struct pci_dev *dev)
3893{
3894 int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
3895 u16 value;
3896
3897 if (!pm)
3898 return 0;
3899 if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
3900 return 0;
3901 return value & PCI_PM_CTRL_PME_ENABLE;
3902}
3903
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003904static int __devinit sky2_probe(struct pci_dev *pdev,
3905 const struct pci_device_id *ent)
3906{
shemminger@linux-foundation.org7f60c642007-01-26 11:38:36 -08003907 struct net_device *dev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003908 struct sky2_hw *hw;
Stephen Hemmingere3173832007-02-06 10:45:39 -08003909 int err, using_dac = 0, wol_default;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003910
Stephen Hemminger793b8832005-09-14 16:06:14 -07003911 err = pci_enable_device(pdev);
3912 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003913 dev_err(&pdev->dev, "cannot enable PCI device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003914 goto err_out;
3915 }
3916
Stephen Hemminger793b8832005-09-14 16:06:14 -07003917 err = pci_request_regions(pdev, DRV_NAME);
3918 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003919 dev_err(&pdev->dev, "cannot obtain PCI resources\n");
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07003920 goto err_out_disable;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003921 }
3922
3923 pci_set_master(pdev);
3924
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003925 if (sizeof(dma_addr_t) > sizeof(u32) &&
3926 !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
3927 using_dac = 1;
3928 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
3929 if (err < 0) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003930 dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
3931 "for consistent allocations\n");
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003932 goto err_out_free_regions;
3933 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003934 } else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003935 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
3936 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003937 dev_err(&pdev->dev, "no usable DMA configuration\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003938 goto err_out_free_regions;
3939 }
3940 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003941
Stephen Hemmingere3173832007-02-06 10:45:39 -08003942 wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
3943
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003944 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08003945 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003946 if (!hw) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003947 dev_err(&pdev->dev, "cannot allocate hardware struct\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003948 goto err_out_free_regions;
3949 }
3950
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003951 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003952
3953 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
3954 if (!hw->regs) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003955 dev_err(&pdev->dev, "cannot map device registers\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003956 goto err_out_free_hw;
3957 }
3958
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003959#ifdef __BIG_ENDIAN
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07003960 /* The sk98lin vendor driver uses hardware byte swapping but
3961 * this driver uses software swapping.
3962 */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003963 {
3964 u32 reg;
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003965 reg = sky2_pci_read32(hw, PCI_DEV_REG2);
Stephen Hemmingerf65b1382006-09-06 12:45:02 -07003966 reg &= ~PCI_REV_DESC;
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003967 sky2_pci_write32(hw, PCI_DEV_REG2, reg);
3968 }
3969#endif
3970
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003971 /* ring for status responses */
3972 hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
3973 &hw->st_dma);
3974 if (!hw->st_le)
3975 goto err_out_iounmap;
3976
Stephen Hemmingere3173832007-02-06 10:45:39 -08003977 err = sky2_init(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003978 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07003979 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003980
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08003981 dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
Greg Kroah-Hartman7c7459d2006-06-12 15:13:08 -07003982 DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
3983 pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
Stephen Hemminger793b8832005-09-14 16:06:14 -07003984 hw->chip_id, hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003985
Stephen Hemmingere3173832007-02-06 10:45:39 -08003986 sky2_reset(hw);
3987
3988 dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
shemminger@linux-foundation.org7f60c642007-01-26 11:38:36 -08003989 if (!dev) {
3990 err = -ENOMEM;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003991 goto err_out_free_pci;
shemminger@linux-foundation.org7f60c642007-01-26 11:38:36 -08003992 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003993
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07003994 if (!disable_msi && pci_enable_msi(pdev) == 0) {
3995 err = sky2_test_msi(hw);
3996 if (err == -EOPNOTSUPP)
3997 pci_disable_msi(pdev);
3998 else if (err)
3999 goto err_out_free_netdev;
4000 }
4001
Stephen Hemminger793b8832005-09-14 16:06:14 -07004002 err = register_netdev(dev);
4003 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004004 dev_err(&pdev->dev, "cannot register net device\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004005 goto err_out_free_netdev;
4006 }
4007
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004008 err = request_irq(pdev->irq, sky2_intr, hw->msi ? 0 : IRQF_SHARED,
4009 dev->name, hw);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004010 if (err) {
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004011 dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
Stephen Hemminger9fa1b1f2006-09-26 11:57:40 -07004012 goto err_out_unregister;
4013 }
4014 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
4015
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004016 sky2_show_addr(dev);
4017
shemminger@linux-foundation.org7f60c642007-01-26 11:38:36 -08004018 if (hw->ports > 1) {
4019 struct net_device *dev1;
4020
Stephen Hemmingere3173832007-02-06 10:45:39 -08004021 dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004022 if (!dev1)
4023 dev_warn(&pdev->dev, "allocation for second device failed\n");
4024 else if ((err = register_netdev(dev1))) {
4025 dev_warn(&pdev->dev,
4026 "register of second port failed (%d)\n", err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004027 hw->dev[1] = NULL;
4028 free_netdev(dev1);
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004029 } else
4030 sky2_show_addr(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004031 }
4032
Stephen Hemminger01bd7562006-05-08 15:11:30 -07004033 setup_timer(&hw->idle_timer, sky2_idle, (unsigned long) hw);
Stephen Hemminger81906792007-02-15 16:40:33 -08004034 INIT_WORK(&hw->restart_work, sky2_restart);
4035
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004036 sky2_idle_start(hw);
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004037
Stephen Hemminger793b8832005-09-14 16:06:14 -07004038 pci_set_drvdata(pdev, hw);
4039
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004040 return 0;
4041
Stephen Hemminger793b8832005-09-14 16:06:14 -07004042err_out_unregister:
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004043 if (hw->msi)
4044 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004045 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004046err_out_free_netdev:
4047 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004048err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07004049 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004050 pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
4051err_out_iounmap:
4052 iounmap(hw->regs);
4053err_out_free_hw:
4054 kfree(hw);
4055err_out_free_regions:
4056 pci_release_regions(pdev);
Stephen Hemminger44a1d2e2007-04-30 14:23:49 -07004057err_out_disable:
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004058 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004059err_out:
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004060 pci_set_drvdata(pdev, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004061 return err;
4062}
4063
4064static void __devexit sky2_remove(struct pci_dev *pdev)
4065{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004066 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004067 struct net_device *dev0, *dev1;
4068
Stephen Hemminger793b8832005-09-14 16:06:14 -07004069 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004070 return;
4071
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004072 del_timer_sync(&hw->idle_timer);
4073
Stephen Hemminger81906792007-02-15 16:40:33 -08004074 flush_scheduled_work();
4075
Stephen Hemmingerd27ed382006-04-25 10:58:51 -07004076 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemminger72cb8522006-05-08 15:11:32 -07004077 synchronize_irq(hw->pdev->irq);
4078
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004079 dev0 = hw->dev[0];
Stephen Hemminger793b8832005-09-14 16:06:14 -07004080 dev1 = hw->dev[1];
4081 if (dev1)
4082 unregister_netdev(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004083 unregister_netdev(dev0);
4084
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004085 sky2_power_aux(hw);
4086
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004087 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004088 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004089 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004090
4091 free_irq(pdev->irq, hw);
Stephen Hemmingerb0a20de2006-12-01 14:29:37 -08004092 if (hw->msi)
4093 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004094 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004095 pci_release_regions(pdev);
4096 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07004097
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004098 if (dev1)
4099 free_netdev(dev1);
4100 free_netdev(dev0);
4101 iounmap(hw->regs);
4102 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004103
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004104 pci_set_drvdata(pdev, NULL);
4105}
4106
4107#ifdef CONFIG_PM
4108static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
4109{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004110 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004111 int i, wol = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004112
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004113 if (!hw)
4114 return 0;
4115
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004116 del_timer_sync(&hw->idle_timer);
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07004117 netif_poll_disable(hw->dev[0]);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004118
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004119 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004120 struct net_device *dev = hw->dev[i];
Stephen Hemmingere3173832007-02-06 10:45:39 -08004121 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004122
Stephen Hemmingere3173832007-02-06 10:45:39 -08004123 if (netif_running(dev))
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004124 sky2_down(dev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004125
4126 if (sky2->wol)
4127 sky2_wol_init(sky2);
4128
4129 wol |= sky2->wol;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004130 }
4131
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004132 sky2_write32(hw, B0_IMSK, 0);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004133 sky2_power_aux(hw);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004134
Linus Torvaldsd374c1c2006-06-12 12:53:27 -07004135 pci_save_state(pdev);
Stephen Hemmingere3173832007-02-06 10:45:39 -08004136 pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004137 pci_set_power_state(pdev, pci_choose_state(pdev, state));
4138
Stephen Hemminger2ccc99b2006-06-13 17:17:27 +09004139 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004140}
4141
4142static int sky2_resume(struct pci_dev *pdev)
4143{
Stephen Hemminger793b8832005-09-14 16:06:14 -07004144 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004145 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004146
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004147 if (!hw)
4148 return 0;
4149
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004150 err = pci_set_power_state(pdev, PCI_D0);
4151 if (err)
4152 goto out;
4153
4154 err = pci_restore_state(pdev);
4155 if (err)
4156 goto out;
4157
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004158 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger1ad5b4a2007-04-07 16:02:27 -07004159
4160 /* Re-enable all clocks */
4161 if (hw->chip_id == CHIP_ID_YUKON_EX || hw->chip_id == CHIP_ID_YUKON_EC_U)
4162 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
4163
Stephen Hemmingere3173832007-02-06 10:45:39 -08004164 sky2_reset(hw);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004165
Stephen Hemminger8ab8fca2006-06-13 17:17:30 +09004166 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
4167
Stephen Hemmingerf05267e2006-06-13 17:17:28 +09004168 for (i = 0; i < hw->ports; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004169 struct net_device *dev = hw->dev[i];
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07004170 if (netif_running(dev)) {
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004171 err = sky2_up(dev);
4172 if (err) {
4173 printk(KERN_ERR PFX "%s: could not up: %d\n",
4174 dev->name, err);
4175 dev_close(dev);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004176 goto out;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07004177 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004178 }
4179 }
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004180
Stephen Hemminger6a5706b2006-07-12 15:23:46 -07004181 netif_poll_enable(hw->dev[0]);
Stephen Hemmingereb35cf62006-06-13 17:17:31 +09004182 sky2_idle_start(hw);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004183 return 0;
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004184out:
Stephen Hemmingerb02a9252007-02-06 10:45:40 -08004185 dev_err(&pdev->dev, "resume failed (%d)\n", err);
Stephen Hemmingerae306cc2006-12-20 13:06:36 -08004186 pci_disable_device(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08004187 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004188}
4189#endif
4190
Stephen Hemmingere3173832007-02-06 10:45:39 -08004191static void sky2_shutdown(struct pci_dev *pdev)
4192{
4193 struct sky2_hw *hw = pci_get_drvdata(pdev);
4194 int i, wol = 0;
4195
Stephen Hemminger549a68c2007-05-11 11:21:44 -07004196 if (!hw)
4197 return;
4198
Stephen Hemmingere3173832007-02-06 10:45:39 -08004199 del_timer_sync(&hw->idle_timer);
4200 netif_poll_disable(hw->dev[0]);
4201
4202 for (i = 0; i < hw->ports; i++) {
4203 struct net_device *dev = hw->dev[i];
4204 struct sky2_port *sky2 = netdev_priv(dev);
4205
4206 if (sky2->wol) {
4207 wol = 1;
4208 sky2_wol_init(sky2);
4209 }
4210 }
4211
4212 if (wol)
4213 sky2_power_aux(hw);
4214
4215 pci_enable_wake(pdev, PCI_D3hot, wol);
4216 pci_enable_wake(pdev, PCI_D3cold, wol);
4217
4218 pci_disable_device(pdev);
4219 pci_set_power_state(pdev, PCI_D3hot);
4220
4221}
4222
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004223static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07004224 .name = DRV_NAME,
4225 .id_table = sky2_id_table,
4226 .probe = sky2_probe,
4227 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004228#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07004229 .suspend = sky2_suspend,
4230 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004231#endif
Stephen Hemmingere3173832007-02-06 10:45:39 -08004232 .shutdown = sky2_shutdown,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004233};
4234
4235static int __init sky2_init_module(void)
4236{
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004237 sky2_debug_init();
shemminger@osdl.org50241c42005-11-30 11:45:22 -08004238 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004239}
4240
4241static void __exit sky2_cleanup_module(void)
4242{
4243 pci_unregister_driver(&sky2_driver);
Stephen Hemminger3cf26752007-07-09 15:33:35 -07004244 sky2_debug_cleanup();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004245}
4246
4247module_init(sky2_init_module);
4248module_exit(sky2_cleanup_module);
4249
4250MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
Stephen Hemminger65ebe632007-01-23 11:38:57 -08004251MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07004252MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08004253MODULE_VERSION(DRV_VERSION);