blob: 2def48ed30eae597efcf0d1e4f2529589df35210 [file] [log] [blame]
Felipe Balbi72246da2011-08-19 18:10:58 +03001/**
2 * ep0.c - DesignWare USB3 DRD Controller Endpoint 0 Handling
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
Felipe Balbi72246da2011-08-19 18:10:58 +03005 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
9 * Redistribution and use in source and binary forms, with or without
10 * modification, are permitted provided that the following conditions
11 * are met:
12 * 1. Redistributions of source code must retain the above copyright
13 * notice, this list of conditions, and the following disclaimer,
14 * without modification.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 * 3. The names of the above-listed copyright holders may not be used
19 * to endorse or promote products derived from this software without
20 * specific prior written permission.
21 *
22 * ALTERNATIVELY, this software may be distributed under the terms of the
23 * GNU General Public License ("GPL") version 2, as published by the Free
24 * Software Foundation.
25 *
26 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
27 * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
28 * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
30 * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
31 * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
32 * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
33 * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
34 * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
35 * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
36 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
37 */
38
39#include <linux/kernel.h>
40#include <linux/slab.h>
41#include <linux/spinlock.h>
42#include <linux/platform_device.h>
43#include <linux/pm_runtime.h>
44#include <linux/interrupt.h>
45#include <linux/io.h>
46#include <linux/list.h>
47#include <linux/dma-mapping.h>
48
49#include <linux/usb/ch9.h>
50#include <linux/usb/gadget.h>
51
52#include "core.h"
53#include "gadget.h"
54#include "io.h"
55
56static void dwc3_ep0_inspect_setup(struct dwc3 *dwc,
57 const struct dwc3_event_depevt *event);
58
59static const char *dwc3_ep0_state_string(enum dwc3_ep0_state state)
60{
61 switch (state) {
62 case EP0_UNCONNECTED:
63 return "Unconnected";
Felipe Balbic7fcdeb2011-08-27 22:28:36 +030064 case EP0_SETUP_PHASE:
65 return "Setup Phase";
66 case EP0_DATA_PHASE:
67 return "Data Phase";
68 case EP0_STATUS_PHASE:
69 return "Status Phase";
Felipe Balbi72246da2011-08-19 18:10:58 +030070 default:
71 return "UNKNOWN";
72 }
73}
74
75static int dwc3_ep0_start_trans(struct dwc3 *dwc, u8 epnum, dma_addr_t buf_dma,
Felipe Balbic7fcdeb2011-08-27 22:28:36 +030076 u32 len, u32 type)
Felipe Balbi72246da2011-08-19 18:10:58 +030077{
78 struct dwc3_gadget_ep_cmd_params params;
79 struct dwc3_trb_hw *trb_hw;
80 struct dwc3_trb trb;
81 struct dwc3_ep *dep;
82
83 int ret;
84
85 dep = dwc->eps[epnum];
Felipe Balbic7fcdeb2011-08-27 22:28:36 +030086 if (dep->flags & DWC3_EP_BUSY) {
87 dev_vdbg(dwc->dev, "%s: still busy\n", dep->name);
88 return 0;
89 }
Felipe Balbi72246da2011-08-19 18:10:58 +030090
91 trb_hw = dwc->ep0_trb;
92 memset(&trb, 0, sizeof(trb));
93
Felipe Balbic7fcdeb2011-08-27 22:28:36 +030094 trb.trbctl = type;
Felipe Balbi72246da2011-08-19 18:10:58 +030095 trb.bplh = buf_dma;
96 trb.length = len;
97
98 trb.hwo = 1;
99 trb.lst = 1;
100 trb.ioc = 1;
101 trb.isp_imi = 1;
102
103 dwc3_trb_to_hw(&trb, trb_hw);
104
105 memset(&params, 0, sizeof(params));
106 params.param0.depstrtxfer.transfer_desc_addr_high =
107 upper_32_bits(dwc->ep0_trb_addr);
108 params.param1.depstrtxfer.transfer_desc_addr_low =
109 lower_32_bits(dwc->ep0_trb_addr);
110
111 ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
112 DWC3_DEPCMD_STARTTRANSFER, &params);
113 if (ret < 0) {
114 dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
115 return ret;
116 }
117
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300118 dep->flags |= DWC3_EP_BUSY;
Felipe Balbi72246da2011-08-19 18:10:58 +0300119 dep->res_trans_idx = dwc3_gadget_ep_get_transfer_index(dwc,
120 dep->number);
121
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300122 dwc->ep0_next_event = DWC3_EP0_COMPLETE;
123
Felipe Balbi72246da2011-08-19 18:10:58 +0300124 return 0;
125}
126
127static int __dwc3_gadget_ep0_queue(struct dwc3_ep *dep,
128 struct dwc3_request *req)
129{
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300130 int ret = 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300131
132 req->request.actual = 0;
133 req->request.status = -EINPROGRESS;
Felipe Balbi72246da2011-08-19 18:10:58 +0300134 req->epnum = dep->number;
135
136 list_add_tail(&req->list, &dep->request_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300137
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300138 /*
139 * Gadget driver might not be quick enough to queue a request
140 * before we get a Transfer Not Ready event on this endpoint.
141 *
142 * In that case, we will set DWC3_EP_PENDING_REQUEST. When that
143 * flag is set, it's telling us that as soon as Gadget queues the
144 * required request, we should kick the transfer here because the
145 * IRQ we were waiting for is long gone.
146 */
147 if (dep->flags & DWC3_EP_PENDING_REQUEST) {
148 struct dwc3 *dwc = dep->dwc;
149 unsigned direction;
150 u32 type;
Felipe Balbia6829702011-08-27 22:18:09 +0300151
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300152 direction = !!(dep->flags & DWC3_EP0_DIR_IN);
Felipe Balbia6829702011-08-27 22:18:09 +0300153
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300154 if (dwc->ep0state == EP0_STATUS_PHASE) {
155 type = dwc->three_stage_setup
156 ? DWC3_TRBCTL_CONTROL_STATUS3
157 : DWC3_TRBCTL_CONTROL_STATUS2;
158 } else if (dwc->ep0state == EP0_DATA_PHASE) {
159 type = DWC3_TRBCTL_CONTROL_DATA;
160 } else {
161 /* should never happen */
162 WARN_ON(1);
163 return 0;
164 }
Felipe Balbia6829702011-08-27 22:18:09 +0300165
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300166 ret = dwc3_ep0_start_trans(dwc, direction,
167 req->request.dma, req->request.length, type);
168 dep->flags &= ~(DWC3_EP_PENDING_REQUEST |
169 DWC3_EP0_DIR_IN);
Felipe Balbi72246da2011-08-19 18:10:58 +0300170 }
171
172 return ret;
173}
174
175int dwc3_gadget_ep0_queue(struct usb_ep *ep, struct usb_request *request,
176 gfp_t gfp_flags)
177{
178 struct dwc3_request *req = to_dwc3_request(request);
179 struct dwc3_ep *dep = to_dwc3_ep(ep);
180 struct dwc3 *dwc = dep->dwc;
181
182 unsigned long flags;
183
184 int ret;
185
Felipe Balbi72246da2011-08-19 18:10:58 +0300186 spin_lock_irqsave(&dwc->lock, flags);
187 if (!dep->desc) {
188 dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
189 request, dep->name);
190 ret = -ESHUTDOWN;
191 goto out;
192 }
193
194 /* we share one TRB for ep0/1 */
195 if (!list_empty(&dwc->eps[0]->request_list) ||
196 !list_empty(&dwc->eps[1]->request_list) ||
197 dwc->ep0_status_pending) {
198 ret = -EBUSY;
199 goto out;
200 }
201
202 dev_vdbg(dwc->dev, "queueing request %p to %s length %d, state '%s'\n",
203 request, dep->name, request->length,
204 dwc3_ep0_state_string(dwc->ep0state));
205
206 ret = __dwc3_gadget_ep0_queue(dep, req);
207
208out:
209 spin_unlock_irqrestore(&dwc->lock, flags);
210
211 return ret;
212}
213
214static void dwc3_ep0_stall_and_restart(struct dwc3 *dwc)
215{
Felipe Balbid7422202011-09-08 18:17:12 +0300216 struct dwc3_ep *dep = dwc->eps[0];
217
Felipe Balbi72246da2011-08-19 18:10:58 +0300218 /* stall is always issued on EP0 */
219 __dwc3_gadget_ep_set_halt(dwc->eps[0], 1);
Felipe Balbi76cb3232011-08-30 15:54:53 +0300220 dwc->eps[0]->flags = DWC3_EP_ENABLED;
Felipe Balbid7422202011-09-08 18:17:12 +0300221
222 if (!list_empty(&dep->request_list)) {
223 struct dwc3_request *req;
224
225 req = next_request(&dep->request_list);
226 dwc3_gadget_giveback(dep, req, -ECONNRESET);
227 }
228
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300229 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +0300230 dwc3_ep0_out_start(dwc);
231}
232
233void dwc3_ep0_out_start(struct dwc3 *dwc)
234{
Felipe Balbi72246da2011-08-19 18:10:58 +0300235 int ret;
236
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300237 ret = dwc3_ep0_start_trans(dwc, 0, dwc->ctrl_req_addr, 8,
238 DWC3_TRBCTL_CONTROL_SETUP);
Felipe Balbi72246da2011-08-19 18:10:58 +0300239 WARN_ON(ret < 0);
240}
241
Felipe Balbi72246da2011-08-19 18:10:58 +0300242static struct dwc3_ep *dwc3_wIndex_to_dep(struct dwc3 *dwc, __le16 wIndex_le)
243{
244 struct dwc3_ep *dep;
245 u32 windex = le16_to_cpu(wIndex_le);
246 u32 epnum;
247
248 epnum = (windex & USB_ENDPOINT_NUMBER_MASK) << 1;
249 if ((windex & USB_ENDPOINT_DIR_MASK) == USB_DIR_IN)
250 epnum |= 1;
251
252 dep = dwc->eps[epnum];
253 if (dep->flags & DWC3_EP_ENABLED)
254 return dep;
255
256 return NULL;
257}
258
259static void dwc3_ep0_send_status_response(struct dwc3 *dwc)
260{
Felipe Balbib673cf32011-08-31 11:51:43 +0300261 dwc3_ep0_start_trans(dwc, 1, dwc->setup_buf_addr,
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300262 dwc->ep0_usb_req.length,
263 DWC3_TRBCTL_CONTROL_DATA);
Felipe Balbi72246da2011-08-19 18:10:58 +0300264}
265
266/*
267 * ch 9.4.5
268 */
269static int dwc3_ep0_handle_status(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
270{
271 struct dwc3_ep *dep;
272 u32 recip;
273 u16 usb_status = 0;
274 __le16 *response_pkt;
275
276 recip = ctrl->bRequestType & USB_RECIP_MASK;
277 switch (recip) {
278 case USB_RECIP_DEVICE:
279 /*
280 * We are self-powered. U1/U2/LTM will be set later
281 * once we handle this states. RemoteWakeup is 0 on SS
282 */
283 usb_status |= dwc->is_selfpowered << USB_DEVICE_SELF_POWERED;
284 break;
285
286 case USB_RECIP_INTERFACE:
287 /*
288 * Function Remote Wake Capable D0
289 * Function Remote Wakeup D1
290 */
291 break;
292
293 case USB_RECIP_ENDPOINT:
294 dep = dwc3_wIndex_to_dep(dwc, ctrl->wIndex);
295 if (!dep)
296 return -EINVAL;
297
298 if (dep->flags & DWC3_EP_STALL)
299 usb_status = 1 << USB_ENDPOINT_HALT;
300 break;
301 default:
302 return -EINVAL;
303 };
304
305 response_pkt = (__le16 *) dwc->setup_buf;
306 *response_pkt = cpu_to_le16(usb_status);
307 dwc->ep0_usb_req.length = sizeof(*response_pkt);
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300308 dwc->ep0_status_pending = 1;
Felipe Balbi72246da2011-08-19 18:10:58 +0300309
310 return 0;
311}
312
313static int dwc3_ep0_handle_feature(struct dwc3 *dwc,
314 struct usb_ctrlrequest *ctrl, int set)
315{
316 struct dwc3_ep *dep;
317 u32 recip;
318 u32 wValue;
319 u32 wIndex;
320 u32 reg;
321 int ret;
322 u32 mode;
323
324 wValue = le16_to_cpu(ctrl->wValue);
325 wIndex = le16_to_cpu(ctrl->wIndex);
326 recip = ctrl->bRequestType & USB_RECIP_MASK;
327 switch (recip) {
328 case USB_RECIP_DEVICE:
329
330 /*
331 * 9.4.1 says only only for SS, in AddressState only for
332 * default control pipe
333 */
334 switch (wValue) {
335 case USB_DEVICE_U1_ENABLE:
336 case USB_DEVICE_U2_ENABLE:
337 case USB_DEVICE_LTM_ENABLE:
338 if (dwc->dev_state != DWC3_CONFIGURED_STATE)
339 return -EINVAL;
340 if (dwc->speed != DWC3_DSTS_SUPERSPEED)
341 return -EINVAL;
342 }
343
344 /* XXX add U[12] & LTM */
345 switch (wValue) {
346 case USB_DEVICE_REMOTE_WAKEUP:
347 break;
348 case USB_DEVICE_U1_ENABLE:
349 break;
350 case USB_DEVICE_U2_ENABLE:
351 break;
352 case USB_DEVICE_LTM_ENABLE:
353 break;
354
355 case USB_DEVICE_TEST_MODE:
356 if ((wIndex & 0xff) != 0)
357 return -EINVAL;
358 if (!set)
359 return -EINVAL;
360
361 mode = wIndex >> 8;
362 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
363 reg &= ~DWC3_DCTL_TSTCTRL_MASK;
364
365 switch (mode) {
366 case TEST_J:
367 case TEST_K:
368 case TEST_SE0_NAK:
369 case TEST_PACKET:
370 case TEST_FORCE_EN:
371 reg |= mode << 1;
372 break;
373 default:
374 return -EINVAL;
375 }
376 dwc3_writel(dwc->regs, DWC3_DCTL, reg);
377 break;
378 default:
379 return -EINVAL;
380 }
381 break;
382
383 case USB_RECIP_INTERFACE:
384 switch (wValue) {
385 case USB_INTRF_FUNC_SUSPEND:
386 if (wIndex & USB_INTRF_FUNC_SUSPEND_LP)
387 /* XXX enable Low power suspend */
388 ;
389 if (wIndex & USB_INTRF_FUNC_SUSPEND_RW)
390 /* XXX enable remote wakeup */
391 ;
392 break;
393 default:
394 return -EINVAL;
395 }
396 break;
397
398 case USB_RECIP_ENDPOINT:
399 switch (wValue) {
400 case USB_ENDPOINT_HALT:
401
402 dep = dwc3_wIndex_to_dep(dwc, ctrl->wIndex);
403 if (!dep)
404 return -EINVAL;
405 ret = __dwc3_gadget_ep_set_halt(dep, set);
406 if (ret)
407 return -EINVAL;
408 break;
409 default:
410 return -EINVAL;
411 }
412 break;
413
414 default:
415 return -EINVAL;
416 };
417
Felipe Balbi72246da2011-08-19 18:10:58 +0300418 return 0;
419}
420
421static int dwc3_ep0_set_address(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
422{
Felipe Balbi72246da2011-08-19 18:10:58 +0300423 u32 addr;
424 u32 reg;
425
426 addr = le16_to_cpu(ctrl->wValue);
427 if (addr > 127)
428 return -EINVAL;
429
Felipe Balbi26460212011-09-30 10:58:36 +0300430 reg = dwc3_readl(dwc->regs, DWC3_DCFG);
431 reg &= ~(DWC3_DCFG_DEVADDR_MASK);
432 reg |= DWC3_DCFG_DEVADDR(addr);
433 dwc3_writel(dwc->regs, DWC3_DCFG, reg);
Felipe Balbi72246da2011-08-19 18:10:58 +0300434
Felipe Balbi26460212011-09-30 10:58:36 +0300435 if (addr)
436 dwc->dev_state = DWC3_ADDRESS_STATE;
437 else
438 dwc->dev_state = DWC3_DEFAULT_STATE;
Felipe Balbi72246da2011-08-19 18:10:58 +0300439
Felipe Balbi26460212011-09-30 10:58:36 +0300440 return 0;
Felipe Balbi72246da2011-08-19 18:10:58 +0300441}
442
443static int dwc3_ep0_delegate_req(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
444{
445 int ret;
446
447 spin_unlock(&dwc->lock);
448 ret = dwc->gadget_driver->setup(&dwc->gadget, ctrl);
449 spin_lock(&dwc->lock);
450 return ret;
451}
452
453static int dwc3_ep0_set_config(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
454{
455 u32 cfg;
456 int ret;
457
Paul Zimmermanb23c8432011-09-30 10:58:42 +0300458 dwc->start_config_issued = false;
Felipe Balbi72246da2011-08-19 18:10:58 +0300459 cfg = le16_to_cpu(ctrl->wValue);
460
461 switch (dwc->dev_state) {
462 case DWC3_DEFAULT_STATE:
463 return -EINVAL;
464 break;
465
466 case DWC3_ADDRESS_STATE:
467 ret = dwc3_ep0_delegate_req(dwc, ctrl);
468 /* if the cfg matches and the cfg is non zero */
469 if (!ret && cfg)
470 dwc->dev_state = DWC3_CONFIGURED_STATE;
471 break;
472
473 case DWC3_CONFIGURED_STATE:
474 ret = dwc3_ep0_delegate_req(dwc, ctrl);
475 if (!cfg)
476 dwc->dev_state = DWC3_ADDRESS_STATE;
477 break;
478 }
479 return 0;
480}
481
482static int dwc3_ep0_std_request(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
483{
484 int ret;
485
486 switch (ctrl->bRequest) {
487 case USB_REQ_GET_STATUS:
488 dev_vdbg(dwc->dev, "USB_REQ_GET_STATUS\n");
489 ret = dwc3_ep0_handle_status(dwc, ctrl);
490 break;
491 case USB_REQ_CLEAR_FEATURE:
492 dev_vdbg(dwc->dev, "USB_REQ_CLEAR_FEATURE\n");
493 ret = dwc3_ep0_handle_feature(dwc, ctrl, 0);
494 break;
495 case USB_REQ_SET_FEATURE:
496 dev_vdbg(dwc->dev, "USB_REQ_SET_FEATURE\n");
497 ret = dwc3_ep0_handle_feature(dwc, ctrl, 1);
498 break;
499 case USB_REQ_SET_ADDRESS:
500 dev_vdbg(dwc->dev, "USB_REQ_SET_ADDRESS\n");
501 ret = dwc3_ep0_set_address(dwc, ctrl);
502 break;
503 case USB_REQ_SET_CONFIGURATION:
504 dev_vdbg(dwc->dev, "USB_REQ_SET_CONFIGURATION\n");
505 ret = dwc3_ep0_set_config(dwc, ctrl);
506 break;
507 default:
508 dev_vdbg(dwc->dev, "Forwarding to gadget driver\n");
509 ret = dwc3_ep0_delegate_req(dwc, ctrl);
510 break;
511 };
512
513 return ret;
514}
515
516static void dwc3_ep0_inspect_setup(struct dwc3 *dwc,
517 const struct dwc3_event_depevt *event)
518{
519 struct usb_ctrlrequest *ctrl = dwc->ctrl_req;
520 int ret;
521 u32 len;
522
523 if (!dwc->gadget_driver)
524 goto err;
525
526 len = le16_to_cpu(ctrl->wLength);
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300527 if (!len) {
Felipe Balbid95b09b2011-09-30 10:58:37 +0300528 dwc->three_stage_setup = false;
529 dwc->ep0_expect_in = false;
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300530 dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
531 } else {
Felipe Balbid95b09b2011-09-30 10:58:37 +0300532 dwc->three_stage_setup = true;
533 dwc->ep0_expect_in = !!(ctrl->bRequestType & USB_DIR_IN);
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300534 dwc->ep0_next_event = DWC3_EP0_NRDY_DATA;
535 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300536
537 if ((ctrl->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD)
538 ret = dwc3_ep0_std_request(dwc, ctrl);
539 else
540 ret = dwc3_ep0_delegate_req(dwc, ctrl);
541
542 if (ret >= 0)
543 return;
544
545err:
546 dwc3_ep0_stall_and_restart(dwc);
547}
548
549static void dwc3_ep0_complete_data(struct dwc3 *dwc,
550 const struct dwc3_event_depevt *event)
551{
552 struct dwc3_request *r = NULL;
553 struct usb_request *ur;
554 struct dwc3_trb trb;
555 struct dwc3_ep *dep;
Felipe Balbic611ccb2011-08-27 02:30:33 +0300556 u32 transferred;
Felipe Balbi72246da2011-08-19 18:10:58 +0300557 u8 epnum;
558
559 epnum = event->endpoint_number;
560 dep = dwc->eps[epnum];
561
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300562 dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
563
Felipe Balbi72246da2011-08-19 18:10:58 +0300564 if (!dwc->ep0_status_pending) {
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300565 r = next_request(&dwc->eps[0]->request_list);
Felipe Balbi72246da2011-08-19 18:10:58 +0300566 ur = &r->request;
567 } else {
568 ur = &dwc->ep0_usb_req;
569 dwc->ep0_status_pending = 0;
570 }
571
572 dwc3_trb_to_nat(dwc->ep0_trb, &trb);
573
Felipe Balbia6829702011-08-27 22:18:09 +0300574 if (dwc->ep0_bounced) {
575 struct dwc3_ep *ep0 = dwc->eps[0];
576
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300577 transferred = min_t(u32, ur->length,
578 ep0->endpoint.maxpacket - trb.length);
Felipe Balbia6829702011-08-27 22:18:09 +0300579 memcpy(ur->buf, dwc->ep0_bounce, transferred);
580 dwc->ep0_bounced = false;
581 } else {
582 transferred = ur->length - trb.length;
583 ur->actual += transferred;
584 }
Felipe Balbi72246da2011-08-19 18:10:58 +0300585
586 if ((epnum & 1) && ur->actual < ur->length) {
587 /* for some reason we did not get everything out */
588
589 dwc3_ep0_stall_and_restart(dwc);
Felipe Balbi72246da2011-08-19 18:10:58 +0300590 } else {
591 /*
592 * handle the case where we have to send a zero packet. This
593 * seems to be case when req.length > maxpacket. Could it be?
594 */
Felipe Balbi72246da2011-08-19 18:10:58 +0300595 if (r)
596 dwc3_gadget_giveback(dep, r, 0);
597 }
598}
599
600static void dwc3_ep0_complete_req(struct dwc3 *dwc,
601 const struct dwc3_event_depevt *event)
602{
603 struct dwc3_request *r;
604 struct dwc3_ep *dep;
Felipe Balbi72246da2011-08-19 18:10:58 +0300605
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300606 dep = dwc->eps[0];
Felipe Balbi72246da2011-08-19 18:10:58 +0300607
608 if (!list_empty(&dep->request_list)) {
609 r = next_request(&dep->request_list);
610
611 dwc3_gadget_giveback(dep, r, 0);
612 }
613
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300614 dwc->ep0state = EP0_SETUP_PHASE;
Felipe Balbi72246da2011-08-19 18:10:58 +0300615 dwc3_ep0_out_start(dwc);
616}
617
618static void dwc3_ep0_xfer_complete(struct dwc3 *dwc,
619 const struct dwc3_event_depevt *event)
620{
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300621 struct dwc3_ep *dep = dwc->eps[event->endpoint_number];
622
623 dep->flags &= ~DWC3_EP_BUSY;
624
Felipe Balbi72246da2011-08-19 18:10:58 +0300625 switch (dwc->ep0state) {
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300626 case EP0_SETUP_PHASE:
627 dev_vdbg(dwc->dev, "Inspecting Setup Bytes\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300628 dwc3_ep0_inspect_setup(dwc, event);
629 break;
630
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300631 case EP0_DATA_PHASE:
632 dev_vdbg(dwc->dev, "Data Phase\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300633 dwc3_ep0_complete_data(dwc, event);
634 break;
635
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300636 case EP0_STATUS_PHASE:
637 dev_vdbg(dwc->dev, "Status Phase\n");
Felipe Balbi72246da2011-08-19 18:10:58 +0300638 dwc3_ep0_complete_req(dwc, event);
639 break;
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300640 default:
641 WARN(true, "UNKNOWN ep0state %d\n", dwc->ep0state);
Felipe Balbi72246da2011-08-19 18:10:58 +0300642 }
643}
644
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300645static void dwc3_ep0_do_control_setup(struct dwc3 *dwc,
646 const struct dwc3_event_depevt *event)
647{
648 dwc->ep0state = EP0_SETUP_PHASE;
649 dwc3_ep0_out_start(dwc);
650}
651
652static void dwc3_ep0_do_control_data(struct dwc3 *dwc,
653 const struct dwc3_event_depevt *event)
654{
655 struct dwc3_ep *dep;
656 struct dwc3_request *req;
657 int ret;
658
659 dep = dwc->eps[0];
660 dwc->ep0state = EP0_DATA_PHASE;
661
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300662 if (dwc->ep0_status_pending) {
663 dwc3_ep0_send_status_response(dwc);
664 return;
665 }
666
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300667 if (list_empty(&dep->request_list)) {
668 dev_vdbg(dwc->dev, "pending request for EP0 Data phase\n");
669 dep->flags |= DWC3_EP_PENDING_REQUEST;
670
671 if (event->endpoint_number)
672 dep->flags |= DWC3_EP0_DIR_IN;
673 return;
674 }
675
676 req = next_request(&dep->request_list);
677 req->direction = !!event->endpoint_number;
678
679 dwc->ep0state = EP0_DATA_PHASE;
680 if (req->request.length == 0) {
681 ret = dwc3_ep0_start_trans(dwc, event->endpoint_number,
682 dwc->ctrl_req_addr, 0,
683 DWC3_TRBCTL_CONTROL_DATA);
684 } else if ((req->request.length % dep->endpoint.maxpacket)
685 && (event->endpoint_number == 0)) {
686 dwc3_map_buffer_to_dma(req);
687
688 WARN_ON(req->request.length > dep->endpoint.maxpacket);
689
690 dwc->ep0_bounced = true;
691
692 /*
693 * REVISIT in case request length is bigger than EP0
694 * wMaxPacketSize, we will need two chained TRBs to handle
695 * the transfer.
696 */
697 ret = dwc3_ep0_start_trans(dwc, event->endpoint_number,
698 dwc->ep0_bounce_addr, dep->endpoint.maxpacket,
699 DWC3_TRBCTL_CONTROL_DATA);
700 } else {
701 dwc3_map_buffer_to_dma(req);
702
703 ret = dwc3_ep0_start_trans(dwc, event->endpoint_number,
704 req->request.dma, req->request.length,
705 DWC3_TRBCTL_CONTROL_DATA);
706 }
707
708 WARN_ON(ret < 0);
709}
710
711static void dwc3_ep0_do_control_status(struct dwc3 *dwc,
712 const struct dwc3_event_depevt *event)
713{
714 u32 type;
715 int ret;
716
717 dwc->ep0state = EP0_STATUS_PHASE;
718
719 type = dwc->three_stage_setup ? DWC3_TRBCTL_CONTROL_STATUS3
720 : DWC3_TRBCTL_CONTROL_STATUS2;
721
722 ret = dwc3_ep0_start_trans(dwc, event->endpoint_number,
723 dwc->ctrl_req_addr, 0, type);
724
725 WARN_ON(ret < 0);
726}
727
Felipe Balbi72246da2011-08-19 18:10:58 +0300728static void dwc3_ep0_xfernotready(struct dwc3 *dwc,
729 const struct dwc3_event_depevt *event)
730{
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300731 switch (event->status) {
732 case DEPEVT_STATUS_CONTROL_SETUP:
733 dev_vdbg(dwc->dev, "Control Setup\n");
734 dwc3_ep0_do_control_setup(dwc, event);
Felipe Balbi72246da2011-08-19 18:10:58 +0300735 break;
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300736
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300737 case DEPEVT_STATUS_CONTROL_DATA:
738 dev_vdbg(dwc->dev, "Control Data\n");
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300739
740 if (dwc->ep0_next_event != DWC3_EP0_NRDY_DATA) {
741 dev_vdbg(dwc->dev, "Expected %d got %d\n",
Felipe Balbi25355be2011-09-30 10:58:38 +0300742 dwc->ep0_next_event,
743 DWC3_EP0_NRDY_DATA);
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300744
745 dwc3_ep0_stall_and_restart(dwc);
746 return;
747 }
748
Felipe Balbi55f3fba2011-09-08 18:27:33 +0300749 /*
750 * One of the possible error cases is when Host _does_
751 * request for Data Phase, but it does so on the wrong
752 * direction.
753 *
754 * Here, we already know ep0_next_event is DATA (see above),
755 * so we only need to check for direction.
756 */
757 if (dwc->ep0_expect_in != event->endpoint_number) {
758 dev_vdbg(dwc->dev, "Wrong direction for Data phase\n");
759 dwc3_ep0_stall_and_restart(dwc);
760 return;
761 }
762
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300763 dwc3_ep0_do_control_data(dwc, event);
Felipe Balbi72246da2011-08-19 18:10:58 +0300764 break;
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300765
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300766 case DEPEVT_STATUS_CONTROL_STATUS:
767 dev_vdbg(dwc->dev, "Control Status\n");
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300768
769 if (dwc->ep0_next_event != DWC3_EP0_NRDY_STATUS) {
770 dev_vdbg(dwc->dev, "Expected %d got %d\n",
Felipe Balbi25355be2011-09-30 10:58:38 +0300771 dwc->ep0_next_event,
772 DWC3_EP0_NRDY_STATUS);
Felipe Balbi1ddcb212011-08-30 15:52:17 +0300773
774 dwc3_ep0_stall_and_restart(dwc);
775 return;
776 }
Felipe Balbic7fcdeb2011-08-27 22:28:36 +0300777 dwc3_ep0_do_control_status(dwc, event);
Felipe Balbi72246da2011-08-19 18:10:58 +0300778 }
779}
780
781void dwc3_ep0_interrupt(struct dwc3 *dwc,
782 const const struct dwc3_event_depevt *event)
783{
784 u8 epnum = event->endpoint_number;
785
786 dev_dbg(dwc->dev, "%s while ep%d%s in state '%s'\n",
787 dwc3_ep_event_string(event->endpoint_event),
Sebastian Andrzej Siewiorb147f352011-09-30 10:58:40 +0300788 epnum >> 1, (epnum & 1) ? "in" : "out",
Felipe Balbi72246da2011-08-19 18:10:58 +0300789 dwc3_ep0_state_string(dwc->ep0state));
790
791 switch (event->endpoint_event) {
792 case DWC3_DEPEVT_XFERCOMPLETE:
793 dwc3_ep0_xfer_complete(dwc, event);
794 break;
795
796 case DWC3_DEPEVT_XFERNOTREADY:
797 dwc3_ep0_xfernotready(dwc, event);
798 break;
799
800 case DWC3_DEPEVT_XFERINPROGRESS:
801 case DWC3_DEPEVT_RXTXFIFOEVT:
802 case DWC3_DEPEVT_STREAMEVT:
803 case DWC3_DEPEVT_EPCMDCMPLT:
804 break;
805 }
806}