blob: 489c826e92a7edbf85470a73908aeb966fe78636 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* linux/arch/arm/mach-s3c2410/s3c2410.c
2 *
3 * Copyright (c) 2003-2005 Simtec Electronics
4 * Ben Dooks <ben@simtec.co.uk>
5 *
6 * http://www.simtec.co.uk/products/EB2410ITX/
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
Linus Torvalds1da177e2005-04-16 15:20:36 -070011*/
12
13#include <linux/kernel.h>
14#include <linux/types.h>
15#include <linux/interrupt.h>
16#include <linux/list.h>
17#include <linux/timer.h>
18#include <linux/init.h>
Ben Dooks1ec72692010-05-03 14:39:45 +090019#include <linux/gpio.h>
Ben Dookse4253822008-10-21 14:06:38 +010020#include <linux/clk.h>
Ben Dooksa3413052006-06-22 22:18:13 +010021#include <linux/sysdev.h>
Rafael J. Wysockibb072c32011-04-22 22:03:21 +020022#include <linux/syscore_ops.h>
Ben Dooksb6d1f542006-12-17 23:22:26 +010023#include <linux/serial_core.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010024#include <linux/platform_device.h>
Russell Kingfced80c2008-09-06 12:10:45 +010025#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
27#include <asm/mach/arch.h>
28#include <asm/mach/map.h>
29#include <asm/mach/irq.h>
30
Russell Kinga09e64f2008-08-05 16:14:15 +010031#include <mach/hardware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032#include <asm/irq.h>
33
Ben Dookse4253822008-10-21 14:06:38 +010034#include <plat/cpu-freq.h>
35
Russell Kinga09e64f2008-08-05 16:14:15 +010036#include <mach/regs-clock.h>
Ben Dooksa2b7ba92008-10-07 22:26:09 +010037#include <plat/regs-serial.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Ben Dooksa2b7ba92008-10-07 22:26:09 +010039#include <plat/s3c2410.h>
40#include <plat/cpu.h>
41#include <plat/devs.h>
Ben Dooksd5120ae2008-10-07 23:09:51 +010042#include <plat/clock.h>
Ben Dookse24b8642008-10-21 14:06:34 +010043#include <plat/pll.h>
Rafael J. Wysockibb072c32011-04-22 22:03:21 +020044#include <plat/pm.h>
Kukjin Kimb27b0722012-01-03 14:02:03 +010045#include <plat/watchdog-reset.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070046
Ben Dooks1ec72692010-05-03 14:39:45 +090047#include <plat/gpio-core.h>
48#include <plat/gpio-cfg.h>
49#include <plat/gpio-cfg-helpers.h>
50
Linus Torvalds1da177e2005-04-16 15:20:36 -070051/* Initial IO mappings */
52
53static struct map_desc s3c2410_iodesc[] __initdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070054 IODESC_ENT(CLKPWR),
Linus Torvalds1da177e2005-04-16 15:20:36 -070055 IODESC_ENT(TIMER),
Dimitry Andric62ee9142005-08-17 13:01:19 +010056 IODESC_ENT(WATCHDOG),
Linus Torvalds1da177e2005-04-16 15:20:36 -070057};
58
Linus Torvalds1da177e2005-04-16 15:20:36 -070059/* our uart devices */
60
Linus Torvalds1da177e2005-04-16 15:20:36 -070061/* uart registration process */
62
63void __init s3c2410_init_uarts(struct s3c2410_uartcfg *cfg, int no)
64{
Ben Dooks66a9b492006-06-18 23:04:05 +010065 s3c24xx_init_uartdevs("s3c2410-uart", s3c2410_uart_resources, cfg, no);
Linus Torvalds1da177e2005-04-16 15:20:36 -070066}
67
68/* s3c2410_map_io
69 *
70 * register the standard cpu IO areas, and any passed in from the
71 * machine specific initialisation.
72*/
73
Ben Dooks74b265d2008-10-21 14:06:31 +010074void __init s3c2410_map_io(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070075{
Kukjin Kim782d8a32011-08-30 20:47:32 +090076 s3c24xx_gpiocfg_default.set_pull = s3c24xx_gpio_setpull_1up;
77 s3c24xx_gpiocfg_default.get_pull = s3c24xx_gpio_getpull_1up;
Ben Dooks1ec72692010-05-03 14:39:45 +090078
Linus Torvalds1da177e2005-04-16 15:20:36 -070079 iotable_init(s3c2410_iodesc, ARRAY_SIZE(s3c2410_iodesc));
Linus Torvalds1da177e2005-04-16 15:20:36 -070080}
81
Ben Dookse4253822008-10-21 14:06:38 +010082void __init_or_cpufreq s3c2410_setup_clocks(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -070083{
Ben Dookse4253822008-10-21 14:06:38 +010084 struct clk *xtal_clk;
Linus Torvalds1da177e2005-04-16 15:20:36 -070085 unsigned long tmp;
Ben Dookse4253822008-10-21 14:06:38 +010086 unsigned long xtal;
Linus Torvalds1da177e2005-04-16 15:20:36 -070087 unsigned long fclk;
88 unsigned long hclk;
89 unsigned long pclk;
90
Ben Dookse4253822008-10-21 14:06:38 +010091 xtal_clk = clk_get(NULL, "xtal");
92 xtal = clk_get_rate(xtal_clk);
93 clk_put(xtal_clk);
94
Linus Torvalds1da177e2005-04-16 15:20:36 -070095 /* now we've got our machine bits initialised, work out what
96 * clocks we've got */
97
Ben Dookse24b8642008-10-21 14:06:34 +010098 fclk = s3c24xx_get_pll(__raw_readl(S3C2410_MPLLCON), xtal);
Linus Torvalds1da177e2005-04-16 15:20:36 -070099
100 tmp = __raw_readl(S3C2410_CLKDIVN);
101
102 /* work out clock scalings */
103
104 hclk = fclk / ((tmp & S3C2410_CLKDIVN_HDIVN) ? 2 : 1);
105 pclk = hclk / ((tmp & S3C2410_CLKDIVN_PDIVN) ? 2 : 1);
106
107 /* print brieft summary of clocks, etc */
108
109 printk("S3C2410: core %ld.%03ld MHz, memory %ld.%03ld MHz, peripheral %ld.%03ld MHz\n",
110 print_mhz(fclk), print_mhz(hclk), print_mhz(pclk));
111
112 /* initialise the clocks here, to allow other things like the
113 * console to use them
114 */
115
Ben Dookse4253822008-10-21 14:06:38 +0100116 s3c24xx_setup_clocks(fclk, hclk, pclk);
117}
118
Ben Dooksad787592009-07-30 23:23:40 +0100119/* fake ARMCLK for use with cpufreq, etc. */
120
121static struct clk s3c2410_armclk = {
122 .name = "armclk",
123 .parent = &clk_f,
124 .id = -1,
125};
126
Ben Dookse4253822008-10-21 14:06:38 +0100127void __init s3c2410_init_clocks(int xtal)
128{
129 s3c24xx_register_baseclocks(xtal);
130 s3c2410_setup_clocks();
Ben Dooks99c13852006-06-22 22:18:20 +0100131 s3c2410_baseclk_add();
Ben Dooksad787592009-07-30 23:23:40 +0100132 s3c24xx_register_clock(&s3c2410_armclk);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133}
134
Ben Dooksa3413052006-06-22 22:18:13 +0100135struct sysdev_class s3c2410_sysclass = {
Kay Sieversaf5ca3f2007-12-20 02:09:39 +0100136 .name = "s3c2410-core",
Ben Dooksa3413052006-06-22 22:18:13 +0100137};
138
Ben Dooksf0176792009-07-30 23:23:38 +0100139/* Note, we would have liked to name this s3c2410-core, but we cannot
140 * register two sysdev_class with the same name.
141 */
142struct sysdev_class s3c2410a_sysclass = {
143 .name = "s3c2410a-core",
144};
145
Ben Dooksa3413052006-06-22 22:18:13 +0100146static struct sys_device s3c2410_sysdev = {
147 .cls = &s3c2410_sysclass,
148};
149
150/* need to register class before we actually register the device, and
151 * we also need to ensure that it has been initialised before any of the
Ben Dooks6db3eee2007-02-12 16:03:22 +0100152 * drivers even try to use it (even if not on an s3c2410 based system)
Ben Dooksa3413052006-06-22 22:18:13 +0100153 * as a driver which may support both 2410 and 2440 may try and use it.
154*/
155
156static int __init s3c2410_core_init(void)
157{
158 return sysdev_class_register(&s3c2410_sysclass);
159}
160
161core_initcall(s3c2410_core_init);
162
Ben Dooksf0176792009-07-30 23:23:38 +0100163static int __init s3c2410a_core_init(void)
164{
165 return sysdev_class_register(&s3c2410a_sysclass);
166}
167
168core_initcall(s3c2410a_core_init);
169
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170int __init s3c2410_init(void)
171{
172 printk("S3C2410: Initialising architecture\n");
173
Domenico Andreolifb630b92011-10-22 04:00:53 +0900174#ifdef CONFIG_PM
Rafael J. Wysockibb072c32011-04-22 22:03:21 +0200175 register_syscore_ops(&s3c2410_pm_syscore_ops);
Domenico Andreolifb630b92011-10-22 04:00:53 +0900176#endif
Rafael J. Wysockibb072c32011-04-22 22:03:21 +0200177 register_syscore_ops(&s3c24xx_irq_syscore_ops);
178
Ben Dooksa3413052006-06-22 22:18:13 +0100179 return sysdev_register(&s3c2410_sysdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180}
Ben Dooksf0176792009-07-30 23:23:38 +0100181
182int __init s3c2410a_init(void)
183{
184 s3c2410_sysdev.cls = &s3c2410a_sysclass;
185 return s3c2410_init();
186}
Kukjin Kimb27b0722012-01-03 14:02:03 +0100187
188void s3c2410_restart(char mode, const char *cmd)
189{
190 if (mode == 's') {
191 soft_restart(0);
192 }
193
194 arch_wdt_reset();
195
196 /* we'll take a jump through zero as a poor second */
197 soft_restart(0);
198}