| Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 1 | /* | 
 | 2 |  * iop13xx IRQ handling / support functions | 
 | 3 |  * Copyright (c) 2005-2006, Intel Corporation. | 
 | 4 |  * | 
 | 5 |  * This program is free software; you can redistribute it and/or modify it | 
 | 6 |  * under the terms and conditions of the GNU General Public License, | 
 | 7 |  * version 2, as published by the Free Software Foundation. | 
 | 8 |  * | 
 | 9 |  * This program is distributed in the hope it will be useful, but WITHOUT | 
 | 10 |  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | 
 | 11 |  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for | 
 | 12 |  * more details. | 
 | 13 |  * | 
 | 14 |  * You should have received a copy of the GNU General Public License along with | 
 | 15 |  * this program; if not, write to the Free Software Foundation, Inc., 59 Temple | 
 | 16 |  * Place - Suite 330, Boston, MA 02111-1307 USA. | 
 | 17 |  * | 
 | 18 |  */ | 
 | 19 | #include <linux/init.h> | 
 | 20 | #include <linux/interrupt.h> | 
 | 21 | #include <linux/list.h> | 
 | 22 | #include <linux/sysctl.h> | 
 | 23 | #include <asm/uaccess.h> | 
 | 24 | #include <asm/mach/irq.h> | 
 | 25 | #include <asm/irq.h> | 
| Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 26 | #include <mach/hardware.h> | 
 | 27 | #include <mach/irqs.h> | 
 | 28 | #include <mach/msi.h> | 
| Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 29 |  | 
 | 30 | /* INTCTL0 CP6 R0 Page 4 | 
 | 31 |  */ | 
| Dan Williams | d73d801 | 2007-05-15 01:03:36 +0100 | [diff] [blame] | 32 | static u32 read_intctl_0(void) | 
| Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 33 | { | 
 | 34 | 	u32 val; | 
 | 35 | 	asm volatile("mrc p6, 0, %0, c0, c4, 0":"=r" (val)); | 
 | 36 | 	return val; | 
 | 37 | } | 
| Dan Williams | d73d801 | 2007-05-15 01:03:36 +0100 | [diff] [blame] | 38 | static void write_intctl_0(u32 val) | 
| Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 39 | { | 
 | 40 | 	asm volatile("mcr p6, 0, %0, c0, c4, 0"::"r" (val)); | 
 | 41 | } | 
 | 42 |  | 
 | 43 | /* INTCTL1 CP6 R1 Page 4 | 
 | 44 |  */ | 
| Dan Williams | d73d801 | 2007-05-15 01:03:36 +0100 | [diff] [blame] | 45 | static u32 read_intctl_1(void) | 
| Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 46 | { | 
 | 47 | 	u32 val; | 
 | 48 | 	asm volatile("mrc p6, 0, %0, c1, c4, 0":"=r" (val)); | 
 | 49 | 	return val; | 
 | 50 | } | 
| Dan Williams | d73d801 | 2007-05-15 01:03:36 +0100 | [diff] [blame] | 51 | static void write_intctl_1(u32 val) | 
| Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 52 | { | 
 | 53 | 	asm volatile("mcr p6, 0, %0, c1, c4, 0"::"r" (val)); | 
 | 54 | } | 
 | 55 |  | 
 | 56 | /* INTCTL2 CP6 R2 Page 4 | 
 | 57 |  */ | 
| Dan Williams | d73d801 | 2007-05-15 01:03:36 +0100 | [diff] [blame] | 58 | static u32 read_intctl_2(void) | 
| Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 59 | { | 
 | 60 | 	u32 val; | 
 | 61 | 	asm volatile("mrc p6, 0, %0, c2, c4, 0":"=r" (val)); | 
 | 62 | 	return val; | 
 | 63 | } | 
| Dan Williams | d73d801 | 2007-05-15 01:03:36 +0100 | [diff] [blame] | 64 | static void write_intctl_2(u32 val) | 
| Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 65 | { | 
 | 66 | 	asm volatile("mcr p6, 0, %0, c2, c4, 0"::"r" (val)); | 
 | 67 | } | 
 | 68 |  | 
 | 69 | /* INTCTL3 CP6 R3 Page 4 | 
 | 70 |  */ | 
| Dan Williams | d73d801 | 2007-05-15 01:03:36 +0100 | [diff] [blame] | 71 | static u32 read_intctl_3(void) | 
| Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 72 | { | 
 | 73 | 	u32 val; | 
 | 74 | 	asm volatile("mrc p6, 0, %0, c3, c4, 0":"=r" (val)); | 
 | 75 | 	return val; | 
 | 76 | } | 
| Dan Williams | d73d801 | 2007-05-15 01:03:36 +0100 | [diff] [blame] | 77 | static void write_intctl_3(u32 val) | 
| Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 78 | { | 
 | 79 | 	asm volatile("mcr p6, 0, %0, c3, c4, 0"::"r" (val)); | 
 | 80 | } | 
 | 81 |  | 
 | 82 | /* INTSTR0 CP6 R0 Page 5 | 
 | 83 |  */ | 
| Dan Williams | d73d801 | 2007-05-15 01:03:36 +0100 | [diff] [blame] | 84 | static void write_intstr_0(u32 val) | 
| Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 85 | { | 
 | 86 | 	asm volatile("mcr p6, 0, %0, c0, c5, 0"::"r" (val)); | 
 | 87 | } | 
 | 88 |  | 
 | 89 | /* INTSTR1 CP6 R1 Page 5 | 
 | 90 |  */ | 
| Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 91 | static void write_intstr_1(u32 val) | 
 | 92 | { | 
 | 93 | 	asm volatile("mcr p6, 0, %0, c1, c5, 0"::"r" (val)); | 
 | 94 | } | 
 | 95 |  | 
 | 96 | /* INTSTR2 CP6 R2 Page 5 | 
 | 97 |  */ | 
| Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 98 | static void write_intstr_2(u32 val) | 
 | 99 | { | 
 | 100 | 	asm volatile("mcr p6, 0, %0, c2, c5, 0"::"r" (val)); | 
 | 101 | } | 
 | 102 |  | 
 | 103 | /* INTSTR3 CP6 R3 Page 5 | 
 | 104 |  */ | 
| Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 105 | static void write_intstr_3(u32 val) | 
 | 106 | { | 
 | 107 | 	asm volatile("mcr p6, 0, %0, c3, c5, 0"::"r" (val)); | 
 | 108 | } | 
 | 109 |  | 
 | 110 | /* INTBASE CP6 R0 Page 2 | 
 | 111 |  */ | 
| Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 112 | static void write_intbase(u32 val) | 
 | 113 | { | 
 | 114 | 	asm volatile("mcr p6, 0, %0, c0, c2, 0"::"r" (val)); | 
 | 115 | } | 
 | 116 |  | 
 | 117 | /* INTSIZE CP6 R2 Page 2 | 
 | 118 |  */ | 
| Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 119 | static void write_intsize(u32 val) | 
 | 120 | { | 
 | 121 | 	asm volatile("mcr p6, 0, %0, c2, c2, 0"::"r" (val)); | 
 | 122 | } | 
 | 123 |  | 
 | 124 | /* 0 = Interrupt Masked and 1 = Interrupt not masked */ | 
 | 125 | static void | 
| Lennert Buytenhek | 418c990 | 2010-11-29 10:32:01 +0100 | [diff] [blame] | 126 | iop13xx_irq_mask0 (struct irq_data *d) | 
| Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 127 | { | 
| Lennert Buytenhek | 418c990 | 2010-11-29 10:32:01 +0100 | [diff] [blame] | 128 | 	write_intctl_0(read_intctl_0() & ~(1 << (d->irq - 0))); | 
| Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 129 | } | 
 | 130 |  | 
 | 131 | static void | 
| Lennert Buytenhek | 418c990 | 2010-11-29 10:32:01 +0100 | [diff] [blame] | 132 | iop13xx_irq_mask1 (struct irq_data *d) | 
| Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 133 | { | 
| Lennert Buytenhek | 418c990 | 2010-11-29 10:32:01 +0100 | [diff] [blame] | 134 | 	write_intctl_1(read_intctl_1() & ~(1 << (d->irq - 32))); | 
| Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 135 | } | 
 | 136 |  | 
 | 137 | static void | 
| Lennert Buytenhek | 418c990 | 2010-11-29 10:32:01 +0100 | [diff] [blame] | 138 | iop13xx_irq_mask2 (struct irq_data *d) | 
| Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 139 | { | 
| Lennert Buytenhek | 418c990 | 2010-11-29 10:32:01 +0100 | [diff] [blame] | 140 | 	write_intctl_2(read_intctl_2() & ~(1 << (d->irq - 64))); | 
| Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 141 | } | 
 | 142 |  | 
 | 143 | static void | 
| Lennert Buytenhek | 418c990 | 2010-11-29 10:32:01 +0100 | [diff] [blame] | 144 | iop13xx_irq_mask3 (struct irq_data *d) | 
| Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 145 | { | 
| Lennert Buytenhek | 418c990 | 2010-11-29 10:32:01 +0100 | [diff] [blame] | 146 | 	write_intctl_3(read_intctl_3() & ~(1 << (d->irq - 96))); | 
| Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 147 | } | 
 | 148 |  | 
 | 149 | static void | 
| Lennert Buytenhek | 418c990 | 2010-11-29 10:32:01 +0100 | [diff] [blame] | 150 | iop13xx_irq_unmask0(struct irq_data *d) | 
| Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 151 | { | 
| Lennert Buytenhek | 418c990 | 2010-11-29 10:32:01 +0100 | [diff] [blame] | 152 | 	write_intctl_0(read_intctl_0() | (1 << (d->irq - 0))); | 
| Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 153 | } | 
 | 154 |  | 
 | 155 | static void | 
| Lennert Buytenhek | 418c990 | 2010-11-29 10:32:01 +0100 | [diff] [blame] | 156 | iop13xx_irq_unmask1(struct irq_data *d) | 
| Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 157 | { | 
| Lennert Buytenhek | 418c990 | 2010-11-29 10:32:01 +0100 | [diff] [blame] | 158 | 	write_intctl_1(read_intctl_1() | (1 << (d->irq - 32))); | 
| Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 159 | } | 
 | 160 |  | 
 | 161 | static void | 
| Lennert Buytenhek | 418c990 | 2010-11-29 10:32:01 +0100 | [diff] [blame] | 162 | iop13xx_irq_unmask2(struct irq_data *d) | 
| Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 163 | { | 
| Lennert Buytenhek | 418c990 | 2010-11-29 10:32:01 +0100 | [diff] [blame] | 164 | 	write_intctl_2(read_intctl_2() | (1 << (d->irq - 64))); | 
| Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 165 | } | 
 | 166 |  | 
 | 167 | static void | 
| Lennert Buytenhek | 418c990 | 2010-11-29 10:32:01 +0100 | [diff] [blame] | 168 | iop13xx_irq_unmask3(struct irq_data *d) | 
| Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 169 | { | 
| Lennert Buytenhek | 418c990 | 2010-11-29 10:32:01 +0100 | [diff] [blame] | 170 | 	write_intctl_3(read_intctl_3() | (1 << (d->irq - 96))); | 
| Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 171 | } | 
 | 172 |  | 
| Dan Williams | 3a2aeda | 2006-12-14 23:31:20 +0100 | [diff] [blame] | 173 | static struct irq_chip iop13xx_irqchip1 = { | 
| Lennert Buytenhek | 418c990 | 2010-11-29 10:32:01 +0100 | [diff] [blame] | 174 | 	.name       = "IOP13xx-1", | 
 | 175 | 	.irq_ack    = iop13xx_irq_mask0, | 
 | 176 | 	.irq_mask   = iop13xx_irq_mask0, | 
 | 177 | 	.irq_unmask = iop13xx_irq_unmask0, | 
| Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 178 | }; | 
 | 179 |  | 
| Dan Williams | 3a2aeda | 2006-12-14 23:31:20 +0100 | [diff] [blame] | 180 | static struct irq_chip iop13xx_irqchip2 = { | 
| Lennert Buytenhek | 418c990 | 2010-11-29 10:32:01 +0100 | [diff] [blame] | 181 | 	.name       = "IOP13xx-2", | 
 | 182 | 	.irq_ack    = iop13xx_irq_mask1, | 
 | 183 | 	.irq_mask   = iop13xx_irq_mask1, | 
 | 184 | 	.irq_unmask = iop13xx_irq_unmask1, | 
| Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 185 | }; | 
 | 186 |  | 
| Dan Williams | 3a2aeda | 2006-12-14 23:31:20 +0100 | [diff] [blame] | 187 | static struct irq_chip iop13xx_irqchip3 = { | 
| Lennert Buytenhek | 418c990 | 2010-11-29 10:32:01 +0100 | [diff] [blame] | 188 | 	.name       = "IOP13xx-3", | 
 | 189 | 	.irq_ack    = iop13xx_irq_mask2, | 
 | 190 | 	.irq_mask   = iop13xx_irq_mask2, | 
 | 191 | 	.irq_unmask = iop13xx_irq_unmask2, | 
| Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 192 | }; | 
 | 193 |  | 
| Dan Williams | 3a2aeda | 2006-12-14 23:31:20 +0100 | [diff] [blame] | 194 | static struct irq_chip iop13xx_irqchip4 = { | 
| Lennert Buytenhek | 418c990 | 2010-11-29 10:32:01 +0100 | [diff] [blame] | 195 | 	.name       = "IOP13xx-4", | 
 | 196 | 	.irq_ack    = iop13xx_irq_mask3, | 
 | 197 | 	.irq_mask   = iop13xx_irq_mask3, | 
 | 198 | 	.irq_unmask = iop13xx_irq_unmask3, | 
| Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 199 | }; | 
 | 200 |  | 
| Dan Williams | 588ef76 | 2007-02-13 17:12:04 +0100 | [diff] [blame] | 201 | extern void iop_init_cp6_handler(void); | 
 | 202 |  | 
| Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 203 | void __init iop13xx_init_irq(void) | 
 | 204 | { | 
 | 205 | 	unsigned int i; | 
 | 206 |  | 
| Dan Williams | 588ef76 | 2007-02-13 17:12:04 +0100 | [diff] [blame] | 207 | 	iop_init_cp6_handler(); | 
| Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 208 |  | 
 | 209 | 	/* disable all interrupts */ | 
 | 210 | 	write_intctl_0(0); | 
 | 211 | 	write_intctl_1(0); | 
 | 212 | 	write_intctl_2(0); | 
 | 213 | 	write_intctl_3(0); | 
 | 214 |  | 
 | 215 | 	/* treat all as IRQ */ | 
 | 216 | 	write_intstr_0(0); | 
 | 217 | 	write_intstr_1(0); | 
 | 218 | 	write_intstr_2(0); | 
 | 219 | 	write_intstr_3(0); | 
 | 220 |  | 
 | 221 | 	/* initialize the interrupt vector generator */ | 
 | 222 | 	write_intbase(INTBASE); | 
 | 223 | 	write_intsize(INTSIZE_4); | 
 | 224 |  | 
| Daniel Wolstenholme | 2fd0237 | 2007-05-10 22:33:02 -0700 | [diff] [blame] | 225 | 	for(i = 0; i <= IRQ_IOP13XX_HPI; i++) { | 
| Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 226 | 		if (i < 32) | 
| Thomas Gleixner | 6845664a | 2011-03-24 13:25:22 +0100 | [diff] [blame] | 227 | 			irq_set_chip(i, &iop13xx_irqchip1); | 
| Dan Williams | 3a2aeda | 2006-12-14 23:31:20 +0100 | [diff] [blame] | 228 | 		else if (i < 64) | 
| Thomas Gleixner | 6845664a | 2011-03-24 13:25:22 +0100 | [diff] [blame] | 229 | 			irq_set_chip(i, &iop13xx_irqchip2); | 
| Dan Williams | 3a2aeda | 2006-12-14 23:31:20 +0100 | [diff] [blame] | 230 | 		else if (i < 96) | 
| Thomas Gleixner | 6845664a | 2011-03-24 13:25:22 +0100 | [diff] [blame] | 231 | 			irq_set_chip(i, &iop13xx_irqchip3); | 
| Dan Williams | 3a2aeda | 2006-12-14 23:31:20 +0100 | [diff] [blame] | 232 | 		else | 
| Thomas Gleixner | 6845664a | 2011-03-24 13:25:22 +0100 | [diff] [blame] | 233 | 			irq_set_chip(i, &iop13xx_irqchip4); | 
| Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 234 |  | 
| Thomas Gleixner | 6845664a | 2011-03-24 13:25:22 +0100 | [diff] [blame] | 235 | 		irq_set_handler(i, handle_level_irq); | 
| Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 236 | 		set_irq_flags(i, IRQF_VALID | IRQF_PROBE); | 
 | 237 | 	} | 
| Daniel Wolstenholme | 2fd0237 | 2007-05-10 22:33:02 -0700 | [diff] [blame] | 238 |  | 
 | 239 | 	iop13xx_msi_init(); | 
| Dan Williams | 285f5fa | 2006-12-07 02:59:39 +0100 | [diff] [blame] | 240 | } |