blob: 33565990164a88a276fbb17f04b9f185fdf8fb64 [file] [log] [blame]
Joerg Roedelb6c02712008-06-26 21:27:53 +02001/*
2 * Copyright (C) 2007-2008 Advanced Micro Devices, Inc.
3 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/pci.h>
21#include <linux/gfp.h>
22#include <linux/bitops.h>
Joerg Roedel7f265082008-12-12 13:50:21 +010023#include <linux/debugfs.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020024#include <linux/scatterlist.h>
FUJITA Tomonori51491362009-01-05 23:47:25 +090025#include <linux/dma-mapping.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020026#include <linux/iommu-helper.h>
Joerg Roedelc156e342008-12-02 18:13:27 +010027#include <linux/iommu.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020028#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090029#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010030#include <asm/gart.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020031#include <asm/amd_iommu_types.h>
Joerg Roedelc6da9922008-06-26 21:28:06 +020032#include <asm/amd_iommu.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020033
34#define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
35
Joerg Roedel136f78a2008-07-11 17:14:27 +020036#define EXIT_LOOP_COUNT 10000000
37
Joerg Roedelb6c02712008-06-26 21:27:53 +020038static DEFINE_RWLOCK(amd_iommu_devtable_lock);
39
Joerg Roedelbd60b732008-09-11 10:24:48 +020040/* A list of preallocated protection domains */
41static LIST_HEAD(iommu_pd_list);
42static DEFINE_SPINLOCK(iommu_pd_list_lock);
43
Joerg Roedel26961ef2008-12-03 17:00:17 +010044#ifdef CONFIG_IOMMU_API
45static struct iommu_ops amd_iommu_ops;
46#endif
47
Joerg Roedel431b2a22008-07-11 17:14:22 +020048/*
49 * general struct to manage commands send to an IOMMU
50 */
Joerg Roedeld6449532008-07-11 17:14:28 +020051struct iommu_cmd {
Joerg Roedelb6c02712008-06-26 21:27:53 +020052 u32 data[4];
53};
54
Joerg Roedelbd0e5212008-06-26 21:27:56 +020055static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
56 struct unity_map_entry *e);
Joerg Roedele275a2a2008-12-10 18:27:25 +010057static struct dma_ops_domain *find_protection_domain(u16 devid);
58
Joerg Roedelbd0e5212008-06-26 21:27:56 +020059
Joerg Roedel7f265082008-12-12 13:50:21 +010060#ifdef CONFIG_AMD_IOMMU_STATS
61
62/*
63 * Initialization code for statistics collection
64 */
65
Joerg Roedelda49f6d2008-12-12 14:59:58 +010066DECLARE_STATS_COUNTER(compl_wait);
Joerg Roedel0f2a86f2008-12-12 15:05:16 +010067DECLARE_STATS_COUNTER(cnt_map_single);
Joerg Roedel146a6912008-12-12 15:07:12 +010068DECLARE_STATS_COUNTER(cnt_unmap_single);
Joerg Roedeld03f0672008-12-12 15:09:48 +010069DECLARE_STATS_COUNTER(cnt_map_sg);
Joerg Roedel55877a62008-12-12 15:12:14 +010070DECLARE_STATS_COUNTER(cnt_unmap_sg);
Joerg Roedelc8f0fb32008-12-12 15:14:21 +010071DECLARE_STATS_COUNTER(cnt_alloc_coherent);
Joerg Roedel5d31ee72008-12-12 15:16:38 +010072DECLARE_STATS_COUNTER(cnt_free_coherent);
Joerg Roedelc1858972008-12-12 15:42:39 +010073DECLARE_STATS_COUNTER(cross_page);
Joerg Roedelf57d98a2008-12-12 15:46:29 +010074DECLARE_STATS_COUNTER(domain_flush_single);
Joerg Roedel18811f52008-12-12 15:48:28 +010075DECLARE_STATS_COUNTER(domain_flush_all);
Joerg Roedel5774f7c2008-12-12 15:57:30 +010076DECLARE_STATS_COUNTER(alloced_io_mem);
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +010077DECLARE_STATS_COUNTER(total_map_requests);
Joerg Roedelda49f6d2008-12-12 14:59:58 +010078
Joerg Roedel7f265082008-12-12 13:50:21 +010079static struct dentry *stats_dir;
80static struct dentry *de_isolate;
81static struct dentry *de_fflush;
82
83static void amd_iommu_stats_add(struct __iommu_counter *cnt)
84{
85 if (stats_dir == NULL)
86 return;
87
88 cnt->dent = debugfs_create_u64(cnt->name, 0444, stats_dir,
89 &cnt->value);
90}
91
92static void amd_iommu_stats_init(void)
93{
94 stats_dir = debugfs_create_dir("amd-iommu", NULL);
95 if (stats_dir == NULL)
96 return;
97
98 de_isolate = debugfs_create_bool("isolation", 0444, stats_dir,
99 (u32 *)&amd_iommu_isolate);
100
101 de_fflush = debugfs_create_bool("fullflush", 0444, stats_dir,
102 (u32 *)&amd_iommu_unmap_flush);
Joerg Roedelda49f6d2008-12-12 14:59:58 +0100103
104 amd_iommu_stats_add(&compl_wait);
Joerg Roedel0f2a86f2008-12-12 15:05:16 +0100105 amd_iommu_stats_add(&cnt_map_single);
Joerg Roedel146a6912008-12-12 15:07:12 +0100106 amd_iommu_stats_add(&cnt_unmap_single);
Joerg Roedeld03f0672008-12-12 15:09:48 +0100107 amd_iommu_stats_add(&cnt_map_sg);
Joerg Roedel55877a62008-12-12 15:12:14 +0100108 amd_iommu_stats_add(&cnt_unmap_sg);
Joerg Roedelc8f0fb32008-12-12 15:14:21 +0100109 amd_iommu_stats_add(&cnt_alloc_coherent);
Joerg Roedel5d31ee72008-12-12 15:16:38 +0100110 amd_iommu_stats_add(&cnt_free_coherent);
Joerg Roedelc1858972008-12-12 15:42:39 +0100111 amd_iommu_stats_add(&cross_page);
Joerg Roedelf57d98a2008-12-12 15:46:29 +0100112 amd_iommu_stats_add(&domain_flush_single);
Joerg Roedel18811f52008-12-12 15:48:28 +0100113 amd_iommu_stats_add(&domain_flush_all);
Joerg Roedel5774f7c2008-12-12 15:57:30 +0100114 amd_iommu_stats_add(&alloced_io_mem);
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +0100115 amd_iommu_stats_add(&total_map_requests);
Joerg Roedel7f265082008-12-12 13:50:21 +0100116}
117
118#endif
119
Joerg Roedel431b2a22008-07-11 17:14:22 +0200120/* returns !0 if the IOMMU is caching non-present entries in its TLB */
Joerg Roedel4da70b92008-06-26 21:28:01 +0200121static int iommu_has_npcache(struct amd_iommu *iommu)
122{
Joerg Roedelae9b9402008-10-30 17:43:57 +0100123 return iommu->cap & (1UL << IOMMU_CAP_NPCACHE);
Joerg Roedel4da70b92008-06-26 21:28:01 +0200124}
125
Joerg Roedel431b2a22008-07-11 17:14:22 +0200126/****************************************************************************
127 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200128 * Interrupt handling functions
129 *
130 ****************************************************************************/
131
Joerg Roedel90008ee2008-09-09 16:41:05 +0200132static void iommu_print_event(void *__evt)
133{
134 u32 *event = __evt;
135 int type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
136 int devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
137 int domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK;
138 int flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
139 u64 address = (u64)(((u64)event[3]) << 32) | event[2];
140
141 printk(KERN_ERR "AMD IOMMU: Event logged [");
142
143 switch (type) {
144 case EVENT_TYPE_ILL_DEV:
145 printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
146 "address=0x%016llx flags=0x%04x]\n",
147 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
148 address, flags);
149 break;
150 case EVENT_TYPE_IO_FAULT:
151 printk("IO_PAGE_FAULT device=%02x:%02x.%x "
152 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
153 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
154 domid, address, flags);
155 break;
156 case EVENT_TYPE_DEV_TAB_ERR:
157 printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
158 "address=0x%016llx flags=0x%04x]\n",
159 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
160 address, flags);
161 break;
162 case EVENT_TYPE_PAGE_TAB_ERR:
163 printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
164 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
165 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
166 domid, address, flags);
167 break;
168 case EVENT_TYPE_ILL_CMD:
169 printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
170 break;
171 case EVENT_TYPE_CMD_HARD_ERR:
172 printk("COMMAND_HARDWARE_ERROR address=0x%016llx "
173 "flags=0x%04x]\n", address, flags);
174 break;
175 case EVENT_TYPE_IOTLB_INV_TO:
176 printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
177 "address=0x%016llx]\n",
178 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
179 address);
180 break;
181 case EVENT_TYPE_INV_DEV_REQ:
182 printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
183 "address=0x%016llx flags=0x%04x]\n",
184 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
185 address, flags);
186 break;
187 default:
188 printk(KERN_ERR "UNKNOWN type=0x%02x]\n", type);
189 }
190}
191
192static void iommu_poll_events(struct amd_iommu *iommu)
193{
194 u32 head, tail;
195 unsigned long flags;
196
197 spin_lock_irqsave(&iommu->lock, flags);
198
199 head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
200 tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
201
202 while (head != tail) {
203 iommu_print_event(iommu->evt_buf + head);
204 head = (head + EVENT_ENTRY_SIZE) % iommu->evt_buf_size;
205 }
206
207 writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
208
209 spin_unlock_irqrestore(&iommu->lock, flags);
210}
211
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200212irqreturn_t amd_iommu_int_handler(int irq, void *data)
213{
Joerg Roedel90008ee2008-09-09 16:41:05 +0200214 struct amd_iommu *iommu;
215
216 list_for_each_entry(iommu, &amd_iommu_list, list)
217 iommu_poll_events(iommu);
218
219 return IRQ_HANDLED;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200220}
221
222/****************************************************************************
223 *
Joerg Roedel431b2a22008-07-11 17:14:22 +0200224 * IOMMU command queuing functions
225 *
226 ****************************************************************************/
227
228/*
229 * Writes the command to the IOMMUs command buffer and informs the
230 * hardware about the new command. Must be called with iommu->lock held.
231 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200232static int __iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200233{
234 u32 tail, head;
235 u8 *target;
236
237 tail = readl(iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
Jiri Kosina8a7c5ef2008-08-19 02:13:55 +0200238 target = iommu->cmd_buf + tail;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200239 memcpy_toio(target, cmd, sizeof(*cmd));
240 tail = (tail + sizeof(*cmd)) % iommu->cmd_buf_size;
241 head = readl(iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
242 if (tail == head)
243 return -ENOMEM;
244 writel(tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
245
246 return 0;
247}
248
Joerg Roedel431b2a22008-07-11 17:14:22 +0200249/*
250 * General queuing function for commands. Takes iommu->lock and calls
251 * __iommu_queue_command().
252 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200253static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200254{
255 unsigned long flags;
256 int ret;
257
258 spin_lock_irqsave(&iommu->lock, flags);
259 ret = __iommu_queue_command(iommu, cmd);
Joerg Roedel09ee17e2008-12-03 12:19:27 +0100260 if (!ret)
Joerg Roedel0cfd7aa2008-12-10 19:58:00 +0100261 iommu->need_sync = true;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200262 spin_unlock_irqrestore(&iommu->lock, flags);
263
264 return ret;
265}
266
Joerg Roedel431b2a22008-07-11 17:14:22 +0200267/*
Joerg Roedel8d201962008-12-02 20:34:41 +0100268 * This function waits until an IOMMU has completed a completion
269 * wait command
Joerg Roedel431b2a22008-07-11 17:14:22 +0200270 */
Joerg Roedel8d201962008-12-02 20:34:41 +0100271static void __iommu_wait_for_completion(struct amd_iommu *iommu)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200272{
Joerg Roedel8d201962008-12-02 20:34:41 +0100273 int ready = 0;
Joerg Roedel519c31b2008-08-14 19:55:15 +0200274 unsigned status = 0;
Joerg Roedel8d201962008-12-02 20:34:41 +0100275 unsigned long i = 0;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200276
Joerg Roedelda49f6d2008-12-12 14:59:58 +0100277 INC_STATS_COUNTER(compl_wait);
278
Joerg Roedel136f78a2008-07-11 17:14:27 +0200279 while (!ready && (i < EXIT_LOOP_COUNT)) {
280 ++i;
Joerg Roedel519c31b2008-08-14 19:55:15 +0200281 /* wait for the bit to become one */
282 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
283 ready = status & MMIO_STATUS_COM_WAIT_INT_MASK;
Joerg Roedel136f78a2008-07-11 17:14:27 +0200284 }
285
Joerg Roedel519c31b2008-08-14 19:55:15 +0200286 /* set bit back to zero */
287 status &= ~MMIO_STATUS_COM_WAIT_INT_MASK;
288 writel(status, iommu->mmio_base + MMIO_STATUS_OFFSET);
289
Joerg Roedel84df8172008-12-17 16:36:44 +0100290 if (unlikely(i == EXIT_LOOP_COUNT))
291 panic("AMD IOMMU: Completion wait loop failed\n");
Joerg Roedel8d201962008-12-02 20:34:41 +0100292}
293
294/*
295 * This function queues a completion wait command into the command
296 * buffer of an IOMMU
297 */
298static int __iommu_completion_wait(struct amd_iommu *iommu)
299{
300 struct iommu_cmd cmd;
301
302 memset(&cmd, 0, sizeof(cmd));
303 cmd.data[0] = CMD_COMPL_WAIT_INT_MASK;
304 CMD_SET_TYPE(&cmd, CMD_COMPL_WAIT);
305
306 return __iommu_queue_command(iommu, &cmd);
307}
308
309/*
310 * This function is called whenever we need to ensure that the IOMMU has
311 * completed execution of all commands we sent. It sends a
312 * COMPLETION_WAIT command and waits for it to finish. The IOMMU informs
313 * us about that by writing a value to a physical address we pass with
314 * the command.
315 */
316static int iommu_completion_wait(struct amd_iommu *iommu)
317{
318 int ret = 0;
319 unsigned long flags;
320
321 spin_lock_irqsave(&iommu->lock, flags);
322
323 if (!iommu->need_sync)
324 goto out;
325
326 ret = __iommu_completion_wait(iommu);
327
Joerg Roedel0cfd7aa2008-12-10 19:58:00 +0100328 iommu->need_sync = false;
Joerg Roedel8d201962008-12-02 20:34:41 +0100329
330 if (ret)
331 goto out;
332
333 __iommu_wait_for_completion(iommu);
Joerg Roedel84df8172008-12-17 16:36:44 +0100334
Joerg Roedel7e4f88d2008-09-17 14:19:15 +0200335out:
336 spin_unlock_irqrestore(&iommu->lock, flags);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200337
338 return 0;
339}
340
Joerg Roedel431b2a22008-07-11 17:14:22 +0200341/*
342 * Command send function for invalidating a device table entry
343 */
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200344static int iommu_queue_inv_dev_entry(struct amd_iommu *iommu, u16 devid)
345{
Joerg Roedeld6449532008-07-11 17:14:28 +0200346 struct iommu_cmd cmd;
Joerg Roedelee2fa742008-09-17 13:47:25 +0200347 int ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200348
349 BUG_ON(iommu == NULL);
350
351 memset(&cmd, 0, sizeof(cmd));
352 CMD_SET_TYPE(&cmd, CMD_INV_DEV_ENTRY);
353 cmd.data[0] = devid;
354
Joerg Roedelee2fa742008-09-17 13:47:25 +0200355 ret = iommu_queue_command(iommu, &cmd);
356
Joerg Roedelee2fa742008-09-17 13:47:25 +0200357 return ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200358}
359
Joerg Roedel237b6f32008-12-02 20:54:37 +0100360static void __iommu_build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
361 u16 domid, int pde, int s)
362{
363 memset(cmd, 0, sizeof(*cmd));
364 address &= PAGE_MASK;
365 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
366 cmd->data[1] |= domid;
367 cmd->data[2] = lower_32_bits(address);
368 cmd->data[3] = upper_32_bits(address);
369 if (s) /* size bit - we flush more than one 4kb page */
370 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
371 if (pde) /* PDE bit - we wan't flush everything not only the PTEs */
372 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
373}
374
Joerg Roedel431b2a22008-07-11 17:14:22 +0200375/*
376 * Generic command send function for invalidaing TLB entries
377 */
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200378static int iommu_queue_inv_iommu_pages(struct amd_iommu *iommu,
379 u64 address, u16 domid, int pde, int s)
380{
Joerg Roedeld6449532008-07-11 17:14:28 +0200381 struct iommu_cmd cmd;
Joerg Roedelee2fa742008-09-17 13:47:25 +0200382 int ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200383
Joerg Roedel237b6f32008-12-02 20:54:37 +0100384 __iommu_build_inv_iommu_pages(&cmd, address, domid, pde, s);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200385
Joerg Roedelee2fa742008-09-17 13:47:25 +0200386 ret = iommu_queue_command(iommu, &cmd);
387
Joerg Roedelee2fa742008-09-17 13:47:25 +0200388 return ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200389}
390
Joerg Roedel431b2a22008-07-11 17:14:22 +0200391/*
392 * TLB invalidation function which is called from the mapping functions.
393 * It invalidates a single PTE if the range to flush is within a single
394 * page. Otherwise it flushes the whole TLB of the IOMMU.
395 */
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200396static int iommu_flush_pages(struct amd_iommu *iommu, u16 domid,
397 u64 address, size_t size)
398{
Joerg Roedel999ba412008-07-03 19:35:08 +0200399 int s = 0;
Joerg Roedele3c449f2008-10-15 22:02:11 -0700400 unsigned pages = iommu_num_pages(address, size, PAGE_SIZE);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200401
402 address &= PAGE_MASK;
403
Joerg Roedel999ba412008-07-03 19:35:08 +0200404 if (pages > 1) {
405 /*
406 * If we have to flush more than one page, flush all
407 * TLB entries for this domain
408 */
409 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
410 s = 1;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200411 }
412
Joerg Roedel999ba412008-07-03 19:35:08 +0200413 iommu_queue_inv_iommu_pages(iommu, address, domid, 0, s);
414
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200415 return 0;
416}
Joerg Roedelb6c02712008-06-26 21:27:53 +0200417
Joerg Roedel1c655772008-09-04 18:40:05 +0200418/* Flush the whole IO/TLB for a given protection domain */
419static void iommu_flush_tlb(struct amd_iommu *iommu, u16 domid)
420{
421 u64 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
422
Joerg Roedelf57d98a2008-12-12 15:46:29 +0100423 INC_STATS_COUNTER(domain_flush_single);
424
Joerg Roedel1c655772008-09-04 18:40:05 +0200425 iommu_queue_inv_iommu_pages(iommu, address, domid, 0, 1);
426}
427
Joerg Roedel43f49602008-12-02 21:01:12 +0100428/*
429 * This function is used to flush the IO/TLB for a given protection domain
430 * on every IOMMU in the system
431 */
432static void iommu_flush_domain(u16 domid)
433{
434 unsigned long flags;
435 struct amd_iommu *iommu;
436 struct iommu_cmd cmd;
437
Joerg Roedel18811f52008-12-12 15:48:28 +0100438 INC_STATS_COUNTER(domain_flush_all);
439
Joerg Roedel43f49602008-12-02 21:01:12 +0100440 __iommu_build_inv_iommu_pages(&cmd, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
441 domid, 1, 1);
442
443 list_for_each_entry(iommu, &amd_iommu_list, list) {
444 spin_lock_irqsave(&iommu->lock, flags);
445 __iommu_queue_command(iommu, &cmd);
446 __iommu_completion_wait(iommu);
447 __iommu_wait_for_completion(iommu);
448 spin_unlock_irqrestore(&iommu->lock, flags);
449 }
450}
Joerg Roedel43f49602008-12-02 21:01:12 +0100451
Joerg Roedel431b2a22008-07-11 17:14:22 +0200452/****************************************************************************
453 *
454 * The functions below are used the create the page table mappings for
455 * unity mapped regions.
456 *
457 ****************************************************************************/
458
459/*
460 * Generic mapping functions. It maps a physical address into a DMA
461 * address space. It allocates the page table pages if necessary.
462 * In the future it can be extended to a generic mapping function
463 * supporting all features of AMD IOMMU page tables like level skipping
464 * and full 64 bit address spaces.
465 */
Joerg Roedel38e817f2008-12-02 17:27:52 +0100466static int iommu_map_page(struct protection_domain *dom,
467 unsigned long bus_addr,
468 unsigned long phys_addr,
469 int prot)
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200470{
471 u64 __pte, *pte, *page;
472
473 bus_addr = PAGE_ALIGN(bus_addr);
Joerg Roedelbb9d4ff2008-12-04 15:59:48 +0100474 phys_addr = PAGE_ALIGN(phys_addr);
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200475
476 /* only support 512GB address spaces for now */
477 if (bus_addr > IOMMU_MAP_SIZE_L3 || !(prot & IOMMU_PROT_MASK))
478 return -EINVAL;
479
480 pte = &dom->pt_root[IOMMU_PTE_L2_INDEX(bus_addr)];
481
482 if (!IOMMU_PTE_PRESENT(*pte)) {
483 page = (u64 *)get_zeroed_page(GFP_KERNEL);
484 if (!page)
485 return -ENOMEM;
486 *pte = IOMMU_L2_PDE(virt_to_phys(page));
487 }
488
489 pte = IOMMU_PTE_PAGE(*pte);
490 pte = &pte[IOMMU_PTE_L1_INDEX(bus_addr)];
491
492 if (!IOMMU_PTE_PRESENT(*pte)) {
493 page = (u64 *)get_zeroed_page(GFP_KERNEL);
494 if (!page)
495 return -ENOMEM;
496 *pte = IOMMU_L1_PDE(virt_to_phys(page));
497 }
498
499 pte = IOMMU_PTE_PAGE(*pte);
500 pte = &pte[IOMMU_PTE_L0_INDEX(bus_addr)];
501
502 if (IOMMU_PTE_PRESENT(*pte))
503 return -EBUSY;
504
505 __pte = phys_addr | IOMMU_PTE_P;
506 if (prot & IOMMU_PROT_IR)
507 __pte |= IOMMU_PTE_IR;
508 if (prot & IOMMU_PROT_IW)
509 __pte |= IOMMU_PTE_IW;
510
511 *pte = __pte;
512
513 return 0;
514}
515
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100516static void iommu_unmap_page(struct protection_domain *dom,
517 unsigned long bus_addr)
518{
519 u64 *pte;
520
521 pte = &dom->pt_root[IOMMU_PTE_L2_INDEX(bus_addr)];
522
523 if (!IOMMU_PTE_PRESENT(*pte))
524 return;
525
526 pte = IOMMU_PTE_PAGE(*pte);
527 pte = &pte[IOMMU_PTE_L1_INDEX(bus_addr)];
528
529 if (!IOMMU_PTE_PRESENT(*pte))
530 return;
531
532 pte = IOMMU_PTE_PAGE(*pte);
533 pte = &pte[IOMMU_PTE_L1_INDEX(bus_addr)];
534
535 *pte = 0;
536}
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100537
Joerg Roedel431b2a22008-07-11 17:14:22 +0200538/*
539 * This function checks if a specific unity mapping entry is needed for
540 * this specific IOMMU.
541 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200542static int iommu_for_unity_map(struct amd_iommu *iommu,
543 struct unity_map_entry *entry)
544{
545 u16 bdf, i;
546
547 for (i = entry->devid_start; i <= entry->devid_end; ++i) {
548 bdf = amd_iommu_alias_table[i];
549 if (amd_iommu_rlookup_table[bdf] == iommu)
550 return 1;
551 }
552
553 return 0;
554}
555
Joerg Roedel431b2a22008-07-11 17:14:22 +0200556/*
557 * Init the unity mappings for a specific IOMMU in the system
558 *
559 * Basically iterates over all unity mapping entries and applies them to
560 * the default domain DMA of that IOMMU if necessary.
561 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200562static int iommu_init_unity_mappings(struct amd_iommu *iommu)
563{
564 struct unity_map_entry *entry;
565 int ret;
566
567 list_for_each_entry(entry, &amd_iommu_unity_map, list) {
568 if (!iommu_for_unity_map(iommu, entry))
569 continue;
570 ret = dma_ops_unity_map(iommu->default_dom, entry);
571 if (ret)
572 return ret;
573 }
574
575 return 0;
576}
577
Joerg Roedel431b2a22008-07-11 17:14:22 +0200578/*
579 * This function actually applies the mapping to the page table of the
580 * dma_ops domain.
581 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200582static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
583 struct unity_map_entry *e)
584{
585 u64 addr;
586 int ret;
587
588 for (addr = e->address_start; addr < e->address_end;
589 addr += PAGE_SIZE) {
Joerg Roedel38e817f2008-12-02 17:27:52 +0100590 ret = iommu_map_page(&dma_dom->domain, addr, addr, e->prot);
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200591 if (ret)
592 return ret;
593 /*
594 * if unity mapping is in aperture range mark the page
595 * as allocated in the aperture
596 */
597 if (addr < dma_dom->aperture_size)
598 __set_bit(addr >> PAGE_SHIFT, dma_dom->bitmap);
599 }
600
601 return 0;
602}
603
Joerg Roedel431b2a22008-07-11 17:14:22 +0200604/*
605 * Inits the unity mappings required for a specific device
606 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200607static int init_unity_mappings_for_device(struct dma_ops_domain *dma_dom,
608 u16 devid)
609{
610 struct unity_map_entry *e;
611 int ret;
612
613 list_for_each_entry(e, &amd_iommu_unity_map, list) {
614 if (!(devid >= e->devid_start && devid <= e->devid_end))
615 continue;
616 ret = dma_ops_unity_map(dma_dom, e);
617 if (ret)
618 return ret;
619 }
620
621 return 0;
622}
623
Joerg Roedel431b2a22008-07-11 17:14:22 +0200624/****************************************************************************
625 *
626 * The next functions belong to the address allocator for the dma_ops
627 * interface functions. They work like the allocators in the other IOMMU
628 * drivers. Its basically a bitmap which marks the allocated pages in
629 * the aperture. Maybe it could be enhanced in the future to a more
630 * efficient allocator.
631 *
632 ****************************************************************************/
Joerg Roedeld3086442008-06-26 21:27:57 +0200633
Joerg Roedel431b2a22008-07-11 17:14:22 +0200634/*
635 * The address allocator core function.
636 *
637 * called with domain->lock held
638 */
Joerg Roedeld3086442008-06-26 21:27:57 +0200639static unsigned long dma_ops_alloc_addresses(struct device *dev,
640 struct dma_ops_domain *dom,
Joerg Roedel6d4f3432008-09-04 19:18:02 +0200641 unsigned int pages,
Joerg Roedel832a90c2008-09-18 15:54:23 +0200642 unsigned long align_mask,
643 u64 dma_mask)
Joerg Roedeld3086442008-06-26 21:27:57 +0200644{
FUJITA Tomonori40becd82008-09-29 00:06:36 +0900645 unsigned long limit;
Joerg Roedeld3086442008-06-26 21:27:57 +0200646 unsigned long address;
Joerg Roedeld3086442008-06-26 21:27:57 +0200647 unsigned long boundary_size;
648
649 boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
650 PAGE_SIZE) >> PAGE_SHIFT;
FUJITA Tomonori40becd82008-09-29 00:06:36 +0900651 limit = iommu_device_max_index(dom->aperture_size >> PAGE_SHIFT, 0,
652 dma_mask >> PAGE_SHIFT);
Joerg Roedeld3086442008-06-26 21:27:57 +0200653
Joerg Roedel1c655772008-09-04 18:40:05 +0200654 if (dom->next_bit >= limit) {
Joerg Roedeld3086442008-06-26 21:27:57 +0200655 dom->next_bit = 0;
Joerg Roedel1c655772008-09-04 18:40:05 +0200656 dom->need_flush = true;
657 }
Joerg Roedeld3086442008-06-26 21:27:57 +0200658
659 address = iommu_area_alloc(dom->bitmap, limit, dom->next_bit, pages,
Joerg Roedel6d4f3432008-09-04 19:18:02 +0200660 0 , boundary_size, align_mask);
Joerg Roedel1c655772008-09-04 18:40:05 +0200661 if (address == -1) {
Joerg Roedeld3086442008-06-26 21:27:57 +0200662 address = iommu_area_alloc(dom->bitmap, limit, 0, pages,
Joerg Roedel6d4f3432008-09-04 19:18:02 +0200663 0, boundary_size, align_mask);
Joerg Roedel1c655772008-09-04 18:40:05 +0200664 dom->need_flush = true;
665 }
Joerg Roedeld3086442008-06-26 21:27:57 +0200666
667 if (likely(address != -1)) {
Joerg Roedeld3086442008-06-26 21:27:57 +0200668 dom->next_bit = address + pages;
669 address <<= PAGE_SHIFT;
670 } else
671 address = bad_dma_address;
672
673 WARN_ON((address + (PAGE_SIZE*pages)) > dom->aperture_size);
674
675 return address;
676}
677
Joerg Roedel431b2a22008-07-11 17:14:22 +0200678/*
679 * The address free function.
680 *
681 * called with domain->lock held
682 */
Joerg Roedeld3086442008-06-26 21:27:57 +0200683static void dma_ops_free_addresses(struct dma_ops_domain *dom,
684 unsigned long address,
685 unsigned int pages)
686{
687 address >>= PAGE_SHIFT;
688 iommu_area_free(dom->bitmap, address, pages);
Joerg Roedel80be3082008-11-06 14:59:05 +0100689
Joerg Roedel8501c452008-11-17 19:11:46 +0100690 if (address >= dom->next_bit)
Joerg Roedel80be3082008-11-06 14:59:05 +0100691 dom->need_flush = true;
Joerg Roedeld3086442008-06-26 21:27:57 +0200692}
693
Joerg Roedel431b2a22008-07-11 17:14:22 +0200694/****************************************************************************
695 *
696 * The next functions belong to the domain allocation. A domain is
697 * allocated for every IOMMU as the default domain. If device isolation
698 * is enabled, every device get its own domain. The most important thing
699 * about domains is the page table mapping the DMA address space they
700 * contain.
701 *
702 ****************************************************************************/
703
Joerg Roedelec487d12008-06-26 21:27:58 +0200704static u16 domain_id_alloc(void)
705{
706 unsigned long flags;
707 int id;
708
709 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
710 id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
711 BUG_ON(id == 0);
712 if (id > 0 && id < MAX_DOMAIN_ID)
713 __set_bit(id, amd_iommu_pd_alloc_bitmap);
714 else
715 id = 0;
716 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
717
718 return id;
719}
720
Joerg Roedela2acfb72008-12-02 18:28:53 +0100721static void domain_id_free(int id)
722{
723 unsigned long flags;
724
725 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
726 if (id > 0 && id < MAX_DOMAIN_ID)
727 __clear_bit(id, amd_iommu_pd_alloc_bitmap);
728 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
729}
Joerg Roedela2acfb72008-12-02 18:28:53 +0100730
Joerg Roedel431b2a22008-07-11 17:14:22 +0200731/*
732 * Used to reserve address ranges in the aperture (e.g. for exclusion
733 * ranges.
734 */
Joerg Roedelec487d12008-06-26 21:27:58 +0200735static void dma_ops_reserve_addresses(struct dma_ops_domain *dom,
736 unsigned long start_page,
737 unsigned int pages)
738{
739 unsigned int last_page = dom->aperture_size >> PAGE_SHIFT;
740
741 if (start_page + pages > last_page)
742 pages = last_page - start_page;
743
FUJITA Tomonorid26dbc52008-09-22 22:35:07 +0900744 iommu_area_reserve(dom->bitmap, start_page, pages);
Joerg Roedelec487d12008-06-26 21:27:58 +0200745}
746
Joerg Roedel86db2e52008-12-02 18:20:21 +0100747static void free_pagetable(struct protection_domain *domain)
Joerg Roedelec487d12008-06-26 21:27:58 +0200748{
749 int i, j;
750 u64 *p1, *p2, *p3;
751
Joerg Roedel86db2e52008-12-02 18:20:21 +0100752 p1 = domain->pt_root;
Joerg Roedelec487d12008-06-26 21:27:58 +0200753
754 if (!p1)
755 return;
756
757 for (i = 0; i < 512; ++i) {
758 if (!IOMMU_PTE_PRESENT(p1[i]))
759 continue;
760
761 p2 = IOMMU_PTE_PAGE(p1[i]);
Joerg Roedel3cc3d842008-12-04 16:44:31 +0100762 for (j = 0; j < 512; ++j) {
Joerg Roedelec487d12008-06-26 21:27:58 +0200763 if (!IOMMU_PTE_PRESENT(p2[j]))
764 continue;
765 p3 = IOMMU_PTE_PAGE(p2[j]);
766 free_page((unsigned long)p3);
767 }
768
769 free_page((unsigned long)p2);
770 }
771
772 free_page((unsigned long)p1);
Joerg Roedel86db2e52008-12-02 18:20:21 +0100773
774 domain->pt_root = NULL;
Joerg Roedelec487d12008-06-26 21:27:58 +0200775}
776
Joerg Roedel431b2a22008-07-11 17:14:22 +0200777/*
778 * Free a domain, only used if something went wrong in the
779 * allocation path and we need to free an already allocated page table
780 */
Joerg Roedelec487d12008-06-26 21:27:58 +0200781static void dma_ops_domain_free(struct dma_ops_domain *dom)
782{
783 if (!dom)
784 return;
785
Joerg Roedel86db2e52008-12-02 18:20:21 +0100786 free_pagetable(&dom->domain);
Joerg Roedelec487d12008-06-26 21:27:58 +0200787
788 kfree(dom->pte_pages);
789
790 kfree(dom->bitmap);
791
792 kfree(dom);
793}
794
Joerg Roedel431b2a22008-07-11 17:14:22 +0200795/*
796 * Allocates a new protection domain usable for the dma_ops functions.
797 * It also intializes the page table and the address allocator data
798 * structures required for the dma_ops interface
799 */
Joerg Roedelec487d12008-06-26 21:27:58 +0200800static struct dma_ops_domain *dma_ops_domain_alloc(struct amd_iommu *iommu,
801 unsigned order)
802{
803 struct dma_ops_domain *dma_dom;
804 unsigned i, num_pte_pages;
805 u64 *l2_pde;
806 u64 address;
807
808 /*
809 * Currently the DMA aperture must be between 32 MB and 1GB in size
810 */
811 if ((order < 25) || (order > 30))
812 return NULL;
813
814 dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
815 if (!dma_dom)
816 return NULL;
817
818 spin_lock_init(&dma_dom->domain.lock);
819
820 dma_dom->domain.id = domain_id_alloc();
821 if (dma_dom->domain.id == 0)
822 goto free_dma_dom;
823 dma_dom->domain.mode = PAGE_MODE_3_LEVEL;
824 dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100825 dma_dom->domain.flags = PD_DMA_OPS_MASK;
Joerg Roedelec487d12008-06-26 21:27:58 +0200826 dma_dom->domain.priv = dma_dom;
827 if (!dma_dom->domain.pt_root)
828 goto free_dma_dom;
829 dma_dom->aperture_size = (1ULL << order);
830 dma_dom->bitmap = kzalloc(dma_dom->aperture_size / (PAGE_SIZE * 8),
831 GFP_KERNEL);
832 if (!dma_dom->bitmap)
833 goto free_dma_dom;
834 /*
835 * mark the first page as allocated so we never return 0 as
836 * a valid dma-address. So we can use 0 as error value
837 */
838 dma_dom->bitmap[0] = 1;
839 dma_dom->next_bit = 0;
840
Joerg Roedel1c655772008-09-04 18:40:05 +0200841 dma_dom->need_flush = false;
Joerg Roedelbd60b732008-09-11 10:24:48 +0200842 dma_dom->target_dev = 0xffff;
Joerg Roedel1c655772008-09-04 18:40:05 +0200843
Joerg Roedel431b2a22008-07-11 17:14:22 +0200844 /* Intialize the exclusion range if necessary */
Joerg Roedelec487d12008-06-26 21:27:58 +0200845 if (iommu->exclusion_start &&
846 iommu->exclusion_start < dma_dom->aperture_size) {
847 unsigned long startpage = iommu->exclusion_start >> PAGE_SHIFT;
Joerg Roedele3c449f2008-10-15 22:02:11 -0700848 int pages = iommu_num_pages(iommu->exclusion_start,
849 iommu->exclusion_length,
850 PAGE_SIZE);
Joerg Roedelec487d12008-06-26 21:27:58 +0200851 dma_ops_reserve_addresses(dma_dom, startpage, pages);
852 }
853
Joerg Roedel431b2a22008-07-11 17:14:22 +0200854 /*
855 * At the last step, build the page tables so we don't need to
856 * allocate page table pages in the dma_ops mapping/unmapping
857 * path.
858 */
Joerg Roedelec487d12008-06-26 21:27:58 +0200859 num_pte_pages = dma_dom->aperture_size / (PAGE_SIZE * 512);
860 dma_dom->pte_pages = kzalloc(num_pte_pages * sizeof(void *),
861 GFP_KERNEL);
862 if (!dma_dom->pte_pages)
863 goto free_dma_dom;
864
865 l2_pde = (u64 *)get_zeroed_page(GFP_KERNEL);
866 if (l2_pde == NULL)
867 goto free_dma_dom;
868
869 dma_dom->domain.pt_root[0] = IOMMU_L2_PDE(virt_to_phys(l2_pde));
870
871 for (i = 0; i < num_pte_pages; ++i) {
872 dma_dom->pte_pages[i] = (u64 *)get_zeroed_page(GFP_KERNEL);
873 if (!dma_dom->pte_pages[i])
874 goto free_dma_dom;
875 address = virt_to_phys(dma_dom->pte_pages[i]);
876 l2_pde[i] = IOMMU_L1_PDE(address);
877 }
878
879 return dma_dom;
880
881free_dma_dom:
882 dma_ops_domain_free(dma_dom);
883
884 return NULL;
885}
886
Joerg Roedel431b2a22008-07-11 17:14:22 +0200887/*
Joerg Roedel5b28df62008-12-02 17:49:42 +0100888 * little helper function to check whether a given protection domain is a
889 * dma_ops domain
890 */
891static bool dma_ops_domain(struct protection_domain *domain)
892{
893 return domain->flags & PD_DMA_OPS_MASK;
894}
895
896/*
Joerg Roedel431b2a22008-07-11 17:14:22 +0200897 * Find out the protection domain structure for a given PCI device. This
898 * will give us the pointer to the page table root for example.
899 */
Joerg Roedelb20ac0d2008-06-26 21:27:59 +0200900static struct protection_domain *domain_for_device(u16 devid)
901{
902 struct protection_domain *dom;
903 unsigned long flags;
904
905 read_lock_irqsave(&amd_iommu_devtable_lock, flags);
906 dom = amd_iommu_pd_table[devid];
907 read_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
908
909 return dom;
910}
911
Joerg Roedel431b2a22008-07-11 17:14:22 +0200912/*
913 * If a device is not yet associated with a domain, this function does
914 * assigns it visible for the hardware
915 */
Joerg Roedelf1179dc2008-12-10 14:39:51 +0100916static void attach_device(struct amd_iommu *iommu,
917 struct protection_domain *domain,
918 u16 devid)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +0200919{
920 unsigned long flags;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +0200921 u64 pte_root = virt_to_phys(domain->pt_root);
922
Joerg Roedel863c74e2008-12-02 17:56:36 +0100923 domain->dev_cnt += 1;
924
Joerg Roedel38ddf412008-09-11 10:38:32 +0200925 pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
926 << DEV_ENTRY_MODE_SHIFT;
927 pte_root |= IOMMU_PTE_IR | IOMMU_PTE_IW | IOMMU_PTE_P | IOMMU_PTE_TV;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +0200928
929 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedel38ddf412008-09-11 10:38:32 +0200930 amd_iommu_dev_table[devid].data[0] = lower_32_bits(pte_root);
931 amd_iommu_dev_table[devid].data[1] = upper_32_bits(pte_root);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +0200932 amd_iommu_dev_table[devid].data[2] = domain->id;
933
934 amd_iommu_pd_table[devid] = domain;
935 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
936
937 iommu_queue_inv_dev_entry(iommu, devid);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +0200938}
939
Joerg Roedel355bf552008-12-08 12:02:41 +0100940/*
941 * Removes a device from a protection domain (unlocked)
942 */
943static void __detach_device(struct protection_domain *domain, u16 devid)
944{
945
946 /* lock domain */
947 spin_lock(&domain->lock);
948
949 /* remove domain from the lookup table */
950 amd_iommu_pd_table[devid] = NULL;
951
952 /* remove entry from the device table seen by the hardware */
953 amd_iommu_dev_table[devid].data[0] = IOMMU_PTE_P | IOMMU_PTE_TV;
954 amd_iommu_dev_table[devid].data[1] = 0;
955 amd_iommu_dev_table[devid].data[2] = 0;
956
957 /* decrease reference counter */
958 domain->dev_cnt -= 1;
959
960 /* ready */
961 spin_unlock(&domain->lock);
962}
963
964/*
965 * Removes a device from a protection domain (with devtable_lock held)
966 */
967static void detach_device(struct protection_domain *domain, u16 devid)
968{
969 unsigned long flags;
970
971 /* lock device table */
972 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
973 __detach_device(domain, devid);
974 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
975}
Joerg Roedele275a2a2008-12-10 18:27:25 +0100976
977static int device_change_notifier(struct notifier_block *nb,
978 unsigned long action, void *data)
979{
980 struct device *dev = data;
981 struct pci_dev *pdev = to_pci_dev(dev);
982 u16 devid = calc_devid(pdev->bus->number, pdev->devfn);
983 struct protection_domain *domain;
984 struct dma_ops_domain *dma_domain;
985 struct amd_iommu *iommu;
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +0100986 int order = amd_iommu_aperture_order;
987 unsigned long flags;
Joerg Roedele275a2a2008-12-10 18:27:25 +0100988
989 if (devid > amd_iommu_last_bdf)
990 goto out;
991
992 devid = amd_iommu_alias_table[devid];
993
994 iommu = amd_iommu_rlookup_table[devid];
995 if (iommu == NULL)
996 goto out;
997
998 domain = domain_for_device(devid);
999
1000 if (domain && !dma_ops_domain(domain))
1001 WARN_ONCE(1, "AMD IOMMU WARNING: device %s already bound "
1002 "to a non-dma-ops domain\n", dev_name(dev));
1003
1004 switch (action) {
1005 case BUS_NOTIFY_BOUND_DRIVER:
1006 if (domain)
1007 goto out;
1008 dma_domain = find_protection_domain(devid);
1009 if (!dma_domain)
1010 dma_domain = iommu->default_dom;
1011 attach_device(iommu, &dma_domain->domain, devid);
Joerg Roedelb3b99ef2009-05-22 12:02:48 +02001012 DUMP_printk(KERN_INFO "AMD IOMMU: Using protection domain "
1013 "%d for device %s\n",
1014 dma_domain->domain.id, dev_name(dev));
Joerg Roedele275a2a2008-12-10 18:27:25 +01001015 break;
1016 case BUS_NOTIFY_UNBIND_DRIVER:
1017 if (!domain)
1018 goto out;
1019 detach_device(domain, devid);
1020 break;
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +01001021 case BUS_NOTIFY_ADD_DEVICE:
1022 /* allocate a protection domain if a device is added */
1023 dma_domain = find_protection_domain(devid);
1024 if (dma_domain)
1025 goto out;
1026 dma_domain = dma_ops_domain_alloc(iommu, order);
1027 if (!dma_domain)
1028 goto out;
1029 dma_domain->target_dev = devid;
1030
1031 spin_lock_irqsave(&iommu_pd_list_lock, flags);
1032 list_add_tail(&dma_domain->list, &iommu_pd_list);
1033 spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
1034
1035 break;
Joerg Roedele275a2a2008-12-10 18:27:25 +01001036 default:
1037 goto out;
1038 }
1039
1040 iommu_queue_inv_dev_entry(iommu, devid);
1041 iommu_completion_wait(iommu);
1042
1043out:
1044 return 0;
1045}
1046
1047struct notifier_block device_nb = {
1048 .notifier_call = device_change_notifier,
1049};
Joerg Roedel355bf552008-12-08 12:02:41 +01001050
Joerg Roedel431b2a22008-07-11 17:14:22 +02001051/*****************************************************************************
1052 *
1053 * The next functions belong to the dma_ops mapping/unmapping code.
1054 *
1055 *****************************************************************************/
1056
1057/*
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001058 * This function checks if the driver got a valid device from the caller to
1059 * avoid dereferencing invalid pointers.
1060 */
1061static bool check_device(struct device *dev)
1062{
1063 if (!dev || !dev->dma_mask)
1064 return false;
1065
1066 return true;
1067}
1068
1069/*
Joerg Roedelbd60b732008-09-11 10:24:48 +02001070 * In this function the list of preallocated protection domains is traversed to
1071 * find the domain for a specific device
1072 */
1073static struct dma_ops_domain *find_protection_domain(u16 devid)
1074{
1075 struct dma_ops_domain *entry, *ret = NULL;
1076 unsigned long flags;
1077
1078 if (list_empty(&iommu_pd_list))
1079 return NULL;
1080
1081 spin_lock_irqsave(&iommu_pd_list_lock, flags);
1082
1083 list_for_each_entry(entry, &iommu_pd_list, list) {
1084 if (entry->target_dev == devid) {
1085 ret = entry;
Joerg Roedelbd60b732008-09-11 10:24:48 +02001086 break;
1087 }
1088 }
1089
1090 spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
1091
1092 return ret;
1093}
1094
1095/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001096 * In the dma_ops path we only have the struct device. This function
1097 * finds the corresponding IOMMU, the protection domain and the
1098 * requestor id for a given device.
1099 * If the device is not yet associated with a domain this is also done
1100 * in this function.
1101 */
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001102static int get_device_resources(struct device *dev,
1103 struct amd_iommu **iommu,
1104 struct protection_domain **domain,
1105 u16 *bdf)
1106{
1107 struct dma_ops_domain *dma_dom;
1108 struct pci_dev *pcidev;
1109 u16 _bdf;
1110
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001111 *iommu = NULL;
1112 *domain = NULL;
1113 *bdf = 0xffff;
1114
1115 if (dev->bus != &pci_bus_type)
1116 return 0;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001117
1118 pcidev = to_pci_dev(dev);
Joerg Roedeld591b0a2008-07-11 17:14:35 +02001119 _bdf = calc_devid(pcidev->bus->number, pcidev->devfn);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001120
Joerg Roedel431b2a22008-07-11 17:14:22 +02001121 /* device not translated by any IOMMU in the system? */
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001122 if (_bdf > amd_iommu_last_bdf)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001123 return 0;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001124
1125 *bdf = amd_iommu_alias_table[_bdf];
1126
1127 *iommu = amd_iommu_rlookup_table[*bdf];
1128 if (*iommu == NULL)
1129 return 0;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001130 *domain = domain_for_device(*bdf);
1131 if (*domain == NULL) {
Joerg Roedelbd60b732008-09-11 10:24:48 +02001132 dma_dom = find_protection_domain(*bdf);
1133 if (!dma_dom)
1134 dma_dom = (*iommu)->default_dom;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001135 *domain = &dma_dom->domain;
Joerg Roedelf1179dc2008-12-10 14:39:51 +01001136 attach_device(*iommu, *domain, *bdf);
Joerg Roedelb3b99ef2009-05-22 12:02:48 +02001137 DUMP_printk(KERN_INFO "AMD IOMMU: Using protection domain "
1138 "%d for device %s\n",
1139 (*domain)->id, dev_name(dev));
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001140 }
1141
Joerg Roedelf91ba192008-11-25 12:56:12 +01001142 if (domain_for_device(_bdf) == NULL)
Joerg Roedelf1179dc2008-12-10 14:39:51 +01001143 attach_device(*iommu, *domain, _bdf);
Joerg Roedelf91ba192008-11-25 12:56:12 +01001144
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001145 return 1;
1146}
1147
Joerg Roedel431b2a22008-07-11 17:14:22 +02001148/*
1149 * This is the generic map function. It maps one 4kb page at paddr to
1150 * the given address in the DMA address space for the domain.
1151 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02001152static dma_addr_t dma_ops_domain_map(struct amd_iommu *iommu,
1153 struct dma_ops_domain *dom,
1154 unsigned long address,
1155 phys_addr_t paddr,
1156 int direction)
1157{
1158 u64 *pte, __pte;
1159
1160 WARN_ON(address > dom->aperture_size);
1161
1162 paddr &= PAGE_MASK;
1163
1164 pte = dom->pte_pages[IOMMU_PTE_L1_INDEX(address)];
1165 pte += IOMMU_PTE_L0_INDEX(address);
1166
1167 __pte = paddr | IOMMU_PTE_P | IOMMU_PTE_FC;
1168
1169 if (direction == DMA_TO_DEVICE)
1170 __pte |= IOMMU_PTE_IR;
1171 else if (direction == DMA_FROM_DEVICE)
1172 __pte |= IOMMU_PTE_IW;
1173 else if (direction == DMA_BIDIRECTIONAL)
1174 __pte |= IOMMU_PTE_IR | IOMMU_PTE_IW;
1175
1176 WARN_ON(*pte);
1177
1178 *pte = __pte;
1179
1180 return (dma_addr_t)address;
1181}
1182
Joerg Roedel431b2a22008-07-11 17:14:22 +02001183/*
1184 * The generic unmapping function for on page in the DMA address space.
1185 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02001186static void dma_ops_domain_unmap(struct amd_iommu *iommu,
1187 struct dma_ops_domain *dom,
1188 unsigned long address)
1189{
1190 u64 *pte;
1191
1192 if (address >= dom->aperture_size)
1193 return;
1194
Joerg Roedel8ad909c2008-12-08 14:37:20 +01001195 WARN_ON(address & ~PAGE_MASK || address >= dom->aperture_size);
Joerg Roedelcb76c322008-06-26 21:28:00 +02001196
1197 pte = dom->pte_pages[IOMMU_PTE_L1_INDEX(address)];
1198 pte += IOMMU_PTE_L0_INDEX(address);
1199
1200 WARN_ON(!*pte);
1201
1202 *pte = 0ULL;
1203}
1204
Joerg Roedel431b2a22008-07-11 17:14:22 +02001205/*
1206 * This function contains common code for mapping of a physically
Joerg Roedel24f81162008-12-08 14:25:39 +01001207 * contiguous memory region into DMA address space. It is used by all
1208 * mapping functions provided with this IOMMU driver.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001209 * Must be called with the domain lock held.
1210 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02001211static dma_addr_t __map_single(struct device *dev,
1212 struct amd_iommu *iommu,
1213 struct dma_ops_domain *dma_dom,
1214 phys_addr_t paddr,
1215 size_t size,
Joerg Roedel6d4f3432008-09-04 19:18:02 +02001216 int dir,
Joerg Roedel832a90c2008-09-18 15:54:23 +02001217 bool align,
1218 u64 dma_mask)
Joerg Roedelcb76c322008-06-26 21:28:00 +02001219{
1220 dma_addr_t offset = paddr & ~PAGE_MASK;
1221 dma_addr_t address, start;
1222 unsigned int pages;
Joerg Roedel6d4f3432008-09-04 19:18:02 +02001223 unsigned long align_mask = 0;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001224 int i;
1225
Joerg Roedele3c449f2008-10-15 22:02:11 -07001226 pages = iommu_num_pages(paddr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02001227 paddr &= PAGE_MASK;
1228
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +01001229 INC_STATS_COUNTER(total_map_requests);
1230
Joerg Roedelc1858972008-12-12 15:42:39 +01001231 if (pages > 1)
1232 INC_STATS_COUNTER(cross_page);
1233
Joerg Roedel6d4f3432008-09-04 19:18:02 +02001234 if (align)
1235 align_mask = (1UL << get_order(size)) - 1;
1236
Joerg Roedel832a90c2008-09-18 15:54:23 +02001237 address = dma_ops_alloc_addresses(dev, dma_dom, pages, align_mask,
1238 dma_mask);
Joerg Roedelcb76c322008-06-26 21:28:00 +02001239 if (unlikely(address == bad_dma_address))
1240 goto out;
1241
1242 start = address;
1243 for (i = 0; i < pages; ++i) {
1244 dma_ops_domain_map(iommu, dma_dom, start, paddr, dir);
1245 paddr += PAGE_SIZE;
1246 start += PAGE_SIZE;
1247 }
1248 address += offset;
1249
Joerg Roedel5774f7c2008-12-12 15:57:30 +01001250 ADD_STATS_COUNTER(alloced_io_mem, size);
1251
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +09001252 if (unlikely(dma_dom->need_flush && !amd_iommu_unmap_flush)) {
Joerg Roedel1c655772008-09-04 18:40:05 +02001253 iommu_flush_tlb(iommu, dma_dom->domain.id);
1254 dma_dom->need_flush = false;
1255 } else if (unlikely(iommu_has_npcache(iommu)))
Joerg Roedel270cab242008-09-04 15:49:46 +02001256 iommu_flush_pages(iommu, dma_dom->domain.id, address, size);
1257
Joerg Roedelcb76c322008-06-26 21:28:00 +02001258out:
1259 return address;
1260}
1261
Joerg Roedel431b2a22008-07-11 17:14:22 +02001262/*
1263 * Does the reverse of the __map_single function. Must be called with
1264 * the domain lock held too
1265 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02001266static void __unmap_single(struct amd_iommu *iommu,
1267 struct dma_ops_domain *dma_dom,
1268 dma_addr_t dma_addr,
1269 size_t size,
1270 int dir)
1271{
1272 dma_addr_t i, start;
1273 unsigned int pages;
1274
Joerg Roedelb8d99052008-12-08 14:40:26 +01001275 if ((dma_addr == bad_dma_address) ||
1276 (dma_addr + size > dma_dom->aperture_size))
Joerg Roedelcb76c322008-06-26 21:28:00 +02001277 return;
1278
Joerg Roedele3c449f2008-10-15 22:02:11 -07001279 pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02001280 dma_addr &= PAGE_MASK;
1281 start = dma_addr;
1282
1283 for (i = 0; i < pages; ++i) {
1284 dma_ops_domain_unmap(iommu, dma_dom, start);
1285 start += PAGE_SIZE;
1286 }
1287
Joerg Roedel5774f7c2008-12-12 15:57:30 +01001288 SUB_STATS_COUNTER(alloced_io_mem, size);
1289
Joerg Roedelcb76c322008-06-26 21:28:00 +02001290 dma_ops_free_addresses(dma_dom, dma_addr, pages);
Joerg Roedel270cab242008-09-04 15:49:46 +02001291
Joerg Roedel80be3082008-11-06 14:59:05 +01001292 if (amd_iommu_unmap_flush || dma_dom->need_flush) {
Joerg Roedel1c655772008-09-04 18:40:05 +02001293 iommu_flush_pages(iommu, dma_dom->domain.id, dma_addr, size);
Joerg Roedel80be3082008-11-06 14:59:05 +01001294 dma_dom->need_flush = false;
1295 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02001296}
1297
Joerg Roedel431b2a22008-07-11 17:14:22 +02001298/*
1299 * The exported map_single function for dma_ops.
1300 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09001301static dma_addr_t map_page(struct device *dev, struct page *page,
1302 unsigned long offset, size_t size,
1303 enum dma_data_direction dir,
1304 struct dma_attrs *attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02001305{
1306 unsigned long flags;
1307 struct amd_iommu *iommu;
1308 struct protection_domain *domain;
1309 u16 devid;
1310 dma_addr_t addr;
Joerg Roedel832a90c2008-09-18 15:54:23 +02001311 u64 dma_mask;
FUJITA Tomonori51491362009-01-05 23:47:25 +09001312 phys_addr_t paddr = page_to_phys(page) + offset;
Joerg Roedel4da70b92008-06-26 21:28:01 +02001313
Joerg Roedel0f2a86f2008-12-12 15:05:16 +01001314 INC_STATS_COUNTER(cnt_map_single);
1315
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001316 if (!check_device(dev))
1317 return bad_dma_address;
1318
Joerg Roedel832a90c2008-09-18 15:54:23 +02001319 dma_mask = *dev->dma_mask;
Joerg Roedel4da70b92008-06-26 21:28:01 +02001320
1321 get_device_resources(dev, &iommu, &domain, &devid);
1322
1323 if (iommu == NULL || domain == NULL)
Joerg Roedel431b2a22008-07-11 17:14:22 +02001324 /* device not handled by any AMD IOMMU */
Joerg Roedel4da70b92008-06-26 21:28:01 +02001325 return (dma_addr_t)paddr;
1326
Joerg Roedel5b28df62008-12-02 17:49:42 +01001327 if (!dma_ops_domain(domain))
1328 return bad_dma_address;
1329
Joerg Roedel4da70b92008-06-26 21:28:01 +02001330 spin_lock_irqsave(&domain->lock, flags);
Joerg Roedel832a90c2008-09-18 15:54:23 +02001331 addr = __map_single(dev, iommu, domain->priv, paddr, size, dir, false,
1332 dma_mask);
Joerg Roedel4da70b92008-06-26 21:28:01 +02001333 if (addr == bad_dma_address)
1334 goto out;
1335
Joerg Roedel09ee17e2008-12-03 12:19:27 +01001336 iommu_completion_wait(iommu);
Joerg Roedel4da70b92008-06-26 21:28:01 +02001337
1338out:
1339 spin_unlock_irqrestore(&domain->lock, flags);
1340
1341 return addr;
1342}
1343
Joerg Roedel431b2a22008-07-11 17:14:22 +02001344/*
1345 * The exported unmap_single function for dma_ops.
1346 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09001347static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
1348 enum dma_data_direction dir, struct dma_attrs *attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02001349{
1350 unsigned long flags;
1351 struct amd_iommu *iommu;
1352 struct protection_domain *domain;
1353 u16 devid;
1354
Joerg Roedel146a6912008-12-12 15:07:12 +01001355 INC_STATS_COUNTER(cnt_unmap_single);
1356
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001357 if (!check_device(dev) ||
1358 !get_device_resources(dev, &iommu, &domain, &devid))
Joerg Roedel431b2a22008-07-11 17:14:22 +02001359 /* device not handled by any AMD IOMMU */
Joerg Roedel4da70b92008-06-26 21:28:01 +02001360 return;
1361
Joerg Roedel5b28df62008-12-02 17:49:42 +01001362 if (!dma_ops_domain(domain))
1363 return;
1364
Joerg Roedel4da70b92008-06-26 21:28:01 +02001365 spin_lock_irqsave(&domain->lock, flags);
1366
1367 __unmap_single(iommu, domain->priv, dma_addr, size, dir);
1368
Joerg Roedel09ee17e2008-12-03 12:19:27 +01001369 iommu_completion_wait(iommu);
Joerg Roedel4da70b92008-06-26 21:28:01 +02001370
1371 spin_unlock_irqrestore(&domain->lock, flags);
1372}
1373
Joerg Roedel431b2a22008-07-11 17:14:22 +02001374/*
1375 * This is a special map_sg function which is used if we should map a
1376 * device which is not handled by an AMD IOMMU in the system.
1377 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02001378static int map_sg_no_iommu(struct device *dev, struct scatterlist *sglist,
1379 int nelems, int dir)
1380{
1381 struct scatterlist *s;
1382 int i;
1383
1384 for_each_sg(sglist, s, nelems, i) {
1385 s->dma_address = (dma_addr_t)sg_phys(s);
1386 s->dma_length = s->length;
1387 }
1388
1389 return nelems;
1390}
1391
Joerg Roedel431b2a22008-07-11 17:14:22 +02001392/*
1393 * The exported map_sg function for dma_ops (handles scatter-gather
1394 * lists).
1395 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02001396static int map_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09001397 int nelems, enum dma_data_direction dir,
1398 struct dma_attrs *attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02001399{
1400 unsigned long flags;
1401 struct amd_iommu *iommu;
1402 struct protection_domain *domain;
1403 u16 devid;
1404 int i;
1405 struct scatterlist *s;
1406 phys_addr_t paddr;
1407 int mapped_elems = 0;
Joerg Roedel832a90c2008-09-18 15:54:23 +02001408 u64 dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02001409
Joerg Roedeld03f0672008-12-12 15:09:48 +01001410 INC_STATS_COUNTER(cnt_map_sg);
1411
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001412 if (!check_device(dev))
1413 return 0;
1414
Joerg Roedel832a90c2008-09-18 15:54:23 +02001415 dma_mask = *dev->dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02001416
1417 get_device_resources(dev, &iommu, &domain, &devid);
1418
1419 if (!iommu || !domain)
1420 return map_sg_no_iommu(dev, sglist, nelems, dir);
1421
Joerg Roedel5b28df62008-12-02 17:49:42 +01001422 if (!dma_ops_domain(domain))
1423 return 0;
1424
Joerg Roedel65b050a2008-06-26 21:28:02 +02001425 spin_lock_irqsave(&domain->lock, flags);
1426
1427 for_each_sg(sglist, s, nelems, i) {
1428 paddr = sg_phys(s);
1429
1430 s->dma_address = __map_single(dev, iommu, domain->priv,
Joerg Roedel832a90c2008-09-18 15:54:23 +02001431 paddr, s->length, dir, false,
1432 dma_mask);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001433
1434 if (s->dma_address) {
1435 s->dma_length = s->length;
1436 mapped_elems++;
1437 } else
1438 goto unmap;
Joerg Roedel65b050a2008-06-26 21:28:02 +02001439 }
1440
Joerg Roedel09ee17e2008-12-03 12:19:27 +01001441 iommu_completion_wait(iommu);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001442
1443out:
1444 spin_unlock_irqrestore(&domain->lock, flags);
1445
1446 return mapped_elems;
1447unmap:
1448 for_each_sg(sglist, s, mapped_elems, i) {
1449 if (s->dma_address)
1450 __unmap_single(iommu, domain->priv, s->dma_address,
1451 s->dma_length, dir);
1452 s->dma_address = s->dma_length = 0;
1453 }
1454
1455 mapped_elems = 0;
1456
1457 goto out;
1458}
1459
Joerg Roedel431b2a22008-07-11 17:14:22 +02001460/*
1461 * The exported map_sg function for dma_ops (handles scatter-gather
1462 * lists).
1463 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02001464static void unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09001465 int nelems, enum dma_data_direction dir,
1466 struct dma_attrs *attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02001467{
1468 unsigned long flags;
1469 struct amd_iommu *iommu;
1470 struct protection_domain *domain;
1471 struct scatterlist *s;
1472 u16 devid;
1473 int i;
1474
Joerg Roedel55877a62008-12-12 15:12:14 +01001475 INC_STATS_COUNTER(cnt_unmap_sg);
1476
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001477 if (!check_device(dev) ||
1478 !get_device_resources(dev, &iommu, &domain, &devid))
Joerg Roedel65b050a2008-06-26 21:28:02 +02001479 return;
1480
Joerg Roedel5b28df62008-12-02 17:49:42 +01001481 if (!dma_ops_domain(domain))
1482 return;
1483
Joerg Roedel65b050a2008-06-26 21:28:02 +02001484 spin_lock_irqsave(&domain->lock, flags);
1485
1486 for_each_sg(sglist, s, nelems, i) {
1487 __unmap_single(iommu, domain->priv, s->dma_address,
1488 s->dma_length, dir);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001489 s->dma_address = s->dma_length = 0;
1490 }
1491
Joerg Roedel09ee17e2008-12-03 12:19:27 +01001492 iommu_completion_wait(iommu);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001493
1494 spin_unlock_irqrestore(&domain->lock, flags);
1495}
1496
Joerg Roedel431b2a22008-07-11 17:14:22 +02001497/*
1498 * The exported alloc_coherent function for dma_ops.
1499 */
Joerg Roedel5d8b53cf32008-06-26 21:28:03 +02001500static void *alloc_coherent(struct device *dev, size_t size,
1501 dma_addr_t *dma_addr, gfp_t flag)
1502{
1503 unsigned long flags;
1504 void *virt_addr;
1505 struct amd_iommu *iommu;
1506 struct protection_domain *domain;
1507 u16 devid;
1508 phys_addr_t paddr;
Joerg Roedel832a90c2008-09-18 15:54:23 +02001509 u64 dma_mask = dev->coherent_dma_mask;
Joerg Roedel5d8b53cf32008-06-26 21:28:03 +02001510
Joerg Roedelc8f0fb32008-12-12 15:14:21 +01001511 INC_STATS_COUNTER(cnt_alloc_coherent);
1512
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001513 if (!check_device(dev))
1514 return NULL;
1515
FUJITA Tomonori13d9fea2008-09-10 20:19:40 +09001516 if (!get_device_resources(dev, &iommu, &domain, &devid))
1517 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
1518
Joerg Roedelc97ac532008-09-11 10:59:15 +02001519 flag |= __GFP_ZERO;
Joerg Roedel5d8b53cf32008-06-26 21:28:03 +02001520 virt_addr = (void *)__get_free_pages(flag, get_order(size));
1521 if (!virt_addr)
1522 return 0;
1523
Joerg Roedel5d8b53cf32008-06-26 21:28:03 +02001524 paddr = virt_to_phys(virt_addr);
1525
Joerg Roedel5d8b53cf32008-06-26 21:28:03 +02001526 if (!iommu || !domain) {
1527 *dma_addr = (dma_addr_t)paddr;
1528 return virt_addr;
1529 }
1530
Joerg Roedel5b28df62008-12-02 17:49:42 +01001531 if (!dma_ops_domain(domain))
1532 goto out_free;
1533
Joerg Roedel832a90c2008-09-18 15:54:23 +02001534 if (!dma_mask)
1535 dma_mask = *dev->dma_mask;
1536
Joerg Roedel5d8b53cf32008-06-26 21:28:03 +02001537 spin_lock_irqsave(&domain->lock, flags);
1538
1539 *dma_addr = __map_single(dev, iommu, domain->priv, paddr,
Joerg Roedel832a90c2008-09-18 15:54:23 +02001540 size, DMA_BIDIRECTIONAL, true, dma_mask);
Joerg Roedel5d8b53cf32008-06-26 21:28:03 +02001541
Joerg Roedel5b28df62008-12-02 17:49:42 +01001542 if (*dma_addr == bad_dma_address)
1543 goto out_free;
Joerg Roedel5d8b53cf32008-06-26 21:28:03 +02001544
Joerg Roedel09ee17e2008-12-03 12:19:27 +01001545 iommu_completion_wait(iommu);
Joerg Roedel5d8b53cf32008-06-26 21:28:03 +02001546
Joerg Roedel5d8b53cf32008-06-26 21:28:03 +02001547 spin_unlock_irqrestore(&domain->lock, flags);
1548
1549 return virt_addr;
Joerg Roedel5b28df62008-12-02 17:49:42 +01001550
1551out_free:
1552
1553 free_pages((unsigned long)virt_addr, get_order(size));
1554
1555 return NULL;
Joerg Roedel5d8b53cf32008-06-26 21:28:03 +02001556}
1557
Joerg Roedel431b2a22008-07-11 17:14:22 +02001558/*
1559 * The exported free_coherent function for dma_ops.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001560 */
Joerg Roedel5d8b53cf32008-06-26 21:28:03 +02001561static void free_coherent(struct device *dev, size_t size,
1562 void *virt_addr, dma_addr_t dma_addr)
1563{
1564 unsigned long flags;
1565 struct amd_iommu *iommu;
1566 struct protection_domain *domain;
1567 u16 devid;
1568
Joerg Roedel5d31ee72008-12-12 15:16:38 +01001569 INC_STATS_COUNTER(cnt_free_coherent);
1570
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001571 if (!check_device(dev))
1572 return;
1573
Joerg Roedel5d8b53cf32008-06-26 21:28:03 +02001574 get_device_resources(dev, &iommu, &domain, &devid);
1575
1576 if (!iommu || !domain)
1577 goto free_mem;
1578
Joerg Roedel5b28df62008-12-02 17:49:42 +01001579 if (!dma_ops_domain(domain))
1580 goto free_mem;
1581
Joerg Roedel5d8b53cf32008-06-26 21:28:03 +02001582 spin_lock_irqsave(&domain->lock, flags);
1583
1584 __unmap_single(iommu, domain->priv, dma_addr, size, DMA_BIDIRECTIONAL);
Joerg Roedel5d8b53cf32008-06-26 21:28:03 +02001585
Joerg Roedel09ee17e2008-12-03 12:19:27 +01001586 iommu_completion_wait(iommu);
Joerg Roedel5d8b53cf32008-06-26 21:28:03 +02001587
1588 spin_unlock_irqrestore(&domain->lock, flags);
1589
1590free_mem:
1591 free_pages((unsigned long)virt_addr, get_order(size));
1592}
1593
Joerg Roedelc432f3d2008-06-26 21:28:04 +02001594/*
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02001595 * This function is called by the DMA layer to find out if we can handle a
1596 * particular device. It is part of the dma_ops.
1597 */
1598static int amd_iommu_dma_supported(struct device *dev, u64 mask)
1599{
1600 u16 bdf;
1601 struct pci_dev *pcidev;
1602
1603 /* No device or no PCI device */
1604 if (!dev || dev->bus != &pci_bus_type)
1605 return 0;
1606
1607 pcidev = to_pci_dev(dev);
1608
1609 bdf = calc_devid(pcidev->bus->number, pcidev->devfn);
1610
1611 /* Out of our scope? */
1612 if (bdf > amd_iommu_last_bdf)
1613 return 0;
1614
1615 return 1;
1616}
1617
1618/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001619 * The function for pre-allocating protection domains.
1620 *
Joerg Roedelc432f3d2008-06-26 21:28:04 +02001621 * If the driver core informs the DMA layer if a driver grabs a device
1622 * we don't need to preallocate the protection domains anymore.
1623 * For now we have to.
1624 */
Jaswinder Singh Rajput0e93dd82008-12-29 21:45:22 +05301625static void prealloc_protection_domains(void)
Joerg Roedelc432f3d2008-06-26 21:28:04 +02001626{
1627 struct pci_dev *dev = NULL;
1628 struct dma_ops_domain *dma_dom;
1629 struct amd_iommu *iommu;
1630 int order = amd_iommu_aperture_order;
1631 u16 devid;
1632
1633 while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
Joerg Roedeledcb34d2008-12-10 20:01:45 +01001634 devid = calc_devid(dev->bus->number, dev->devfn);
Joerg Roedel3a61ec32008-07-25 13:07:50 +02001635 if (devid > amd_iommu_last_bdf)
Joerg Roedelc432f3d2008-06-26 21:28:04 +02001636 continue;
1637 devid = amd_iommu_alias_table[devid];
1638 if (domain_for_device(devid))
1639 continue;
1640 iommu = amd_iommu_rlookup_table[devid];
1641 if (!iommu)
1642 continue;
1643 dma_dom = dma_ops_domain_alloc(iommu, order);
1644 if (!dma_dom)
1645 continue;
1646 init_unity_mappings_for_device(dma_dom, devid);
Joerg Roedelbd60b732008-09-11 10:24:48 +02001647 dma_dom->target_dev = devid;
1648
1649 list_add_tail(&dma_dom->list, &iommu_pd_list);
Joerg Roedelc432f3d2008-06-26 21:28:04 +02001650 }
1651}
1652
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09001653static struct dma_map_ops amd_iommu_dma_ops = {
Joerg Roedel6631ee92008-06-26 21:28:05 +02001654 .alloc_coherent = alloc_coherent,
1655 .free_coherent = free_coherent,
FUJITA Tomonori51491362009-01-05 23:47:25 +09001656 .map_page = map_page,
1657 .unmap_page = unmap_page,
Joerg Roedel6631ee92008-06-26 21:28:05 +02001658 .map_sg = map_sg,
1659 .unmap_sg = unmap_sg,
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02001660 .dma_supported = amd_iommu_dma_supported,
Joerg Roedel6631ee92008-06-26 21:28:05 +02001661};
1662
Joerg Roedel431b2a22008-07-11 17:14:22 +02001663/*
1664 * The function which clues the AMD IOMMU driver into dma_ops.
1665 */
Joerg Roedel6631ee92008-06-26 21:28:05 +02001666int __init amd_iommu_init_dma_ops(void)
1667{
1668 struct amd_iommu *iommu;
1669 int order = amd_iommu_aperture_order;
1670 int ret;
1671
Joerg Roedel431b2a22008-07-11 17:14:22 +02001672 /*
1673 * first allocate a default protection domain for every IOMMU we
1674 * found in the system. Devices not assigned to any other
1675 * protection domain will be assigned to the default one.
1676 */
Joerg Roedel6631ee92008-06-26 21:28:05 +02001677 list_for_each_entry(iommu, &amd_iommu_list, list) {
1678 iommu->default_dom = dma_ops_domain_alloc(iommu, order);
1679 if (iommu->default_dom == NULL)
1680 return -ENOMEM;
Joerg Roedele2dc14a2008-12-10 18:48:59 +01001681 iommu->default_dom->domain.flags |= PD_DEFAULT_MASK;
Joerg Roedel6631ee92008-06-26 21:28:05 +02001682 ret = iommu_init_unity_mappings(iommu);
1683 if (ret)
1684 goto free_domains;
1685 }
1686
Joerg Roedel431b2a22008-07-11 17:14:22 +02001687 /*
1688 * If device isolation is enabled, pre-allocate the protection
1689 * domains for each device.
1690 */
Joerg Roedel6631ee92008-06-26 21:28:05 +02001691 if (amd_iommu_isolate)
1692 prealloc_protection_domains();
1693
1694 iommu_detected = 1;
1695 force_iommu = 1;
1696 bad_dma_address = 0;
Ingo Molnar92af4e22008-06-27 10:48:16 +02001697#ifdef CONFIG_GART_IOMMU
Joerg Roedel6631ee92008-06-26 21:28:05 +02001698 gart_iommu_aperture_disabled = 1;
1699 gart_iommu_aperture = 0;
Ingo Molnar92af4e22008-06-27 10:48:16 +02001700#endif
Joerg Roedel6631ee92008-06-26 21:28:05 +02001701
Joerg Roedel431b2a22008-07-11 17:14:22 +02001702 /* Make the driver finally visible to the drivers */
Joerg Roedel6631ee92008-06-26 21:28:05 +02001703 dma_ops = &amd_iommu_dma_ops;
1704
Joerg Roedel26961ef2008-12-03 17:00:17 +01001705 register_iommu(&amd_iommu_ops);
Joerg Roedel26961ef2008-12-03 17:00:17 +01001706
Joerg Roedele275a2a2008-12-10 18:27:25 +01001707 bus_register_notifier(&pci_bus_type, &device_nb);
1708
Joerg Roedel7f265082008-12-12 13:50:21 +01001709 amd_iommu_stats_init();
1710
Joerg Roedel6631ee92008-06-26 21:28:05 +02001711 return 0;
1712
1713free_domains:
1714
1715 list_for_each_entry(iommu, &amd_iommu_list, list) {
1716 if (iommu->default_dom)
1717 dma_ops_domain_free(iommu->default_dom);
1718 }
1719
1720 return ret;
1721}
Joerg Roedel6d98cd82008-12-08 12:05:55 +01001722
1723/*****************************************************************************
1724 *
1725 * The following functions belong to the exported interface of AMD IOMMU
1726 *
1727 * This interface allows access to lower level functions of the IOMMU
1728 * like protection domain handling and assignement of devices to domains
1729 * which is not possible with the dma_ops interface.
1730 *
1731 *****************************************************************************/
1732
Joerg Roedel6d98cd82008-12-08 12:05:55 +01001733static void cleanup_domain(struct protection_domain *domain)
1734{
1735 unsigned long flags;
1736 u16 devid;
1737
1738 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1739
1740 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid)
1741 if (amd_iommu_pd_table[devid] == domain)
1742 __detach_device(domain, devid);
1743
1744 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1745}
1746
Joerg Roedelc156e342008-12-02 18:13:27 +01001747static int amd_iommu_domain_init(struct iommu_domain *dom)
1748{
1749 struct protection_domain *domain;
1750
1751 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
1752 if (!domain)
1753 return -ENOMEM;
1754
1755 spin_lock_init(&domain->lock);
1756 domain->mode = PAGE_MODE_3_LEVEL;
1757 domain->id = domain_id_alloc();
1758 if (!domain->id)
1759 goto out_free;
1760 domain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
1761 if (!domain->pt_root)
1762 goto out_free;
1763
1764 dom->priv = domain;
1765
1766 return 0;
1767
1768out_free:
1769 kfree(domain);
1770
1771 return -ENOMEM;
1772}
1773
Joerg Roedel98383fc2008-12-02 18:34:12 +01001774static void amd_iommu_domain_destroy(struct iommu_domain *dom)
1775{
1776 struct protection_domain *domain = dom->priv;
1777
1778 if (!domain)
1779 return;
1780
1781 if (domain->dev_cnt > 0)
1782 cleanup_domain(domain);
1783
1784 BUG_ON(domain->dev_cnt != 0);
1785
1786 free_pagetable(domain);
1787
1788 domain_id_free(domain->id);
1789
1790 kfree(domain);
1791
1792 dom->priv = NULL;
1793}
1794
Joerg Roedel684f2882008-12-08 12:07:44 +01001795static void amd_iommu_detach_device(struct iommu_domain *dom,
1796 struct device *dev)
1797{
1798 struct protection_domain *domain = dom->priv;
1799 struct amd_iommu *iommu;
1800 struct pci_dev *pdev;
1801 u16 devid;
1802
1803 if (dev->bus != &pci_bus_type)
1804 return;
1805
1806 pdev = to_pci_dev(dev);
1807
1808 devid = calc_devid(pdev->bus->number, pdev->devfn);
1809
1810 if (devid > 0)
1811 detach_device(domain, devid);
1812
1813 iommu = amd_iommu_rlookup_table[devid];
1814 if (!iommu)
1815 return;
1816
1817 iommu_queue_inv_dev_entry(iommu, devid);
1818 iommu_completion_wait(iommu);
1819}
1820
Joerg Roedel01106062008-12-02 19:34:11 +01001821static int amd_iommu_attach_device(struct iommu_domain *dom,
1822 struct device *dev)
1823{
1824 struct protection_domain *domain = dom->priv;
1825 struct protection_domain *old_domain;
1826 struct amd_iommu *iommu;
1827 struct pci_dev *pdev;
1828 u16 devid;
1829
1830 if (dev->bus != &pci_bus_type)
1831 return -EINVAL;
1832
1833 pdev = to_pci_dev(dev);
1834
1835 devid = calc_devid(pdev->bus->number, pdev->devfn);
1836
1837 if (devid >= amd_iommu_last_bdf ||
1838 devid != amd_iommu_alias_table[devid])
1839 return -EINVAL;
1840
1841 iommu = amd_iommu_rlookup_table[devid];
1842 if (!iommu)
1843 return -EINVAL;
1844
1845 old_domain = domain_for_device(devid);
1846 if (old_domain)
1847 return -EBUSY;
1848
1849 attach_device(iommu, domain, devid);
1850
1851 iommu_completion_wait(iommu);
1852
1853 return 0;
1854}
1855
Joerg Roedelc6229ca2008-12-02 19:48:43 +01001856static int amd_iommu_map_range(struct iommu_domain *dom,
1857 unsigned long iova, phys_addr_t paddr,
1858 size_t size, int iommu_prot)
1859{
1860 struct protection_domain *domain = dom->priv;
1861 unsigned long i, npages = iommu_num_pages(paddr, size, PAGE_SIZE);
1862 int prot = 0;
1863 int ret;
1864
1865 if (iommu_prot & IOMMU_READ)
1866 prot |= IOMMU_PROT_IR;
1867 if (iommu_prot & IOMMU_WRITE)
1868 prot |= IOMMU_PROT_IW;
1869
1870 iova &= PAGE_MASK;
1871 paddr &= PAGE_MASK;
1872
1873 for (i = 0; i < npages; ++i) {
1874 ret = iommu_map_page(domain, iova, paddr, prot);
1875 if (ret)
1876 return ret;
1877
1878 iova += PAGE_SIZE;
1879 paddr += PAGE_SIZE;
1880 }
1881
1882 return 0;
1883}
1884
Joerg Roedeleb74ff62008-12-02 19:59:10 +01001885static void amd_iommu_unmap_range(struct iommu_domain *dom,
1886 unsigned long iova, size_t size)
1887{
1888
1889 struct protection_domain *domain = dom->priv;
1890 unsigned long i, npages = iommu_num_pages(iova, size, PAGE_SIZE);
1891
1892 iova &= PAGE_MASK;
1893
1894 for (i = 0; i < npages; ++i) {
1895 iommu_unmap_page(domain, iova);
1896 iova += PAGE_SIZE;
1897 }
1898
1899 iommu_flush_domain(domain->id);
1900}
1901
Joerg Roedel645c4c82008-12-02 20:05:50 +01001902static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
1903 unsigned long iova)
1904{
1905 struct protection_domain *domain = dom->priv;
1906 unsigned long offset = iova & ~PAGE_MASK;
1907 phys_addr_t paddr;
1908 u64 *pte;
1909
1910 pte = &domain->pt_root[IOMMU_PTE_L2_INDEX(iova)];
1911
1912 if (!IOMMU_PTE_PRESENT(*pte))
1913 return 0;
1914
1915 pte = IOMMU_PTE_PAGE(*pte);
1916 pte = &pte[IOMMU_PTE_L1_INDEX(iova)];
1917
1918 if (!IOMMU_PTE_PRESENT(*pte))
1919 return 0;
1920
1921 pte = IOMMU_PTE_PAGE(*pte);
1922 pte = &pte[IOMMU_PTE_L0_INDEX(iova)];
1923
1924 if (!IOMMU_PTE_PRESENT(*pte))
1925 return 0;
1926
1927 paddr = *pte & IOMMU_PAGE_MASK;
1928 paddr |= offset;
1929
1930 return paddr;
1931}
1932
Sheng Yangdbb9fd82009-03-18 15:33:06 +08001933static int amd_iommu_domain_has_cap(struct iommu_domain *domain,
1934 unsigned long cap)
1935{
1936 return 0;
1937}
1938
Joerg Roedel26961ef2008-12-03 17:00:17 +01001939static struct iommu_ops amd_iommu_ops = {
1940 .domain_init = amd_iommu_domain_init,
1941 .domain_destroy = amd_iommu_domain_destroy,
1942 .attach_dev = amd_iommu_attach_device,
1943 .detach_dev = amd_iommu_detach_device,
1944 .map = amd_iommu_map_range,
1945 .unmap = amd_iommu_unmap_range,
1946 .iova_to_phys = amd_iommu_iova_to_phys,
Sheng Yangdbb9fd82009-03-18 15:33:06 +08001947 .domain_has_cap = amd_iommu_domain_has_cap,
Joerg Roedel26961ef2008-12-03 17:00:17 +01001948};
1949