blob: 73e7e613a3c982291270815a76194be0bbadf4f1 [file] [log] [blame]
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001/*-
2 * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
3 * Copyright (c) 2004-2005 Atheros Communications, Inc.
4 * Copyright (c) 2006 Devicescape Software, Inc.
5 * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
6 * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
7 *
8 * All rights reserved.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer,
15 * without modification.
16 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
17 * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
18 * redistribution must be conditioned upon including a substantially
19 * similar Disclaimer requirement for further binary redistribution.
20 * 3. Neither the names of the above-listed copyright holders nor the names
21 * of any contributors may be used to endorse or promote products derived
22 * from this software without specific prior written permission.
23 *
24 * Alternatively, this software may be distributed under the terms of the
25 * GNU General Public License ("GPL") version 2 as published by the Free
26 * Software Foundation.
27 *
28 * NO WARRANTY
29 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
30 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
31 * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
32 * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
33 * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
34 * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
35 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
36 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
37 * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
38 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
39 * THE POSSIBILITY OF SUCH DAMAGES.
40 *
41 */
42
43#include <linux/version.h>
44#include <linux/module.h>
45#include <linux/delay.h>
46#include <linux/if.h>
47#include <linux/netdevice.h>
48#include <linux/cache.h>
49#include <linux/pci.h>
50#include <linux/ethtool.h>
51#include <linux/uaccess.h>
52
53#include <net/ieee80211_radiotap.h>
54
55#include <asm/unaligned.h>
56
57#include "base.h"
58#include "reg.h"
59#include "debug.h"
60
61/* unaligned little endian access */
62#define LE_READ_2(_p) (le16_to_cpu(get_unaligned((__le16 *)(_p))))
63#define LE_READ_4(_p) (le32_to_cpu(get_unaligned((__le32 *)(_p))))
64
65enum {
66 ATH_LED_TX,
67 ATH_LED_RX,
68};
69
70static int ath5k_calinterval = 10; /* Calibrate PHY every 10 secs (TODO: Fixme) */
71
72
73/******************\
74* Internal defines *
75\******************/
76
77/* Module info */
78MODULE_AUTHOR("Jiri Slaby");
79MODULE_AUTHOR("Nick Kossifidis");
80MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
81MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
82MODULE_LICENSE("Dual BSD/GPL");
Luis R. Rodriguez400ec452008-02-03 21:51:49 -050083MODULE_VERSION("0.5.0 (EXPERIMENTAL)");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020084
85
86/* Known PCI ids */
87static struct pci_device_id ath5k_pci_id_table[] __devinitdata = {
88 { PCI_VDEVICE(ATHEROS, 0x0207), .driver_data = AR5K_AR5210 }, /* 5210 early */
89 { PCI_VDEVICE(ATHEROS, 0x0007), .driver_data = AR5K_AR5210 }, /* 5210 */
90 { PCI_VDEVICE(ATHEROS, 0x0011), .driver_data = AR5K_AR5211 }, /* 5311 - this is on AHB bus !*/
91 { PCI_VDEVICE(ATHEROS, 0x0012), .driver_data = AR5K_AR5211 }, /* 5211 */
92 { PCI_VDEVICE(ATHEROS, 0x0013), .driver_data = AR5K_AR5212 }, /* 5212 */
93 { PCI_VDEVICE(3COM_2, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 5212 */
94 { PCI_VDEVICE(3COM, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 3CRDAG675 5212 */
95 { PCI_VDEVICE(ATHEROS, 0x1014), .driver_data = AR5K_AR5212 }, /* IBM minipci 5212 */
96 { PCI_VDEVICE(ATHEROS, 0x0014), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
97 { PCI_VDEVICE(ATHEROS, 0x0015), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
98 { PCI_VDEVICE(ATHEROS, 0x0016), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
99 { PCI_VDEVICE(ATHEROS, 0x0017), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
100 { PCI_VDEVICE(ATHEROS, 0x0018), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
101 { PCI_VDEVICE(ATHEROS, 0x0019), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
102 { PCI_VDEVICE(ATHEROS, 0x001a), .driver_data = AR5K_AR5212 }, /* 2413 Griffin-lite */
103 { PCI_VDEVICE(ATHEROS, 0x001b), .driver_data = AR5K_AR5212 }, /* 5413 Eagle */
104 { PCI_VDEVICE(ATHEROS, 0x001c), .driver_data = AR5K_AR5212 }, /* 5424 Condor (PCI-E)*/
105 { PCI_VDEVICE(ATHEROS, 0x0023), .driver_data = AR5K_AR5212 }, /* 5416 */
106 { PCI_VDEVICE(ATHEROS, 0x0024), .driver_data = AR5K_AR5212 }, /* 5418 */
107 { 0 }
108};
109MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
110
111/* Known SREVs */
112static struct ath5k_srev_name srev_names[] = {
113 { "5210", AR5K_VERSION_VER, AR5K_SREV_VER_AR5210 },
114 { "5311", AR5K_VERSION_VER, AR5K_SREV_VER_AR5311 },
115 { "5311A", AR5K_VERSION_VER, AR5K_SREV_VER_AR5311A },
116 { "5311B", AR5K_VERSION_VER, AR5K_SREV_VER_AR5311B },
117 { "5211", AR5K_VERSION_VER, AR5K_SREV_VER_AR5211 },
118 { "5212", AR5K_VERSION_VER, AR5K_SREV_VER_AR5212 },
119 { "5213", AR5K_VERSION_VER, AR5K_SREV_VER_AR5213 },
120 { "5213A", AR5K_VERSION_VER, AR5K_SREV_VER_AR5213A },
Nick Kossifidisbb0c9dc2008-03-07 11:52:51 -0500121 { "2413", AR5K_VERSION_VER, AR5K_SREV_VER_AR2413 },
122 { "2414", AR5K_VERSION_VER, AR5K_SREV_VER_AR2414 },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200123 { "2424", AR5K_VERSION_VER, AR5K_SREV_VER_AR2424 },
124 { "5424", AR5K_VERSION_VER, AR5K_SREV_VER_AR5424 },
125 { "5413", AR5K_VERSION_VER, AR5K_SREV_VER_AR5413 },
126 { "5414", AR5K_VERSION_VER, AR5K_SREV_VER_AR5414 },
127 { "5416", AR5K_VERSION_VER, AR5K_SREV_VER_AR5416 },
128 { "5418", AR5K_VERSION_VER, AR5K_SREV_VER_AR5418 },
129 { "xxxxx", AR5K_VERSION_VER, AR5K_SREV_UNKNOWN },
130 { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
131 { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
132 { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
133 { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
134 { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
135 { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
136 { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
Nick Kossifidisbb0c9dc2008-03-07 11:52:51 -0500137 { "SChip", AR5K_VERSION_RAD, AR5K_SREV_RAD_SC0 },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200138 { "SChip", AR5K_VERSION_RAD, AR5K_SREV_RAD_SC1 },
139 { "SChip", AR5K_VERSION_RAD, AR5K_SREV_RAD_SC2 },
140 { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
141 { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
142};
143
144/*
145 * Prototypes - PCI stack related functions
146 */
147static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
148 const struct pci_device_id *id);
149static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
150#ifdef CONFIG_PM
151static int ath5k_pci_suspend(struct pci_dev *pdev,
152 pm_message_t state);
153static int ath5k_pci_resume(struct pci_dev *pdev);
154#else
155#define ath5k_pci_suspend NULL
156#define ath5k_pci_resume NULL
157#endif /* CONFIG_PM */
158
John W. Linville04a9e452008-02-01 16:03:45 -0500159static struct pci_driver ath5k_pci_driver = {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200160 .name = "ath5k_pci",
161 .id_table = ath5k_pci_id_table,
162 .probe = ath5k_pci_probe,
163 .remove = __devexit_p(ath5k_pci_remove),
164 .suspend = ath5k_pci_suspend,
165 .resume = ath5k_pci_resume,
166};
167
168
169
170/*
171 * Prototypes - MAC 802.11 stack related functions
172 */
173static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb,
174 struct ieee80211_tx_control *ctl);
175static int ath5k_reset(struct ieee80211_hw *hw);
176static int ath5k_start(struct ieee80211_hw *hw);
177static void ath5k_stop(struct ieee80211_hw *hw);
178static int ath5k_add_interface(struct ieee80211_hw *hw,
179 struct ieee80211_if_init_conf *conf);
180static void ath5k_remove_interface(struct ieee80211_hw *hw,
181 struct ieee80211_if_init_conf *conf);
182static int ath5k_config(struct ieee80211_hw *hw,
183 struct ieee80211_conf *conf);
Johannes Berg32bfd352007-12-19 01:31:26 +0100184static int ath5k_config_interface(struct ieee80211_hw *hw,
185 struct ieee80211_vif *vif,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200186 struct ieee80211_if_conf *conf);
187static void ath5k_configure_filter(struct ieee80211_hw *hw,
188 unsigned int changed_flags,
189 unsigned int *new_flags,
190 int mc_count, struct dev_mc_list *mclist);
191static int ath5k_set_key(struct ieee80211_hw *hw,
192 enum set_key_cmd cmd,
193 const u8 *local_addr, const u8 *addr,
194 struct ieee80211_key_conf *key);
195static int ath5k_get_stats(struct ieee80211_hw *hw,
196 struct ieee80211_low_level_stats *stats);
197static int ath5k_get_tx_stats(struct ieee80211_hw *hw,
198 struct ieee80211_tx_queue_stats *stats);
199static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
200static void ath5k_reset_tsf(struct ieee80211_hw *hw);
201static int ath5k_beacon_update(struct ieee80211_hw *hw,
202 struct sk_buff *skb,
203 struct ieee80211_tx_control *ctl);
204
205static struct ieee80211_ops ath5k_hw_ops = {
206 .tx = ath5k_tx,
207 .start = ath5k_start,
208 .stop = ath5k_stop,
209 .add_interface = ath5k_add_interface,
210 .remove_interface = ath5k_remove_interface,
211 .config = ath5k_config,
212 .config_interface = ath5k_config_interface,
213 .configure_filter = ath5k_configure_filter,
214 .set_key = ath5k_set_key,
215 .get_stats = ath5k_get_stats,
216 .conf_tx = NULL,
217 .get_tx_stats = ath5k_get_tx_stats,
218 .get_tsf = ath5k_get_tsf,
219 .reset_tsf = ath5k_reset_tsf,
220 .beacon_update = ath5k_beacon_update,
221};
222
223/*
224 * Prototypes - Internal functions
225 */
226/* Attach detach */
227static int ath5k_attach(struct pci_dev *pdev,
228 struct ieee80211_hw *hw);
229static void ath5k_detach(struct pci_dev *pdev,
230 struct ieee80211_hw *hw);
231/* Channel/mode setup */
232static inline short ath5k_ieee2mhz(short chan);
233static unsigned int ath5k_copy_rates(struct ieee80211_rate *rates,
234 const struct ath5k_rate_table *rt,
235 unsigned int max);
236static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
237 struct ieee80211_channel *channels,
238 unsigned int mode,
239 unsigned int max);
240static int ath5k_getchannels(struct ieee80211_hw *hw);
241static int ath5k_chan_set(struct ath5k_softc *sc,
242 struct ieee80211_channel *chan);
243static void ath5k_setcurmode(struct ath5k_softc *sc,
244 unsigned int mode);
245static void ath5k_mode_setup(struct ath5k_softc *sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500246static void ath5k_set_total_hw_rates(struct ath5k_softc *sc);
247
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200248/* Descriptor setup */
249static int ath5k_desc_alloc(struct ath5k_softc *sc,
250 struct pci_dev *pdev);
251static void ath5k_desc_free(struct ath5k_softc *sc,
252 struct pci_dev *pdev);
253/* Buffers setup */
254static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
255 struct ath5k_buf *bf);
256static int ath5k_txbuf_setup(struct ath5k_softc *sc,
257 struct ath5k_buf *bf,
258 struct ieee80211_tx_control *ctl);
259
260static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
261 struct ath5k_buf *bf)
262{
263 BUG_ON(!bf);
264 if (!bf->skb)
265 return;
266 pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
267 PCI_DMA_TODEVICE);
268 dev_kfree_skb(bf->skb);
269 bf->skb = NULL;
270}
271
272/* Queues setup */
273static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
274 int qtype, int subtype);
275static int ath5k_beaconq_setup(struct ath5k_hw *ah);
276static int ath5k_beaconq_config(struct ath5k_softc *sc);
277static void ath5k_txq_drainq(struct ath5k_softc *sc,
278 struct ath5k_txq *txq);
279static void ath5k_txq_cleanup(struct ath5k_softc *sc);
280static void ath5k_txq_release(struct ath5k_softc *sc);
281/* Rx handling */
282static int ath5k_rx_start(struct ath5k_softc *sc);
283static void ath5k_rx_stop(struct ath5k_softc *sc);
284static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
285 struct ath5k_desc *ds,
Bruno Randolfb47f4072008-03-05 18:35:45 +0900286 struct sk_buff *skb,
287 struct ath5k_rx_status *rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200288static void ath5k_tasklet_rx(unsigned long data);
289/* Tx handling */
290static void ath5k_tx_processq(struct ath5k_softc *sc,
291 struct ath5k_txq *txq);
292static void ath5k_tasklet_tx(unsigned long data);
293/* Beacon handling */
294static int ath5k_beacon_setup(struct ath5k_softc *sc,
295 struct ath5k_buf *bf,
296 struct ieee80211_tx_control *ctl);
297static void ath5k_beacon_send(struct ath5k_softc *sc);
298static void ath5k_beacon_config(struct ath5k_softc *sc);
Bruno Randolf9804b982008-01-19 18:17:59 +0900299static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200300
301static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
302{
303 u64 tsf = ath5k_hw_get_tsf64(ah);
304
305 if ((tsf & 0x7fff) < rstamp)
306 tsf -= 0x8000;
307
308 return (tsf & ~0x7fff) | rstamp;
309}
310
311/* Interrupt handling */
312static int ath5k_init(struct ath5k_softc *sc);
313static int ath5k_stop_locked(struct ath5k_softc *sc);
314static int ath5k_stop_hw(struct ath5k_softc *sc);
315static irqreturn_t ath5k_intr(int irq, void *dev_id);
316static void ath5k_tasklet_reset(unsigned long data);
317
318static void ath5k_calibrate(unsigned long data);
319/* LED functions */
320static void ath5k_led_off(unsigned long data);
321static void ath5k_led_blink(struct ath5k_softc *sc,
322 unsigned int on,
323 unsigned int off);
324static void ath5k_led_event(struct ath5k_softc *sc,
325 int event);
326
327
328/*
329 * Module init/exit functions
330 */
331static int __init
332init_ath5k_pci(void)
333{
334 int ret;
335
336 ath5k_debug_init();
337
John W. Linville04a9e452008-02-01 16:03:45 -0500338 ret = pci_register_driver(&ath5k_pci_driver);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200339 if (ret) {
340 printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
341 return ret;
342 }
343
344 return 0;
345}
346
347static void __exit
348exit_ath5k_pci(void)
349{
John W. Linville04a9e452008-02-01 16:03:45 -0500350 pci_unregister_driver(&ath5k_pci_driver);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200351
352 ath5k_debug_finish();
353}
354
355module_init(init_ath5k_pci);
356module_exit(exit_ath5k_pci);
357
358
359/********************\
360* PCI Initialization *
361\********************/
362
363static const char *
364ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
365{
366 const char *name = "xxxxx";
367 unsigned int i;
368
369 for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
370 if (srev_names[i].sr_type != type)
371 continue;
372 if ((val & 0xff) < srev_names[i + 1].sr_val) {
373 name = srev_names[i].sr_name;
374 break;
375 }
376 }
377
378 return name;
379}
380
381static int __devinit
382ath5k_pci_probe(struct pci_dev *pdev,
383 const struct pci_device_id *id)
384{
385 void __iomem *mem;
386 struct ath5k_softc *sc;
387 struct ieee80211_hw *hw;
388 int ret;
389 u8 csz;
390
391 ret = pci_enable_device(pdev);
392 if (ret) {
393 dev_err(&pdev->dev, "can't enable device\n");
394 goto err;
395 }
396
397 /* XXX 32-bit addressing only */
398 ret = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
399 if (ret) {
400 dev_err(&pdev->dev, "32-bit DMA not available\n");
401 goto err_dis;
402 }
403
404 /*
405 * Cache line size is used to size and align various
406 * structures used to communicate with the hardware.
407 */
408 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
409 if (csz == 0) {
410 /*
411 * Linux 2.4.18 (at least) writes the cache line size
412 * register as a 16-bit wide register which is wrong.
413 * We must have this setup properly for rx buffer
414 * DMA to work so force a reasonable value here if it
415 * comes up zero.
416 */
417 csz = L1_CACHE_BYTES / sizeof(u32);
418 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
419 }
420 /*
421 * The default setting of latency timer yields poor results,
422 * set it to the value used by other systems. It may be worth
423 * tweaking this setting more.
424 */
425 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
426
427 /* Enable bus mastering */
428 pci_set_master(pdev);
429
430 /*
431 * Disable the RETRY_TIMEOUT register (0x41) to keep
432 * PCI Tx retries from interfering with C3 CPU state.
433 */
434 pci_write_config_byte(pdev, 0x41, 0);
435
436 ret = pci_request_region(pdev, 0, "ath5k");
437 if (ret) {
438 dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
439 goto err_dis;
440 }
441
442 mem = pci_iomap(pdev, 0, 0);
443 if (!mem) {
444 dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
445 ret = -EIO;
446 goto err_reg;
447 }
448
449 /*
450 * Allocate hw (mac80211 main struct)
451 * and hw->priv (driver private data)
452 */
453 hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
454 if (hw == NULL) {
455 dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
456 ret = -ENOMEM;
457 goto err_map;
458 }
459
460 dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
461
462 /* Initialize driver private data */
463 SET_IEEE80211_DEV(hw, &pdev->dev);
464 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS;
465 hw->extra_tx_headroom = 2;
466 hw->channel_change_time = 5000;
467 /* these names are misleading */
468 hw->max_rssi = -110; /* signal in dBm */
469 hw->max_noise = -110; /* noise in dBm */
470 hw->max_signal = 100; /* we will provide a percentage based on rssi */
471 sc = hw->priv;
472 sc->hw = hw;
473 sc->pdev = pdev;
474
475 ath5k_debug_init_device(sc);
476
477 /*
478 * Mark the device as detached to avoid processing
479 * interrupts until setup is complete.
480 */
481 __set_bit(ATH_STAT_INVALID, sc->status);
482
483 sc->iobase = mem; /* So we can unmap it on detach */
484 sc->cachelsz = csz * sizeof(u32); /* convert to bytes */
485 sc->opmode = IEEE80211_IF_TYPE_STA;
486 mutex_init(&sc->lock);
487 spin_lock_init(&sc->rxbuflock);
488 spin_lock_init(&sc->txbuflock);
489
490 /* Set private data */
491 pci_set_drvdata(pdev, hw);
492
493 /* Enable msi for devices that support it */
494 pci_enable_msi(pdev);
495
496 /* Setup interrupt handler */
497 ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
498 if (ret) {
499 ATH5K_ERR(sc, "request_irq failed\n");
500 goto err_free;
501 }
502
503 /* Initialize device */
504 sc->ah = ath5k_hw_attach(sc, id->driver_data);
505 if (IS_ERR(sc->ah)) {
506 ret = PTR_ERR(sc->ah);
507 goto err_irq;
508 }
509
510 /* Finish private driver data initialization */
511 ret = ath5k_attach(pdev, hw);
512 if (ret)
513 goto err_ah;
514
515 ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
516 ath5k_chip_name(AR5K_VERSION_VER,sc->ah->ah_mac_srev),
517 sc->ah->ah_mac_srev,
518 sc->ah->ah_phy_revision);
519
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500520 if (!sc->ah->ah_single_chip) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200521 /* Single chip radio (!RF5111) */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500522 if (sc->ah->ah_radio_5ghz_revision &&
523 !sc->ah->ah_radio_2ghz_revision) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200524 /* No 5GHz support -> report 2GHz radio */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500525 if (!test_bit(AR5K_MODE_11A,
526 sc->ah->ah_capabilities.cap_mode)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200527 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500528 ath5k_chip_name(AR5K_VERSION_RAD,
529 sc->ah->ah_radio_5ghz_revision),
530 sc->ah->ah_radio_5ghz_revision);
531 /* No 2GHz support (5110 and some
532 * 5Ghz only cards) -> report 5Ghz radio */
533 } else if (!test_bit(AR5K_MODE_11B,
534 sc->ah->ah_capabilities.cap_mode)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200535 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500536 ath5k_chip_name(AR5K_VERSION_RAD,
537 sc->ah->ah_radio_5ghz_revision),
538 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200539 /* Multiband radio */
540 } else {
541 ATH5K_INFO(sc, "RF%s multiband radio found"
542 " (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500543 ath5k_chip_name(AR5K_VERSION_RAD,
544 sc->ah->ah_radio_5ghz_revision),
545 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200546 }
547 }
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500548 /* Multi chip radio (RF5111 - RF2111) ->
549 * report both 2GHz/5GHz radios */
550 else if (sc->ah->ah_radio_5ghz_revision &&
551 sc->ah->ah_radio_2ghz_revision){
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200552 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500553 ath5k_chip_name(AR5K_VERSION_RAD,
554 sc->ah->ah_radio_5ghz_revision),
555 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200556 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500557 ath5k_chip_name(AR5K_VERSION_RAD,
558 sc->ah->ah_radio_2ghz_revision),
559 sc->ah->ah_radio_2ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200560 }
561 }
562
563
564 /* ready to process interrupts */
565 __clear_bit(ATH_STAT_INVALID, sc->status);
566
567 return 0;
568err_ah:
569 ath5k_hw_detach(sc->ah);
570err_irq:
571 free_irq(pdev->irq, sc);
572err_free:
573 pci_disable_msi(pdev);
574 ieee80211_free_hw(hw);
575err_map:
576 pci_iounmap(pdev, mem);
577err_reg:
578 pci_release_region(pdev, 0);
579err_dis:
580 pci_disable_device(pdev);
581err:
582 return ret;
583}
584
585static void __devexit
586ath5k_pci_remove(struct pci_dev *pdev)
587{
588 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
589 struct ath5k_softc *sc = hw->priv;
590
591 ath5k_debug_finish_device(sc);
592 ath5k_detach(pdev, hw);
593 ath5k_hw_detach(sc->ah);
594 free_irq(pdev->irq, sc);
595 pci_disable_msi(pdev);
596 pci_iounmap(pdev, sc->iobase);
597 pci_release_region(pdev, 0);
598 pci_disable_device(pdev);
599 ieee80211_free_hw(hw);
600}
601
602#ifdef CONFIG_PM
603static int
604ath5k_pci_suspend(struct pci_dev *pdev, pm_message_t state)
605{
606 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
607 struct ath5k_softc *sc = hw->priv;
608
609 if (test_bit(ATH_STAT_LEDSOFT, sc->status))
610 ath5k_hw_set_gpio(sc->ah, sc->led_pin, 1);
611
612 ath5k_stop_hw(sc);
613 pci_save_state(pdev);
614 pci_disable_device(pdev);
615 pci_set_power_state(pdev, PCI_D3hot);
616
617 return 0;
618}
619
620static int
621ath5k_pci_resume(struct pci_dev *pdev)
622{
623 struct ieee80211_hw *hw = pci_get_drvdata(pdev);
624 struct ath5k_softc *sc = hw->priv;
John W. Linville247ae442008-01-21 15:36:05 -0500625 struct ath5k_hw *ah = sc->ah;
626 int i, err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200627
628 err = pci_set_power_state(pdev, PCI_D0);
629 if (err)
630 return err;
631
632 err = pci_enable_device(pdev);
633 if (err)
634 return err;
635
636 pci_restore_state(pdev);
637 /*
638 * Suspend/Resume resets the PCI configuration space, so we have to
639 * re-disable the RETRY_TIMEOUT register (0x41) to keep
640 * PCI Tx retries from interfering with C3 CPU state
641 */
642 pci_write_config_byte(pdev, 0x41, 0);
643
644 ath5k_init(sc);
645 if (test_bit(ATH_STAT_LEDSOFT, sc->status)) {
John W. Linville247ae442008-01-21 15:36:05 -0500646 ath5k_hw_set_gpio_output(ah, sc->led_pin);
647 ath5k_hw_set_gpio(ah, sc->led_pin, 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200648 }
649
John W. Linville247ae442008-01-21 15:36:05 -0500650 /*
651 * Reset the key cache since some parts do not
652 * reset the contents on initial power up or resume.
653 *
654 * FIXME: This may need to be revisited when mac80211 becomes
655 * aware of suspend/resume.
656 */
657 for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
658 ath5k_hw_reset_key(ah, i);
659
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200660 return 0;
661}
662#endif /* CONFIG_PM */
663
664
665
666/***********************\
667* Driver Initialization *
668\***********************/
669
670static int
671ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
672{
673 struct ath5k_softc *sc = hw->priv;
674 struct ath5k_hw *ah = sc->ah;
675 u8 mac[ETH_ALEN];
676 unsigned int i;
677 int ret;
678
679 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
680
681 /*
682 * Check if the MAC has multi-rate retry support.
683 * We do this by trying to setup a fake extended
684 * descriptor. MAC's that don't have support will
685 * return false w/o doing anything. MAC's that do
686 * support it will return true w/o doing anything.
687 */
Jiri Slabyb9887632008-02-15 21:58:52 +0100688 ret = ah->ah_setup_xtx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
689 if (ret < 0)
690 goto err;
691 if (ret > 0)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200692 __set_bit(ATH_STAT_MRRETRY, sc->status);
693
694 /*
695 * Reset the key cache since some parts do not
696 * reset the contents on initial power up.
697 */
John W. Linvillec65638a2008-01-21 15:36:04 -0500698 for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200699 ath5k_hw_reset_key(ah, i);
700
701 /*
702 * Collect the channel list. The 802.11 layer
703 * is resposible for filtering this list based
704 * on settings like the phy mode and regulatory
705 * domain restrictions.
706 */
707 ret = ath5k_getchannels(hw);
708 if (ret) {
709 ATH5K_ERR(sc, "can't get channels\n");
710 goto err;
711 }
712
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500713 /* Set *_rates so we can map hw rate index */
714 ath5k_set_total_hw_rates(sc);
715
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200716 /* NB: setup here so ath5k_rate_update is happy */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500717 if (test_bit(AR5K_MODE_11A, ah->ah_modes))
718 ath5k_setcurmode(sc, AR5K_MODE_11A);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200719 else
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500720 ath5k_setcurmode(sc, AR5K_MODE_11B);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200721
722 /*
723 * Allocate tx+rx descriptors and populate the lists.
724 */
725 ret = ath5k_desc_alloc(sc, pdev);
726 if (ret) {
727 ATH5K_ERR(sc, "can't allocate descriptors\n");
728 goto err;
729 }
730
731 /*
732 * Allocate hardware transmit queues: one queue for
733 * beacon frames and one data queue for each QoS
734 * priority. Note that hw functions handle reseting
735 * these queues at the needed time.
736 */
737 ret = ath5k_beaconq_setup(ah);
738 if (ret < 0) {
739 ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
740 goto err_desc;
741 }
742 sc->bhalq = ret;
743
744 sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
745 if (IS_ERR(sc->txq)) {
746 ATH5K_ERR(sc, "can't setup xmit queue\n");
747 ret = PTR_ERR(sc->txq);
748 goto err_bhal;
749 }
750
751 tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
752 tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
753 tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
754 setup_timer(&sc->calib_tim, ath5k_calibrate, (unsigned long)sc);
755 setup_timer(&sc->led_tim, ath5k_led_off, (unsigned long)sc);
756
757 sc->led_on = 0; /* low true */
758 /*
759 * Auto-enable soft led processing for IBM cards and for
760 * 5211 minipci cards.
761 */
762 if (pdev->device == PCI_DEVICE_ID_ATHEROS_AR5212_IBM ||
763 pdev->device == PCI_DEVICE_ID_ATHEROS_AR5211) {
764 __set_bit(ATH_STAT_LEDSOFT, sc->status);
765 sc->led_pin = 0;
766 }
767 /* Enable softled on PIN1 on HP Compaq nc6xx, nc4000 & nx5000 laptops */
768 if (pdev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ) {
769 __set_bit(ATH_STAT_LEDSOFT, sc->status);
770 sc->led_pin = 0;
771 }
772 if (test_bit(ATH_STAT_LEDSOFT, sc->status)) {
773 ath5k_hw_set_gpio_output(ah, sc->led_pin);
774 ath5k_hw_set_gpio(ah, sc->led_pin, !sc->led_on);
775 }
776
777 ath5k_hw_get_lladdr(ah, mac);
778 SET_IEEE80211_PERM_ADDR(hw, mac);
779 /* All MAC address bits matter for ACKs */
780 memset(sc->bssidmask, 0xff, ETH_ALEN);
781 ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
782
783 ret = ieee80211_register_hw(hw);
784 if (ret) {
785 ATH5K_ERR(sc, "can't register ieee80211 hw\n");
786 goto err_queues;
787 }
788
789 return 0;
790err_queues:
791 ath5k_txq_release(sc);
792err_bhal:
793 ath5k_hw_release_tx_queue(ah, sc->bhalq);
794err_desc:
795 ath5k_desc_free(sc, pdev);
796err:
797 return ret;
798}
799
800static void
801ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
802{
803 struct ath5k_softc *sc = hw->priv;
804
805 /*
806 * NB: the order of these is important:
807 * o call the 802.11 layer before detaching ath5k_hw to
808 * insure callbacks into the driver to delete global
809 * key cache entries can be handled
810 * o reclaim the tx queue data structures after calling
811 * the 802.11 layer as we'll get called back to reclaim
812 * node state and potentially want to use them
813 * o to cleanup the tx queues the hal is called, so detach
814 * it last
815 * XXX: ??? detach ath5k_hw ???
816 * Other than that, it's straightforward...
817 */
818 ieee80211_unregister_hw(hw);
819 ath5k_desc_free(sc, pdev);
820 ath5k_txq_release(sc);
821 ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
822
823 /*
824 * NB: can't reclaim these until after ieee80211_ifdetach
825 * returns because we'll get called back to reclaim node
826 * state and potentially want to use them.
827 */
828}
829
830
831
832
833/********************\
834* Channel/mode setup *
835\********************/
836
837/*
838 * Convert IEEE channel number to MHz frequency.
839 */
840static inline short
841ath5k_ieee2mhz(short chan)
842{
843 if (chan <= 14 || chan >= 27)
844 return ieee80211chan2mhz(chan);
845 else
846 return 2212 + chan * 20;
847}
848
849static unsigned int
850ath5k_copy_rates(struct ieee80211_rate *rates,
851 const struct ath5k_rate_table *rt,
852 unsigned int max)
853{
854 unsigned int i, count;
855
856 if (rt == NULL)
857 return 0;
858
859 for (i = 0, count = 0; i < rt->rate_count && max > 0; i++) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500860 rates[count].bitrate = rt->rates[i].rate_kbps / 100;
861 rates[count].hw_value = rt->rates[i].rate_code;
862 rates[count].flags = rt->rates[i].modulation;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200863 count++;
864 max--;
865 }
866
867 return count;
868}
869
870static unsigned int
871ath5k_copy_channels(struct ath5k_hw *ah,
872 struct ieee80211_channel *channels,
873 unsigned int mode,
874 unsigned int max)
875{
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500876 unsigned int i, count, size, chfreq, freq, ch;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200877
878 if (!test_bit(mode, ah->ah_modes))
879 return 0;
880
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200881 switch (mode) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500882 case AR5K_MODE_11A:
883 case AR5K_MODE_11A_TURBO:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200884 /* 1..220, but 2GHz frequencies are filtered by check_channel */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500885 size = 220 ;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200886 chfreq = CHANNEL_5GHZ;
887 break;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500888 case AR5K_MODE_11B:
889 case AR5K_MODE_11G:
890 case AR5K_MODE_11G_TURBO:
891 size = 26;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200892 chfreq = CHANNEL_2GHZ;
893 break;
894 default:
895 ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
896 return 0;
897 }
898
899 for (i = 0, count = 0; i < size && max > 0; i++) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500900 ch = i + 1 ;
901 freq = ath5k_ieee2mhz(ch);
902
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200903 /* Check if channel is supported by the chipset */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500904 if (!ath5k_channel_ok(ah, freq, chfreq))
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200905 continue;
906
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500907 /* Write channel info and increment counter */
908 channels[count].center_freq = freq;
Luis R. Rodrigueza3f4b912008-02-03 21:52:10 -0500909 channels[count].band = (chfreq == CHANNEL_2GHZ) ?
910 IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500911 switch (mode) {
912 case AR5K_MODE_11A:
913 case AR5K_MODE_11G:
914 channels[count].hw_value = chfreq | CHANNEL_OFDM;
915 break;
916 case AR5K_MODE_11A_TURBO:
917 case AR5K_MODE_11G_TURBO:
918 channels[count].hw_value = chfreq |
919 CHANNEL_OFDM | CHANNEL_TURBO;
920 break;
921 case AR5K_MODE_11B:
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500922 channels[count].hw_value = CHANNEL_B;
923 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200924
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200925 count++;
926 max--;
927 }
928
929 return count;
930}
931
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200932static int
933ath5k_getchannels(struct ieee80211_hw *hw)
934{
935 struct ath5k_softc *sc = hw->priv;
936 struct ath5k_hw *ah = sc->ah;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500937 struct ieee80211_supported_band *sbands = sc->sbands;
938 const struct ath5k_rate_table *hw_rates;
939 unsigned int max_r, max_c, count_r, count_c;
940 int mode2g = AR5K_MODE_11G;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200941
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500942 BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200943
944 max_r = ARRAY_SIZE(sc->rates);
945 max_c = ARRAY_SIZE(sc->channels);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500946 count_r = count_c = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200947
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500948 /* 2GHz band */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500949 if (!test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500950 mode2g = AR5K_MODE_11B;
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500951 if (!test_bit(AR5K_MODE_11B,
952 sc->ah->ah_capabilities.cap_mode))
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500953 mode2g = -1;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200954 }
955
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500956 if (mode2g > 0) {
957 struct ieee80211_supported_band *sband =
958 &sbands[IEEE80211_BAND_2GHZ];
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200959
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500960 sband->bitrates = sc->rates;
961 sband->channels = sc->channels;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200962
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500963 sband->band = IEEE80211_BAND_2GHZ;
964 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
965 mode2g, max_c);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200966
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500967 hw_rates = ath5k_hw_get_rate_table(ah, mode2g);
968 sband->n_bitrates = ath5k_copy_rates(sband->bitrates,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500969 hw_rates, max_r);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500970
971 count_c = sband->n_channels;
972 count_r = sband->n_bitrates;
973
974 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
975
976 max_r -= count_r;
977 max_c -= count_c;
978
979 }
980
981 /* 5GHz band */
982
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500983 if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
984 struct ieee80211_supported_band *sband =
985 &sbands[IEEE80211_BAND_5GHZ];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500986
987 sband->bitrates = &sc->rates[count_r];
988 sband->channels = &sc->channels[count_c];
989
990 sband->band = IEEE80211_BAND_5GHZ;
991 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
992 AR5K_MODE_11A, max_c);
993
994 hw_rates = ath5k_hw_get_rate_table(ah, AR5K_MODE_11A);
995 sband->n_bitrates = ath5k_copy_rates(sband->bitrates,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500996 hw_rates, max_r);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500997
998 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
999 }
1000
Luis R. Rodriguezb4461972008-02-04 10:03:54 -05001001 ath5k_debug_dump_bands(sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001002
1003 return 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001004}
1005
1006/*
1007 * Set/change channels. If the channel is really being changed,
1008 * it's done by reseting the chip. To accomplish this we must
1009 * first cleanup any pending DMA, then restart stuff after a la
1010 * ath5k_init.
1011 */
1012static int
1013ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
1014{
1015 struct ath5k_hw *ah = sc->ah;
1016 int ret;
1017
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001018 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
1019 sc->curchan->center_freq, chan->center_freq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001020
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001021 if (chan->center_freq != sc->curchan->center_freq ||
1022 chan->hw_value != sc->curchan->hw_value) {
1023
1024 sc->curchan = chan;
1025 sc->curband = &sc->sbands[chan->band];
1026
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001027 /*
1028 * To switch channels clear any pending DMA operations;
1029 * wait long enough for the RX fifo to drain, reset the
1030 * hardware at the new frequency, and then re-enable
1031 * the relevant bits of the h/w.
1032 */
1033 ath5k_hw_set_intr(ah, 0); /* disable interrupts */
1034 ath5k_txq_cleanup(sc); /* clear pending tx frames */
1035 ath5k_rx_stop(sc); /* turn off frame recv */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001036 ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, true);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001037 if (ret) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001038 ATH5K_ERR(sc, "%s: unable to reset channel "
1039 "(%u Mhz)\n", __func__, chan->center_freq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001040 return ret;
1041 }
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001042
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001043 ath5k_hw_set_txpower_limit(sc->ah, 0);
1044
1045 /*
1046 * Re-enable rx framework.
1047 */
1048 ret = ath5k_rx_start(sc);
1049 if (ret) {
1050 ATH5K_ERR(sc, "%s: unable to restart recv logic\n",
1051 __func__);
1052 return ret;
1053 }
1054
1055 /*
1056 * Change channels and update the h/w rate map
1057 * if we're switching; e.g. 11a to 11b/g.
1058 *
1059 * XXX needed?
1060 */
1061/* ath5k_chan_change(sc, chan); */
1062
1063 ath5k_beacon_config(sc);
1064 /*
1065 * Re-enable interrupts.
1066 */
1067 ath5k_hw_set_intr(ah, sc->imask);
1068 }
1069
1070 return 0;
1071}
1072
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001073/*
1074 * TODO: CLEAN THIS !!!
1075 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001076static void
1077ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
1078{
1079 if (unlikely(test_bit(ATH_STAT_LEDSOFT, sc->status))) {
1080 /* from Atheros NDIS driver, w/ permission */
1081 static const struct {
1082 u16 rate; /* tx/rx 802.11 rate */
1083 u16 timeOn; /* LED on time (ms) */
1084 u16 timeOff; /* LED off time (ms) */
1085 } blinkrates[] = {
1086 { 108, 40, 10 },
1087 { 96, 44, 11 },
1088 { 72, 50, 13 },
1089 { 48, 57, 14 },
1090 { 36, 67, 16 },
1091 { 24, 80, 20 },
1092 { 22, 100, 25 },
1093 { 18, 133, 34 },
1094 { 12, 160, 40 },
1095 { 10, 200, 50 },
1096 { 6, 240, 58 },
1097 { 4, 267, 66 },
1098 { 2, 400, 100 },
1099 { 0, 500, 130 }
1100 };
1101 const struct ath5k_rate_table *rt =
1102 ath5k_hw_get_rate_table(sc->ah, mode);
1103 unsigned int i, j;
1104
1105 BUG_ON(rt == NULL);
1106
1107 memset(sc->hwmap, 0, sizeof(sc->hwmap));
1108 for (i = 0; i < 32; i++) {
1109 u8 ix = rt->rate_code_to_index[i];
1110 if (ix == 0xff) {
1111 sc->hwmap[i].ledon = msecs_to_jiffies(500);
1112 sc->hwmap[i].ledoff = msecs_to_jiffies(130);
1113 continue;
1114 }
1115 sc->hwmap[i].txflags = IEEE80211_RADIOTAP_F_DATAPAD;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001116 /* receive frames include FCS */
1117 sc->hwmap[i].rxflags = sc->hwmap[i].txflags |
1118 IEEE80211_RADIOTAP_F_FCS;
1119 /* setup blink rate table to avoid per-packet lookup */
1120 for (j = 0; j < ARRAY_SIZE(blinkrates) - 1; j++)
1121 if (blinkrates[j].rate == /* XXX why 7f? */
1122 (rt->rates[ix].dot11_rate&0x7f))
1123 break;
1124
1125 sc->hwmap[i].ledon = msecs_to_jiffies(blinkrates[j].
1126 timeOn);
1127 sc->hwmap[i].ledoff = msecs_to_jiffies(blinkrates[j].
1128 timeOff);
1129 }
1130 }
1131
1132 sc->curmode = mode;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001133
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001134 if (mode == AR5K_MODE_11A) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001135 sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
1136 } else {
1137 sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
1138 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001139}
1140
1141static void
1142ath5k_mode_setup(struct ath5k_softc *sc)
1143{
1144 struct ath5k_hw *ah = sc->ah;
1145 u32 rfilt;
1146
1147 /* configure rx filter */
1148 rfilt = sc->filter_flags;
1149 ath5k_hw_set_rx_filter(ah, rfilt);
1150
1151 if (ath5k_hw_hasbssidmask(ah))
1152 ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
1153
1154 /* configure operational mode */
1155 ath5k_hw_set_opmode(ah);
1156
1157 ath5k_hw_set_mcast_filter(ah, 0, 0);
1158 ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
1159}
1160
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001161/*
1162 * Match the hw provided rate index (through descriptors)
1163 * to an index for sc->curband->bitrates, so it can be used
1164 * by the stack.
1165 *
1166 * This one is a little bit tricky but i think i'm right
1167 * about this...
1168 *
1169 * We have 4 rate tables in the following order:
1170 * XR (4 rates)
1171 * 802.11a (8 rates)
1172 * 802.11b (4 rates)
1173 * 802.11g (12 rates)
1174 * that make the hw rate table.
1175 *
1176 * Lets take a 5211 for example that supports a and b modes only.
1177 * First comes the 802.11a table and then 802.11b (total 12 rates).
1178 * When hw returns eg. 11 it points to the last 802.11b rate (11Mbit),
1179 * if it returns 2 it points to the second 802.11a rate etc.
1180 *
1181 * Same goes for 5212 who has xr/a/b/g support (total 28 rates).
1182 * First comes the XR table, then 802.11a, 802.11b and 802.11g.
1183 * When hw returns eg. 27 it points to the last 802.11g rate (54Mbits) etc
1184 */
1185static void
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001186ath5k_set_total_hw_rates(struct ath5k_softc *sc) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001187
1188 struct ath5k_hw *ah = sc->ah;
1189
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001190 if (test_bit(AR5K_MODE_11A, ah->ah_modes))
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001191 sc->a_rates = 8;
1192
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001193 if (test_bit(AR5K_MODE_11B, ah->ah_modes))
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001194 sc->b_rates = 4;
1195
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001196 if (test_bit(AR5K_MODE_11G, ah->ah_modes))
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001197 sc->g_rates = 12;
1198
1199 /* XXX: Need to see what what happens when
1200 xr disable bits in eeprom are set */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001201 if (ah->ah_version >= AR5K_AR5212)
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001202 sc->xr_rates = 4;
1203
1204}
1205
1206static inline int
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001207ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001208
1209 int mac80211_rix;
1210
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001211 if(sc->curband->band == IEEE80211_BAND_2GHZ) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001212 /* We setup a g ratetable for both b/g modes */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001213 mac80211_rix =
1214 hw_rix - sc->b_rates - sc->a_rates - sc->xr_rates;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001215 } else {
1216 mac80211_rix = hw_rix - sc->xr_rates;
1217 }
1218
1219 /* Something went wrong, fallback to basic rate for this band */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001220 if ((mac80211_rix >= sc->curband->n_bitrates) ||
1221 (mac80211_rix <= 0 ))
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001222 mac80211_rix = 1;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001223
1224 return mac80211_rix;
1225}
1226
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001227
1228
1229
1230/***************\
1231* Buffers setup *
1232\***************/
1233
1234static int
1235ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
1236{
1237 struct ath5k_hw *ah = sc->ah;
1238 struct sk_buff *skb = bf->skb;
1239 struct ath5k_desc *ds;
1240
1241 if (likely(skb == NULL)) {
1242 unsigned int off;
1243
1244 /*
1245 * Allocate buffer with headroom_needed space for the
1246 * fake physical layer header at the start.
1247 */
1248 skb = dev_alloc_skb(sc->rxbufsize + sc->cachelsz - 1);
1249 if (unlikely(skb == NULL)) {
1250 ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
1251 sc->rxbufsize + sc->cachelsz - 1);
1252 return -ENOMEM;
1253 }
1254 /*
1255 * Cache-line-align. This is important (for the
1256 * 5210 at least) as not doing so causes bogus data
1257 * in rx'd frames.
1258 */
1259 off = ((unsigned long)skb->data) % sc->cachelsz;
1260 if (off != 0)
1261 skb_reserve(skb, sc->cachelsz - off);
1262
1263 bf->skb = skb;
1264 bf->skbaddr = pci_map_single(sc->pdev,
1265 skb->data, sc->rxbufsize, PCI_DMA_FROMDEVICE);
1266 if (unlikely(pci_dma_mapping_error(bf->skbaddr))) {
1267 ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
1268 dev_kfree_skb(skb);
1269 bf->skb = NULL;
1270 return -ENOMEM;
1271 }
1272 }
1273
1274 /*
1275 * Setup descriptors. For receive we always terminate
1276 * the descriptor list with a self-linked entry so we'll
1277 * not get overrun under high load (as can happen with a
1278 * 5212 when ANI processing enables PHY error frames).
1279 *
1280 * To insure the last descriptor is self-linked we create
1281 * each descriptor as self-linked and add it to the end. As
1282 * each additional descriptor is added the previous self-linked
1283 * entry is ``fixed'' naturally. This should be safe even
1284 * if DMA is happening. When processing RX interrupts we
1285 * never remove/process the last, self-linked, entry on the
1286 * descriptor list. This insures the hardware always has
1287 * someplace to write a new frame.
1288 */
1289 ds = bf->desc;
1290 ds->ds_link = bf->daddr; /* link to self */
1291 ds->ds_data = bf->skbaddr;
1292 ath5k_hw_setup_rx_desc(ah, ds,
1293 skb_tailroom(skb), /* buffer size */
1294 0);
1295
1296 if (sc->rxlink != NULL)
1297 *sc->rxlink = bf->daddr;
1298 sc->rxlink = &ds->ds_link;
1299 return 0;
1300}
1301
1302static int
1303ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf,
1304 struct ieee80211_tx_control *ctl)
1305{
1306 struct ath5k_hw *ah = sc->ah;
1307 struct ath5k_txq *txq = sc->txq;
1308 struct ath5k_desc *ds = bf->desc;
1309 struct sk_buff *skb = bf->skb;
1310 unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
1311 int ret;
1312
1313 flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
1314 bf->ctl = *ctl;
1315 /* XXX endianness */
1316 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
1317 PCI_DMA_TODEVICE);
1318
1319 if (ctl->flags & IEEE80211_TXCTL_NO_ACK)
1320 flags |= AR5K_TXDESC_NOACK;
1321
Bruno Randolf281c56d2008-02-05 18:44:55 +09001322 pktlen = skb->len;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001323
1324 if (!(ctl->flags & IEEE80211_TXCTL_DO_NOT_ENCRYPT)) {
1325 keyidx = ctl->key_idx;
1326 pktlen += ctl->icv_len;
1327 }
1328
1329 ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
1330 ieee80211_get_hdrlen_from_skb(skb), AR5K_PKT_TYPE_NORMAL,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001331 (sc->power_level * 2), ctl->tx_rate->hw_value,
1332 ctl->retry_limit, keyidx, 0, flags, 0, 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001333 if (ret)
1334 goto err_unmap;
1335
1336 ds->ds_link = 0;
1337 ds->ds_data = bf->skbaddr;
1338
1339 spin_lock_bh(&txq->lock);
1340 list_add_tail(&bf->list, &txq->q);
1341 sc->tx_stats.data[txq->qnum].len++;
1342 if (txq->link == NULL) /* is this first packet? */
1343 ath5k_hw_put_tx_buf(ah, txq->qnum, bf->daddr);
1344 else /* no, so only link it */
1345 *txq->link = bf->daddr;
1346
1347 txq->link = &ds->ds_link;
1348 ath5k_hw_tx_start(ah, txq->qnum);
1349 spin_unlock_bh(&txq->lock);
1350
1351 return 0;
1352err_unmap:
1353 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
1354 return ret;
1355}
1356
1357/*******************\
1358* Descriptors setup *
1359\*******************/
1360
1361static int
1362ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
1363{
1364 struct ath5k_desc *ds;
1365 struct ath5k_buf *bf;
1366 dma_addr_t da;
1367 unsigned int i;
1368 int ret;
1369
1370 /* allocate descriptors */
1371 sc->desc_len = sizeof(struct ath5k_desc) *
1372 (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
1373 sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
1374 if (sc->desc == NULL) {
1375 ATH5K_ERR(sc, "can't allocate descriptors\n");
1376 ret = -ENOMEM;
1377 goto err;
1378 }
1379 ds = sc->desc;
1380 da = sc->desc_daddr;
1381 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
1382 ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
1383
1384 bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
1385 sizeof(struct ath5k_buf), GFP_KERNEL);
1386 if (bf == NULL) {
1387 ATH5K_ERR(sc, "can't allocate bufptr\n");
1388 ret = -ENOMEM;
1389 goto err_free;
1390 }
1391 sc->bufptr = bf;
1392
1393 INIT_LIST_HEAD(&sc->rxbuf);
1394 for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
1395 bf->desc = ds;
1396 bf->daddr = da;
1397 list_add_tail(&bf->list, &sc->rxbuf);
1398 }
1399
1400 INIT_LIST_HEAD(&sc->txbuf);
1401 sc->txbuf_len = ATH_TXBUF;
1402 for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
1403 da += sizeof(*ds)) {
1404 bf->desc = ds;
1405 bf->daddr = da;
1406 list_add_tail(&bf->list, &sc->txbuf);
1407 }
1408
1409 /* beacon buffer */
1410 bf->desc = ds;
1411 bf->daddr = da;
1412 sc->bbuf = bf;
1413
1414 return 0;
1415err_free:
1416 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
1417err:
1418 sc->desc = NULL;
1419 return ret;
1420}
1421
1422static void
1423ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
1424{
1425 struct ath5k_buf *bf;
1426
1427 ath5k_txbuf_free(sc, sc->bbuf);
1428 list_for_each_entry(bf, &sc->txbuf, list)
1429 ath5k_txbuf_free(sc, bf);
1430 list_for_each_entry(bf, &sc->rxbuf, list)
1431 ath5k_txbuf_free(sc, bf);
1432
1433 /* Free memory associated with all descriptors */
1434 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
1435
1436 kfree(sc->bufptr);
1437 sc->bufptr = NULL;
1438}
1439
1440
1441
1442
1443
1444/**************\
1445* Queues setup *
1446\**************/
1447
1448static struct ath5k_txq *
1449ath5k_txq_setup(struct ath5k_softc *sc,
1450 int qtype, int subtype)
1451{
1452 struct ath5k_hw *ah = sc->ah;
1453 struct ath5k_txq *txq;
1454 struct ath5k_txq_info qi = {
1455 .tqi_subtype = subtype,
1456 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1457 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1458 .tqi_cw_max = AR5K_TXQ_USEDEFAULT
1459 };
1460 int qnum;
1461
1462 /*
1463 * Enable interrupts only for EOL and DESC conditions.
1464 * We mark tx descriptors to receive a DESC interrupt
1465 * when a tx queue gets deep; otherwise waiting for the
1466 * EOL to reap descriptors. Note that this is done to
1467 * reduce interrupt load and this only defers reaping
1468 * descriptors, never transmitting frames. Aside from
1469 * reducing interrupts this also permits more concurrency.
1470 * The only potential downside is if the tx queue backs
1471 * up in which case the top half of the kernel may backup
1472 * due to a lack of tx descriptors.
1473 */
1474 qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
1475 AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
1476 qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
1477 if (qnum < 0) {
1478 /*
1479 * NB: don't print a message, this happens
1480 * normally on parts with too few tx queues
1481 */
1482 return ERR_PTR(qnum);
1483 }
1484 if (qnum >= ARRAY_SIZE(sc->txqs)) {
1485 ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
1486 qnum, ARRAY_SIZE(sc->txqs));
1487 ath5k_hw_release_tx_queue(ah, qnum);
1488 return ERR_PTR(-EINVAL);
1489 }
1490 txq = &sc->txqs[qnum];
1491 if (!txq->setup) {
1492 txq->qnum = qnum;
1493 txq->link = NULL;
1494 INIT_LIST_HEAD(&txq->q);
1495 spin_lock_init(&txq->lock);
1496 txq->setup = true;
1497 }
1498 return &sc->txqs[qnum];
1499}
1500
1501static int
1502ath5k_beaconq_setup(struct ath5k_hw *ah)
1503{
1504 struct ath5k_txq_info qi = {
1505 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1506 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1507 .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
1508 /* NB: for dynamic turbo, don't enable any other interrupts */
1509 .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
1510 };
1511
1512 return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
1513}
1514
1515static int
1516ath5k_beaconq_config(struct ath5k_softc *sc)
1517{
1518 struct ath5k_hw *ah = sc->ah;
1519 struct ath5k_txq_info qi;
1520 int ret;
1521
1522 ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
1523 if (ret)
1524 return ret;
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001525 if (sc->opmode == IEEE80211_IF_TYPE_AP) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001526 /*
1527 * Always burst out beacon and CAB traffic
1528 * (aifs = cwmin = cwmax = 0)
1529 */
1530 qi.tqi_aifs = 0;
1531 qi.tqi_cw_min = 0;
1532 qi.tqi_cw_max = 0;
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001533 } else if (sc->opmode == IEEE80211_IF_TYPE_IBSS) {
1534 /*
1535 * Adhoc mode; backoff between 0 and (2 * cw_min).
1536 */
1537 qi.tqi_aifs = 0;
1538 qi.tqi_cw_min = 0;
1539 qi.tqi_cw_max = 2 * ah->ah_cw_min;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001540 }
1541
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001542 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
1543 "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
1544 qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
1545
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001546 ret = ath5k_hw_setup_tx_queueprops(ah, sc->bhalq, &qi);
1547 if (ret) {
1548 ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
1549 "hardware queue!\n", __func__);
1550 return ret;
1551 }
1552
1553 return ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */;
1554}
1555
1556static void
1557ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1558{
1559 struct ath5k_buf *bf, *bf0;
1560
1561 /*
1562 * NB: this assumes output has been stopped and
1563 * we do not need to block ath5k_tx_tasklet
1564 */
1565 spin_lock_bh(&txq->lock);
1566 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
Bruno Randolfb47f4072008-03-05 18:35:45 +09001567 ath5k_debug_printtxbuf(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001568
1569 ath5k_txbuf_free(sc, bf);
1570
1571 spin_lock_bh(&sc->txbuflock);
1572 sc->tx_stats.data[txq->qnum].len--;
1573 list_move_tail(&bf->list, &sc->txbuf);
1574 sc->txbuf_len++;
1575 spin_unlock_bh(&sc->txbuflock);
1576 }
1577 txq->link = NULL;
1578 spin_unlock_bh(&txq->lock);
1579}
1580
1581/*
1582 * Drain the transmit queues and reclaim resources.
1583 */
1584static void
1585ath5k_txq_cleanup(struct ath5k_softc *sc)
1586{
1587 struct ath5k_hw *ah = sc->ah;
1588 unsigned int i;
1589
1590 /* XXX return value */
1591 if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
1592 /* don't touch the hardware if marked invalid */
1593 ath5k_hw_stop_tx_dma(ah, sc->bhalq);
1594 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
1595 ath5k_hw_get_tx_buf(ah, sc->bhalq));
1596 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1597 if (sc->txqs[i].setup) {
1598 ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
1599 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
1600 "link %p\n",
1601 sc->txqs[i].qnum,
1602 ath5k_hw_get_tx_buf(ah,
1603 sc->txqs[i].qnum),
1604 sc->txqs[i].link);
1605 }
1606 }
1607 ieee80211_start_queues(sc->hw); /* XXX move to callers */
1608
1609 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1610 if (sc->txqs[i].setup)
1611 ath5k_txq_drainq(sc, &sc->txqs[i]);
1612}
1613
1614static void
1615ath5k_txq_release(struct ath5k_softc *sc)
1616{
1617 struct ath5k_txq *txq = sc->txqs;
1618 unsigned int i;
1619
1620 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
1621 if (txq->setup) {
1622 ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
1623 txq->setup = false;
1624 }
1625}
1626
1627
1628
1629
1630/*************\
1631* RX Handling *
1632\*************/
1633
1634/*
1635 * Enable the receive h/w following a reset.
1636 */
1637static int
1638ath5k_rx_start(struct ath5k_softc *sc)
1639{
1640 struct ath5k_hw *ah = sc->ah;
1641 struct ath5k_buf *bf;
1642 int ret;
1643
1644 sc->rxbufsize = roundup(IEEE80211_MAX_LEN, sc->cachelsz);
1645
1646 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rxbufsize %u\n",
1647 sc->cachelsz, sc->rxbufsize);
1648
1649 sc->rxlink = NULL;
1650
1651 spin_lock_bh(&sc->rxbuflock);
1652 list_for_each_entry(bf, &sc->rxbuf, list) {
1653 ret = ath5k_rxbuf_setup(sc, bf);
1654 if (ret != 0) {
1655 spin_unlock_bh(&sc->rxbuflock);
1656 goto err;
1657 }
1658 }
1659 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
1660 spin_unlock_bh(&sc->rxbuflock);
1661
1662 ath5k_hw_put_rx_buf(ah, bf->daddr);
1663 ath5k_hw_start_rx(ah); /* enable recv descriptors */
1664 ath5k_mode_setup(sc); /* set filters, etc. */
1665 ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
1666
1667 return 0;
1668err:
1669 return ret;
1670}
1671
1672/*
1673 * Disable the receive h/w in preparation for a reset.
1674 */
1675static void
1676ath5k_rx_stop(struct ath5k_softc *sc)
1677{
1678 struct ath5k_hw *ah = sc->ah;
1679
1680 ath5k_hw_stop_pcu_recv(ah); /* disable PCU */
1681 ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
1682 ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
1683 mdelay(3); /* 3ms is long enough for 1 frame */
1684
1685 ath5k_debug_printrxbuffs(sc, ah);
1686
1687 sc->rxlink = NULL; /* just in case */
1688}
1689
1690static unsigned int
1691ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
Bruno Randolfb47f4072008-03-05 18:35:45 +09001692 struct sk_buff *skb, struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001693{
1694 struct ieee80211_hdr *hdr = (void *)skb->data;
1695 unsigned int keyix, hlen = ieee80211_get_hdrlen_from_skb(skb);
1696
Bruno Randolfb47f4072008-03-05 18:35:45 +09001697 if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1698 rs->rs_keyix != AR5K_RXKEYIX_INVALID)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001699 return RX_FLAG_DECRYPTED;
1700
1701 /* Apparently when a default key is used to decrypt the packet
1702 the hw does not set the index used to decrypt. In such cases
1703 get the index from the packet. */
1704 if ((le16_to_cpu(hdr->frame_control) & IEEE80211_FCTL_PROTECTED) &&
Bruno Randolfb47f4072008-03-05 18:35:45 +09001705 !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001706 skb->len >= hlen + 4) {
1707 keyix = skb->data[hlen + 3] >> 6;
1708
1709 if (test_bit(keyix, sc->keymap))
1710 return RX_FLAG_DECRYPTED;
1711 }
1712
1713 return 0;
1714}
1715
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001716
1717static void
1718ath5k_check_ibss_hw_merge(struct ath5k_softc *sc, struct sk_buff *skb)
1719{
1720 u32 hw_tu;
1721 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1722
Pavel Roskin38c07b42008-02-26 17:59:14 -05001723 if ((le16_to_cpu(mgmt->frame_control) & IEEE80211_FCTL_FTYPE) ==
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001724 IEEE80211_FTYPE_MGMT &&
Pavel Roskin38c07b42008-02-26 17:59:14 -05001725 (le16_to_cpu(mgmt->frame_control) & IEEE80211_FCTL_STYPE) ==
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001726 IEEE80211_STYPE_BEACON &&
Pavel Roskin38c07b42008-02-26 17:59:14 -05001727 le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001728 memcmp(mgmt->bssid, sc->ah->ah_bssid, ETH_ALEN) == 0) {
1729 /*
1730 * Received an IBSS beacon with the same BSSID. Hardware might
1731 * have updated the TSF, check if we need to update timers.
1732 */
1733 hw_tu = TSF_TO_TU(ath5k_hw_get_tsf64(sc->ah));
1734 if (hw_tu >= sc->nexttbtt) {
1735 ath5k_beacon_update_timers(sc,
Pavel Roskin38c07b42008-02-26 17:59:14 -05001736 le64_to_cpu(mgmt->u.beacon.timestamp));
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001737 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
1738 "detected HW merge from received beacon\n");
1739 }
1740 }
1741}
1742
1743
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001744static void
1745ath5k_tasklet_rx(unsigned long data)
1746{
1747 struct ieee80211_rx_status rxs = {};
Bruno Randolfb47f4072008-03-05 18:35:45 +09001748 struct ath5k_rx_status rs = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001749 struct sk_buff *skb;
1750 struct ath5k_softc *sc = (void *)data;
1751 struct ath5k_buf *bf;
1752 struct ath5k_desc *ds;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001753 int ret;
1754 int hdrlen;
1755 int pad;
1756
1757 spin_lock(&sc->rxbuflock);
1758 do {
1759 if (unlikely(list_empty(&sc->rxbuf))) {
1760 ATH5K_WARN(sc, "empty rx buf pool\n");
1761 break;
1762 }
1763 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
1764 BUG_ON(bf->skb == NULL);
1765 skb = bf->skb;
1766 ds = bf->desc;
1767
1768 /* TODO only one segment */
1769 pci_dma_sync_single_for_cpu(sc->pdev, sc->desc_daddr,
1770 sc->desc_len, PCI_DMA_FROMDEVICE);
1771
1772 if (unlikely(ds->ds_link == bf->daddr)) /* this is the end */
1773 break;
1774
Bruno Randolfb47f4072008-03-05 18:35:45 +09001775 ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001776 if (unlikely(ret == -EINPROGRESS))
1777 break;
1778 else if (unlikely(ret)) {
1779 ATH5K_ERR(sc, "error in processing rx descriptor\n");
Jiri Slaby65872e62008-02-15 21:58:51 +01001780 spin_unlock(&sc->rxbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001781 return;
1782 }
1783
Bruno Randolfb47f4072008-03-05 18:35:45 +09001784 if (unlikely(rs.rs_more)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001785 ATH5K_WARN(sc, "unsupported jumbo\n");
1786 goto next;
1787 }
1788
Bruno Randolfb47f4072008-03-05 18:35:45 +09001789 if (unlikely(rs.rs_status)) {
1790 if (rs.rs_status & AR5K_RXERR_PHY)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001791 goto next;
Bruno Randolfb47f4072008-03-05 18:35:45 +09001792 if (rs.rs_status & AR5K_RXERR_DECRYPT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001793 /*
1794 * Decrypt error. If the error occurred
1795 * because there was no hardware key, then
1796 * let the frame through so the upper layers
1797 * can process it. This is necessary for 5210
1798 * parts which have no way to setup a ``clear''
1799 * key cache entry.
1800 *
1801 * XXX do key cache faulting
1802 */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001803 if (rs.rs_keyix == AR5K_RXKEYIX_INVALID &&
1804 !(rs.rs_status & AR5K_RXERR_CRC))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001805 goto accept;
1806 }
Bruno Randolfb47f4072008-03-05 18:35:45 +09001807 if (rs.rs_status & AR5K_RXERR_MIC) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001808 rxs.flag |= RX_FLAG_MMIC_ERROR;
1809 goto accept;
1810 }
1811
1812 /* let crypto-error packets fall through in MNTR */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001813 if ((rs.rs_status &
1814 ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001815 sc->opmode != IEEE80211_IF_TYPE_MNTR)
1816 goto next;
1817 }
1818accept:
Bruno Randolfb47f4072008-03-05 18:35:45 +09001819 pci_dma_sync_single_for_cpu(sc->pdev, bf->skbaddr,
1820 rs.rs_datalen, PCI_DMA_FROMDEVICE);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001821 pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
1822 PCI_DMA_FROMDEVICE);
1823 bf->skb = NULL;
1824
Bruno Randolfb47f4072008-03-05 18:35:45 +09001825 skb_put(skb, rs.rs_datalen);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001826
1827 /*
1828 * the hardware adds a padding to 4 byte boundaries between
1829 * the header and the payload data if the header length is
1830 * not multiples of 4 - remove it
1831 */
1832 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
1833 if (hdrlen & 3) {
1834 pad = hdrlen % 4;
1835 memmove(skb->data + pad, skb->data, hdrlen);
1836 skb_pull(skb, pad);
1837 }
1838
Bruno Randolfc0e18992008-01-21 11:09:46 +09001839 /*
1840 * always extend the mac timestamp, since this information is
1841 * also needed for proper IBSS merging.
1842 *
1843 * XXX: it might be too late to do it here, since rs_tstamp is
1844 * 15bit only. that means TSF extension has to be done within
1845 * 32768usec (about 32ms). it might be necessary to move this to
1846 * the interrupt handler, like it is done in madwifi.
1847 */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001848 rxs.mactime = ath5k_extend_tsf(sc->ah, rs.rs_tstamp);
Bruno Randolfc0e18992008-01-21 11:09:46 +09001849 rxs.flag |= RX_FLAG_TSFT;
1850
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001851 rxs.freq = sc->curchan->center_freq;
1852 rxs.band = sc->curband->band;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001853
1854 /*
1855 * signal quality:
1856 * the names here are misleading and the usage of these
1857 * values by iwconfig makes it even worse
1858 */
1859 /* noise floor in dBm, from the last noise calibration */
1860 rxs.noise = sc->ah->ah_noise_floor;
1861 /* signal level in dBm */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001862 rxs.ssi = rxs.noise + rs.rs_rssi;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001863 /*
1864 * "signal" is actually displayed as Link Quality by iwconfig
1865 * we provide a percentage based on rssi (assuming max rssi 64)
1866 */
Bruno Randolfb47f4072008-03-05 18:35:45 +09001867 rxs.signal = rs.rs_rssi * 100 / 64;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001868
Bruno Randolfb47f4072008-03-05 18:35:45 +09001869 rxs.antenna = rs.rs_antenna;
1870 rxs.rate_idx = ath5k_hw_to_driver_rix(sc, rs.rs_rate);
1871 rxs.flag |= ath5k_rx_decrypted(sc, ds, skb, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001872
1873 ath5k_debug_dump_skb(sc, skb, "RX ", 0);
1874
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001875 /* check beacons in IBSS mode */
1876 if (sc->opmode == IEEE80211_IF_TYPE_IBSS)
1877 ath5k_check_ibss_hw_merge(sc, skb);
1878
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001879 __ieee80211_rx(sc->hw, skb, &rxs);
Bruno Randolfb47f4072008-03-05 18:35:45 +09001880 sc->led_rxrate = rs.rs_rate;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001881 ath5k_led_event(sc, ATH_LED_RX);
1882next:
1883 list_move_tail(&bf->list, &sc->rxbuf);
1884 } while (ath5k_rxbuf_setup(sc, bf) == 0);
1885 spin_unlock(&sc->rxbuflock);
1886}
1887
1888
1889
1890
1891/*************\
1892* TX Handling *
1893\*************/
1894
1895static void
1896ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1897{
1898 struct ieee80211_tx_status txs = {};
Bruno Randolfb47f4072008-03-05 18:35:45 +09001899 struct ath5k_tx_status ts = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001900 struct ath5k_buf *bf, *bf0;
1901 struct ath5k_desc *ds;
1902 struct sk_buff *skb;
1903 int ret;
1904
1905 spin_lock(&txq->lock);
1906 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
1907 ds = bf->desc;
1908
1909 /* TODO only one segment */
1910 pci_dma_sync_single_for_cpu(sc->pdev, sc->desc_daddr,
1911 sc->desc_len, PCI_DMA_FROMDEVICE);
Bruno Randolfb47f4072008-03-05 18:35:45 +09001912 ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001913 if (unlikely(ret == -EINPROGRESS))
1914 break;
1915 else if (unlikely(ret)) {
1916 ATH5K_ERR(sc, "error %d while processing queue %u\n",
1917 ret, txq->qnum);
1918 break;
1919 }
1920
1921 skb = bf->skb;
1922 bf->skb = NULL;
1923 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
1924 PCI_DMA_TODEVICE);
1925
1926 txs.control = bf->ctl;
Bruno Randolfb47f4072008-03-05 18:35:45 +09001927 txs.retry_count = ts.ts_shortretry + ts.ts_longretry / 6;
1928 if (unlikely(ts.ts_status)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001929 sc->ll_stats.dot11ACKFailureCount++;
Bruno Randolfb47f4072008-03-05 18:35:45 +09001930 if (ts.ts_status & AR5K_TXERR_XRETRY)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001931 txs.excessive_retries = 1;
Bruno Randolfb47f4072008-03-05 18:35:45 +09001932 else if (ts.ts_status & AR5K_TXERR_FILT)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001933 txs.flags |= IEEE80211_TX_STATUS_TX_FILTERED;
1934 } else {
1935 txs.flags |= IEEE80211_TX_STATUS_ACK;
Bruno Randolfb47f4072008-03-05 18:35:45 +09001936 txs.ack_signal = ts.ts_rssi;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001937 }
1938
1939 ieee80211_tx_status(sc->hw, skb, &txs);
1940 sc->tx_stats.data[txq->qnum].count++;
1941
1942 spin_lock(&sc->txbuflock);
1943 sc->tx_stats.data[txq->qnum].len--;
1944 list_move_tail(&bf->list, &sc->txbuf);
1945 sc->txbuf_len++;
1946 spin_unlock(&sc->txbuflock);
1947 }
1948 if (likely(list_empty(&txq->q)))
1949 txq->link = NULL;
1950 spin_unlock(&txq->lock);
1951 if (sc->txbuf_len > ATH_TXBUF / 5)
1952 ieee80211_wake_queues(sc->hw);
1953}
1954
1955static void
1956ath5k_tasklet_tx(unsigned long data)
1957{
1958 struct ath5k_softc *sc = (void *)data;
1959
1960 ath5k_tx_processq(sc, sc->txq);
1961
1962 ath5k_led_event(sc, ATH_LED_TX);
1963}
1964
1965
1966
1967
1968/*****************\
1969* Beacon handling *
1970\*****************/
1971
1972/*
1973 * Setup the beacon frame for transmit.
1974 */
1975static int
1976ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf,
1977 struct ieee80211_tx_control *ctl)
1978{
1979 struct sk_buff *skb = bf->skb;
1980 struct ath5k_hw *ah = sc->ah;
1981 struct ath5k_desc *ds;
1982 int ret, antenna = 0;
1983 u32 flags;
1984
1985 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
1986 PCI_DMA_TODEVICE);
1987 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
1988 "skbaddr %llx\n", skb, skb->data, skb->len,
1989 (unsigned long long)bf->skbaddr);
1990 if (pci_dma_mapping_error(bf->skbaddr)) {
1991 ATH5K_ERR(sc, "beacon DMA mapping failed\n");
1992 return -EIO;
1993 }
1994
1995 ds = bf->desc;
1996
1997 flags = AR5K_TXDESC_NOACK;
1998 if (sc->opmode == IEEE80211_IF_TYPE_IBSS && ath5k_hw_hasveol(ah)) {
1999 ds->ds_link = bf->daddr; /* self-linked */
2000 flags |= AR5K_TXDESC_VEOL;
2001 /*
2002 * Let hardware handle antenna switching if txantenna is not set
2003 */
2004 } else {
2005 ds->ds_link = 0;
2006 /*
2007 * Switch antenna every 4 beacons if txantenna is not set
2008 * XXX assumes two antennas
2009 */
2010 if (antenna == 0)
2011 antenna = sc->bsent & 4 ? 2 : 1;
2012 }
2013
2014 ds->ds_data = bf->skbaddr;
Bruno Randolf281c56d2008-02-05 18:44:55 +09002015 ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002016 ieee80211_get_hdrlen_from_skb(skb),
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002017 AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
2018 ctl->tx_rate->hw_value, 1, AR5K_TXKEYIX_INVALID,
2019 antenna, flags, 0, 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002020 if (ret)
2021 goto err_unmap;
2022
2023 return 0;
2024err_unmap:
2025 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
2026 return ret;
2027}
2028
2029/*
2030 * Transmit a beacon frame at SWBA. Dynamic updates to the
2031 * frame contents are done as needed and the slot time is
2032 * also adjusted based on current state.
2033 *
2034 * this is usually called from interrupt context (ath5k_intr())
2035 * but also from ath5k_beacon_config() in IBSS mode which in turn
2036 * can be called from a tasklet and user context
2037 */
2038static void
2039ath5k_beacon_send(struct ath5k_softc *sc)
2040{
2041 struct ath5k_buf *bf = sc->bbuf;
2042 struct ath5k_hw *ah = sc->ah;
2043
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002044 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002045
2046 if (unlikely(bf->skb == NULL || sc->opmode == IEEE80211_IF_TYPE_STA ||
2047 sc->opmode == IEEE80211_IF_TYPE_MNTR)) {
2048 ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
2049 return;
2050 }
2051 /*
2052 * Check if the previous beacon has gone out. If
2053 * not don't don't try to post another, skip this
2054 * period and wait for the next. Missed beacons
2055 * indicate a problem and should not occur. If we
2056 * miss too many consecutive beacons reset the device.
2057 */
2058 if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
2059 sc->bmisscount++;
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002060 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002061 "missed %u consecutive beacons\n", sc->bmisscount);
2062 if (sc->bmisscount > 3) { /* NB: 3 is a guess */
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002063 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002064 "stuck beacon time (%u missed)\n",
2065 sc->bmisscount);
2066 tasklet_schedule(&sc->restq);
2067 }
2068 return;
2069 }
2070 if (unlikely(sc->bmisscount != 0)) {
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002071 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002072 "resume beacon xmit after %u misses\n",
2073 sc->bmisscount);
2074 sc->bmisscount = 0;
2075 }
2076
2077 /*
2078 * Stop any current dma and put the new frame on the queue.
2079 * This should never fail since we check above that no frames
2080 * are still pending on the queue.
2081 */
2082 if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
2083 ATH5K_WARN(sc, "beacon queue %u didn't stop?\n", sc->bhalq);
2084 /* NB: hw still stops DMA, so proceed */
2085 }
2086 pci_dma_sync_single_for_cpu(sc->pdev, bf->skbaddr, bf->skb->len,
2087 PCI_DMA_TODEVICE);
2088
2089 ath5k_hw_put_tx_buf(ah, sc->bhalq, bf->daddr);
2090 ath5k_hw_tx_start(ah, sc->bhalq);
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002091 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002092 sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
2093
2094 sc->bsent++;
2095}
2096
2097
Bruno Randolf9804b982008-01-19 18:17:59 +09002098/**
2099 * ath5k_beacon_update_timers - update beacon timers
2100 *
2101 * @sc: struct ath5k_softc pointer we are operating on
2102 * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
2103 * beacon timer update based on the current HW TSF.
2104 *
2105 * Calculate the next target beacon transmit time (TBTT) based on the timestamp
2106 * of a received beacon or the current local hardware TSF and write it to the
2107 * beacon timer registers.
2108 *
2109 * This is called in a variety of situations, e.g. when a beacon is received,
2110 * when a HW merge has been detected, but also when an new IBSS is created or
2111 * when we otherwise know we have to update the timers, but we keep it in this
2112 * function to have it all together in one place.
2113 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002114static void
Bruno Randolf9804b982008-01-19 18:17:59 +09002115ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002116{
2117 struct ath5k_hw *ah = sc->ah;
Bruno Randolf9804b982008-01-19 18:17:59 +09002118 u32 nexttbtt, intval, hw_tu, bc_tu;
2119 u64 hw_tsf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002120
2121 intval = sc->bintval & AR5K_BEACON_PERIOD;
2122 if (WARN_ON(!intval))
2123 return;
2124
Bruno Randolf9804b982008-01-19 18:17:59 +09002125 /* beacon TSF converted to TU */
2126 bc_tu = TSF_TO_TU(bc_tsf);
2127
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002128 /* current TSF converted to TU */
Bruno Randolf9804b982008-01-19 18:17:59 +09002129 hw_tsf = ath5k_hw_get_tsf64(ah);
2130 hw_tu = TSF_TO_TU(hw_tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002131
Bruno Randolf9804b982008-01-19 18:17:59 +09002132#define FUDGE 3
2133 /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
2134 if (bc_tsf == -1) {
2135 /*
2136 * no beacons received, called internally.
2137 * just need to refresh timers based on HW TSF.
2138 */
2139 nexttbtt = roundup(hw_tu + FUDGE, intval);
2140 } else if (bc_tsf == 0) {
2141 /*
2142 * no beacon received, probably called by ath5k_reset_tsf().
2143 * reset TSF to start with 0.
2144 */
2145 nexttbtt = intval;
2146 intval |= AR5K_BEACON_RESET_TSF;
2147 } else if (bc_tsf > hw_tsf) {
2148 /*
2149 * beacon received, SW merge happend but HW TSF not yet updated.
2150 * not possible to reconfigure timers yet, but next time we
2151 * receive a beacon with the same BSSID, the hardware will
2152 * automatically update the TSF and then we need to reconfigure
2153 * the timers.
2154 */
2155 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2156 "need to wait for HW TSF sync\n");
2157 return;
2158 } else {
2159 /*
2160 * most important case for beacon synchronization between STA.
2161 *
2162 * beacon received and HW TSF has been already updated by HW.
2163 * update next TBTT based on the TSF of the beacon, but make
2164 * sure it is ahead of our local TSF timer.
2165 */
2166 nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
2167 }
2168#undef FUDGE
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002169
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002170 sc->nexttbtt = nexttbtt;
2171
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002172 intval |= AR5K_BEACON_ENA;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002173 ath5k_hw_init_beacon(ah, nexttbtt, intval);
Bruno Randolf9804b982008-01-19 18:17:59 +09002174
2175 /*
2176 * debugging output last in order to preserve the time critical aspect
2177 * of this function
2178 */
2179 if (bc_tsf == -1)
2180 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2181 "reconfigured timers based on HW TSF\n");
2182 else if (bc_tsf == 0)
2183 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2184 "reset HW TSF and timers\n");
2185 else
2186 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2187 "updated timers based on beacon TSF\n");
2188
2189 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
David Miller04f93a82008-02-15 16:08:59 -08002190 "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
2191 (unsigned long long) bc_tsf,
2192 (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
Bruno Randolf9804b982008-01-19 18:17:59 +09002193 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
2194 intval & AR5K_BEACON_PERIOD,
2195 intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
2196 intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002197}
2198
2199
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002200/**
2201 * ath5k_beacon_config - Configure the beacon queues and interrupts
2202 *
2203 * @sc: struct ath5k_softc pointer we are operating on
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002204 *
2205 * When operating in station mode we want to receive a BMISS interrupt when we
2206 * stop seeing beacons from the AP we've associated with so we can look for
2207 * another AP to associate with.
2208 *
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002209 * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
2210 * interrupts to detect HW merges only.
2211 *
2212 * AP mode is missing.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002213 */
2214static void
2215ath5k_beacon_config(struct ath5k_softc *sc)
2216{
2217 struct ath5k_hw *ah = sc->ah;
2218
2219 ath5k_hw_set_intr(ah, 0);
2220 sc->bmisscount = 0;
2221
2222 if (sc->opmode == IEEE80211_IF_TYPE_STA) {
2223 sc->imask |= AR5K_INT_BMISS;
2224 } else if (sc->opmode == IEEE80211_IF_TYPE_IBSS) {
2225 /*
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002226 * In IBSS mode we use a self-linked tx descriptor and let the
2227 * hardware send the beacons automatically. We have to load it
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002228 * only once here.
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002229 * We use the SWBA interrupt only to keep track of the beacon
2230 * timers in order to detect HW merges (automatic TSF updates).
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002231 */
2232 ath5k_beaconq_config(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002233
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002234 sc->imask |= AR5K_INT_SWBA;
2235
2236 if (ath5k_hw_hasveol(ah))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002237 ath5k_beacon_send(sc);
2238 }
2239 /* TODO else AP */
2240
2241 ath5k_hw_set_intr(ah, sc->imask);
2242}
2243
2244
2245/********************\
2246* Interrupt handling *
2247\********************/
2248
2249static int
2250ath5k_init(struct ath5k_softc *sc)
2251{
2252 int ret;
2253
2254 mutex_lock(&sc->lock);
2255
2256 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
2257
2258 /*
2259 * Stop anything previously setup. This is safe
2260 * no matter this is the first time through or not.
2261 */
2262 ath5k_stop_locked(sc);
2263
2264 /*
2265 * The basic interface to setting the hardware in a good
2266 * state is ``reset''. On return the hardware is known to
2267 * be powered up and with interrupts disabled. This must
2268 * be followed by initialization of the appropriate bits
2269 * and then setup of the interrupt mask.
2270 */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002271 sc->curchan = sc->hw->conf.channel;
2272 sc->curband = &sc->sbands[sc->curchan->band];
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002273 ret = ath5k_hw_reset(sc->ah, sc->opmode, sc->curchan, false);
2274 if (ret) {
2275 ATH5K_ERR(sc, "unable to reset hardware: %d\n", ret);
2276 goto done;
2277 }
2278 /*
2279 * This is needed only to setup initial state
2280 * but it's best done after a reset.
2281 */
2282 ath5k_hw_set_txpower_limit(sc->ah, 0);
2283
2284 /*
2285 * Setup the hardware after reset: the key cache
2286 * is filled as needed and the receive engine is
2287 * set going. Frame transmit is handled entirely
2288 * in the frame output path; there's nothing to do
2289 * here except setup the interrupt mask.
2290 */
2291 ret = ath5k_rx_start(sc);
2292 if (ret)
2293 goto done;
2294
2295 /*
2296 * Enable interrupts.
2297 */
2298 sc->imask = AR5K_INT_RX | AR5K_INT_TX | AR5K_INT_RXEOL |
2299 AR5K_INT_RXORN | AR5K_INT_FATAL | AR5K_INT_GLOBAL;
2300
2301 ath5k_hw_set_intr(sc->ah, sc->imask);
2302 /* Set ack to be sent at low bit-rates */
2303 ath5k_hw_set_ack_bitrate_high(sc->ah, false);
2304
2305 mod_timer(&sc->calib_tim, round_jiffies(jiffies +
2306 msecs_to_jiffies(ath5k_calinterval * 1000)));
2307
2308 ret = 0;
2309done:
2310 mutex_unlock(&sc->lock);
2311 return ret;
2312}
2313
2314static int
2315ath5k_stop_locked(struct ath5k_softc *sc)
2316{
2317 struct ath5k_hw *ah = sc->ah;
2318
2319 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
2320 test_bit(ATH_STAT_INVALID, sc->status));
2321
2322 /*
2323 * Shutdown the hardware and driver:
2324 * stop output from above
2325 * disable interrupts
2326 * turn off timers
2327 * turn off the radio
2328 * clear transmit machinery
2329 * clear receive machinery
2330 * drain and release tx queues
2331 * reclaim beacon resources
2332 * power down hardware
2333 *
2334 * Note that some of this work is not possible if the
2335 * hardware is gone (invalid).
2336 */
2337 ieee80211_stop_queues(sc->hw);
2338
2339 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
2340 if (test_bit(ATH_STAT_LEDSOFT, sc->status)) {
2341 del_timer_sync(&sc->led_tim);
2342 ath5k_hw_set_gpio(ah, sc->led_pin, !sc->led_on);
2343 __clear_bit(ATH_STAT_LEDBLINKING, sc->status);
2344 }
2345 ath5k_hw_set_intr(ah, 0);
2346 }
2347 ath5k_txq_cleanup(sc);
2348 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
2349 ath5k_rx_stop(sc);
2350 ath5k_hw_phy_disable(ah);
2351 } else
2352 sc->rxlink = NULL;
2353
2354 return 0;
2355}
2356
2357/*
2358 * Stop the device, grabbing the top-level lock to protect
2359 * against concurrent entry through ath5k_init (which can happen
2360 * if another thread does a system call and the thread doing the
2361 * stop is preempted).
2362 */
2363static int
2364ath5k_stop_hw(struct ath5k_softc *sc)
2365{
2366 int ret;
2367
2368 mutex_lock(&sc->lock);
2369 ret = ath5k_stop_locked(sc);
2370 if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
2371 /*
2372 * Set the chip in full sleep mode. Note that we are
2373 * careful to do this only when bringing the interface
2374 * completely to a stop. When the chip is in this state
2375 * it must be carefully woken up or references to
2376 * registers in the PCI clock domain may freeze the bus
2377 * (and system). This varies by chip and is mostly an
2378 * issue with newer parts that go to sleep more quickly.
2379 */
2380 if (sc->ah->ah_mac_srev >= 0x78) {
2381 /*
2382 * XXX
2383 * don't put newer MAC revisions > 7.8 to sleep because
2384 * of the above mentioned problems
2385 */
2386 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mac version > 7.8, "
2387 "not putting device to sleep\n");
2388 } else {
2389 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2390 "putting device to full sleep\n");
2391 ath5k_hw_set_power(sc->ah, AR5K_PM_FULL_SLEEP, true, 0);
2392 }
2393 }
2394 ath5k_txbuf_free(sc, sc->bbuf);
2395 mutex_unlock(&sc->lock);
2396
2397 del_timer_sync(&sc->calib_tim);
2398
2399 return ret;
2400}
2401
2402static irqreturn_t
2403ath5k_intr(int irq, void *dev_id)
2404{
2405 struct ath5k_softc *sc = dev_id;
2406 struct ath5k_hw *ah = sc->ah;
2407 enum ath5k_int status;
2408 unsigned int counter = 1000;
2409
2410 if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
2411 !ath5k_hw_is_intr_pending(ah)))
2412 return IRQ_NONE;
2413
2414 do {
2415 /*
2416 * Figure out the reason(s) for the interrupt. Note
2417 * that get_isr returns a pseudo-ISR that may include
2418 * bits we haven't explicitly enabled so we mask the
2419 * value to insure we only process bits we requested.
2420 */
2421 ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
2422 ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
2423 status, sc->imask);
2424 status &= sc->imask; /* discard unasked for bits */
2425 if (unlikely(status & AR5K_INT_FATAL)) {
2426 /*
2427 * Fatal errors are unrecoverable.
2428 * Typically these are caused by DMA errors.
2429 */
2430 tasklet_schedule(&sc->restq);
2431 } else if (unlikely(status & AR5K_INT_RXORN)) {
2432 tasklet_schedule(&sc->restq);
2433 } else {
2434 if (status & AR5K_INT_SWBA) {
2435 /*
2436 * Software beacon alert--time to send a beacon.
2437 * Handle beacon transmission directly; deferring
2438 * this is too slow to meet timing constraints
2439 * under load.
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002440 *
2441 * In IBSS mode we use this interrupt just to
2442 * keep track of the next TBTT (target beacon
2443 * transmission time) in order to detect hardware
2444 * merges (TSF updates).
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002445 */
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002446 if (sc->opmode == IEEE80211_IF_TYPE_IBSS) {
2447 /* XXX: only if VEOL suppported */
2448 u64 tsf = ath5k_hw_get_tsf64(ah);
2449 sc->nexttbtt += sc->bintval;
2450 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
David Miller04f93a82008-02-15 16:08:59 -08002451 "SWBA nexttbtt: %x hw_tu: %x "
2452 "TSF: %llx\n",
2453 sc->nexttbtt,
2454 TSF_TO_TU(tsf),
2455 (unsigned long long) tsf);
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002456 } else {
2457 ath5k_beacon_send(sc);
2458 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002459 }
2460 if (status & AR5K_INT_RXEOL) {
2461 /*
2462 * NB: the hardware should re-read the link when
2463 * RXE bit is written, but it doesn't work at
2464 * least on older hardware revs.
2465 */
2466 sc->rxlink = NULL;
2467 }
2468 if (status & AR5K_INT_TXURN) {
2469 /* bump tx trigger level */
2470 ath5k_hw_update_tx_triglevel(ah, true);
2471 }
2472 if (status & AR5K_INT_RX)
2473 tasklet_schedule(&sc->rxtq);
2474 if (status & AR5K_INT_TX)
2475 tasklet_schedule(&sc->txtq);
2476 if (status & AR5K_INT_BMISS) {
2477 }
2478 if (status & AR5K_INT_MIB) {
2479 /* TODO */
2480 }
2481 }
2482 } while (ath5k_hw_is_intr_pending(ah) && counter-- > 0);
2483
2484 if (unlikely(!counter))
2485 ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
2486
2487 return IRQ_HANDLED;
2488}
2489
2490static void
2491ath5k_tasklet_reset(unsigned long data)
2492{
2493 struct ath5k_softc *sc = (void *)data;
2494
2495 ath5k_reset(sc->hw);
2496}
2497
2498/*
2499 * Periodically recalibrate the PHY to account
2500 * for temperature/environment changes.
2501 */
2502static void
2503ath5k_calibrate(unsigned long data)
2504{
2505 struct ath5k_softc *sc = (void *)data;
2506 struct ath5k_hw *ah = sc->ah;
2507
2508 ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002509 ieee80211_frequency_to_channel(sc->curchan->center_freq),
2510 sc->curchan->hw_value);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002511
2512 if (ath5k_hw_get_rf_gain(ah) == AR5K_RFGAIN_NEED_CHANGE) {
2513 /*
2514 * Rfgain is out of bounds, reset the chip
2515 * to load new gain values.
2516 */
2517 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
2518 ath5k_reset(sc->hw);
2519 }
2520 if (ath5k_hw_phy_calibrate(ah, sc->curchan))
2521 ATH5K_ERR(sc, "calibration of channel %u failed\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002522 ieee80211_frequency_to_channel(
2523 sc->curchan->center_freq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002524
2525 mod_timer(&sc->calib_tim, round_jiffies(jiffies +
2526 msecs_to_jiffies(ath5k_calinterval * 1000)));
2527}
2528
2529
2530
2531/***************\
2532* LED functions *
2533\***************/
2534
2535static void
2536ath5k_led_off(unsigned long data)
2537{
2538 struct ath5k_softc *sc = (void *)data;
2539
2540 if (test_bit(ATH_STAT_LEDENDBLINK, sc->status))
2541 __clear_bit(ATH_STAT_LEDBLINKING, sc->status);
2542 else {
2543 __set_bit(ATH_STAT_LEDENDBLINK, sc->status);
2544 ath5k_hw_set_gpio(sc->ah, sc->led_pin, !sc->led_on);
2545 mod_timer(&sc->led_tim, jiffies + sc->led_off);
2546 }
2547}
2548
2549/*
2550 * Blink the LED according to the specified on/off times.
2551 */
2552static void
2553ath5k_led_blink(struct ath5k_softc *sc, unsigned int on,
2554 unsigned int off)
2555{
2556 ATH5K_DBG(sc, ATH5K_DEBUG_LED, "on %u off %u\n", on, off);
2557 ath5k_hw_set_gpio(sc->ah, sc->led_pin, sc->led_on);
2558 __set_bit(ATH_STAT_LEDBLINKING, sc->status);
2559 __clear_bit(ATH_STAT_LEDENDBLINK, sc->status);
2560 sc->led_off = off;
2561 mod_timer(&sc->led_tim, jiffies + on);
2562}
2563
2564static void
2565ath5k_led_event(struct ath5k_softc *sc, int event)
2566{
2567 if (likely(!test_bit(ATH_STAT_LEDSOFT, sc->status)))
2568 return;
2569 if (unlikely(test_bit(ATH_STAT_LEDBLINKING, sc->status)))
2570 return; /* don't interrupt active blink */
2571 switch (event) {
2572 case ATH_LED_TX:
2573 ath5k_led_blink(sc, sc->hwmap[sc->led_txrate].ledon,
2574 sc->hwmap[sc->led_txrate].ledoff);
2575 break;
2576 case ATH_LED_RX:
2577 ath5k_led_blink(sc, sc->hwmap[sc->led_rxrate].ledon,
2578 sc->hwmap[sc->led_rxrate].ledoff);
2579 break;
2580 }
2581}
2582
2583
2584
2585
2586/********************\
2587* Mac80211 functions *
2588\********************/
2589
2590static int
2591ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb,
2592 struct ieee80211_tx_control *ctl)
2593{
2594 struct ath5k_softc *sc = hw->priv;
2595 struct ath5k_buf *bf;
2596 unsigned long flags;
2597 int hdrlen;
2598 int pad;
2599
2600 ath5k_debug_dump_skb(sc, skb, "TX ", 1);
2601
2602 if (sc->opmode == IEEE80211_IF_TYPE_MNTR)
2603 ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
2604
2605 /*
2606 * the hardware expects the header padded to 4 byte boundaries
2607 * if this is not the case we add the padding after the header
2608 */
2609 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
2610 if (hdrlen & 3) {
2611 pad = hdrlen % 4;
2612 if (skb_headroom(skb) < pad) {
2613 ATH5K_ERR(sc, "tx hdrlen not %%4: %d not enough"
2614 " headroom to pad %d\n", hdrlen, pad);
2615 return -1;
2616 }
2617 skb_push(skb, pad);
2618 memmove(skb->data, skb->data+pad, hdrlen);
2619 }
2620
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002621 sc->led_txrate = ctl->tx_rate->hw_value;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002622
2623 spin_lock_irqsave(&sc->txbuflock, flags);
2624 if (list_empty(&sc->txbuf)) {
2625 ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
2626 spin_unlock_irqrestore(&sc->txbuflock, flags);
2627 ieee80211_stop_queue(hw, ctl->queue);
2628 return -1;
2629 }
2630 bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
2631 list_del(&bf->list);
2632 sc->txbuf_len--;
2633 if (list_empty(&sc->txbuf))
2634 ieee80211_stop_queues(hw);
2635 spin_unlock_irqrestore(&sc->txbuflock, flags);
2636
2637 bf->skb = skb;
2638
2639 if (ath5k_txbuf_setup(sc, bf, ctl)) {
2640 bf->skb = NULL;
2641 spin_lock_irqsave(&sc->txbuflock, flags);
2642 list_add_tail(&bf->list, &sc->txbuf);
2643 sc->txbuf_len++;
2644 spin_unlock_irqrestore(&sc->txbuflock, flags);
2645 dev_kfree_skb_any(skb);
2646 return 0;
2647 }
2648
2649 return 0;
2650}
2651
2652static int
2653ath5k_reset(struct ieee80211_hw *hw)
2654{
2655 struct ath5k_softc *sc = hw->priv;
2656 struct ath5k_hw *ah = sc->ah;
2657 int ret;
2658
2659 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002660
2661 ath5k_hw_set_intr(ah, 0);
2662 ath5k_txq_cleanup(sc);
2663 ath5k_rx_stop(sc);
2664
2665 ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, true);
2666 if (unlikely(ret)) {
2667 ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
2668 goto err;
2669 }
2670 ath5k_hw_set_txpower_limit(sc->ah, 0);
2671
2672 ret = ath5k_rx_start(sc);
2673 if (unlikely(ret)) {
2674 ATH5K_ERR(sc, "can't start recv logic\n");
2675 goto err;
2676 }
2677 /*
2678 * We may be doing a reset in response to an ioctl
2679 * that changes the channel so update any state that
2680 * might change as a result.
2681 *
2682 * XXX needed?
2683 */
2684/* ath5k_chan_change(sc, c); */
2685 ath5k_beacon_config(sc);
2686 /* intrs are started by ath5k_beacon_config */
2687
2688 ieee80211_wake_queues(hw);
2689
2690 return 0;
2691err:
2692 return ret;
2693}
2694
2695static int ath5k_start(struct ieee80211_hw *hw)
2696{
2697 return ath5k_init(hw->priv);
2698}
2699
2700static void ath5k_stop(struct ieee80211_hw *hw)
2701{
2702 ath5k_stop_hw(hw->priv);
2703}
2704
2705static int ath5k_add_interface(struct ieee80211_hw *hw,
2706 struct ieee80211_if_init_conf *conf)
2707{
2708 struct ath5k_softc *sc = hw->priv;
2709 int ret;
2710
2711 mutex_lock(&sc->lock);
Johannes Berg32bfd352007-12-19 01:31:26 +01002712 if (sc->vif) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002713 ret = 0;
2714 goto end;
2715 }
2716
Johannes Berg32bfd352007-12-19 01:31:26 +01002717 sc->vif = conf->vif;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002718
2719 switch (conf->type) {
2720 case IEEE80211_IF_TYPE_STA:
2721 case IEEE80211_IF_TYPE_IBSS:
2722 case IEEE80211_IF_TYPE_MNTR:
2723 sc->opmode = conf->type;
2724 break;
2725 default:
2726 ret = -EOPNOTSUPP;
2727 goto end;
2728 }
2729 ret = 0;
2730end:
2731 mutex_unlock(&sc->lock);
2732 return ret;
2733}
2734
2735static void
2736ath5k_remove_interface(struct ieee80211_hw *hw,
2737 struct ieee80211_if_init_conf *conf)
2738{
2739 struct ath5k_softc *sc = hw->priv;
2740
2741 mutex_lock(&sc->lock);
Johannes Berg32bfd352007-12-19 01:31:26 +01002742 if (sc->vif != conf->vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002743 goto end;
2744
Johannes Berg32bfd352007-12-19 01:31:26 +01002745 sc->vif = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002746end:
2747 mutex_unlock(&sc->lock);
2748}
2749
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002750/*
2751 * TODO: Phy disable/diversity etc
2752 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002753static int
2754ath5k_config(struct ieee80211_hw *hw,
2755 struct ieee80211_conf *conf)
2756{
2757 struct ath5k_softc *sc = hw->priv;
2758
Bruno Randolfe535c1a2008-01-18 21:51:40 +09002759 sc->bintval = conf->beacon_int;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002760 sc->power_level = conf->power_level;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002761
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002762 return ath5k_chan_set(sc, conf->channel);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002763}
2764
2765static int
Johannes Berg32bfd352007-12-19 01:31:26 +01002766ath5k_config_interface(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002767 struct ieee80211_if_conf *conf)
2768{
2769 struct ath5k_softc *sc = hw->priv;
2770 struct ath5k_hw *ah = sc->ah;
2771 int ret;
2772
2773 /* Set to a reasonable value. Note that this will
2774 * be set to mac80211's value at ath5k_config(). */
Bruno Randolfe535c1a2008-01-18 21:51:40 +09002775 sc->bintval = 1000;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002776 mutex_lock(&sc->lock);
Johannes Berg32bfd352007-12-19 01:31:26 +01002777 if (sc->vif != vif) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002778 ret = -EIO;
2779 goto unlock;
2780 }
2781 if (conf->bssid) {
2782 /* Cache for later use during resets */
2783 memcpy(ah->ah_bssid, conf->bssid, ETH_ALEN);
2784 /* XXX: assoc id is set to 0 for now, mac80211 doesn't have
2785 * a clean way of letting us retrieve this yet. */
2786 ath5k_hw_set_associd(ah, ah->ah_bssid, 0);
2787 }
2788 mutex_unlock(&sc->lock);
2789
2790 return ath5k_reset(hw);
2791unlock:
2792 mutex_unlock(&sc->lock);
2793 return ret;
2794}
2795
2796#define SUPPORTED_FIF_FLAGS \
2797 FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
2798 FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
2799 FIF_BCN_PRBRESP_PROMISC
2800/*
2801 * o always accept unicast, broadcast, and multicast traffic
2802 * o multicast traffic for all BSSIDs will be enabled if mac80211
2803 * says it should be
2804 * o maintain current state of phy ofdm or phy cck error reception.
2805 * If the hardware detects any of these type of errors then
2806 * ath5k_hw_get_rx_filter() will pass to us the respective
2807 * hardware filters to be able to receive these type of frames.
2808 * o probe request frames are accepted only when operating in
2809 * hostap, adhoc, or monitor modes
2810 * o enable promiscuous mode according to the interface state
2811 * o accept beacons:
2812 * - when operating in adhoc mode so the 802.11 layer creates
2813 * node table entries for peers,
2814 * - when operating in station mode for collecting rssi data when
2815 * the station is otherwise quiet, or
2816 * - when scanning
2817 */
2818static void ath5k_configure_filter(struct ieee80211_hw *hw,
2819 unsigned int changed_flags,
2820 unsigned int *new_flags,
2821 int mc_count, struct dev_mc_list *mclist)
2822{
2823 struct ath5k_softc *sc = hw->priv;
2824 struct ath5k_hw *ah = sc->ah;
2825 u32 mfilt[2], val, rfilt;
2826 u8 pos;
2827 int i;
2828
2829 mfilt[0] = 0;
2830 mfilt[1] = 0;
2831
2832 /* Only deal with supported flags */
2833 changed_flags &= SUPPORTED_FIF_FLAGS;
2834 *new_flags &= SUPPORTED_FIF_FLAGS;
2835
2836 /* If HW detects any phy or radar errors, leave those filters on.
2837 * Also, always enable Unicast, Broadcasts and Multicast
2838 * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
2839 rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
2840 (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
2841 AR5K_RX_FILTER_MCAST);
2842
2843 if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
2844 if (*new_flags & FIF_PROMISC_IN_BSS) {
2845 rfilt |= AR5K_RX_FILTER_PROM;
2846 __set_bit(ATH_STAT_PROMISC, sc->status);
2847 }
2848 else
2849 __clear_bit(ATH_STAT_PROMISC, sc->status);
2850 }
2851
2852 /* Note, AR5K_RX_FILTER_MCAST is already enabled */
2853 if (*new_flags & FIF_ALLMULTI) {
2854 mfilt[0] = ~0;
2855 mfilt[1] = ~0;
2856 } else {
2857 for (i = 0; i < mc_count; i++) {
2858 if (!mclist)
2859 break;
2860 /* calculate XOR of eight 6-bit values */
2861 val = LE_READ_4(mclist->dmi_addr + 0);
2862 pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
2863 val = LE_READ_4(mclist->dmi_addr + 3);
2864 pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
2865 pos &= 0x3f;
2866 mfilt[pos / 32] |= (1 << (pos % 32));
2867 /* XXX: we might be able to just do this instead,
2868 * but not sure, needs testing, if we do use this we'd
2869 * neet to inform below to not reset the mcast */
2870 /* ath5k_hw_set_mcast_filterindex(ah,
2871 * mclist->dmi_addr[5]); */
2872 mclist = mclist->next;
2873 }
2874 }
2875
2876 /* This is the best we can do */
2877 if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
2878 rfilt |= AR5K_RX_FILTER_PHYERR;
2879
2880 /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
2881 * and probes for any BSSID, this needs testing */
2882 if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
2883 rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
2884
2885 /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
2886 * set we should only pass on control frames for this
2887 * station. This needs testing. I believe right now this
2888 * enables *all* control frames, which is OK.. but
2889 * but we should see if we can improve on granularity */
2890 if (*new_flags & FIF_CONTROL)
2891 rfilt |= AR5K_RX_FILTER_CONTROL;
2892
2893 /* Additional settings per mode -- this is per ath5k */
2894
2895 /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
2896
2897 if (sc->opmode == IEEE80211_IF_TYPE_MNTR)
2898 rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
2899 AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
2900 if (sc->opmode != IEEE80211_IF_TYPE_STA)
2901 rfilt |= AR5K_RX_FILTER_PROBEREQ;
2902 if (sc->opmode != IEEE80211_IF_TYPE_AP &&
2903 test_bit(ATH_STAT_PROMISC, sc->status))
2904 rfilt |= AR5K_RX_FILTER_PROM;
2905 if (sc->opmode == IEEE80211_IF_TYPE_STA ||
2906 sc->opmode == IEEE80211_IF_TYPE_IBSS) {
2907 rfilt |= AR5K_RX_FILTER_BEACON;
2908 }
2909
2910 /* Set filters */
2911 ath5k_hw_set_rx_filter(ah,rfilt);
2912
2913 /* Set multicast bits */
2914 ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
2915 /* Set the cached hw filter flags, this will alter actually
2916 * be set in HW */
2917 sc->filter_flags = rfilt;
2918}
2919
2920static int
2921ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
2922 const u8 *local_addr, const u8 *addr,
2923 struct ieee80211_key_conf *key)
2924{
2925 struct ath5k_softc *sc = hw->priv;
2926 int ret = 0;
2927
2928 switch(key->alg) {
2929 case ALG_WEP:
Luis R. Rodriguez6844e632008-02-03 21:53:20 -05002930 /* XXX: fix hardware encryption, its not working. For now
2931 * allow software encryption */
2932 /* break; */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002933 case ALG_TKIP:
2934 case ALG_CCMP:
2935 return -EOPNOTSUPP;
2936 default:
2937 WARN_ON(1);
2938 return -EINVAL;
2939 }
2940
2941 mutex_lock(&sc->lock);
2942
2943 switch (cmd) {
2944 case SET_KEY:
2945 ret = ath5k_hw_set_key(sc->ah, key->keyidx, key, addr);
2946 if (ret) {
2947 ATH5K_ERR(sc, "can't set the key\n");
2948 goto unlock;
2949 }
2950 __set_bit(key->keyidx, sc->keymap);
2951 key->hw_key_idx = key->keyidx;
2952 break;
2953 case DISABLE_KEY:
2954 ath5k_hw_reset_key(sc->ah, key->keyidx);
2955 __clear_bit(key->keyidx, sc->keymap);
2956 break;
2957 default:
2958 ret = -EINVAL;
2959 goto unlock;
2960 }
2961
2962unlock:
2963 mutex_unlock(&sc->lock);
2964 return ret;
2965}
2966
2967static int
2968ath5k_get_stats(struct ieee80211_hw *hw,
2969 struct ieee80211_low_level_stats *stats)
2970{
2971 struct ath5k_softc *sc = hw->priv;
2972
2973 memcpy(stats, &sc->ll_stats, sizeof(sc->ll_stats));
2974
2975 return 0;
2976}
2977
2978static int
2979ath5k_get_tx_stats(struct ieee80211_hw *hw,
2980 struct ieee80211_tx_queue_stats *stats)
2981{
2982 struct ath5k_softc *sc = hw->priv;
2983
2984 memcpy(stats, &sc->tx_stats, sizeof(sc->tx_stats));
2985
2986 return 0;
2987}
2988
2989static u64
2990ath5k_get_tsf(struct ieee80211_hw *hw)
2991{
2992 struct ath5k_softc *sc = hw->priv;
2993
2994 return ath5k_hw_get_tsf64(sc->ah);
2995}
2996
2997static void
2998ath5k_reset_tsf(struct ieee80211_hw *hw)
2999{
3000 struct ath5k_softc *sc = hw->priv;
3001
Bruno Randolf9804b982008-01-19 18:17:59 +09003002 /*
3003 * in IBSS mode we need to update the beacon timers too.
3004 * this will also reset the TSF if we call it with 0
3005 */
3006 if (sc->opmode == IEEE80211_IF_TYPE_IBSS)
3007 ath5k_beacon_update_timers(sc, 0);
3008 else
3009 ath5k_hw_reset_tsf(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003010}
3011
3012static int
3013ath5k_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb,
3014 struct ieee80211_tx_control *ctl)
3015{
3016 struct ath5k_softc *sc = hw->priv;
3017 int ret;
3018
3019 ath5k_debug_dump_skb(sc, skb, "BC ", 1);
3020
3021 mutex_lock(&sc->lock);
3022
3023 if (sc->opmode != IEEE80211_IF_TYPE_IBSS) {
3024 ret = -EIO;
3025 goto end;
3026 }
3027
3028 ath5k_txbuf_free(sc, sc->bbuf);
3029 sc->bbuf->skb = skb;
3030 ret = ath5k_beacon_setup(sc, sc->bbuf, ctl);
3031 if (ret)
3032 sc->bbuf->skb = NULL;
3033 else
3034 ath5k_beacon_config(sc);
3035
3036end:
3037 mutex_unlock(&sc->lock);
3038 return ret;
3039}
3040