blob: 07832363b729846ddd7eac0e92ca65c5a608d0be [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Local APIC handling, local APIC timers
3 *
Ingo Molnar8f47e162009-01-31 02:03:42 +01004 * (c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Fixes
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
9 * and Rolf G. Tews
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
13 * Pavel Machek and
14 * Mikael Pettersson : PM converted to driver model.
15 */
16
Ingo Molnarcdd6c482009-09-21 12:02:48 +020017#include <linux/perf_event.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/kernel_stat.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010019#include <linux/mc146818rtc.h>
Thomas Gleixner70a20022008-01-30 13:30:18 +010020#include <linux/acpi_pmtmr.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010021#include <linux/clockchips.h>
22#include <linux/interrupt.h>
23#include <linux/bootmem.h>
Frederic Weisbeckerbcbc4f22008-12-09 23:54:20 +010024#include <linux/ftrace.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010025#include <linux/ioport.h>
26#include <linux/module.h>
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +010027#include <linux/syscore_ops.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010028#include <linux/delay.h>
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +053029#include <linux/timex.h>
Ralf Baechle334955e2011-06-01 19:04:57 +010030#include <linux/i8253.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010031#include <linux/dmar.h>
32#include <linux/init.h>
33#include <linux/cpu.h>
34#include <linux/dmi.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010035#include <linux/smp.h>
36#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Ingo Molnarcdd6c482009-09-21 12:02:48 +020038#include <asm/perf_event.h>
Thomas Gleixner736deca2009-08-19 12:35:53 +020039#include <asm/x86_init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <asm/pgalloc.h>
Arun Sharma600634972011-07-26 16:09:06 -070041#include <linux/atomic.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010042#include <asm/mpspec.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010043#include <asm/i8259.h>
Andi Kleen73dea472006-02-03 21:50:50 +010044#include <asm/proto.h>
Andi Kleen2c8c0e62006-09-26 10:52:32 +020045#include <asm/apic.h>
Henrik Kretzschmar7167d082011-02-22 15:38:05 +010046#include <asm/io_apic.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010047#include <asm/desc.h>
48#include <asm/hpet.h>
49#include <asm/idle.h>
50#include <asm/mtrr.h>
Ralf Baechle16f871b2011-06-01 19:05:06 +010051#include <asm/time.h>
Jaswinder Singh Rajput2bc13792009-01-11 20:34:47 +053052#include <asm/smp.h>
Andi Kleenbe71b852009-02-12 13:49:38 +010053#include <asm/mce.h>
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -070054#include <asm/tsc.h>
Sheng Yang2904ed82010-12-21 14:18:48 +080055#include <asm/hypervisor.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Brian Gerstec70de82009-01-27 12:56:47 +090057unsigned int num_processors;
Ingo Molnarfdbecd92009-01-31 03:57:12 +010058
Brian Gerstec70de82009-01-27 12:56:47 +090059unsigned disabled_cpus __cpuinitdata;
Ingo Molnarfdbecd92009-01-31 03:57:12 +010060
Brian Gerstec70de82009-01-27 12:56:47 +090061/* Processor that is doing the boot up */
62unsigned int boot_cpu_physical_apicid = -1U;
Glauber Costa5af55732008-03-25 13:28:56 -030063
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070064/*
Ingo Molnarfdbecd92009-01-31 03:57:12 +010065 * The highest APIC ID seen during enumeration.
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070066 */
Brian Gerstec70de82009-01-27 12:56:47 +090067unsigned int max_physical_apicid;
68
Ingo Molnarfdbecd92009-01-31 03:57:12 +010069/*
70 * Bitmask of physically existing CPUs:
71 */
Brian Gerstec70de82009-01-27 12:56:47 +090072physid_mask_t phys_cpu_present_map;
73
74/*
75 * Map cpu index to physical APIC ID
76 */
77DEFINE_EARLY_PER_CPU(u16, x86_cpu_to_apicid, BAD_APICID);
78DEFINE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid, BAD_APICID);
79EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid);
80EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070081
Yinghai Lub3c51172008-08-24 02:01:46 -070082#ifdef CONFIG_X86_32
Tejun Heo4c321ff2011-01-23 14:37:30 +010083
Tejun Heo4c321ff2011-01-23 14:37:30 +010084/*
85 * On x86_32, the mapping between cpu and logical apicid may vary
86 * depending on apic in use. The following early percpu variable is
87 * used for the mapping. This is where the behaviors of x86_64 and 32
88 * actually diverge. Let's keep it ugly for now.
89 */
90DEFINE_EARLY_PER_CPU(int, x86_cpu_to_logical_apicid, BAD_APICID);
Tejun Heo4c321ff2011-01-23 14:37:30 +010091
Yinghai Lub3c51172008-08-24 02:01:46 -070092/*
93 * Knob to control our willingness to enable the local APIC.
94 *
95 * +1=force-enable
96 */
Henrik Kretzschmar25874a22011-03-11 08:02:36 +010097static int force_enable_local_apic __initdata;
Yinghai Lub3c51172008-08-24 02:01:46 -070098/*
99 * APIC command line parameters
100 */
101static int __init parse_lapic(char *arg)
102{
103 force_enable_local_apic = 1;
104 return 0;
105}
106early_param("lapic", parse_lapic);
Yinghai Luf28c0ae2008-08-24 02:01:49 -0700107/* Local APIC was disabled by the BIOS and enabled by the kernel */
108static int enabled_via_apicbase;
109
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +0400110/*
111 * Handle interrupt mode configuration register (IMCR).
112 * This register controls whether the interrupt signals
113 * that reach the BSP come from the master PIC or from the
114 * local APIC. Before entering Symmetric I/O Mode, either
115 * the BIOS or the operating system must switch out of
116 * PIC Mode by changing the IMCR.
117 */
Alexander van Heukelum5cda3952009-04-13 17:39:24 +0200118static inline void imcr_pic_to_apic(void)
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +0400119{
120 /* select IMCR register */
121 outb(0x70, 0x22);
122 /* NMI and 8259 INTR go through APIC */
123 outb(0x01, 0x23);
124}
125
Alexander van Heukelum5cda3952009-04-13 17:39:24 +0200126static inline void imcr_apic_to_pic(void)
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +0400127{
128 /* select IMCR register */
129 outb(0x70, 0x22);
130 /* NMI and 8259 INTR go directly to BSP */
131 outb(0x00, 0x23);
132}
Yinghai Lub3c51172008-08-24 02:01:46 -0700133#endif
134
135#ifdef CONFIG_X86_64
Chris Wrightbc1d99c2007-10-12 23:04:23 +0200136static int apic_calibrate_pmtmr __initdata;
Yinghai Lub3c51172008-08-24 02:01:46 -0700137static __init int setup_apicpmtimer(char *s)
138{
139 apic_calibrate_pmtmr = 1;
140 notsc_setup(NULL);
141 return 0;
142}
143__setup("apicpmtimer", setup_apicpmtimer);
144#endif
145
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700146int x2apic_mode;
Yinghai Lu06cd9a72009-02-16 17:29:58 -0800147#ifdef CONFIG_X86_X2APIC
Suresh Siddha6e1cb382008-07-10 11:16:58 -0700148/* x2apic enabled before OS handover */
Jaswinder Singhb6b301a2008-12-23 21:52:33 +0530149static int x2apic_preenabled;
Yinghai Lu49899ea2008-08-24 02:01:47 -0700150static __init int setup_nox2apic(char *str)
151{
Suresh Siddha39d83a52009-04-20 13:02:29 -0700152 if (x2apic_enabled()) {
153 pr_warning("Bios already enabled x2apic, "
154 "can't enforce nox2apic");
155 return 0;
156 }
157
Yinghai Lu49899ea2008-08-24 02:01:47 -0700158 setup_clear_cpu_cap(X86_FEATURE_X2APIC);
159 return 0;
160}
161early_param("nox2apic", setup_nox2apic);
162#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163
Yinghai Lub3c51172008-08-24 02:01:46 -0700164unsigned long mp_lapic_addr;
165int disable_apic;
166/* Disable local APIC timer from the kernel commandline or via dmi quirk */
Henrik Kretzschmar25874a22011-03-11 08:02:36 +0100167static int disable_apic_timer __initdata;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100168/* Local APIC timer works in C2 */
Linus Torvalds2e7c2832007-03-23 11:32:31 -0700169int local_apic_timer_c2_ok;
170EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
171
Yinghai Luefa25592008-08-19 20:50:36 -0700172int first_system_vector = 0xfe;
173
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100174/*
175 * Debug level, exported for io_apic.c
176 */
Maciej W. Rozyckibaa13182008-07-14 18:44:51 +0100177unsigned int apic_verbosity;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100178
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -0700179int pic_mode;
180
Alexey Starikovskiybab4b272008-05-19 19:47:03 +0400181/* Have we found an MP table */
182int smp_found_config;
183
Aaron Durbin39928722006-12-07 02:14:01 +0100184static struct resource lapic_resource = {
185 .name = "Local APIC",
186 .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
187};
188
Jacob Pan1ade93e2011-11-10 13:42:40 +0000189unsigned int lapic_timer_frequency = 0;
Thomas Gleixnerd03030e2007-10-12 23:04:06 +0200190
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100191static void apic_pm_activate(void);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200192
Andi Kleend3432892008-01-30 13:33:17 +0100193static unsigned long apic_phys;
194
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100195/*
196 * Get the LAPIC version
197 */
198static inline int lapic_get_version(void)
199{
200 return GET_APIC_VERSION(apic_read(APIC_LVR));
201}
202
203/*
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400204 * Check, if the APIC is integrated or a separate chip
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100205 */
206static inline int lapic_is_integrated(void)
207{
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400208#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100209 return 1;
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400210#else
211 return APIC_INTEGRATED(lapic_get_version());
212#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100213}
214
215/*
216 * Check, whether this is a modern or a first generation APIC
217 */
218static int modern_apic(void)
219{
220 /* AMD systems use old APIC versions, so check the CPU */
221 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
222 boot_cpu_data.x86 >= 0xf)
223 return 1;
224 return lapic_get_version() >= 0x14;
225}
226
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400227/*
Cyrill Gorcunova933c612009-10-14 00:07:04 +0400228 * right after this call apic become NOOP driven
229 * so apic->write/read doesn't do anything
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400230 */
Henrik Kretzschmar25874a22011-03-11 08:02:36 +0100231static void __init apic_disable(void)
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400232{
Cyrill Gorcunovf88f2b42009-10-15 19:04:16 +0400233 pr_info("APIC: switched to apic NOOP\n");
Cyrill Gorcunova933c612009-10-14 00:07:04 +0400234 apic = &apic_noop;
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400235}
236
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800237void native_apic_wait_icr_idle(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100238{
239 while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
240 cpu_relax();
241}
242
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800243u32 native_safe_apic_wait_icr_idle(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100244{
245 u32 send_status;
246 int timeout;
247
248 timeout = 0;
249 do {
250 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
251 if (!send_status)
252 break;
Fernando Luis Vazquez Caob49d7d82011-12-15 11:32:24 +0900253 inc_irq_stat(icr_read_retry_count);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100254 udelay(100);
255 } while (timeout++ < 1000);
256
257 return send_status;
258}
259
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800260void native_apic_icr_write(u32 low, u32 id)
Suresh Siddha1b374e42008-07-10 11:16:49 -0700261{
Cyrill Gorcunoved4e5ec2008-08-15 13:51:20 +0200262 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
Suresh Siddha1b374e42008-07-10 11:16:49 -0700263 apic_write(APIC_ICR, low);
264}
265
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800266u64 native_apic_icr_read(void)
Suresh Siddha1b374e42008-07-10 11:16:49 -0700267{
268 u32 icr1, icr2;
269
270 icr2 = apic_read(APIC_ICR2);
271 icr1 = apic_read(APIC_ICR);
272
Cyrill Gorcunovcf9768d72008-08-16 23:21:55 +0400273 return icr1 | ((u64)icr2 << 32);
Suresh Siddha1b374e42008-07-10 11:16:49 -0700274}
275
Cyrill Gorcunov7c37e482008-08-24 02:01:40 -0700276#ifdef CONFIG_X86_32
277/**
278 * get_physical_broadcast - Get number of physical broadcast IDs
279 */
280int get_physical_broadcast(void)
281{
282 return modern_apic() ? 0xff : 0xf;
283}
284#endif
285
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100286/**
287 * lapic_get_maxlvt - get the maximum number of local vector table entries
288 */
289int lapic_get_maxlvt(void)
290{
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200291 unsigned int v;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100292
293 v = apic_read(APIC_LVR);
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200294 /*
295 * - we always have APIC integrated on 64bit mode
296 * - 82489DXs do not report # of LVT entries
297 */
298 return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100299}
300
301/*
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400302 * Local APIC timer
303 */
304
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400305/* Clock divisor */
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400306#define APIC_DIVISOR 16
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200307
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100308/*
309 * This function sets up the local APIC timer, with a timeout of
310 * 'clocks' APIC bus clock. During calibration we actually call
311 * this function twice on the boot CPU, once with a bogus timeout
312 * value, second time for real. The other (noncalibrating) CPUs
313 * call this function only once, with the real, calibrated value.
314 *
315 * We do reads before writes even if unnecessary, to get around the
316 * P5 APIC double write bug.
317 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100318static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
319{
320 unsigned int lvtt_value, tmp_value;
321
322 lvtt_value = LOCAL_TIMER_VECTOR;
323 if (!oneshot)
324 lvtt_value |= APIC_LVT_TIMER_PERIODIC;
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200325 if (!lapic_is_integrated())
326 lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
327
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100328 if (!irqen)
329 lvtt_value |= APIC_LVT_MASKED;
330
331 apic_write(APIC_LVTT, lvtt_value);
332
333 /*
334 * Divide PICLK by 16
335 */
336 tmp_value = apic_read(APIC_TDCR);
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400337 apic_write(APIC_TDCR,
338 (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
339 APIC_TDR_DIV_16);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100340
341 if (!oneshot)
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200342 apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100343}
344
345/*
Robert Richtera68c4392010-10-06 12:27:53 +0200346 * Setup extended LVT, AMD specific
Robert Richter7b83dae2008-01-30 13:30:40 +0100347 *
Robert Richtera68c4392010-10-06 12:27:53 +0200348 * Software should use the LVT offsets the BIOS provides. The offsets
349 * are determined by the subsystems using it like those for MCE
350 * threshold or IBS. On K8 only offset 0 (APIC500) and MCE interrupts
351 * are supported. Beginning with family 10h at least 4 offsets are
352 * available.
Robert Richter286f5712008-07-22 21:08:46 +0200353 *
Robert Richtera68c4392010-10-06 12:27:53 +0200354 * Since the offsets must be consistent for all cores, we keep track
355 * of the LVT offsets in software and reserve the offset for the same
356 * vector also to be used on other cores. An offset is freed by
357 * setting the entry to APIC_EILVT_MASKED.
358 *
359 * If the BIOS is right, there should be no conflicts. Otherwise a
360 * "[Firmware Bug]: ..." error message is generated. However, if
361 * software does not properly determines the offsets, it is not
362 * necessarily a BIOS bug.
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100363 */
Robert Richter7b83dae2008-01-30 13:30:40 +0100364
Robert Richtera68c4392010-10-06 12:27:53 +0200365static atomic_t eilvt_offsets[APIC_EILVT_NR_MAX];
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100366
Robert Richtera68c4392010-10-06 12:27:53 +0200367static inline int eilvt_entry_is_changeable(unsigned int old, unsigned int new)
368{
369 return (old & APIC_EILVT_MASKED)
370 || (new == APIC_EILVT_MASKED)
371 || ((new & ~APIC_EILVT_MASKED) == old);
372}
373
374static unsigned int reserve_eilvt_offset(int offset, unsigned int new)
375{
376 unsigned int rsvd; /* 0: uninitialized */
377
378 if (offset >= APIC_EILVT_NR_MAX)
379 return ~0;
380
381 rsvd = atomic_read(&eilvt_offsets[offset]) & ~APIC_EILVT_MASKED;
382 do {
383 if (rsvd &&
384 !eilvt_entry_is_changeable(rsvd, new))
385 /* may not change if vectors are different */
386 return rsvd;
387 rsvd = atomic_cmpxchg(&eilvt_offsets[offset], rsvd, new);
388 } while (rsvd != new);
389
390 return new;
391}
392
393/*
394 * If mask=1, the LVT entry does not generate interrupts while mask=0
Robert Richtercbf74ce2011-05-30 16:31:11 +0200395 * enables the vector. See also the BKDGs. Must be called with
396 * preemption disabled.
Robert Richtera68c4392010-10-06 12:27:53 +0200397 */
398
Robert Richter27afdf22010-10-06 12:27:54 +0200399int setup_APIC_eilvt(u8 offset, u8 vector, u8 msg_type, u8 mask)
Robert Richtera68c4392010-10-06 12:27:53 +0200400{
401 unsigned long reg = APIC_EILVTn(offset);
402 unsigned int new, old, reserved;
403
404 new = (mask << 16) | (msg_type << 8) | vector;
405 old = apic_read(reg);
406 reserved = reserve_eilvt_offset(offset, new);
407
408 if (reserved != new) {
Robert Richtereb48c9c2010-10-25 16:03:39 +0200409 pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for "
410 "vector 0x%x, but the register is already in use for "
411 "vector 0x%x on another cpu\n",
412 smp_processor_id(), reg, offset, new, reserved);
Robert Richtera68c4392010-10-06 12:27:53 +0200413 return -EINVAL;
414 }
415
416 if (!eilvt_entry_is_changeable(old, new)) {
Robert Richtereb48c9c2010-10-25 16:03:39 +0200417 pr_err(FW_BUG "cpu %d, try to use APIC%lX (LVT offset %d) for "
418 "vector 0x%x, but the register is already in use for "
419 "vector 0x%x on this cpu\n",
420 smp_processor_id(), reg, offset, new, old);
Robert Richtera68c4392010-10-06 12:27:53 +0200421 return -EBUSY;
422 }
423
424 apic_write(reg, new);
425
426 return 0;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100427}
Robert Richter27afdf22010-10-06 12:27:54 +0200428EXPORT_SYMBOL_GPL(setup_APIC_eilvt);
Robert Richter7b83dae2008-01-30 13:30:40 +0100429
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100430/*
431 * Program the next event, relative to now
432 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200433static int lapic_next_event(unsigned long delta,
434 struct clock_event_device *evt)
435{
436 apic_write(APIC_TMICT, delta);
437 return 0;
438}
439
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100440/*
441 * Setup the lapic timer in periodic or oneshot mode
442 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200443static void lapic_timer_setup(enum clock_event_mode mode,
444 struct clock_event_device *evt)
445{
446 unsigned long flags;
447 unsigned int v;
448
449 /* Lapic used as dummy for broadcast ? */
450 if (evt->features & CLOCK_EVT_FEAT_DUMMY)
451 return;
452
453 local_irq_save(flags);
454
455 switch (mode) {
456 case CLOCK_EVT_MODE_PERIODIC:
457 case CLOCK_EVT_MODE_ONESHOT:
Jacob Pan1ade93e2011-11-10 13:42:40 +0000458 __setup_APIC_LVTT(lapic_timer_frequency,
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200459 mode != CLOCK_EVT_MODE_PERIODIC, 1);
460 break;
461 case CLOCK_EVT_MODE_UNUSED:
462 case CLOCK_EVT_MODE_SHUTDOWN:
463 v = apic_read(APIC_LVTT);
464 v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
465 apic_write(APIC_LVTT, v);
Andreas Herrmann6f9b4102009-10-27 11:01:38 +0100466 apic_write(APIC_TMICT, 0);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200467 break;
468 case CLOCK_EVT_MODE_RESUME:
469 /* Nothing to do here */
470 break;
471 }
472
473 local_irq_restore(flags);
474}
475
476/*
477 * Local APIC timer broadcast function
478 */
Mike Travis96289372008-12-31 18:08:46 -0800479static void lapic_timer_broadcast(const struct cpumask *mask)
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200480{
481#ifdef CONFIG_SMP
Ingo Molnardac5f412009-01-28 15:42:24 +0100482 apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200483#endif
484}
485
Henrik Kretzschmar25874a22011-03-11 08:02:36 +0100486
487/*
488 * The local apic timer can be used for any function which is CPU local.
489 */
490static struct clock_event_device lapic_clockevent = {
491 .name = "lapic",
492 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
493 | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
494 .shift = 32,
495 .set_mode = lapic_timer_setup,
496 .set_next_event = lapic_next_event,
497 .broadcast = lapic_timer_broadcast,
498 .rating = 100,
499 .irq = -1,
500};
501static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
502
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100503/*
Uwe Kleine-König421f91d2010-06-11 12:17:00 +0200504 * Setup the local APIC timer for this CPU. Copy the initialized values
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100505 * of the boot CPU and register the clock event in the framework.
506 */
Cyrill Gorcunovdb4b5522008-08-24 02:01:39 -0700507static void __cpuinit setup_APIC_timer(void)
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200508{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100509 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
510
Christoph Lameter349c0042011-03-12 12:50:10 +0100511 if (this_cpu_has(X86_FEATURE_ARAT)) {
Venkatesh Pallipadidb954b52009-04-06 18:51:29 -0700512 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_C3STOP;
513 /* Make LAPIC timer preferrable over percpu HPET */
514 lapic_clockevent.rating = 150;
515 }
516
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100517 memcpy(levt, &lapic_clockevent, sizeof(*levt));
Rusty Russell320ab2b2008-12-13 21:20:26 +1030518 levt->cpumask = cpumask_of(smp_processor_id());
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100519
520 clockevents_register_device(levt);
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200521}
522
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700523/*
524 * In this functions we calibrate APIC bus clocks to the external timer.
525 *
526 * We want to do the calibration only once since we want to have local timer
527 * irqs syncron. CPUs connected by the same APIC bus have the very same bus
528 * frequency.
529 *
530 * This was previously done by reading the PIT/HPET and waiting for a wrap
531 * around to find out, that a tick has elapsed. I have a box, where the PIT
532 * readout is broken, so it never gets out of the wait loop again. This was
533 * also reported by others.
534 *
535 * Monitoring the jiffies value is inaccurate and the clockevents
536 * infrastructure allows us to do a simple substitution of the interrupt
537 * handler.
538 *
539 * The calibration routine also uses the pm_timer when possible, as the PIT
540 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
541 * back to normal later in the boot process).
542 */
543
544#define LAPIC_CAL_LOOPS (HZ/10)
545
546static __initdata int lapic_cal_loops = -1;
547static __initdata long lapic_cal_t1, lapic_cal_t2;
548static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
549static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
550static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
551
552/*
553 * Temporary interrupt handler.
554 */
555static void __init lapic_cal_handler(struct clock_event_device *dev)
556{
557 unsigned long long tsc = 0;
558 long tapic = apic_read(APIC_TMCCT);
559 unsigned long pm = acpi_pm_read_early();
560
561 if (cpu_has_tsc)
562 rdtscll(tsc);
563
564 switch (lapic_cal_loops++) {
565 case 0:
566 lapic_cal_t1 = tapic;
567 lapic_cal_tsc1 = tsc;
568 lapic_cal_pm1 = pm;
569 lapic_cal_j1 = jiffies;
570 break;
571
572 case LAPIC_CAL_LOOPS:
573 lapic_cal_t2 = tapic;
574 lapic_cal_tsc2 = tsc;
575 if (pm < lapic_cal_pm1)
576 pm += ACPI_PM_OVRRUN;
577 lapic_cal_pm2 = pm;
578 lapic_cal_j2 = jiffies;
579 break;
580 }
581}
582
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900583static int __init
584calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc)
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400585{
586 const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
587 const long pm_thresh = pm_100ms / 100;
588 unsigned long mult;
589 u64 res;
590
591#ifndef CONFIG_X86_PM_TIMER
592 return -1;
593#endif
594
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900595 apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm);
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400596
597 /* Check, if the PM timer is available */
598 if (!deltapm)
599 return -1;
600
601 mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
602
603 if (deltapm > (pm_100ms - pm_thresh) &&
604 deltapm < (pm_100ms + pm_thresh)) {
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900605 apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n");
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900606 return 0;
607 }
608
609 res = (((u64)deltapm) * mult) >> 22;
610 do_div(res, 1000000);
611 pr_warning("APIC calibration not consistent "
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900612 "with PM-Timer: %ldms instead of 100ms\n",(long)res);
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900613
614 /* Correct the lapic counter value */
615 res = (((u64)(*delta)) * pm_100ms);
616 do_div(res, deltapm);
617 pr_info("APIC delta adjusted to PM-Timer: "
618 "%lu (%ld)\n", (unsigned long)res, *delta);
619 *delta = (long)res;
620
621 /* Correct the tsc counter value */
622 if (cpu_has_tsc) {
623 res = (((u64)(*deltatsc)) * pm_100ms);
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400624 do_div(res, deltapm);
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900625 apic_printk(APIC_VERBOSE, "TSC delta adjusted to "
Frans Pop3235dc32010-02-06 18:47:17 +0100626 "PM-Timer: %lu (%ld)\n",
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900627 (unsigned long)res, *deltatsc);
628 *deltatsc = (long)res;
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400629 }
630
631 return 0;
632}
633
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700634static int __init calibrate_APIC_clock(void)
635{
636 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700637 void (*real_handler)(struct clock_event_device *dev);
638 unsigned long deltaj;
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900639 long delta, deltatsc;
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700640 int pm_referenced = 0;
641
Jacob Pan1ade93e2011-11-10 13:42:40 +0000642 /**
643 * check if lapic timer has already been calibrated by platform
644 * specific routine, such as tsc calibration code. if so, we just fill
645 * in the clockevent structure and return.
646 */
647
648 if (lapic_timer_frequency) {
649 apic_printk(APIC_VERBOSE, "lapic timer already calibrated %d\n",
650 lapic_timer_frequency);
651 lapic_clockevent.mult = div_sc(lapic_timer_frequency/APIC_DIVISOR,
652 TICK_NSEC, lapic_clockevent.shift);
653 lapic_clockevent.max_delta_ns =
654 clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
655 lapic_clockevent.min_delta_ns =
656 clockevent_delta2ns(0xF, &lapic_clockevent);
657 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
658 return 0;
659 }
660
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700661 local_irq_disable();
662
663 /* Replace the global interrupt handler */
664 real_handler = global_clock_event->event_handler;
665 global_clock_event->event_handler = lapic_cal_handler;
666
667 /*
Cyrill Gorcunov81608f32008-10-10 19:00:17 +0400668 * Setup the APIC counter to maximum. There is no way the lapic
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700669 * can underflow in the 100ms detection time frame
670 */
Cyrill Gorcunov81608f32008-10-10 19:00:17 +0400671 __setup_APIC_LVTT(0xffffffff, 0, 0);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700672
673 /* Let the interrupts run */
674 local_irq_enable();
675
676 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
677 cpu_relax();
678
679 local_irq_disable();
680
681 /* Restore the real event handler */
682 global_clock_event->event_handler = real_handler;
683
684 /* Build delta t1-t2 as apic timer counts down */
685 delta = lapic_cal_t1 - lapic_cal_t2;
686 apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
687
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900688 deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
689
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400690 /* we trust the PM based calibration if possible */
691 pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900692 &delta, &deltatsc);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700693
694 /* Calculate the scaled math multiplication factor */
695 lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
696 lapic_clockevent.shift);
697 lapic_clockevent.max_delta_ns =
Pierre Tardy4aed89d2011-01-06 16:23:29 +0100698 clockevent_delta2ns(0x7FFFFFFF, &lapic_clockevent);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700699 lapic_clockevent.min_delta_ns =
700 clockevent_delta2ns(0xF, &lapic_clockevent);
701
Jacob Pan1ade93e2011-11-10 13:42:40 +0000702 lapic_timer_frequency = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700703
704 apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
Thomas Gleixner411462f2009-11-16 11:52:39 +0100705 apic_printk(APIC_VERBOSE, "..... mult: %u\n", lapic_clockevent.mult);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700706 apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
Jacob Pan1ade93e2011-11-10 13:42:40 +0000707 lapic_timer_frequency);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700708
709 if (cpu_has_tsc) {
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700710 apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
711 "%ld.%04ld MHz.\n",
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900712 (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ),
713 (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ));
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700714 }
715
716 apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
717 "%u.%04u MHz.\n",
Jacob Pan1ade93e2011-11-10 13:42:40 +0000718 lapic_timer_frequency / (1000000 / HZ),
719 lapic_timer_frequency % (1000000 / HZ));
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700720
721 /*
722 * Do a sanity check on the APIC calibration result
723 */
Jacob Pan1ade93e2011-11-10 13:42:40 +0000724 if (lapic_timer_frequency < (1000000 / HZ)) {
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700725 local_irq_enable();
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100726 pr_warning("APIC frequency too slow, disabling apic timer\n");
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700727 return -1;
728 }
729
730 levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
731
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400732 /*
733 * PM timer calibration failed or not turned on
734 * so lets try APIC timer based calibration
735 */
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700736 if (!pm_referenced) {
737 apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
738
739 /*
740 * Setup the apic timer manually
741 */
742 levt->event_handler = lapic_cal_handler;
743 lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
744 lapic_cal_loops = -1;
745
746 /* Let the interrupts run */
747 local_irq_enable();
748
749 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
750 cpu_relax();
751
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700752 /* Stop the lapic timer */
753 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
754
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700755 /* Jiffies delta */
756 deltaj = lapic_cal_j2 - lapic_cal_j1;
757 apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
758
759 /* Check, if the jiffies result is consistent */
760 if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
761 apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
762 else
763 levt->features |= CLOCK_EVT_FEAT_DUMMY;
764 } else
765 local_irq_enable();
766
767 if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +0530768 pr_warning("APIC timer disabled due to verification failure\n");
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700769 return -1;
770 }
771
772 return 0;
773}
774
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100775/*
776 * Setup the boot APIC
777 *
778 * Calibrate and verify the result.
779 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100780void __init setup_boot_APIC_clock(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100782 /*
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400783 * The local apic timer can be disabled via the kernel
784 * commandline or from the CPU detection code. Register the lapic
785 * timer as a dummy clock event source on SMP systems, so the
786 * broadcast mechanism is used. On UP systems simply ignore it.
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100787 */
788 if (disable_apic_timer) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100789 pr_info("Disabling APIC timer\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100790 /* No broadcast on UP ! */
Thomas Gleixner9d099512008-01-30 13:33:04 +0100791 if (num_possible_cpus() > 1) {
792 lapic_clockevent.mult = 1;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100793 setup_APIC_timer();
Thomas Gleixner9d099512008-01-30 13:33:04 +0100794 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100795 return;
796 }
Thomas Gleixner6935d1f2007-07-21 17:10:17 +0200797
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400798 apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
799 "calibrating APIC timer ...\n");
800
Cyrill Gorcunov89b3b1f2008-07-15 21:02:54 +0400801 if (calibrate_APIC_clock()) {
Thomas Gleixnerc2b84b32008-01-30 13:33:04 +0100802 /* No broadcast on UP ! */
803 if (num_possible_cpus() > 1)
804 setup_APIC_timer();
805 return;
806 }
807
808 /*
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100809 * If nmi_watchdog is set to IO_APIC, we need the
810 * PIT/HPET going. Otherwise register lapic as a dummy
811 * device.
812 */
Don Zickus072b1982010-11-12 11:22:24 -0500813 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100814
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400815 /* Setup the lapic or request the broadcast */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100816 setup_APIC_timer();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817}
818
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100819void __cpuinit setup_secondary_APIC_clock(void)
820{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100821 setup_APIC_timer();
822}
823
824/*
825 * The guts of the apic timer interrupt
826 */
827static void local_apic_timer_interrupt(void)
828{
829 int cpu = smp_processor_id();
830 struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
831
832 /*
833 * Normally we should not be here till LAPIC has been initialized but
834 * in some cases like kdump, its possible that there is a pending LAPIC
835 * timer interrupt from previous kernel's context and is delivered in
836 * new kernel the moment interrupts are enabled.
837 *
838 * Interrupts are enabled early and LAPIC is setup much later, hence
839 * its possible that when we get here evt->event_handler is NULL.
840 * Check for event_handler being NULL and discard the interrupt as
841 * spurious.
842 */
843 if (!evt->event_handler) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100844 pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100845 /* Switch it off */
846 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
847 return;
848 }
849
850 /*
851 * the NMI deadlock-detector uses this.
852 */
Hiroshi Shimamoto915b0d02008-12-08 19:19:26 -0800853 inc_irq_stat(apic_timer_irqs);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100854
855 evt->event_handler(evt);
856}
857
858/*
859 * Local APIC timer interrupt. This is the most natural way for doing
860 * local interrupts, but local timer interrupts can be emulated by
861 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
862 *
863 * [ if a single-CPU system runs an SMP kernel then we call the local
864 * interrupt as well. Thus we cannot inline the local irq ... ]
865 */
Frederic Weisbeckerbcbc4f22008-12-09 23:54:20 +0100866void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100867{
868 struct pt_regs *old_regs = set_irq_regs(regs);
869
870 /*
871 * NOTE! We'd better ACK the irq immediately,
872 * because timer handling can be slow.
873 */
874 ack_APIC_irq();
875 /*
876 * update_process_times() expects us to have done irq_enter().
877 * Besides, if we don't timer interrupts ignore the global
878 * interrupt lock, which is the WrongThing (tm) to do.
879 */
880 exit_idle();
881 irq_enter();
882 local_apic_timer_interrupt();
883 irq_exit();
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400884
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100885 set_irq_regs(old_regs);
886}
887
888int setup_profiling_timer(unsigned int multiplier)
889{
890 return -EINVAL;
891}
892
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100893/*
894 * Local APIC start and shutdown
895 */
896
897/**
898 * clear_local_APIC - shutdown the local APIC
899 *
900 * This is called, when a CPU is disabled and before rebooting, so the state of
901 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
902 * leftovers during boot.
903 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904void clear_local_APIC(void)
905{
Chuck Ebbert2584a822008-05-20 18:18:12 -0400906 int maxlvt;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100907 u32 v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908
Andi Kleend3432892008-01-30 13:33:17 +0100909 /* APIC hasn't been mapped yet */
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700910 if (!x2apic_mode && !apic_phys)
Andi Kleend3432892008-01-30 13:33:17 +0100911 return;
912
913 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914 /*
Siddha, Suresh B704fc592006-06-26 13:59:53 +0200915 * Masking an LVT entry can trigger a local APIC error
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916 * if the vector is zero. Mask LVTERR first to prevent this.
917 */
918 if (maxlvt >= 3) {
919 v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
Andi Kleen11a8e772006-01-11 22:46:51 +0100920 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921 }
922 /*
923 * Careful: we have to set masks only first to deassert
924 * any level-triggered sources.
925 */
926 v = apic_read(APIC_LVTT);
Andi Kleen11a8e772006-01-11 22:46:51 +0100927 apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928 v = apic_read(APIC_LVT0);
Andi Kleen11a8e772006-01-11 22:46:51 +0100929 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930 v = apic_read(APIC_LVT1);
Andi Kleen11a8e772006-01-11 22:46:51 +0100931 apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932 if (maxlvt >= 4) {
933 v = apic_read(APIC_LVTPC);
Andi Kleen11a8e772006-01-11 22:46:51 +0100934 apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935 }
936
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400937 /* lets not touch this if we didn't frob it */
Andi Kleen4efc0672009-04-28 19:07:31 +0200938#ifdef CONFIG_X86_THERMAL_VECTOR
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400939 if (maxlvt >= 5) {
940 v = apic_read(APIC_LVTTHMR);
941 apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
942 }
943#endif
Andi Kleen5ca86812009-02-12 13:49:37 +0100944#ifdef CONFIG_X86_MCE_INTEL
945 if (maxlvt >= 6) {
946 v = apic_read(APIC_LVTCMCI);
947 if (!(v & APIC_LVT_MASKED))
948 apic_write(APIC_LVTCMCI, v | APIC_LVT_MASKED);
949 }
950#endif
951
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952 /*
953 * Clean APIC state for other OSs:
954 */
Andi Kleen11a8e772006-01-11 22:46:51 +0100955 apic_write(APIC_LVTT, APIC_LVT_MASKED);
956 apic_write(APIC_LVT0, APIC_LVT_MASKED);
957 apic_write(APIC_LVT1, APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958 if (maxlvt >= 3)
Andi Kleen11a8e772006-01-11 22:46:51 +0100959 apic_write(APIC_LVTERR, APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960 if (maxlvt >= 4)
Andi Kleen11a8e772006-01-11 22:46:51 +0100961 apic_write(APIC_LVTPC, APIC_LVT_MASKED);
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400962
963 /* Integrated APIC (!82489DX) ? */
964 if (lapic_is_integrated()) {
965 if (maxlvt > 3)
966 /* Clear ESR due to Pentium errata 3AP and 11AP */
967 apic_write(APIC_ESR, 0);
968 apic_read(APIC_ESR);
969 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700970}
971
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100972/**
973 * disable_local_APIC - clear and disable the local APIC
974 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975void disable_local_APIC(void)
976{
977 unsigned int value;
978
Jan Beulich4a13ad02009-01-14 12:28:51 +0000979 /* APIC hasn't been mapped yet */
Yinghai Lufd19dce2010-07-15 00:00:59 -0700980 if (!x2apic_mode && !apic_phys)
Jan Beulich4a13ad02009-01-14 12:28:51 +0000981 return;
982
Linus Torvalds1da177e2005-04-16 15:20:36 -0700983 clear_local_APIC();
984
985 /*
986 * Disable APIC (implies clearing of registers
987 * for 82489DX!).
988 */
989 value = apic_read(APIC_SPIV);
990 value &= ~APIC_SPIV_APIC_ENABLED;
Andi Kleen11a8e772006-01-11 22:46:51 +0100991 apic_write(APIC_SPIV, value);
Cyrill Gorcunov990b1832008-08-18 20:45:51 +0400992
993#ifdef CONFIG_X86_32
994 /*
995 * When LAPIC was disabled by the BIOS and enabled by the kernel,
996 * restore the disabled state.
997 */
998 if (enabled_via_apicbase) {
999 unsigned int l, h;
1000
1001 rdmsr(MSR_IA32_APICBASE, l, h);
1002 l &= ~MSR_IA32_APICBASE_ENABLE;
1003 wrmsr(MSR_IA32_APICBASE, l, h);
1004 }
1005#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006}
1007
Cyrill Gorcunovfe4024d2008-08-18 20:45:52 +04001008/*
1009 * If Linux enabled the LAPIC against the BIOS default disable it down before
1010 * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
1011 * not power-off. Additionally clear all LVT entries before disable_local_APIC
1012 * for the case where Linux didn't enable the LAPIC.
1013 */
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -07001014void lapic_shutdown(void)
1015{
1016 unsigned long flags;
1017
Cyrill Gorcunov83121362009-09-15 11:12:30 +04001018 if (!cpu_has_apic && !apic_from_smp_config())
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -07001019 return;
1020
1021 local_irq_save(flags);
1022
Cyrill Gorcunovfe4024d2008-08-18 20:45:52 +04001023#ifdef CONFIG_X86_32
1024 if (!enabled_via_apicbase)
1025 clear_local_APIC();
1026 else
1027#endif
1028 disable_local_APIC();
1029
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -07001030
1031 local_irq_restore(flags);
1032}
1033
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034/*
1035 * This is to verify that we're looking at a real local APIC.
1036 * Check these against your board if the CPUs aren't getting
1037 * started for no apparent reason.
1038 */
1039int __init verify_local_APIC(void)
1040{
1041 unsigned int reg0, reg1;
1042
1043 /*
1044 * The version register is read-only in a real APIC.
1045 */
1046 reg0 = apic_read(APIC_LVR);
1047 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
1048 apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
1049 reg1 = apic_read(APIC_LVR);
1050 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
1051
1052 /*
1053 * The two version reads above should print the same
1054 * numbers. If the second one is different, then we
1055 * poke at a non-APIC.
1056 */
1057 if (reg1 != reg0)
1058 return 0;
1059
1060 /*
1061 * Check if the version looks reasonably.
1062 */
1063 reg1 = GET_APIC_VERSION(reg0);
1064 if (reg1 == 0x00 || reg1 == 0xff)
1065 return 0;
Thomas Gleixner37e650c2008-01-30 13:30:14 +01001066 reg1 = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067 if (reg1 < 0x02 || reg1 == 0xff)
1068 return 0;
1069
1070 /*
1071 * The ID register is read/write in a real APIC.
1072 */
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07001073 reg0 = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001074 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
Ingo Molnar5b812722009-01-28 14:59:17 +01001075 apic_write(APIC_ID, reg0 ^ apic->apic_id_mask);
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07001076 reg1 = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
1078 apic_write(APIC_ID, reg0);
Ingo Molnar5b812722009-01-28 14:59:17 +01001079 if (reg1 != (reg0 ^ apic->apic_id_mask))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001080 return 0;
1081
1082 /*
1083 * The next two are just to see if we have sane values.
1084 * They're only really relevant if we're in Virtual Wire
1085 * compatibility mode, but most boxes are anymore.
1086 */
1087 reg0 = apic_read(APIC_LVT0);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001088 apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089 reg1 = apic_read(APIC_LVT1);
1090 apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
1091
1092 return 1;
1093}
1094
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001095/**
1096 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
1097 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098void __init sync_Arb_IDs(void)
1099{
Cyrill Gorcunov296cb952008-08-15 13:51:23 +02001100 /*
1101 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
1102 * needed on AMD.
1103 */
1104 if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105 return;
1106
1107 /*
1108 * Wait for idle.
1109 */
1110 apic_wait_icr_idle();
1111
1112 apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
Cyrill Gorcunov6f6da972008-08-15 23:05:19 +04001113 apic_write(APIC_ICR, APIC_DEST_ALLINC |
1114 APIC_INT_LEVELTRIG | APIC_DM_INIT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115}
1116
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117/*
1118 * An initial setup of the virtual wire mode.
1119 */
1120void __init init_bsp_APIC(void)
1121{
Andi Kleen11a8e772006-01-11 22:46:51 +01001122 unsigned int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123
1124 /*
1125 * Don't do the setup now if we have a SMP BIOS as the
1126 * through-I/O-APIC virtual wire mode might be active.
1127 */
1128 if (smp_found_config || !cpu_has_apic)
1129 return;
1130
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131 /*
1132 * Do not trust the local APIC being empty at bootup.
1133 */
1134 clear_local_APIC();
1135
1136 /*
1137 * Enable APIC.
1138 */
1139 value = apic_read(APIC_SPIV);
1140 value &= ~APIC_VECTOR_MASK;
1141 value |= APIC_SPIV_APIC_ENABLED;
Cyrill Gorcunov638c0412008-08-15 23:05:18 +04001142
1143#ifdef CONFIG_X86_32
1144 /* This bit is reserved on P4/Xeon and should be cleared */
1145 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
1146 (boot_cpu_data.x86 == 15))
1147 value &= ~APIC_SPIV_FOCUS_DISABLED;
1148 else
1149#endif
1150 value |= APIC_SPIV_FOCUS_DISABLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001151 value |= SPURIOUS_APIC_VECTOR;
Andi Kleen11a8e772006-01-11 22:46:51 +01001152 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153
1154 /*
1155 * Set up the virtual wire mode.
1156 */
Andi Kleen11a8e772006-01-11 22:46:51 +01001157 apic_write(APIC_LVT0, APIC_DM_EXTINT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158 value = APIC_DM_NMI;
Cyrill Gorcunov638c0412008-08-15 23:05:18 +04001159 if (!lapic_is_integrated()) /* 82489DX */
1160 value |= APIC_LVT_LEVEL_TRIGGER;
Andi Kleen11a8e772006-01-11 22:46:51 +01001161 apic_write(APIC_LVT1, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162}
1163
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001164static void __cpuinit lapic_setup_esr(void)
1165{
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001166 unsigned int oldvalue, value, maxlvt;
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001167
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001168 if (!lapic_is_integrated()) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001169 pr_info("No ESR for 82489DX.\n");
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001170 return;
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001171 }
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001172
Ingo Molnar08125d32009-01-28 05:08:44 +01001173 if (apic->disable_esr) {
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001174 /*
1175 * Something untraceable is creating bad interrupts on
1176 * secondary quads ... for the moment, just leave the
1177 * ESR disabled - we can't do anything useful with the
1178 * errors anyway - mbligh
1179 */
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001180 pr_info("Leaving ESR disabled.\n");
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001181 return;
1182 }
1183
1184 maxlvt = lapic_get_maxlvt();
1185 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
1186 apic_write(APIC_ESR, 0);
1187 oldvalue = apic_read(APIC_ESR);
1188
1189 /* enables sending errors */
1190 value = ERROR_APIC_VECTOR;
1191 apic_write(APIC_LVTERR, value);
1192
1193 /*
1194 * spec says clear errors after enabling vector.
1195 */
1196 if (maxlvt > 3)
1197 apic_write(APIC_ESR, 0);
1198 value = apic_read(APIC_ESR);
1199 if (value != oldvalue)
1200 apic_printk(APIC_VERBOSE, "ESR value before enabling "
1201 "vector: 0x%08x after: 0x%08x\n",
1202 oldvalue, value);
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001203}
1204
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001205/**
1206 * setup_local_APIC - setup the local APIC
Tejun Heo0aa002f2010-12-09 11:47:21 +01001207 *
1208 * Used to setup local APIC while initializing BSP or bringin up APs.
1209 * Always called with preemption disabled.
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001210 */
1211void __cpuinit setup_local_APIC(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212{
Tejun Heo0aa002f2010-12-09 11:47:21 +01001213 int cpu = smp_processor_id();
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -07001214 unsigned int value, queued;
1215 int i, j, acked = 0;
1216 unsigned long long tsc = 0, ntsc;
1217 long long max_loops = cpu_khz;
1218
1219 if (cpu_has_tsc)
1220 rdtscll(tsc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001221
Jan Beulichf1182632009-01-14 12:27:35 +00001222 if (disable_apic) {
Henrik Kretzschmar7167d082011-02-22 15:38:05 +01001223 disable_ioapic_support();
Jan Beulichf1182632009-01-14 12:27:35 +00001224 return;
1225 }
1226
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001227#ifdef CONFIG_X86_32
1228 /* Pound the ESR really hard over the head with a big hammer - mbligh */
Ingo Molnar08125d32009-01-28 05:08:44 +01001229 if (lapic_is_integrated() && apic->disable_esr) {
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001230 apic_write(APIC_ESR, 0);
1231 apic_write(APIC_ESR, 0);
1232 apic_write(APIC_ESR, 0);
1233 apic_write(APIC_ESR, 0);
1234 }
1235#endif
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001236 perf_events_lapic_init();
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001237
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238 /*
1239 * Double-check whether this APIC is really registered.
1240 * This is meaningless in clustered apic mode, so we skip it.
1241 */
Daniel Walkerc2777f92009-09-12 10:40:20 -07001242 BUG_ON(!apic->apic_id_registered());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243
1244 /*
1245 * Intel recommends to set DFR, LDR and TPR before enabling
1246 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
1247 * document number 292116). So here it goes...
1248 */
Ingo Molnara5c43292009-01-28 06:50:47 +01001249 apic->init_apic_ldr();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001250
Tejun Heo6f802c42011-01-23 14:37:31 +01001251#ifdef CONFIG_X86_32
1252 /*
Tejun Heoacb8bc02011-01-23 14:37:33 +01001253 * APIC LDR is initialized. If logical_apicid mapping was
1254 * initialized during get_smp_config(), make sure it matches the
1255 * actual value.
Tejun Heo6f802c42011-01-23 14:37:31 +01001256 */
Tejun Heoacb8bc02011-01-23 14:37:33 +01001257 i = early_per_cpu(x86_cpu_to_logical_apicid, cpu);
1258 WARN_ON(i != BAD_APICID && i != logical_smp_processor_id());
1259 /* always use the value from LDR */
Tejun Heo6f802c42011-01-23 14:37:31 +01001260 early_per_cpu(x86_cpu_to_logical_apicid, cpu) =
1261 logical_smp_processor_id();
Tejun Heoc4b90c12011-05-02 14:18:52 +02001262
1263 /*
1264 * Some NUMA implementations (NUMAQ) don't initialize apicid to
1265 * node mapping during NUMA init. Now that logical apicid is
1266 * guaranteed to be known, give it another chance. This is already
1267 * a bit too late - percpu allocation has already happened without
1268 * proper NUMA affinity.
1269 */
Tejun Heo84914ed02011-05-02 14:18:52 +02001270 if (apic->x86_32_numa_cpu_node)
1271 set_apicid_to_node(early_per_cpu(x86_cpu_to_apicid, cpu),
1272 apic->x86_32_numa_cpu_node(cpu));
Tejun Heo6f802c42011-01-23 14:37:31 +01001273#endif
1274
Linus Torvalds1da177e2005-04-16 15:20:36 -07001275 /*
1276 * Set Task Priority to 'accept all'. We never change this
1277 * later on.
1278 */
1279 value = apic_read(APIC_TASKPRI);
1280 value &= ~APIC_TPRI_MASK;
Andi Kleen11a8e772006-01-11 22:46:51 +01001281 apic_write(APIC_TASKPRI, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282
1283 /*
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001284 * After a crash, we no longer service the interrupts and a pending
1285 * interrupt from previous kernel might still have ISR bit set.
1286 *
1287 * Most probably by now CPU has serviced that pending interrupt and
1288 * it might not have done the ack_APIC_irq() because it thought,
1289 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
1290 * does not clear the ISR bit and cpu thinks it has already serivced
1291 * the interrupt. Hence a vector might get locked. It was noticed
1292 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
1293 */
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -07001294 do {
1295 queued = 0;
1296 for (i = APIC_ISR_NR - 1; i >= 0; i--)
1297 queued |= apic_read(APIC_IRR + i*0x10);
1298
1299 for (i = APIC_ISR_NR - 1; i >= 0; i--) {
1300 value = apic_read(APIC_ISR + i*0x10);
1301 for (j = 31; j >= 0; j--) {
1302 if (value & (1<<j)) {
1303 ack_APIC_irq();
1304 acked++;
1305 }
1306 }
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001307 }
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -07001308 if (acked > 256) {
1309 printk(KERN_ERR "LAPIC pending interrupts after %d EOI\n",
1310 acked);
1311 break;
1312 }
1313 if (cpu_has_tsc) {
1314 rdtscll(ntsc);
1315 max_loops = (cpu_khz << 10) - (ntsc - tsc);
1316 } else
1317 max_loops--;
1318 } while (queued && max_loops > 0);
1319 WARN_ON(max_loops <= 0);
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001320
1321 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001322 * Now that we are all set up, enable the APIC
1323 */
1324 value = apic_read(APIC_SPIV);
1325 value &= ~APIC_VECTOR_MASK;
1326 /*
1327 * Enable APIC
1328 */
1329 value |= APIC_SPIV_APIC_ENABLED;
1330
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001331#ifdef CONFIG_X86_32
1332 /*
1333 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
1334 * certain networking cards. If high frequency interrupts are
1335 * happening on a particular IOAPIC pin, plus the IOAPIC routing
1336 * entry is masked/unmasked at a high rate as well then sooner or
1337 * later IOAPIC line gets 'stuck', no more interrupts are received
1338 * from the device. If focus CPU is disabled then the hang goes
1339 * away, oh well :-(
1340 *
1341 * [ This bug can be reproduced easily with a level-triggered
1342 * PCI Ne2000 networking cards and PII/PIII processors, dual
1343 * BX chipset. ]
1344 */
1345 /*
1346 * Actually disabling the focus CPU check just makes the hang less
1347 * frequent as it makes the interrupt distributon model be more
1348 * like LRU than MRU (the short-term load is more even across CPUs).
1349 * See also the comment in end_level_ioapic_irq(). --macro
1350 */
1351
1352 /*
1353 * - enable focus processor (bit==0)
1354 * - 64bit mode always use processor focus
1355 * so no need to set it
1356 */
1357 value &= ~APIC_SPIV_FOCUS_DISABLED;
1358#endif
Andi Kleen3f14c742006-09-26 10:52:29 +02001359
Linus Torvalds1da177e2005-04-16 15:20:36 -07001360 /*
1361 * Set spurious IRQ vector
1362 */
1363 value |= SPURIOUS_APIC_VECTOR;
Andi Kleen11a8e772006-01-11 22:46:51 +01001364 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001365
1366 /*
1367 * Set up LVT0, LVT1:
1368 *
1369 * set up through-local-APIC on the BP's LINT0. This is not
1370 * strictly necessary in pure symmetric-IO mode, but sometimes
1371 * we delegate interrupts to the 8259A.
1372 */
1373 /*
1374 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
1375 */
1376 value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
Tejun Heo0aa002f2010-12-09 11:47:21 +01001377 if (!cpu && (pic_mode || !value)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001378 value = APIC_DM_EXTINT;
Tejun Heo0aa002f2010-12-09 11:47:21 +01001379 apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n", cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001380 } else {
1381 value = APIC_DM_EXTINT | APIC_LVT_MASKED;
Tejun Heo0aa002f2010-12-09 11:47:21 +01001382 apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n", cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001383 }
Andi Kleen11a8e772006-01-11 22:46:51 +01001384 apic_write(APIC_LVT0, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001385
1386 /*
1387 * only the BP should see the LINT1 NMI signal, obviously.
1388 */
Tejun Heo0aa002f2010-12-09 11:47:21 +01001389 if (!cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001390 value = APIC_DM_NMI;
1391 else
1392 value = APIC_DM_NMI | APIC_LVT_MASKED;
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001393 if (!lapic_is_integrated()) /* 82489DX */
1394 value |= APIC_LVT_LEVEL_TRIGGER;
Andi Kleen11a8e772006-01-11 22:46:51 +01001395 apic_write(APIC_LVT1, value);
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001396
Andi Kleenbe71b852009-02-12 13:49:38 +01001397#ifdef CONFIG_X86_MCE_INTEL
1398 /* Recheck CMCI information after local APIC is up on CPU #0 */
Tejun Heo0aa002f2010-12-09 11:47:21 +01001399 if (!cpu)
Andi Kleenbe71b852009-02-12 13:49:38 +01001400 cmci_recheck();
1401#endif
Andi Kleen739f33b2008-01-30 13:30:40 +01001402}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001403
Andi Kleen739f33b2008-01-30 13:30:40 +01001404void __cpuinit end_local_APIC_setup(void)
1405{
1406 lapic_setup_esr();
Cyrill Gorcunovfa6b95f2008-08-18 20:45:58 +04001407
1408#ifdef CONFIG_X86_32
Cyrill Gorcunov1b4ee4e2008-08-18 23:12:33 +04001409 {
1410 unsigned int value;
1411 /* Disable the local apic timer */
1412 value = apic_read(APIC_LVTT);
1413 value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
1414 apic_write(APIC_LVTT, value);
1415 }
Cyrill Gorcunovfa6b95f2008-08-18 20:45:58 +04001416#endif
1417
Linus Torvalds1da177e2005-04-16 15:20:36 -07001418 apic_pm_activate();
Jan Beulich2fb270f2011-02-09 08:21:02 +00001419}
1420
1421void __init bsp_end_local_APIC_setup(void)
1422{
1423 end_local_APIC_setup();
Kenji Kaneshige7f7fbf42010-11-30 22:22:28 -08001424
1425 /*
1426 * Now that local APIC setup is completed for BP, configure the fault
1427 * handling for interrupt remapping.
1428 */
Jan Beulich2fb270f2011-02-09 08:21:02 +00001429 if (intr_remapping_enabled)
Kenji Kaneshige7f7fbf42010-11-30 22:22:28 -08001430 enable_drhd_fault_handling();
1431
Linus Torvalds1da177e2005-04-16 15:20:36 -07001432}
1433
Yinghai Lu06cd9a72009-02-16 17:29:58 -08001434#ifdef CONFIG_X86_X2APIC
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001435void check_x2apic(void)
1436{
Suresh Siddhaef1f87a2009-02-21 14:23:21 -08001437 if (x2apic_enabled()) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001438 pr_info("x2apic enabled by BIOS, switching to x2apic ops\n");
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001439 x2apic_preenabled = x2apic_mode = 1;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001440 }
1441}
1442
1443void enable_x2apic(void)
1444{
1445 int msr, msr2;
1446
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001447 if (!x2apic_mode)
Yinghai Lu06cd9a72009-02-16 17:29:58 -08001448 return;
1449
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001450 rdmsr(MSR_IA32_APICBASE, msr, msr2);
1451 if (!(msr & X2APIC_ENABLE)) {
Mike Travis450b1e82009-12-11 08:08:50 -08001452 printk_once(KERN_INFO "Enabling x2apic\n");
Naga Chumbalkar25970852011-07-12 05:59:07 +00001453 wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, msr2);
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001454 }
1455}
Weidong Han93758232009-04-17 16:42:14 +08001456#endif /* CONFIG_X86_X2APIC */
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001457
Gleb Natapovce69a782009-07-20 15:24:17 +03001458int __init enable_IR(void)
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001459{
Suresh Siddhad3f13812011-08-23 17:05:25 -07001460#ifdef CONFIG_IRQ_REMAP
Weidong Han93758232009-04-17 16:42:14 +08001461 if (!intr_remapping_supported()) {
1462 pr_debug("intr-remapping not supported\n");
Suresh Siddha41750d32011-08-23 17:05:18 -07001463 return -1;
Weidong Han93758232009-04-17 16:42:14 +08001464 }
1465
Weidong Han93758232009-04-17 16:42:14 +08001466 if (!x2apic_preenabled && skip_ioapic_setup) {
1467 pr_info("Skipped enabling intr-remap because of skipping "
1468 "io-apic setup\n");
Suresh Siddha41750d32011-08-23 17:05:18 -07001469 return -1;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001470 }
1471
Suresh Siddha41750d32011-08-23 17:05:18 -07001472 return enable_intr_remapping();
Gleb Natapovce69a782009-07-20 15:24:17 +03001473#endif
Suresh Siddha41750d32011-08-23 17:05:18 -07001474 return -1;
Gleb Natapovce69a782009-07-20 15:24:17 +03001475}
1476
1477void __init enable_IR_x2apic(void)
1478{
1479 unsigned long flags;
Gleb Natapovce69a782009-07-20 15:24:17 +03001480 int ret, x2apic_enabled = 0;
Yinghai Lue6707612009-11-21 00:23:37 -08001481 int dmar_table_init_ret;
Yinghai Lub7f42ab2009-08-17 11:19:40 -07001482
Yinghai Lub7f42ab2009-08-17 11:19:40 -07001483 dmar_table_init_ret = dmar_table_init();
Yinghai Lue6707612009-11-21 00:23:37 -08001484 if (dmar_table_init_ret && !x2apic_supported())
1485 return;
Gleb Natapovce69a782009-07-20 15:24:17 +03001486
Suresh Siddha31dce142011-05-18 16:31:33 -07001487 ret = save_ioapic_entries();
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001488 if (ret) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001489 pr_info("Saving IO-APIC state failed: %d\n", ret);
Gleb Natapovce69a782009-07-20 15:24:17 +03001490 goto out;
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001491 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001492
Suresh Siddha05c3dc22009-03-16 17:05:03 -07001493 local_irq_save(flags);
Jacob Panb81bb372009-11-09 11:27:04 -08001494 legacy_pic->mask_all();
Suresh Siddha31dce142011-05-18 16:31:33 -07001495 mask_ioapic_entries();
Suresh Siddha05c3dc22009-03-16 17:05:03 -07001496
Yinghai Lub7f42ab2009-08-17 11:19:40 -07001497 if (dmar_table_init_ret)
Suresh Siddha41750d32011-08-23 17:05:18 -07001498 ret = -1;
Yinghai Lub7f42ab2009-08-17 11:19:40 -07001499 else
1500 ret = enable_IR();
1501
Suresh Siddha41750d32011-08-23 17:05:18 -07001502 if (ret < 0) {
Gleb Natapovce69a782009-07-20 15:24:17 +03001503 /* IR is required if there is APIC ID > 255 even when running
1504 * under KVM
1505 */
Sheng Yang2904ed82010-12-21 14:18:48 +08001506 if (max_physical_apicid > 255 ||
1507 !hypervisor_x2apic_available())
Gleb Natapovce69a782009-07-20 15:24:17 +03001508 goto nox2apic;
1509 /*
1510 * without IR all CPUs can be addressed by IOAPIC/MSI
1511 * only in physical mode
1512 */
1513 x2apic_force_phys();
1514 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001515
Suresh Siddha41750d32011-08-23 17:05:18 -07001516 if (ret == IRQ_REMAP_XAPIC_MODE)
1517 goto nox2apic;
1518
Gleb Natapovce69a782009-07-20 15:24:17 +03001519 x2apic_enabled = 1;
Weidong Han93758232009-04-17 16:42:14 +08001520
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001521 if (x2apic_supported() && !x2apic_mode) {
1522 x2apic_mode = 1;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001523 enable_x2apic();
Weidong Han93758232009-04-17 16:42:14 +08001524 pr_info("Enabled x2apic\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001525 }
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001526
Gleb Natapovce69a782009-07-20 15:24:17 +03001527nox2apic:
Suresh Siddha41750d32011-08-23 17:05:18 -07001528 if (ret < 0) /* IR enabling failed */
Suresh Siddha31dce142011-05-18 16:31:33 -07001529 restore_ioapic_entries();
Jacob Panb81bb372009-11-09 11:27:04 -08001530 legacy_pic->restore_mask();
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001531 local_irq_restore(flags);
1532
Gleb Natapovce69a782009-07-20 15:24:17 +03001533out:
Suresh Siddha41750d32011-08-23 17:05:18 -07001534 if (x2apic_enabled || !x2apic_supported())
Weidong Han93758232009-04-17 16:42:14 +08001535 return;
1536
Weidong Han93758232009-04-17 16:42:14 +08001537 if (x2apic_preenabled)
Gleb Natapovce69a782009-07-20 15:24:17 +03001538 panic("x2apic: enabled by BIOS but kernel init failed.");
Suresh Siddha41750d32011-08-23 17:05:18 -07001539 else if (ret == IRQ_REMAP_XAPIC_MODE)
1540 pr_info("x2apic not enabled, IRQ remapping is in xapic mode\n");
1541 else if (ret < 0)
1542 pr_info("x2apic not enabled, IRQ remapping init failed\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001543}
Weidong Han93758232009-04-17 16:42:14 +08001544
Yinghai Lube7a6562008-08-24 02:01:51 -07001545#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001546/*
1547 * Detect and enable local APICs on non-SMP boards.
1548 * Original code written by Keir Fraser.
1549 * On AMD64 we trust the BIOS - if it says no APIC it is likely
1550 * not correctly set up (usually the APIC timer won't work etc.)
1551 */
1552static int __init detect_init_APIC(void)
1553{
1554 if (!cpu_has_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001555 pr_info("No local APIC present\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001556 return -1;
1557 }
1558
1559 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001560 return 0;
1561}
Yinghai Lube7a6562008-08-24 02:01:51 -07001562#else
Thomas Gleixner5a7ae782010-10-19 10:46:28 -07001563
Henrik Kretzschmar25874a22011-03-11 08:02:36 +01001564static int __init apic_verify(void)
Thomas Gleixner5a7ae782010-10-19 10:46:28 -07001565{
1566 u32 features, h, l;
1567
1568 /*
1569 * The APIC feature bit should now be enabled
1570 * in `cpuid'
1571 */
1572 features = cpuid_edx(1);
1573 if (!(features & (1 << X86_FEATURE_APIC))) {
1574 pr_warning("Could not enable APIC!\n");
1575 return -1;
1576 }
1577 set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1578 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1579
1580 /* The BIOS may have set up the APIC at some other address */
1581 rdmsr(MSR_IA32_APICBASE, l, h);
1582 if (l & MSR_IA32_APICBASE_ENABLE)
1583 mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
1584
1585 pr_info("Found and enabled local APIC!\n");
1586 return 0;
1587}
1588
Henrik Kretzschmar25874a22011-03-11 08:02:36 +01001589int __init apic_force_enable(unsigned long addr)
Thomas Gleixner5a7ae782010-10-19 10:46:28 -07001590{
1591 u32 h, l;
1592
1593 if (disable_apic)
1594 return -1;
1595
1596 /*
1597 * Some BIOSes disable the local APIC in the APIC_BASE
1598 * MSR. This can only be done in software for Intel P6 or later
1599 * and AMD K7 (Model > 1) or later.
1600 */
1601 rdmsr(MSR_IA32_APICBASE, l, h);
1602 if (!(l & MSR_IA32_APICBASE_ENABLE)) {
1603 pr_info("Local APIC disabled by BIOS -- reenabling.\n");
1604 l &= ~MSR_IA32_APICBASE_BASE;
Thomas Gleixnera906fda2011-02-25 16:09:31 +01001605 l |= MSR_IA32_APICBASE_ENABLE | addr;
Thomas Gleixner5a7ae782010-10-19 10:46:28 -07001606 wrmsr(MSR_IA32_APICBASE, l, h);
1607 enabled_via_apicbase = 1;
1608 }
1609 return apic_verify();
1610}
1611
Yinghai Lube7a6562008-08-24 02:01:51 -07001612/*
1613 * Detect and initialize APIC
1614 */
1615static int __init detect_init_APIC(void)
1616{
Yinghai Lube7a6562008-08-24 02:01:51 -07001617 /* Disabled by kernel option? */
1618 if (disable_apic)
1619 return -1;
1620
1621 switch (boot_cpu_data.x86_vendor) {
1622 case X86_VENDOR_AMD:
1623 if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
Borislav Petkov85877062009-02-03 16:24:22 +01001624 (boot_cpu_data.x86 >= 15))
Yinghai Lube7a6562008-08-24 02:01:51 -07001625 break;
1626 goto no_apic;
1627 case X86_VENDOR_INTEL:
1628 if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
1629 (boot_cpu_data.x86 == 5 && cpu_has_apic))
1630 break;
1631 goto no_apic;
1632 default:
1633 goto no_apic;
1634 }
1635
1636 if (!cpu_has_apic) {
1637 /*
1638 * Over-ride BIOS and try to enable the local APIC only if
1639 * "lapic" specified.
1640 */
1641 if (!force_enable_local_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001642 pr_info("Local APIC disabled by BIOS -- "
1643 "you can enable it with \"lapic\"\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001644 return -1;
1645 }
Thomas Gleixnera906fda2011-02-25 16:09:31 +01001646 if (apic_force_enable(APIC_DEFAULT_PHYS_BASE))
Thomas Gleixner5a7ae782010-10-19 10:46:28 -07001647 return -1;
1648 } else {
1649 if (apic_verify())
1650 return -1;
Yinghai Lube7a6562008-08-24 02:01:51 -07001651 }
Yinghai Lube7a6562008-08-24 02:01:51 -07001652
1653 apic_pm_activate();
1654
1655 return 0;
1656
1657no_apic:
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001658 pr_info("No local APIC present or hardware disabled\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001659 return -1;
1660}
1661#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001662
1663/**
1664 * init_apic_mappings - initialize APIC mappings
1665 */
1666void __init init_apic_mappings(void)
1667{
Yinghai Lu4401da62009-05-02 10:40:57 -07001668 unsigned int new_apicid;
1669
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001670 if (x2apic_mode) {
Yinghai Lu4c9961d2008-07-11 18:44:16 -07001671 boot_cpu_physical_apicid = read_apic_id();
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001672 return;
1673 }
1674
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001675 /* If no local APIC can be found return early */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001676 if (!smp_found_config && detect_init_APIC()) {
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001677 /* lets NOP'ify apic operations */
Cyrill Gorcunovcec6be62009-05-11 17:41:40 +04001678 pr_info("APIC: disable apic facility\n");
1679 apic_disable();
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001680 } else {
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001681 apic_phys = mp_lapic_addr;
1682
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001683 /*
1684 * acpi lapic path already maps that address in
1685 * acpi_register_lapic_address()
1686 */
Eric W. Biederman5989cd62010-08-04 13:30:27 -07001687 if (!acpi_lapic && !smp_found_config)
Yinghai Lu326a2e62010-12-07 00:55:38 -08001688 register_lapic_address(apic_phys);
Cyrill Gorcunovcec6be62009-05-11 17:41:40 +04001689 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001690
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001691 /*
1692 * Fetch the APIC ID of the BSP in case we have a
1693 * default configuration (or the MP table is broken).
1694 */
Yinghai Lu4401da62009-05-02 10:40:57 -07001695 new_apicid = read_apic_id();
1696 if (boot_cpu_physical_apicid != new_apicid) {
1697 boot_cpu_physical_apicid = new_apicid;
Cyrill Gorcunov103428e2009-06-07 16:48:40 +04001698 /*
1699 * yeah -- we lie about apic_version
1700 * in case if apic was disabled via boot option
1701 * but it's not a problem for SMP compiled kernel
1702 * since smp_sanity_check is prepared for such a case
1703 * and disable smp mode
1704 */
Yinghai Lu4401da62009-05-02 10:40:57 -07001705 apic_version[new_apicid] =
1706 GET_APIC_VERSION(apic_read(APIC_LVR));
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +04001707 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001708}
1709
Yinghai Luc0104d32010-12-07 00:55:17 -08001710void __init register_lapic_address(unsigned long address)
1711{
1712 mp_lapic_addr = address;
1713
Yinghai Lu04501932010-12-07 00:55:56 -08001714 if (!x2apic_mode) {
1715 set_fixmap_nocache(FIX_APIC_BASE, address);
1716 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
1717 APIC_BASE, mp_lapic_addr);
1718 }
Yinghai Luc0104d32010-12-07 00:55:17 -08001719 if (boot_cpu_physical_apicid == -1U) {
1720 boot_cpu_physical_apicid = read_apic_id();
1721 apic_version[boot_cpu_physical_apicid] =
1722 GET_APIC_VERSION(apic_read(APIC_LVR));
1723 }
1724}
1725
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001726/*
1727 * This initializes the IO-APIC and APIC hardware if this is
1728 * a UP kernel.
1729 */
Yinghai Lu56d91f12010-12-16 19:09:24 -08001730int apic_version[MAX_LOCAL_APIC];
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001731
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001732int __init APIC_init_uniprocessor(void)
1733{
1734 if (disable_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001735 pr_info("Apic disabled\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001736 return -1;
1737 }
Jan Beulichf1182632009-01-14 12:27:35 +00001738#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001739 if (!cpu_has_apic) {
1740 disable_apic = 1;
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001741 pr_info("Apic disabled by BIOS\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001742 return -1;
1743 }
Yinghai Lufa2bd352008-08-24 02:01:50 -07001744#else
1745 if (!smp_found_config && !cpu_has_apic)
1746 return -1;
1747
1748 /*
1749 * Complain if the BIOS pretends there is one.
1750 */
1751 if (!cpu_has_apic &&
1752 APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001753 pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
1754 boot_cpu_physical_apicid);
Yinghai Lufa2bd352008-08-24 02:01:50 -07001755 return -1;
1756 }
1757#endif
1758
Ingo Molnar72ce0162009-01-28 06:50:47 +01001759 default_setup_apic_routing();
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001760
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001761 verify_local_APIC();
Glauber Costab5841762008-05-28 13:38:28 -03001762 connect_bsp_APIC();
1763
Yinghai Lufa2bd352008-08-24 02:01:50 -07001764#ifdef CONFIG_X86_64
Glauber de Oliveira Costac70dcb72008-03-19 14:25:58 -03001765 apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
Yinghai Lufa2bd352008-08-24 02:01:50 -07001766#else
1767 /*
1768 * Hack: In case of kdump, after a crash, kernel might be booting
1769 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
1770 * might be zero if read from MP tables. Get it from LAPIC.
1771 */
1772# ifdef CONFIG_CRASH_DUMP
1773 boot_cpu_physical_apicid = read_apic_id();
1774# endif
1775#endif
1776 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001777 setup_local_APIC();
1778
Yinghai Lu88d0f552009-02-14 23:57:28 -08001779#ifdef CONFIG_X86_IO_APIC
Andi Kleen739f33b2008-01-30 13:30:40 +01001780 /*
1781 * Now enable IO-APICs, actually call clear_IO_APIC
Yinghai Lu98c061b2009-02-16 00:00:50 -08001782 * We need clear_IO_APIC before enabling error vector
Andi Kleen739f33b2008-01-30 13:30:40 +01001783 */
1784 if (!skip_ioapic_setup && nr_ioapics)
1785 enable_IO_APIC();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001786#endif
Andi Kleen739f33b2008-01-30 13:30:40 +01001787
Jan Beulich2fb270f2011-02-09 08:21:02 +00001788 bsp_end_local_APIC_setup();
Andi Kleen739f33b2008-01-30 13:30:40 +01001789
Yinghai Lufa2bd352008-08-24 02:01:50 -07001790#ifdef CONFIG_X86_IO_APIC
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001791 if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
1792 setup_IO_APIC();
Yinghai Lu98c061b2009-02-16 00:00:50 -08001793 else {
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001794 nr_ioapics = 0;
Yinghai Lu98c061b2009-02-16 00:00:50 -08001795 }
Yinghai Lufa2bd352008-08-24 02:01:50 -07001796#endif
1797
Thomas Gleixner736deca2009-08-19 12:35:53 +02001798 x86_init.timers.setup_percpu_clockev();
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001799 return 0;
1800}
1801
1802/*
1803 * Local APIC interrupts
1804 */
1805
1806/*
1807 * This interrupt should _never_ happen with our APIC/SMP architecture
1808 */
Yinghai Ludc1528d2008-08-24 02:01:53 -07001809void smp_spurious_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001810{
Yinghai Ludc1528d2008-08-24 02:01:53 -07001811 u32 v;
1812
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001813 exit_idle();
1814 irq_enter();
1815 /*
1816 * Check if this really is a spurious interrupt and ACK it
1817 * if it is a vectored one. Just in case...
1818 * Spurious interrupts should not be ACKed.
1819 */
1820 v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
1821 if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
1822 ack_APIC_irq();
1823
Hiroshi Shimamoto915b0d02008-12-08 19:19:26 -08001824 inc_irq_stat(irq_spurious_count);
1825
Yinghai Ludc1528d2008-08-24 02:01:53 -07001826 /* see sw-dev-man vol 3, chapter 7.4.13.5 */
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001827 pr_info("spurious APIC interrupt on CPU#%d, "
1828 "should never happen.\n", smp_processor_id());
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001829 irq_exit();
1830}
1831
1832/*
1833 * This interrupt should never happen with our APIC/SMP architecture
1834 */
Yinghai Ludc1528d2008-08-24 02:01:53 -07001835void smp_error_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001836{
Youquan Song2b398bd2011-04-14 14:36:08 +08001837 u32 v0, v1;
1838 u32 i = 0;
1839 static const char * const error_interrupt_reason[] = {
1840 "Send CS error", /* APIC Error Bit 0 */
1841 "Receive CS error", /* APIC Error Bit 1 */
1842 "Send accept error", /* APIC Error Bit 2 */
1843 "Receive accept error", /* APIC Error Bit 3 */
1844 "Redirectable IPI", /* APIC Error Bit 4 */
1845 "Send illegal vector", /* APIC Error Bit 5 */
1846 "Received illegal vector", /* APIC Error Bit 6 */
1847 "Illegal register address", /* APIC Error Bit 7 */
1848 };
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001849
1850 exit_idle();
1851 irq_enter();
1852 /* First tickle the hardware, only then report what went on. -- REW */
Youquan Song2b398bd2011-04-14 14:36:08 +08001853 v0 = apic_read(APIC_ESR);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001854 apic_write(APIC_ESR, 0);
1855 v1 = apic_read(APIC_ESR);
1856 ack_APIC_irq();
1857 atomic_inc(&irq_err_count);
1858
Youquan Song2b398bd2011-04-14 14:36:08 +08001859 apic_printk(APIC_DEBUG, KERN_DEBUG "APIC error on CPU%d: %02x(%02x)",
1860 smp_processor_id(), v0 , v1);
1861
1862 v1 = v1 & 0xff;
1863 while (v1) {
1864 if (v1 & 0x1)
1865 apic_printk(APIC_DEBUG, KERN_CONT " : %s", error_interrupt_reason[i]);
1866 i++;
1867 v1 >>= 1;
1868 };
1869
1870 apic_printk(APIC_DEBUG, KERN_CONT "\n");
1871
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001872 irq_exit();
1873}
1874
Glauber Costab5841762008-05-28 13:38:28 -03001875/**
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001876 * connect_bsp_APIC - attach the APIC to the interrupt system
1877 */
Glauber Costab5841762008-05-28 13:38:28 -03001878void __init connect_bsp_APIC(void)
1879{
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001880#ifdef CONFIG_X86_32
1881 if (pic_mode) {
1882 /*
1883 * Do not trust the local APIC being empty at bootup.
1884 */
1885 clear_local_APIC();
1886 /*
1887 * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
1888 * local APIC to INT and NMI lines.
1889 */
1890 apic_printk(APIC_VERBOSE, "leaving PIC mode, "
1891 "enabling APIC mode.\n");
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +04001892 imcr_pic_to_apic();
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001893 }
1894#endif
Ingo Molnar49040332009-01-28 12:43:18 +01001895 if (apic->enable_apic_mode)
1896 apic->enable_apic_mode();
Glauber Costab5841762008-05-28 13:38:28 -03001897}
1898
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04001899/**
1900 * disconnect_bsp_APIC - detach the APIC from the interrupt system
1901 * @virt_wire_setup: indicates, whether virtual wire mode is selected
1902 *
1903 * Virtual wire mode is necessary to deliver legacy interrupts even when the
1904 * APIC is disabled.
1905 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001906void disconnect_bsp_APIC(int virt_wire_setup)
1907{
Cyrill Gorcunov1b4ee4e2008-08-18 23:12:33 +04001908 unsigned int value;
1909
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001910#ifdef CONFIG_X86_32
1911 if (pic_mode) {
1912 /*
1913 * Put the board back into PIC mode (has an effect only on
1914 * certain older boards). Note that APIC interrupts, including
1915 * IPIs, won't work beyond this point! The only exception are
1916 * INIT IPIs.
1917 */
1918 apic_printk(APIC_VERBOSE, "disabling APIC mode, "
1919 "entering PIC mode.\n");
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +04001920 imcr_apic_to_pic();
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001921 return;
1922 }
1923#endif
1924
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001925 /* Go back to Virtual Wire compatibility mode */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001926
1927 /* For the spurious interrupt use vector F, and enable it */
1928 value = apic_read(APIC_SPIV);
1929 value &= ~APIC_VECTOR_MASK;
1930 value |= APIC_SPIV_APIC_ENABLED;
1931 value |= 0xf;
1932 apic_write(APIC_SPIV, value);
1933
1934 if (!virt_wire_setup) {
1935 /*
1936 * For LVT0 make it edge triggered, active high,
1937 * external and enabled
1938 */
1939 value = apic_read(APIC_LVT0);
1940 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1941 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1942 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1943 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1944 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
1945 apic_write(APIC_LVT0, value);
1946 } else {
1947 /* Disable LVT0 */
1948 apic_write(APIC_LVT0, APIC_LVT_MASKED);
1949 }
1950
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001951 /*
1952 * For LVT1 make it edge triggered, active high,
1953 * nmi and enabled
1954 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001955 value = apic_read(APIC_LVT1);
1956 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1957 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1958 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1959 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1960 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
1961 apic_write(APIC_LVT1, value);
1962}
1963
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001964void __cpuinit generic_processor_info(int apicid, int version)
1965{
Vivek Goyal14cb6dc2011-07-08 13:19:26 -04001966 int cpu, max = nr_cpu_ids;
1967 bool boot_cpu_detected = physid_isset(boot_cpu_physical_apicid,
1968 phys_cpu_present_map);
1969
1970 /*
1971 * If boot cpu has not been detected yet, then only allow upto
1972 * nr_cpu_ids - 1 processors and keep one slot free for boot cpu
1973 */
1974 if (!boot_cpu_detected && num_processors >= nr_cpu_ids - 1 &&
1975 apicid != boot_cpu_physical_apicid) {
1976 int thiscpu = max + disabled_cpus - 1;
1977
1978 pr_warning(
1979 "ACPI: NR_CPUS/possible_cpus limit of %i almost"
1980 " reached. Keeping one slot for boot cpu."
1981 " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
1982
1983 disabled_cpus++;
1984 return;
1985 }
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001986
Mike Travis3b11ce72008-12-17 15:21:39 -08001987 if (num_processors >= nr_cpu_ids) {
Mike Travis3b11ce72008-12-17 15:21:39 -08001988 int thiscpu = max + disabled_cpus;
1989
1990 pr_warning(
1991 "ACPI: NR_CPUS/possible_cpus limit of %i reached."
1992 " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
1993
1994 disabled_cpus++;
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001995 return;
1996 }
1997
1998 num_processors++;
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001999 if (apicid == boot_cpu_physical_apicid) {
2000 /*
2001 * x86_bios_cpu_apicid is required to have processors listed
2002 * in same order as logical cpu numbers. Hence the first
2003 * entry is BSP, and so on.
Yinghai Lue5fea862011-02-08 23:22:17 -08002004 * boot_cpu_init() already hold bit 0 in cpu_present_mask
2005 * for BSP.
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03002006 */
2007 cpu = 0;
Yinghai Lue5fea862011-02-08 23:22:17 -08002008 } else
2009 cpu = cpumask_next_zero(-1, cpu_present_mask);
2010
2011 /*
2012 * Validate version
2013 */
2014 if (version == 0x0) {
2015 pr_warning("BIOS bug: APIC version is 0 for CPU %d/0x%x, fixing up to 0x10\n",
2016 cpu, apicid);
2017 version = 0x10;
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03002018 }
Yinghai Lue5fea862011-02-08 23:22:17 -08002019 apic_version[apicid] = version;
2020
2021 if (version != apic_version[boot_cpu_physical_apicid]) {
2022 pr_warning("BIOS bug: APIC version mismatch, boot CPU: %x, CPU %d: version %x\n",
2023 apic_version[boot_cpu_physical_apicid], cpu, version);
2024 }
2025
2026 physid_set(apicid, phys_cpu_present_map);
Yinghai Lue0da3362008-06-08 18:29:22 -07002027 if (apicid > max_physical_apicid)
2028 max_physical_apicid = apicid;
2029
Ingo Molnar3e5095d2009-01-27 17:07:08 +01002030#if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
Tejun Heof10fcd42009-01-13 20:41:34 +09002031 early_per_cpu(x86_cpu_to_apicid, cpu) = apicid;
2032 early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04002033#endif
Tejun Heoacb8bc02011-01-23 14:37:33 +01002034#ifdef CONFIG_X86_32
2035 early_per_cpu(x86_cpu_to_logical_apicid, cpu) =
2036 apic->x86_32_early_logical_apicid(cpu);
2037#endif
Mike Travis1de88cd2008-12-16 17:34:02 -08002038 set_cpu_possible(cpu, true);
2039 set_cpu_present(cpu, true);
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03002040}
2041
Suresh Siddha0c81c742008-07-10 11:16:48 -07002042int hard_smp_processor_id(void)
2043{
2044 return read_apic_id();
2045}
Ingo Molnar1dcdd3d2009-01-28 17:55:37 +01002046
2047void default_init_apic_ldr(void)
2048{
2049 unsigned long val;
2050
2051 apic_write(APIC_DFR, APIC_DFR_VALUE);
2052 val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
2053 val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
2054 apic_write(APIC_LDR, val);
2055}
2056
Thomas Gleixner0e078e22008-01-30 13:30:20 +01002057/*
2058 * Power management
2059 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002060#ifdef CONFIG_PM
2061
2062static struct {
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04002063 /*
2064 * 'active' is true if the local APIC was enabled by us and
2065 * not the BIOS; this signifies that we are also responsible
2066 * for disabling it before entering apm/acpi suspend
2067 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002068 int active;
2069 /* r/w apic fields */
2070 unsigned int apic_id;
2071 unsigned int apic_taskpri;
2072 unsigned int apic_ldr;
2073 unsigned int apic_dfr;
2074 unsigned int apic_spiv;
2075 unsigned int apic_lvtt;
2076 unsigned int apic_lvtpc;
2077 unsigned int apic_lvt0;
2078 unsigned int apic_lvt1;
2079 unsigned int apic_lvterr;
2080 unsigned int apic_tmict;
2081 unsigned int apic_tdcr;
2082 unsigned int apic_thmr;
2083} apic_pm_state;
2084
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01002085static int lapic_suspend(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002086{
2087 unsigned long flags;
Karsten Wiesef990fff2006-12-07 02:14:11 +01002088 int maxlvt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002089
2090 if (!apic_pm_state.active)
2091 return 0;
2092
Thomas Gleixner37e650c2008-01-30 13:30:14 +01002093 maxlvt = lapic_get_maxlvt();
Karsten Wiesef990fff2006-12-07 02:14:11 +01002094
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07002095 apic_pm_state.apic_id = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002096 apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
2097 apic_pm_state.apic_ldr = apic_read(APIC_LDR);
2098 apic_pm_state.apic_dfr = apic_read(APIC_DFR);
2099 apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
2100 apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
Karsten Wiesef990fff2006-12-07 02:14:11 +01002101 if (maxlvt >= 4)
2102 apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002103 apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
2104 apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
2105 apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
2106 apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
2107 apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
Andi Kleen4efc0672009-04-28 19:07:31 +02002108#ifdef CONFIG_X86_THERMAL_VECTOR
Karsten Wiesef990fff2006-12-07 02:14:11 +01002109 if (maxlvt >= 5)
2110 apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
2111#endif
Cyrill Gorcunov24968cf2008-08-16 23:21:52 +04002112
Fernando Luis Vázquez Cao2b94ab22006-09-26 10:52:33 +02002113 local_irq_save(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002114 disable_local_APIC();
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002115
Fenghua Yub24696b2009-03-27 14:22:44 -07002116 if (intr_remapping_enabled)
2117 disable_intr_remapping();
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002118
Linus Torvalds1da177e2005-04-16 15:20:36 -07002119 local_irq_restore(flags);
2120 return 0;
2121}
2122
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01002123static void lapic_resume(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002124{
2125 unsigned int l, h;
2126 unsigned long flags;
Suresh Siddha31dce142011-05-18 16:31:33 -07002127 int maxlvt;
Fenghua Yub24696b2009-03-27 14:22:44 -07002128
Linus Torvalds1da177e2005-04-16 15:20:36 -07002129 if (!apic_pm_state.active)
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01002130 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002131
Fenghua Yub24696b2009-03-27 14:22:44 -07002132 local_irq_save(flags);
Weidong Han9a2755c2009-04-17 16:42:16 +08002133 if (intr_remapping_enabled) {
Suresh Siddha31dce142011-05-18 16:31:33 -07002134 /*
2135 * IO-APIC and PIC have their own resume routines.
2136 * We just mask them here to make sure the interrupt
2137 * subsystem is completely quiet while we enable x2apic
2138 * and interrupt-remapping.
2139 */
2140 mask_ioapic_entries();
Jacob Panb81bb372009-11-09 11:27:04 -08002141 legacy_pic->mask_all();
Fenghua Yub24696b2009-03-27 14:22:44 -07002142 }
Karsten Wiesef990fff2006-12-07 02:14:11 +01002143
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002144 if (x2apic_mode)
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002145 enable_x2apic();
Suresh Siddhacf6567f2009-03-16 17:05:00 -07002146 else {
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002147 /*
2148 * Make sure the APICBASE points to the right address
2149 *
2150 * FIXME! This will be wrong if we ever support suspend on
2151 * SMP! We'll need to do this as part of the CPU restore!
2152 */
Suresh Siddha6e1cb382008-07-10 11:16:58 -07002153 rdmsr(MSR_IA32_APICBASE, l, h);
2154 l &= ~MSR_IA32_APICBASE_BASE;
2155 l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
2156 wrmsr(MSR_IA32_APICBASE, l, h);
Yinghai Lud5e629a2008-08-17 21:12:27 -07002157 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07002158
Fenghua Yub24696b2009-03-27 14:22:44 -07002159 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002160 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
2161 apic_write(APIC_ID, apic_pm_state.apic_id);
2162 apic_write(APIC_DFR, apic_pm_state.apic_dfr);
2163 apic_write(APIC_LDR, apic_pm_state.apic_ldr);
2164 apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
2165 apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
2166 apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
2167 apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002168#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
Karsten Wiesef990fff2006-12-07 02:14:11 +01002169 if (maxlvt >= 5)
2170 apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
2171#endif
2172 if (maxlvt >= 4)
2173 apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002174 apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
2175 apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
2176 apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
2177 apic_write(APIC_ESR, 0);
2178 apic_read(APIC_ESR);
2179 apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
2180 apic_write(APIC_ESR, 0);
2181 apic_read(APIC_ESR);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002182
Suresh Siddha31dce142011-05-18 16:31:33 -07002183 if (intr_remapping_enabled)
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002184 reenable_intr_remapping(x2apic_mode);
Suresh Siddha31dce142011-05-18 16:31:33 -07002185
Linus Torvalds1da177e2005-04-16 15:20:36 -07002186 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002187}
2188
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04002189/*
2190 * This device has no shutdown method - fully functioning local APICs
2191 * are needed on every CPU up until machine_halt/restart/poweroff.
2192 */
2193
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01002194static struct syscore_ops lapic_syscore_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002195 .resume = lapic_resume,
2196 .suspend = lapic_suspend,
2197};
2198
Ashok Raje6982c62005-06-25 14:54:58 -07002199static void __cpuinit apic_pm_activate(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002200{
2201 apic_pm_state.active = 1;
2202}
2203
2204static int __init init_lapic_sysfs(void)
2205{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002206 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01002207 if (cpu_has_apic)
2208 register_syscore_ops(&lapic_syscore_ops);
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002209
Rafael J. Wysockif3c6ea12011-03-23 22:15:54 +01002210 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002211}
Fenghua Yub24696b2009-03-27 14:22:44 -07002212
2213/* local apic needs to resume before other devices access its registers. */
2214core_initcall(init_lapic_sysfs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002215
2216#else /* CONFIG_PM */
2217
2218static void apic_pm_activate(void) { }
2219
2220#endif /* CONFIG_PM */
2221
Yinghai Luf28c0ae2008-08-24 02:01:49 -07002222#ifdef CONFIG_X86_64
Yinghai Lue0e42142009-04-26 23:39:38 -07002223
2224static int __cpuinit apic_cluster_num(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002225{
2226 int i, clusters, zeros;
2227 unsigned id;
Yinghai Lu322850a2008-02-23 21:48:42 -08002228 u16 *bios_cpu_apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002229 DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
2230
Mike Travis23ca4bb2008-05-12 21:21:12 +02002231 bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
Suresh Siddha376ec332005-05-16 21:53:32 -07002232 bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002233
Mike Travis168ef542008-12-16 17:34:01 -08002234 for (i = 0; i < nr_cpu_ids; i++) {
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002235 /* are we being called early in kernel startup? */
Mike Travis693e3c52008-01-30 13:33:14 +01002236 if (bios_cpu_apicid) {
2237 id = bios_cpu_apicid[i];
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +05302238 } else if (i < nr_cpu_ids) {
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002239 if (cpu_present(i))
2240 id = per_cpu(x86_bios_cpu_apicid, i);
2241 else
2242 continue;
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +05302243 } else
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002244 break;
2245
Linus Torvalds1da177e2005-04-16 15:20:36 -07002246 if (id != BAD_APICID)
2247 __set_bit(APIC_CLUSTERID(id), clustermap);
2248 }
2249
2250 /* Problem: Partially populated chassis may not have CPUs in some of
2251 * the APIC clusters they have been allocated. Only present CPUs have
travis@sgi.com602a54a2008-01-30 13:33:21 +01002252 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
2253 * Since clusters are allocated sequentially, count zeros only if
2254 * they are bounded by ones.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002255 */
2256 clusters = 0;
2257 zeros = 0;
2258 for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
2259 if (test_bit(i, clustermap)) {
2260 clusters += 1 + zeros;
2261 zeros = 0;
2262 } else
2263 ++zeros;
2264 }
2265
Yinghai Lue0e42142009-04-26 23:39:38 -07002266 return clusters;
2267}
2268
2269static int __cpuinitdata multi_checked;
2270static int __cpuinitdata multi;
2271
2272static int __cpuinit set_multi(const struct dmi_system_id *d)
2273{
2274 if (multi)
2275 return 0;
Cyrill Gorcunov6f0aced2009-05-01 23:54:25 +04002276 pr_info("APIC: %s detected, Multi Chassis\n", d->ident);
Yinghai Lue0e42142009-04-26 23:39:38 -07002277 multi = 1;
2278 return 0;
2279}
2280
2281static const __cpuinitconst struct dmi_system_id multi_dmi_table[] = {
2282 {
2283 .callback = set_multi,
2284 .ident = "IBM System Summit2",
2285 .matches = {
2286 DMI_MATCH(DMI_SYS_VENDOR, "IBM"),
2287 DMI_MATCH(DMI_PRODUCT_NAME, "Summit2"),
2288 },
2289 },
2290 {}
2291};
2292
2293static void __cpuinit dmi_check_multi(void)
2294{
2295 if (multi_checked)
2296 return;
2297
2298 dmi_check_system(multi_dmi_table);
2299 multi_checked = 1;
2300}
2301
2302/*
2303 * apic_is_clustered_box() -- Check if we can expect good TSC
2304 *
2305 * Thus far, the major user of this is IBM's Summit2 series:
2306 * Clustered boxes may have unsynced TSC problems if they are
2307 * multi-chassis.
2308 * Use DMI to check them
2309 */
2310__cpuinit int apic_is_clustered_box(void)
2311{
2312 dmi_check_multi();
2313 if (multi)
Ravikiran G Thirumalai1cb68482008-03-20 00:45:08 -07002314 return 1;
2315
Yinghai Lue0e42142009-04-26 23:39:38 -07002316 if (!is_vsmp_box())
2317 return 0;
2318
Linus Torvalds1da177e2005-04-16 15:20:36 -07002319 /*
Yinghai Lue0e42142009-04-26 23:39:38 -07002320 * ScaleMP vSMPowered boxes have one cluster per board and TSCs are
2321 * not guaranteed to be synced between boards
Linus Torvalds1da177e2005-04-16 15:20:36 -07002322 */
Yinghai Lue0e42142009-04-26 23:39:38 -07002323 if (apic_cluster_num() > 1)
2324 return 1;
2325
2326 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002327}
Yinghai Luf28c0ae2008-08-24 02:01:49 -07002328#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002329
2330/*
Thomas Gleixner0e078e22008-01-30 13:30:20 +01002331 * APIC command line parameters
Linus Torvalds1da177e2005-04-16 15:20:36 -07002332 */
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002333static int __init setup_disableapic(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002334{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002335 disable_apic = 1;
Yinghai Lu9175fc02008-07-21 01:38:14 -07002336 setup_clear_cpu_cap(X86_FEATURE_APIC);
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002337 return 0;
2338}
2339early_param("disableapic", setup_disableapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002340
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002341/* same as disableapic, for compatibility */
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002342static int __init setup_nolapic(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002343{
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002344 return setup_disableapic(arg);
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002345}
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002346early_param("nolapic", setup_nolapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002347
Linus Torvalds2e7c2832007-03-23 11:32:31 -07002348static int __init parse_lapic_timer_c2_ok(char *arg)
2349{
2350 local_apic_timer_c2_ok = 1;
2351 return 0;
2352}
2353early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
2354
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002355static int __init parse_disable_apic_timer(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002356{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002357 disable_apic_timer = 1;
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002358 return 0;
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002359}
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002360early_param("noapictimer", parse_disable_apic_timer);
2361
2362static int __init parse_nolapic_timer(char *arg)
2363{
2364 disable_apic_timer = 1;
2365 return 0;
2366}
2367early_param("nolapic_timer", parse_nolapic_timer);
Andi Kleen73dea472006-02-03 21:50:50 +01002368
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002369static int __init apic_set_verbosity(char *arg)
2370{
2371 if (!arg) {
2372#ifdef CONFIG_X86_64
2373 skip_ioapic_setup = 0;
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002374 return 0;
2375#endif
2376 return -EINVAL;
2377 }
2378
2379 if (strcmp("debug", arg) == 0)
2380 apic_verbosity = APIC_DEBUG;
2381 else if (strcmp("verbose", arg) == 0)
2382 apic_verbosity = APIC_VERBOSE;
2383 else {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01002384 pr_warning("APIC Verbosity level %s not recognised"
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002385 " use apic=verbose or apic=debug\n", arg);
2386 return -EINVAL;
2387 }
2388
2389 return 0;
2390}
2391early_param("apic", apic_set_verbosity);
2392
Yinghai Lu1e934dd2008-02-22 13:37:26 -08002393static int __init lapic_insert_resource(void)
2394{
2395 if (!apic_phys)
2396 return -1;
2397
2398 /* Put local APIC into the resource map. */
2399 lapic_resource.start = apic_phys;
2400 lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
2401 insert_resource(&iomem_resource, &lapic_resource);
2402
2403 return 0;
2404}
2405
2406/*
2407 * need call insert after e820_reserve_resources()
2408 * that is using request_resource
2409 */
2410late_initcall(lapic_insert_resource);