blob: 596f2224e15ad795f4eca6fb68a00d40353d7394 [file] [log] [blame]
Tony Lindgren92105bb2005-09-07 17:20:26 +01001/*
2 * linux/arch/arm/plat-omap/sram.c
3 *
4 * OMAP SRAM detection and management
5 *
6 * Copyright (C) 2005 Nokia Corporation
7 * Written by Tony Lindgren <tony@atomide.com>
8 *
Santosh Shilimkar44169072009-05-28 14:16:04 -07009 * Copyright (C) 2009 Texas Instruments
10 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
11 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010012 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030016#undef DEBUG
Tony Lindgren92105bb2005-09-07 17:20:26 +010017
Tony Lindgren92105bb2005-09-07 17:20:26 +010018#include <linux/module.h>
19#include <linux/kernel.h>
20#include <linux/init.h>
Russell Kingfced80c2008-09-06 12:10:45 +010021#include <linux/io.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010022
Tony Lindgren53d9cc72006-02-08 22:06:45 +000023#include <asm/tlb.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010024#include <asm/cacheflush.h>
25
Tony Lindgren670c1042006-04-02 17:46:25 +010026#include <asm/mach/map.h>
27
Tony Lindgrence491cf2009-10-20 09:40:47 -070028#include <plat/sram.h>
29#include <plat/board.h>
30#include <plat/cpu.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010031
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -070032#include "sram.h"
Paul Walmsley59fb6592010-12-21 15:30:55 -070033
34/* XXX These "sideways" includes are a sign that something is wrong */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030035#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Paul Walmsley59fb6592010-12-21 15:30:55 -070036# include "../mach-omap2/prm2xxx_3xxx.h"
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030037# include "../mach-omap2/sdrc.h"
38#endif
39
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000040#define OMAP1_SRAM_PA 0x20000000
Jean Pihetb4b36fd2010-12-18 16:44:42 +010041#define OMAP2_SRAM_PUB_PA (OMAP2_SRAM_PA + 0xf800)
Jean Pihetb4b36fd2010-12-18 16:44:42 +010042#define OMAP3_SRAM_PUB_PA (OMAP3_SRAM_PA + 0x8000)
Santosh Shilimkar137d1052011-06-25 18:04:31 -070043#ifdef CONFIG_OMAP4_ERRATA_I688
44#define OMAP4_SRAM_PUB_PA OMAP4_SRAM_PA
45#else
Santosh Shilimkara7c3ae22009-12-11 16:16:35 -080046#define OMAP4_SRAM_PUB_PA (OMAP4_SRAM_PA + 0x4000)
Santosh Shilimkar137d1052011-06-25 18:04:31 -070047#endif
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000048
Vikram Panditaf47d8c62010-09-16 18:19:25 +053049#if defined(CONFIG_ARCH_OMAP2PLUS)
Tony Lindgren670c1042006-04-02 17:46:25 +010050#define SRAM_BOOTLOADER_SZ 0x00
51#else
Tony Lindgren92105bb2005-09-07 17:20:26 +010052#define SRAM_BOOTLOADER_SZ 0x80
Tony Lindgren670c1042006-04-02 17:46:25 +010053#endif
54
Santosh Shilimkar233fd642009-10-19 15:25:31 -070055#define OMAP24XX_VA_REQINFOPERM0 OMAP2_L3_IO_ADDRESS(0x68005048)
56#define OMAP24XX_VA_READPERM0 OMAP2_L3_IO_ADDRESS(0x68005050)
57#define OMAP24XX_VA_WRITEPERM0 OMAP2_L3_IO_ADDRESS(0x68005058)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030058
Santosh Shilimkar233fd642009-10-19 15:25:31 -070059#define OMAP34XX_VA_REQINFOPERM0 OMAP2_L3_IO_ADDRESS(0x68012848)
60#define OMAP34XX_VA_READPERM0 OMAP2_L3_IO_ADDRESS(0x68012850)
61#define OMAP34XX_VA_WRITEPERM0 OMAP2_L3_IO_ADDRESS(0x68012858)
62#define OMAP34XX_VA_ADDR_MATCH2 OMAP2_L3_IO_ADDRESS(0x68012880)
63#define OMAP34XX_VA_SMS_RG_ATT0 OMAP2_L3_IO_ADDRESS(0x6C000048)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030064
Tony Lindgren670c1042006-04-02 17:46:25 +010065#define GP_DEVICE 0x300
Tony Lindgren670c1042006-04-02 17:46:25 +010066
67#define ROUND_DOWN(value,boundary) ((value) & (~((boundary)-1)))
Tony Lindgren92105bb2005-09-07 17:20:26 +010068
Tony Lindgrenc40fae952006-12-07 13:58:10 -080069static unsigned long omap_sram_start;
Tony Lindgrena66cb342011-10-04 13:52:57 -070070static void __iomem *omap_sram_base;
Tony Lindgren92105bb2005-09-07 17:20:26 +010071static unsigned long omap_sram_size;
Tony Lindgrena66cb342011-10-04 13:52:57 -070072static void __iomem *omap_sram_ceil;
Tony Lindgren92105bb2005-09-07 17:20:26 +010073
Imre Deakb7cc6d42007-03-06 03:16:36 -080074/*
75 * Depending on the target RAMFS firewall setup, the public usable amount of
Simon Arlott6cbdc8c2007-05-11 20:40:30 +010076 * SRAM varies. The default accessible size for all device types is 2k. A GP
77 * device allows ARM11 but not other initiators for full size. This
Tony Lindgren670c1042006-04-02 17:46:25 +010078 * functionality seems ok until some nice security API happens.
79 */
80static int is_sram_locked(void)
81{
Vikram Pandita2a277532010-09-16 18:19:24 +053082 if (OMAP2_DEVICE_TYPE_GP == omap_type()) {
Simon Arlott6cbdc8c2007-05-11 20:40:30 +010083 /* RAMFW: R/W access to all initiators for all qualifier sets */
Tony Lindgren670c1042006-04-02 17:46:25 +010084 if (cpu_is_omap242x()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030085 __raw_writel(0xFF, OMAP24XX_VA_REQINFOPERM0); /* all q-vects */
86 __raw_writel(0xCFDE, OMAP24XX_VA_READPERM0); /* all i-read */
87 __raw_writel(0xCFDE, OMAP24XX_VA_WRITEPERM0); /* all i-write */
88 }
Vaibhav Bediab4c0a8a2012-03-05 16:11:01 -080089 if (cpu_is_omap34xx() && !cpu_is_am33xx()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030090 __raw_writel(0xFFFF, OMAP34XX_VA_REQINFOPERM0); /* all q-vects */
91 __raw_writel(0xFFFF, OMAP34XX_VA_READPERM0); /* all i-read */
92 __raw_writel(0xFFFF, OMAP34XX_VA_WRITEPERM0); /* all i-write */
93 __raw_writel(0x0, OMAP34XX_VA_ADDR_MATCH2);
94 __raw_writel(0xFFFFFFFF, OMAP34XX_VA_SMS_RG_ATT0);
Tony Lindgren670c1042006-04-02 17:46:25 +010095 }
96 return 0;
97 } else
98 return 1; /* assume locked with no PPA or security driver */
99}
100
Tony Lindgren92105bb2005-09-07 17:20:26 +0100101/*
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000102 * The amount of SRAM depends on the core type.
Tony Lindgren92105bb2005-09-07 17:20:26 +0100103 * Note that we cannot try to test for SRAM here because writes
104 * to secure SRAM will hang the system. Also the SRAM is not
105 * yet mapped at this point.
106 */
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -0700107static void __init omap_detect_sram(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100108{
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300109 if (cpu_class_is_omap2()) {
Tony Lindgren670c1042006-04-02 17:46:25 +0100110 if (is_sram_locked()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300111 if (cpu_is_omap34xx()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300112 omap_sram_start = OMAP3_SRAM_PUB_PA;
Tero Kristo5b0acc52009-06-23 13:30:23 +0300113 if ((omap_type() == OMAP2_DEVICE_TYPE_EMU) ||
114 (omap_type() == OMAP2_DEVICE_TYPE_SEC)) {
115 omap_sram_size = 0x7000; /* 28K */
116 } else {
117 omap_sram_size = 0x8000; /* 32K */
118 }
Santosh Shilimkara7c3ae22009-12-11 16:16:35 -0800119 } else if (cpu_is_omap44xx()) {
Santosh Shilimkara7c3ae22009-12-11 16:16:35 -0800120 omap_sram_start = OMAP4_SRAM_PUB_PA;
121 omap_sram_size = 0xa000; /* 40K */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300122 } else {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300123 omap_sram_start = OMAP2_SRAM_PUB_PA;
124 omap_sram_size = 0x800; /* 2K */
125 }
Tony Lindgren670c1042006-04-02 17:46:25 +0100126 } else {
Vaibhav Bediab4c0a8a2012-03-05 16:11:01 -0800127 if (cpu_is_am33xx()) {
128 omap_sram_start = AM33XX_SRAM_PA;
129 omap_sram_size = 0x10000; /* 64K */
130 } else if (cpu_is_omap34xx()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300131 omap_sram_start = OMAP3_SRAM_PA;
Tony Lindgren670c1042006-04-02 17:46:25 +0100132 omap_sram_size = 0x10000; /* 64K */
Santosh Shilimkar44169072009-05-28 14:16:04 -0700133 } else if (cpu_is_omap44xx()) {
Santosh Shilimkar44169072009-05-28 14:16:04 -0700134 omap_sram_start = OMAP4_SRAM_PA;
Santosh Shilimkara7c3ae22009-12-11 16:16:35 -0800135 omap_sram_size = 0xe000; /* 56K */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300136 } else {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300137 omap_sram_start = OMAP2_SRAM_PA;
138 if (cpu_is_omap242x())
139 omap_sram_size = 0xa0000; /* 640K */
140 else if (cpu_is_omap243x())
141 omap_sram_size = 0x10000; /* 64K */
142 }
Tony Lindgren670c1042006-04-02 17:46:25 +0100143 }
144 } else {
Tony Lindgrenc40fae952006-12-07 13:58:10 -0800145 omap_sram_start = OMAP1_SRAM_PA;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100146
Zebediah C. McClure557096f2009-03-23 18:07:44 -0700147 if (cpu_is_omap7xx())
Tony Lindgren670c1042006-04-02 17:46:25 +0100148 omap_sram_size = 0x32000; /* 200K */
149 else if (cpu_is_omap15xx())
150 omap_sram_size = 0x30000; /* 192K */
Tony Lindgrenee62e932011-12-08 14:58:38 -0800151 else if (cpu_is_omap1610() || cpu_is_omap1611() ||
152 cpu_is_omap1621() || cpu_is_omap1710())
Tony Lindgren670c1042006-04-02 17:46:25 +0100153 omap_sram_size = 0x4000; /* 16K */
Tony Lindgren670c1042006-04-02 17:46:25 +0100154 else {
Santosh Shilimkar26a510b2011-04-04 14:20:08 +0530155 pr_err("Could not detect SRAM size\n");
Tony Lindgren670c1042006-04-02 17:46:25 +0100156 omap_sram_size = 0x4000;
157 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100158 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100159}
160
Tony Lindgren92105bb2005-09-07 17:20:26 +0100161/*
Tony Lindgrence2deca2006-06-26 16:16:24 -0700162 * Note that we cannot use ioremap for SRAM, as clock init needs SRAM early.
Tony Lindgren92105bb2005-09-07 17:20:26 +0100163 */
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -0700164static void __init omap_map_sram(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100165{
Tony Lindgrena66cb342011-10-04 13:52:57 -0700166 int cached = 1;
Tony Lindgren670c1042006-04-02 17:46:25 +0100167
Tony Lindgren92105bb2005-09-07 17:20:26 +0100168 if (omap_sram_size == 0)
169 return;
170
Santosh Shilimkar137d1052011-06-25 18:04:31 -0700171#ifdef CONFIG_OMAP4_ERRATA_I688
172 omap_sram_start += PAGE_SIZE;
173 omap_sram_size -= SZ_16K;
174#endif
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300175 if (cpu_is_omap34xx()) {
Paul Walmsleyd9295742009-05-12 17:27:09 -0600176 /*
177 * SRAM must be marked as non-cached on OMAP3 since the
178 * CORE DPLL M2 divider change code (in SRAM) runs with the
179 * SDRAM controller disabled, and if it is marked cached,
180 * the ARM may attempt to write cache lines back to SDRAM
181 * which will cause the system to hang.
182 */
Tony Lindgrena66cb342011-10-04 13:52:57 -0700183 cached = 0;
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300184 }
185
Tony Lindgrena66cb342011-10-04 13:52:57 -0700186 omap_sram_start = ROUND_DOWN(omap_sram_start, PAGE_SIZE);
187 omap_sram_base = __arm_ioremap_exec(omap_sram_start, omap_sram_size,
188 cached);
189 if (!omap_sram_base) {
190 pr_err("SRAM: Could not map\n");
191 return;
192 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100193
Tony Lindgrena66cb342011-10-04 13:52:57 -0700194 omap_sram_ceil = omap_sram_base + omap_sram_size;
Tony Lindgren53d9cc72006-02-08 22:06:45 +0000195
196 /*
Tony Lindgren92105bb2005-09-07 17:20:26 +0100197 * Looks like we need to preserve some bootloader code at the
198 * beginning of SRAM for jumping to flash for reboot to work...
199 */
200 memset((void *)omap_sram_base + SRAM_BOOTLOADER_SZ, 0,
201 omap_sram_size - SRAM_BOOTLOADER_SZ);
202}
203
Jean Pihetb6338bd2011-02-02 16:38:06 +0100204/*
205 * Memory allocator for SRAM: calculates the new ceiling address
206 * for pushing a function using the fncpy API.
207 *
208 * Note that fncpy requires the returned address to be aligned
209 * to an 8-byte boundary.
210 */
211void *omap_sram_push_address(unsigned long size)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100212{
Tony Lindgrena66cb342011-10-04 13:52:57 -0700213 unsigned long available, new_ceil = (unsigned long)omap_sram_ceil;
214
215 available = omap_sram_ceil - (omap_sram_base + SRAM_BOOTLOADER_SZ);
216
217 if (size > available) {
Santosh Shilimkar26a510b2011-04-04 14:20:08 +0530218 pr_err("Not enough space in SRAM\n");
Tony Lindgren92105bb2005-09-07 17:20:26 +0100219 return NULL;
220 }
Tony Lindgren670c1042006-04-02 17:46:25 +0100221
Tony Lindgrena66cb342011-10-04 13:52:57 -0700222 new_ceil -= size;
223 new_ceil = ROUND_DOWN(new_ceil, FNCPY_ALIGN);
224 omap_sram_ceil = IOMEM(new_ceil);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100225
226 return (void *)omap_sram_ceil;
227}
228
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000229#ifdef CONFIG_ARCH_OMAP1
230
231static void (*_omap_sram_reprogram_clock)(u32 dpllctl, u32 ckctl);
232
233void omap_sram_reprogram_clock(u32 dpllctl, u32 ckctl)
234{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700235 BUG_ON(!_omap_sram_reprogram_clock);
Janusz Krzysztofikf9e59082011-12-01 22:16:26 +0100236 /* On 730, bit 13 must always be 1 */
237 if (cpu_is_omap7xx())
238 ckctl |= 0x2000;
Russell King020f9702008-12-01 17:40:54 +0000239 _omap_sram_reprogram_clock(dpllctl, ckctl);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000240}
241
Aaro Koskinene6f16822010-11-18 19:59:47 +0200242static int __init omap1_sram_init(void)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000243{
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300244 _omap_sram_reprogram_clock =
245 omap_sram_push(omap1_sram_reprogram_clock,
246 omap1_sram_reprogram_clock_sz);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000247
248 return 0;
249}
250
251#else
252#define omap1_sram_init() do {} while (0)
253#endif
254
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300255#if defined(CONFIG_ARCH_OMAP2)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000256
257static void (*_omap2_sram_ddr_init)(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
258 u32 base_cs, u32 force_unlock);
259
260void omap2_sram_ddr_init(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
261 u32 base_cs, u32 force_unlock)
262{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700263 BUG_ON(!_omap2_sram_ddr_init);
Russell King020f9702008-12-01 17:40:54 +0000264 _omap2_sram_ddr_init(slow_dll_ctrl, fast_dll_ctrl,
265 base_cs, force_unlock);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000266}
267
268static void (*_omap2_sram_reprogram_sdrc)(u32 perf_level, u32 dll_val,
269 u32 mem_type);
270
271void omap2_sram_reprogram_sdrc(u32 perf_level, u32 dll_val, u32 mem_type)
272{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700273 BUG_ON(!_omap2_sram_reprogram_sdrc);
Russell King020f9702008-12-01 17:40:54 +0000274 _omap2_sram_reprogram_sdrc(perf_level, dll_val, mem_type);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000275}
276
277static u32 (*_omap2_set_prcm)(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass);
278
279u32 omap2_set_prcm(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass)
280{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700281 BUG_ON(!_omap2_set_prcm);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000282 return _omap2_set_prcm(dpll_ctrl_val, sdrc_rfr_val, bypass);
283}
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300284#endif
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000285
Tony Lindgren59b479e2011-01-27 16:39:40 -0800286#ifdef CONFIG_SOC_OMAP2420
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -0700287static int __init omap242x_sram_init(void)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000288{
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300289 _omap2_sram_ddr_init = omap_sram_push(omap242x_sram_ddr_init,
290 omap242x_sram_ddr_init_sz);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000291
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300292 _omap2_sram_reprogram_sdrc = omap_sram_push(omap242x_sram_reprogram_sdrc,
293 omap242x_sram_reprogram_sdrc_sz);
294
295 _omap2_set_prcm = omap_sram_push(omap242x_sram_set_prcm,
296 omap242x_sram_set_prcm_sz);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000297
298 return 0;
299}
300#else
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300301static inline int omap242x_sram_init(void)
302{
303 return 0;
304}
305#endif
306
Tony Lindgren59b479e2011-01-27 16:39:40 -0800307#ifdef CONFIG_SOC_OMAP2430
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -0700308static int __init omap243x_sram_init(void)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300309{
310 _omap2_sram_ddr_init = omap_sram_push(omap243x_sram_ddr_init,
311 omap243x_sram_ddr_init_sz);
312
313 _omap2_sram_reprogram_sdrc = omap_sram_push(omap243x_sram_reprogram_sdrc,
314 omap243x_sram_reprogram_sdrc_sz);
315
316 _omap2_set_prcm = omap_sram_push(omap243x_sram_set_prcm,
317 omap243x_sram_set_prcm_sz);
318
319 return 0;
320}
321#else
322static inline int omap243x_sram_init(void)
323{
324 return 0;
325}
326#endif
327
328#ifdef CONFIG_ARCH_OMAP3
329
Jean Pihet58cda882009-07-24 19:43:25 -0600330static u32 (*_omap3_sram_configure_core_dpll)(
331 u32 m2, u32 unlock_dll, u32 f, u32 inc,
332 u32 sdrc_rfr_ctrl_0, u32 sdrc_actim_ctrl_a_0,
333 u32 sdrc_actim_ctrl_b_0, u32 sdrc_mr_0,
334 u32 sdrc_rfr_ctrl_1, u32 sdrc_actim_ctrl_a_1,
335 u32 sdrc_actim_ctrl_b_1, u32 sdrc_mr_1);
336
337u32 omap3_configure_core_dpll(u32 m2, u32 unlock_dll, u32 f, u32 inc,
338 u32 sdrc_rfr_ctrl_0, u32 sdrc_actim_ctrl_a_0,
339 u32 sdrc_actim_ctrl_b_0, u32 sdrc_mr_0,
340 u32 sdrc_rfr_ctrl_1, u32 sdrc_actim_ctrl_a_1,
341 u32 sdrc_actim_ctrl_b_1, u32 sdrc_mr_1)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300342{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700343 BUG_ON(!_omap3_sram_configure_core_dpll);
Jean Pihet58cda882009-07-24 19:43:25 -0600344 return _omap3_sram_configure_core_dpll(
345 m2, unlock_dll, f, inc,
346 sdrc_rfr_ctrl_0, sdrc_actim_ctrl_a_0,
347 sdrc_actim_ctrl_b_0, sdrc_mr_0,
348 sdrc_rfr_ctrl_1, sdrc_actim_ctrl_a_1,
349 sdrc_actim_ctrl_b_1, sdrc_mr_1);
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300350}
351
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530352#ifdef CONFIG_PM
353void omap3_sram_restore_context(void)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300354{
355 omap_sram_ceil = omap_sram_base + omap_sram_size;
356
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300357 _omap3_sram_configure_core_dpll =
358 omap_sram_push(omap3_sram_configure_core_dpll,
359 omap3_sram_configure_core_dpll_sz);
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530360 omap_push_sram_idle();
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300361}
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530362#endif /* CONFIG_PM */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300363
Jean Pihet46e130d2011-06-29 18:40:23 +0200364#endif /* CONFIG_ARCH_OMAP3 */
365
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300366static inline int omap34xx_sram_init(void)
367{
Jean Pihet46e130d2011-06-29 18:40:23 +0200368#if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
369 omap3_sram_restore_context();
370#endif
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300371 return 0;
372}
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000373
Vaibhav Bediab4c0a8a2012-03-05 16:11:01 -0800374static inline int am33xx_sram_init(void)
375{
376 return 0;
377}
378
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000379int __init omap_sram_init(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100380{
381 omap_detect_sram();
382 omap_map_sram();
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000383
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300384 if (!(cpu_class_is_omap2()))
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000385 omap1_sram_init();
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300386 else if (cpu_is_omap242x())
387 omap242x_sram_init();
388 else if (cpu_is_omap2430())
389 omap243x_sram_init();
Vaibhav Bediab4c0a8a2012-03-05 16:11:01 -0800390 else if (cpu_is_am33xx())
391 am33xx_sram_init();
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300392 else if (cpu_is_omap34xx())
393 omap34xx_sram_init();
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000394
395 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100396}