| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1 | /* | 
| Gertjan van Wingerde | 9c9a0d1 | 2009-11-08 16:39:55 +0100 | [diff] [blame] | 2 | Copyright (C) 2004 - 2009 Ivo van Doorn <IvDoorn@gmail.com> | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 3 | <http://rt2x00.serialmonkey.com> | 
|  | 4 |  | 
|  | 5 | This program is free software; you can redistribute it and/or modify | 
|  | 6 | it under the terms of the GNU General Public License as published by | 
|  | 7 | the Free Software Foundation; either version 2 of the License, or | 
|  | 8 | (at your option) any later version. | 
|  | 9 |  | 
|  | 10 | This program is distributed in the hope that it will be useful, | 
|  | 11 | but WITHOUT ANY WARRANTY; without even the implied warranty of | 
|  | 12 | MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | 
|  | 13 | GNU General Public License for more details. | 
|  | 14 |  | 
|  | 15 | You should have received a copy of the GNU General Public License | 
|  | 16 | along with this program; if not, write to the | 
|  | 17 | Free Software Foundation, Inc., | 
|  | 18 | 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA. | 
|  | 19 | */ | 
|  | 20 |  | 
|  | 21 | /* | 
|  | 22 | Module: rt2500pci | 
|  | 23 | Abstract: rt2500pci device specific routines. | 
|  | 24 | Supported chipsets: RT2560. | 
|  | 25 | */ | 
|  | 26 |  | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 27 | #include <linux/delay.h> | 
|  | 28 | #include <linux/etherdevice.h> | 
|  | 29 | #include <linux/init.h> | 
|  | 30 | #include <linux/kernel.h> | 
|  | 31 | #include <linux/module.h> | 
|  | 32 | #include <linux/pci.h> | 
|  | 33 | #include <linux/eeprom_93cx6.h> | 
| Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 34 | #include <linux/slab.h> | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 35 |  | 
|  | 36 | #include "rt2x00.h" | 
|  | 37 | #include "rt2x00pci.h" | 
|  | 38 | #include "rt2500pci.h" | 
|  | 39 |  | 
|  | 40 | /* | 
|  | 41 | * Register access. | 
|  | 42 | * All access to the CSR registers will go through the methods | 
|  | 43 | * rt2x00pci_register_read and rt2x00pci_register_write. | 
|  | 44 | * BBP and RF register require indirect register access, | 
|  | 45 | * and use the CSR registers BBPCSR and RFCSR to achieve this. | 
|  | 46 | * These indirect registers work with busy bits, | 
|  | 47 | * and we will try maximal REGISTER_BUSY_COUNT times to access | 
|  | 48 | * the register while taking a REGISTER_BUSY_DELAY us delay | 
|  | 49 | * between each attampt. When the busy bit is still set at that time, | 
|  | 50 | * the access attempt is considered to have failed, | 
|  | 51 | * and we will print an error. | 
|  | 52 | */ | 
| Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 53 | #define WAIT_FOR_BBP(__dev, __reg) \ | 
|  | 54 | rt2x00pci_regbusy_read((__dev), BBPCSR, BBPCSR_BUSY, (__reg)) | 
|  | 55 | #define WAIT_FOR_RF(__dev, __reg) \ | 
|  | 56 | rt2x00pci_regbusy_read((__dev), RFCSR, RFCSR_BUSY, (__reg)) | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 57 |  | 
| Adam Baker | 0e14f6d | 2007-10-27 13:41:25 +0200 | [diff] [blame] | 58 | static void rt2500pci_bbp_write(struct rt2x00_dev *rt2x00dev, | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 59 | const unsigned int word, const u8 value) | 
|  | 60 | { | 
|  | 61 | u32 reg; | 
|  | 62 |  | 
| Ivo van Doorn | 8ff48a8 | 2008-11-09 23:40:46 +0100 | [diff] [blame] | 63 | mutex_lock(&rt2x00dev->csr_mutex); | 
|  | 64 |  | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 65 | /* | 
| Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 66 | * Wait until the BBP becomes available, afterwards we | 
|  | 67 | * can safely write the new data into the register. | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 68 | */ | 
| Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 69 | if (WAIT_FOR_BBP(rt2x00dev, ®)) { | 
|  | 70 | reg = 0; | 
|  | 71 | rt2x00_set_field32(®, BBPCSR_VALUE, value); | 
|  | 72 | rt2x00_set_field32(®, BBPCSR_REGNUM, word); | 
|  | 73 | rt2x00_set_field32(®, BBPCSR_BUSY, 1); | 
|  | 74 | rt2x00_set_field32(®, BBPCSR_WRITE_CONTROL, 1); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 75 |  | 
| Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 76 | rt2x00pci_register_write(rt2x00dev, BBPCSR, reg); | 
|  | 77 | } | 
| Ivo van Doorn | 8ff48a8 | 2008-11-09 23:40:46 +0100 | [diff] [blame] | 78 |  | 
|  | 79 | mutex_unlock(&rt2x00dev->csr_mutex); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 80 | } | 
|  | 81 |  | 
| Adam Baker | 0e14f6d | 2007-10-27 13:41:25 +0200 | [diff] [blame] | 82 | static void rt2500pci_bbp_read(struct rt2x00_dev *rt2x00dev, | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 83 | const unsigned int word, u8 *value) | 
|  | 84 | { | 
|  | 85 | u32 reg; | 
|  | 86 |  | 
| Ivo van Doorn | 8ff48a8 | 2008-11-09 23:40:46 +0100 | [diff] [blame] | 87 | mutex_lock(&rt2x00dev->csr_mutex); | 
|  | 88 |  | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 89 | /* | 
| Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 90 | * Wait until the BBP becomes available, afterwards we | 
|  | 91 | * can safely write the read request into the register. | 
|  | 92 | * After the data has been written, we wait until hardware | 
|  | 93 | * returns the correct value, if at any time the register | 
|  | 94 | * doesn't become available in time, reg will be 0xffffffff | 
|  | 95 | * which means we return 0xff to the caller. | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 96 | */ | 
| Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 97 | if (WAIT_FOR_BBP(rt2x00dev, ®)) { | 
|  | 98 | reg = 0; | 
|  | 99 | rt2x00_set_field32(®, BBPCSR_REGNUM, word); | 
|  | 100 | rt2x00_set_field32(®, BBPCSR_BUSY, 1); | 
|  | 101 | rt2x00_set_field32(®, BBPCSR_WRITE_CONTROL, 0); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 102 |  | 
| Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 103 | rt2x00pci_register_write(rt2x00dev, BBPCSR, reg); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 104 |  | 
| Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 105 | WAIT_FOR_BBP(rt2x00dev, ®); | 
|  | 106 | } | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 107 |  | 
|  | 108 | *value = rt2x00_get_field32(reg, BBPCSR_VALUE); | 
| Ivo van Doorn | 8ff48a8 | 2008-11-09 23:40:46 +0100 | [diff] [blame] | 109 |  | 
|  | 110 | mutex_unlock(&rt2x00dev->csr_mutex); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 111 | } | 
|  | 112 |  | 
| Adam Baker | 0e14f6d | 2007-10-27 13:41:25 +0200 | [diff] [blame] | 113 | static void rt2500pci_rf_write(struct rt2x00_dev *rt2x00dev, | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 114 | const unsigned int word, const u32 value) | 
|  | 115 | { | 
|  | 116 | u32 reg; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 117 |  | 
| Ivo van Doorn | 8ff48a8 | 2008-11-09 23:40:46 +0100 | [diff] [blame] | 118 | mutex_lock(&rt2x00dev->csr_mutex); | 
|  | 119 |  | 
| Ivo van Doorn | c9c3b1a | 2008-11-10 19:41:40 +0100 | [diff] [blame] | 120 | /* | 
|  | 121 | * Wait until the RF becomes available, afterwards we | 
|  | 122 | * can safely write the new data into the register. | 
|  | 123 | */ | 
|  | 124 | if (WAIT_FOR_RF(rt2x00dev, ®)) { | 
|  | 125 | reg = 0; | 
|  | 126 | rt2x00_set_field32(®, RFCSR_VALUE, value); | 
|  | 127 | rt2x00_set_field32(®, RFCSR_NUMBER_OF_BITS, 20); | 
|  | 128 | rt2x00_set_field32(®, RFCSR_IF_SELECT, 0); | 
|  | 129 | rt2x00_set_field32(®, RFCSR_BUSY, 1); | 
|  | 130 |  | 
|  | 131 | rt2x00pci_register_write(rt2x00dev, RFCSR, reg); | 
|  | 132 | rt2x00_rf_write(rt2x00dev, word, value); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 133 | } | 
|  | 134 |  | 
| Ivo van Doorn | 8ff48a8 | 2008-11-09 23:40:46 +0100 | [diff] [blame] | 135 | mutex_unlock(&rt2x00dev->csr_mutex); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 136 | } | 
|  | 137 |  | 
|  | 138 | static void rt2500pci_eepromregister_read(struct eeprom_93cx6 *eeprom) | 
|  | 139 | { | 
|  | 140 | struct rt2x00_dev *rt2x00dev = eeprom->data; | 
|  | 141 | u32 reg; | 
|  | 142 |  | 
|  | 143 | rt2x00pci_register_read(rt2x00dev, CSR21, ®); | 
|  | 144 |  | 
|  | 145 | eeprom->reg_data_in = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_IN); | 
|  | 146 | eeprom->reg_data_out = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_OUT); | 
|  | 147 | eeprom->reg_data_clock = | 
|  | 148 | !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_CLOCK); | 
|  | 149 | eeprom->reg_chip_select = | 
|  | 150 | !!rt2x00_get_field32(reg, CSR21_EEPROM_CHIP_SELECT); | 
|  | 151 | } | 
|  | 152 |  | 
|  | 153 | static void rt2500pci_eepromregister_write(struct eeprom_93cx6 *eeprom) | 
|  | 154 | { | 
|  | 155 | struct rt2x00_dev *rt2x00dev = eeprom->data; | 
|  | 156 | u32 reg = 0; | 
|  | 157 |  | 
|  | 158 | rt2x00_set_field32(®, CSR21_EEPROM_DATA_IN, !!eeprom->reg_data_in); | 
|  | 159 | rt2x00_set_field32(®, CSR21_EEPROM_DATA_OUT, !!eeprom->reg_data_out); | 
|  | 160 | rt2x00_set_field32(®, CSR21_EEPROM_DATA_CLOCK, | 
|  | 161 | !!eeprom->reg_data_clock); | 
|  | 162 | rt2x00_set_field32(®, CSR21_EEPROM_CHIP_SELECT, | 
|  | 163 | !!eeprom->reg_chip_select); | 
|  | 164 |  | 
|  | 165 | rt2x00pci_register_write(rt2x00dev, CSR21, reg); | 
|  | 166 | } | 
|  | 167 |  | 
|  | 168 | #ifdef CONFIG_RT2X00_LIB_DEBUGFS | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 169 | static const struct rt2x00debug rt2500pci_rt2x00debug = { | 
|  | 170 | .owner	= THIS_MODULE, | 
|  | 171 | .csr	= { | 
| Ivo van Doorn | 743b97c | 2008-10-29 19:41:03 +0100 | [diff] [blame] | 172 | .read		= rt2x00pci_register_read, | 
|  | 173 | .write		= rt2x00pci_register_write, | 
|  | 174 | .flags		= RT2X00DEBUGFS_OFFSET, | 
|  | 175 | .word_base	= CSR_REG_BASE, | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 176 | .word_size	= sizeof(u32), | 
|  | 177 | .word_count	= CSR_REG_SIZE / sizeof(u32), | 
|  | 178 | }, | 
|  | 179 | .eeprom	= { | 
|  | 180 | .read		= rt2x00_eeprom_read, | 
|  | 181 | .write		= rt2x00_eeprom_write, | 
| Ivo van Doorn | 743b97c | 2008-10-29 19:41:03 +0100 | [diff] [blame] | 182 | .word_base	= EEPROM_BASE, | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 183 | .word_size	= sizeof(u16), | 
|  | 184 | .word_count	= EEPROM_SIZE / sizeof(u16), | 
|  | 185 | }, | 
|  | 186 | .bbp	= { | 
|  | 187 | .read		= rt2500pci_bbp_read, | 
|  | 188 | .write		= rt2500pci_bbp_write, | 
| Ivo van Doorn | 743b97c | 2008-10-29 19:41:03 +0100 | [diff] [blame] | 189 | .word_base	= BBP_BASE, | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 190 | .word_size	= sizeof(u8), | 
|  | 191 | .word_count	= BBP_SIZE / sizeof(u8), | 
|  | 192 | }, | 
|  | 193 | .rf	= { | 
|  | 194 | .read		= rt2x00_rf_read, | 
|  | 195 | .write		= rt2500pci_rf_write, | 
| Ivo van Doorn | 743b97c | 2008-10-29 19:41:03 +0100 | [diff] [blame] | 196 | .word_base	= RF_BASE, | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 197 | .word_size	= sizeof(u32), | 
|  | 198 | .word_count	= RF_SIZE / sizeof(u32), | 
|  | 199 | }, | 
|  | 200 | }; | 
|  | 201 | #endif /* CONFIG_RT2X00_LIB_DEBUGFS */ | 
|  | 202 |  | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 203 | static int rt2500pci_rfkill_poll(struct rt2x00_dev *rt2x00dev) | 
|  | 204 | { | 
|  | 205 | u32 reg; | 
|  | 206 |  | 
|  | 207 | rt2x00pci_register_read(rt2x00dev, GPIOCSR, ®); | 
|  | 208 | return rt2x00_get_field32(reg, GPIOCSR_BIT0); | 
|  | 209 | } | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 210 |  | 
| Ivo van Doorn | 771fd56 | 2008-09-08 19:07:15 +0200 | [diff] [blame] | 211 | #ifdef CONFIG_RT2X00_LIB_LEDS | 
| Ivo van Doorn | a2e1d52 | 2008-03-31 15:53:44 +0200 | [diff] [blame] | 212 | static void rt2500pci_brightness_set(struct led_classdev *led_cdev, | 
| Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 213 | enum led_brightness brightness) | 
|  | 214 | { | 
|  | 215 | struct rt2x00_led *led = | 
|  | 216 | container_of(led_cdev, struct rt2x00_led, led_dev); | 
|  | 217 | unsigned int enabled = brightness != LED_OFF; | 
| Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 218 | u32 reg; | 
|  | 219 |  | 
|  | 220 | rt2x00pci_register_read(led->rt2x00dev, LEDCSR, ®); | 
|  | 221 |  | 
| Ivo van Doorn | a2e1d52 | 2008-03-31 15:53:44 +0200 | [diff] [blame] | 222 | if (led->type == LED_TYPE_RADIO || led->type == LED_TYPE_ASSOC) | 
| Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 223 | rt2x00_set_field32(®, LEDCSR_LINK, enabled); | 
| Ivo van Doorn | a2e1d52 | 2008-03-31 15:53:44 +0200 | [diff] [blame] | 224 | else if (led->type == LED_TYPE_ACTIVITY) | 
|  | 225 | rt2x00_set_field32(®, LEDCSR_ACTIVITY, enabled); | 
| Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 226 |  | 
|  | 227 | rt2x00pci_register_write(led->rt2x00dev, LEDCSR, reg); | 
|  | 228 | } | 
| Ivo van Doorn | a2e1d52 | 2008-03-31 15:53:44 +0200 | [diff] [blame] | 229 |  | 
|  | 230 | static int rt2500pci_blink_set(struct led_classdev *led_cdev, | 
|  | 231 | unsigned long *delay_on, | 
|  | 232 | unsigned long *delay_off) | 
|  | 233 | { | 
|  | 234 | struct rt2x00_led *led = | 
|  | 235 | container_of(led_cdev, struct rt2x00_led, led_dev); | 
|  | 236 | u32 reg; | 
|  | 237 |  | 
|  | 238 | rt2x00pci_register_read(led->rt2x00dev, LEDCSR, ®); | 
|  | 239 | rt2x00_set_field32(®, LEDCSR_ON_PERIOD, *delay_on); | 
|  | 240 | rt2x00_set_field32(®, LEDCSR_OFF_PERIOD, *delay_off); | 
|  | 241 | rt2x00pci_register_write(led->rt2x00dev, LEDCSR, reg); | 
|  | 242 |  | 
|  | 243 | return 0; | 
|  | 244 | } | 
| Ivo van Doorn | 475433b | 2008-06-03 20:30:01 +0200 | [diff] [blame] | 245 |  | 
|  | 246 | static void rt2500pci_init_led(struct rt2x00_dev *rt2x00dev, | 
|  | 247 | struct rt2x00_led *led, | 
|  | 248 | enum led_type type) | 
|  | 249 | { | 
|  | 250 | led->rt2x00dev = rt2x00dev; | 
|  | 251 | led->type = type; | 
|  | 252 | led->led_dev.brightness_set = rt2500pci_brightness_set; | 
|  | 253 | led->led_dev.blink_set = rt2500pci_blink_set; | 
|  | 254 | led->flags = LED_INITIALIZED; | 
|  | 255 | } | 
| Ivo van Doorn | 771fd56 | 2008-09-08 19:07:15 +0200 | [diff] [blame] | 256 | #endif /* CONFIG_RT2X00_LIB_LEDS */ | 
| Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 257 |  | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 258 | /* | 
|  | 259 | * Configuration handlers. | 
|  | 260 | */ | 
| Ivo van Doorn | 3a643d2 | 2008-03-25 14:13:18 +0100 | [diff] [blame] | 261 | static void rt2500pci_config_filter(struct rt2x00_dev *rt2x00dev, | 
|  | 262 | const unsigned int filter_flags) | 
|  | 263 | { | 
|  | 264 | u32 reg; | 
|  | 265 |  | 
|  | 266 | /* | 
|  | 267 | * Start configuration steps. | 
|  | 268 | * Note that the version error will always be dropped | 
|  | 269 | * and broadcast frames will always be accepted since | 
|  | 270 | * there is no filter for it at this time. | 
|  | 271 | */ | 
|  | 272 | rt2x00pci_register_read(rt2x00dev, RXCSR0, ®); | 
|  | 273 | rt2x00_set_field32(®, RXCSR0_DROP_CRC, | 
|  | 274 | !(filter_flags & FIF_FCSFAIL)); | 
|  | 275 | rt2x00_set_field32(®, RXCSR0_DROP_PHYSICAL, | 
|  | 276 | !(filter_flags & FIF_PLCPFAIL)); | 
|  | 277 | rt2x00_set_field32(®, RXCSR0_DROP_CONTROL, | 
|  | 278 | !(filter_flags & FIF_CONTROL)); | 
|  | 279 | rt2x00_set_field32(®, RXCSR0_DROP_NOT_TO_ME, | 
|  | 280 | !(filter_flags & FIF_PROMISC_IN_BSS)); | 
|  | 281 | rt2x00_set_field32(®, RXCSR0_DROP_TODS, | 
| Ivo van Doorn | e0b005f | 2008-03-31 15:24:53 +0200 | [diff] [blame] | 282 | !(filter_flags & FIF_PROMISC_IN_BSS) && | 
|  | 283 | !rt2x00dev->intf_ap_count); | 
| Ivo van Doorn | 3a643d2 | 2008-03-25 14:13:18 +0100 | [diff] [blame] | 284 | rt2x00_set_field32(®, RXCSR0_DROP_VERSION_ERROR, 1); | 
|  | 285 | rt2x00_set_field32(®, RXCSR0_DROP_MCAST, | 
|  | 286 | !(filter_flags & FIF_ALLMULTI)); | 
|  | 287 | rt2x00_set_field32(®, RXCSR0_DROP_BCAST, 0); | 
|  | 288 | rt2x00pci_register_write(rt2x00dev, RXCSR0, reg); | 
|  | 289 | } | 
|  | 290 |  | 
| Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 291 | static void rt2500pci_config_intf(struct rt2x00_dev *rt2x00dev, | 
|  | 292 | struct rt2x00_intf *intf, | 
|  | 293 | struct rt2x00intf_conf *conf, | 
|  | 294 | const unsigned int flags) | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 295 | { | 
| Ivo van Doorn | e58c6ac | 2008-04-21 19:00:47 +0200 | [diff] [blame] | 296 | struct data_queue *queue = rt2x00queue_get_queue(rt2x00dev, QID_BEACON); | 
| Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 297 | unsigned int bcn_preload; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 298 | u32 reg; | 
|  | 299 |  | 
| Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 300 | if (flags & CONFIG_UPDATE_TYPE) { | 
| Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 301 | /* | 
|  | 302 | * Enable beacon config | 
|  | 303 | */ | 
| Ivo van Doorn | bad1363 | 2008-11-09 20:47:00 +0100 | [diff] [blame] | 304 | bcn_preload = PREAMBLE + GET_DURATION(IEEE80211_HEADER, 20); | 
| Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 305 | rt2x00pci_register_read(rt2x00dev, BCNCSR1, ®); | 
|  | 306 | rt2x00_set_field32(®, BCNCSR1_PRELOAD, bcn_preload); | 
|  | 307 | rt2x00_set_field32(®, BCNCSR1_BEACON_CWMIN, queue->cw_min); | 
|  | 308 | rt2x00pci_register_write(rt2x00dev, BCNCSR1, reg); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 309 |  | 
| Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 310 | /* | 
|  | 311 | * Enable synchronisation. | 
|  | 312 | */ | 
|  | 313 | rt2x00pci_register_read(rt2x00dev, CSR14, ®); | 
| Ivo van Doorn | fd3c91c | 2008-03-09 22:47:43 +0100 | [diff] [blame] | 314 | rt2x00_set_field32(®, CSR14_TSF_COUNT, 1); | 
| Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 315 | rt2x00_set_field32(®, CSR14_TSF_SYNC, conf->sync); | 
| Ivo van Doorn | fd3c91c | 2008-03-09 22:47:43 +0100 | [diff] [blame] | 316 | rt2x00_set_field32(®, CSR14_TBCN, 1); | 
| Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 317 | rt2x00pci_register_write(rt2x00dev, CSR14, reg); | 
|  | 318 | } | 
|  | 319 |  | 
|  | 320 | if (flags & CONFIG_UPDATE_MAC) | 
|  | 321 | rt2x00pci_register_multiwrite(rt2x00dev, CSR3, | 
|  | 322 | conf->mac, sizeof(conf->mac)); | 
|  | 323 |  | 
|  | 324 | if (flags & CONFIG_UPDATE_BSSID) | 
|  | 325 | rt2x00pci_register_multiwrite(rt2x00dev, CSR5, | 
|  | 326 | conf->bssid, sizeof(conf->bssid)); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 327 | } | 
|  | 328 |  | 
| Ivo van Doorn | 3a643d2 | 2008-03-25 14:13:18 +0100 | [diff] [blame] | 329 | static void rt2500pci_config_erp(struct rt2x00_dev *rt2x00dev, | 
|  | 330 | struct rt2x00lib_erp *erp) | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 331 | { | 
| Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 332 | int preamble_mask; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 333 | u32 reg; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 334 |  | 
| Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 335 | /* | 
|  | 336 | * When short preamble is enabled, we should set bit 0x08 | 
|  | 337 | */ | 
| Ivo van Doorn | 7281037 | 2008-03-09 22:46:18 +0100 | [diff] [blame] | 338 | preamble_mask = erp->short_preamble << 3; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 339 |  | 
|  | 340 | rt2x00pci_register_read(rt2x00dev, TXCSR1, ®); | 
| Ivo van Doorn | 4789666 | 2009-09-06 15:14:23 +0200 | [diff] [blame] | 341 | rt2x00_set_field32(®, TXCSR1_ACK_TIMEOUT, 0x162); | 
|  | 342 | rt2x00_set_field32(®, TXCSR1_ACK_CONSUME_TIME, 0xa2); | 
| Ivo van Doorn | 8a566af | 2009-05-21 19:16:46 +0200 | [diff] [blame] | 343 | rt2x00_set_field32(®, TXCSR1_TSF_OFFSET, IEEE80211_HEADER); | 
|  | 344 | rt2x00_set_field32(®, TXCSR1_AUTORESPONDER, 1); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 345 | rt2x00pci_register_write(rt2x00dev, TXCSR1, reg); | 
|  | 346 |  | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 347 | rt2x00pci_register_read(rt2x00dev, ARCSR2, ®); | 
| Ivo van Doorn | 44a9809 | 2008-04-21 19:00:17 +0200 | [diff] [blame] | 348 | rt2x00_set_field32(®, ARCSR2_SIGNAL, 0x00); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 349 | rt2x00_set_field32(®, ARCSR2_SERVICE, 0x04); | 
| Ivo van Doorn | bad1363 | 2008-11-09 20:47:00 +0100 | [diff] [blame] | 350 | rt2x00_set_field32(®, ARCSR2_LENGTH, GET_DURATION(ACK_SIZE, 10)); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 351 | rt2x00pci_register_write(rt2x00dev, ARCSR2, reg); | 
|  | 352 |  | 
|  | 353 | rt2x00pci_register_read(rt2x00dev, ARCSR3, ®); | 
| Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 354 | rt2x00_set_field32(®, ARCSR3_SIGNAL, 0x01 | preamble_mask); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 355 | rt2x00_set_field32(®, ARCSR3_SERVICE, 0x04); | 
| Ivo van Doorn | bad1363 | 2008-11-09 20:47:00 +0100 | [diff] [blame] | 356 | rt2x00_set_field32(®, ARCSR2_LENGTH, GET_DURATION(ACK_SIZE, 20)); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 357 | rt2x00pci_register_write(rt2x00dev, ARCSR3, reg); | 
|  | 358 |  | 
|  | 359 | rt2x00pci_register_read(rt2x00dev, ARCSR4, ®); | 
| Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 360 | rt2x00_set_field32(®, ARCSR4_SIGNAL, 0x02 | preamble_mask); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 361 | rt2x00_set_field32(®, ARCSR4_SERVICE, 0x04); | 
| Ivo van Doorn | bad1363 | 2008-11-09 20:47:00 +0100 | [diff] [blame] | 362 | rt2x00_set_field32(®, ARCSR2_LENGTH, GET_DURATION(ACK_SIZE, 55)); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 363 | rt2x00pci_register_write(rt2x00dev, ARCSR4, reg); | 
|  | 364 |  | 
|  | 365 | rt2x00pci_register_read(rt2x00dev, ARCSR5, ®); | 
| Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 366 | rt2x00_set_field32(®, ARCSR5_SIGNAL, 0x03 | preamble_mask); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 367 | rt2x00_set_field32(®, ARCSR5_SERVICE, 0x84); | 
| Ivo van Doorn | bad1363 | 2008-11-09 20:47:00 +0100 | [diff] [blame] | 368 | rt2x00_set_field32(®, ARCSR2_LENGTH, GET_DURATION(ACK_SIZE, 110)); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 369 | rt2x00pci_register_write(rt2x00dev, ARCSR5, reg); | 
| Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 370 |  | 
|  | 371 | rt2x00pci_register_write(rt2x00dev, ARCSR1, erp->basic_rates); | 
|  | 372 |  | 
|  | 373 | rt2x00pci_register_read(rt2x00dev, CSR11, ®); | 
|  | 374 | rt2x00_set_field32(®, CSR11_SLOT_TIME, erp->slot_time); | 
|  | 375 | rt2x00pci_register_write(rt2x00dev, CSR11, reg); | 
|  | 376 |  | 
| Ivo van Doorn | 8a566af | 2009-05-21 19:16:46 +0200 | [diff] [blame] | 377 | rt2x00pci_register_read(rt2x00dev, CSR12, ®); | 
|  | 378 | rt2x00_set_field32(®, CSR12_BEACON_INTERVAL, erp->beacon_int * 16); | 
|  | 379 | rt2x00_set_field32(®, CSR12_CFP_MAX_DURATION, erp->beacon_int * 16); | 
|  | 380 | rt2x00pci_register_write(rt2x00dev, CSR12, reg); | 
|  | 381 |  | 
| Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 382 | rt2x00pci_register_read(rt2x00dev, CSR18, ®); | 
|  | 383 | rt2x00_set_field32(®, CSR18_SIFS, erp->sifs); | 
|  | 384 | rt2x00_set_field32(®, CSR18_PIFS, erp->pifs); | 
|  | 385 | rt2x00pci_register_write(rt2x00dev, CSR18, reg); | 
|  | 386 |  | 
|  | 387 | rt2x00pci_register_read(rt2x00dev, CSR19, ®); | 
|  | 388 | rt2x00_set_field32(®, CSR19_DIFS, erp->difs); | 
|  | 389 | rt2x00_set_field32(®, CSR19_EIFS, erp->eifs); | 
|  | 390 | rt2x00pci_register_write(rt2x00dev, CSR19, reg); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 391 | } | 
|  | 392 |  | 
| Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 393 | static void rt2500pci_config_ant(struct rt2x00_dev *rt2x00dev, | 
|  | 394 | struct antenna_setup *ant) | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 395 | { | 
| Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 396 | u32 reg; | 
|  | 397 | u8 r14; | 
|  | 398 | u8 r2; | 
|  | 399 |  | 
|  | 400 | /* | 
|  | 401 | * We should never come here because rt2x00lib is supposed | 
|  | 402 | * to catch this and send us the correct antenna explicitely. | 
|  | 403 | */ | 
|  | 404 | BUG_ON(ant->rx == ANTENNA_SW_DIVERSITY || | 
|  | 405 | ant->tx == ANTENNA_SW_DIVERSITY); | 
|  | 406 |  | 
|  | 407 | rt2x00pci_register_read(rt2x00dev, BBPCSR1, ®); | 
|  | 408 | rt2500pci_bbp_read(rt2x00dev, 14, &r14); | 
|  | 409 | rt2500pci_bbp_read(rt2x00dev, 2, &r2); | 
|  | 410 |  | 
|  | 411 | /* | 
|  | 412 | * Configure the TX antenna. | 
|  | 413 | */ | 
|  | 414 | switch (ant->tx) { | 
|  | 415 | case ANTENNA_A: | 
|  | 416 | rt2x00_set_field8(&r2, BBP_R2_TX_ANTENNA, 0); | 
|  | 417 | rt2x00_set_field32(®, BBPCSR1_CCK, 0); | 
|  | 418 | rt2x00_set_field32(®, BBPCSR1_OFDM, 0); | 
|  | 419 | break; | 
|  | 420 | case ANTENNA_B: | 
|  | 421 | default: | 
|  | 422 | rt2x00_set_field8(&r2, BBP_R2_TX_ANTENNA, 2); | 
|  | 423 | rt2x00_set_field32(®, BBPCSR1_CCK, 2); | 
|  | 424 | rt2x00_set_field32(®, BBPCSR1_OFDM, 2); | 
|  | 425 | break; | 
|  | 426 | } | 
|  | 427 |  | 
|  | 428 | /* | 
|  | 429 | * Configure the RX antenna. | 
|  | 430 | */ | 
|  | 431 | switch (ant->rx) { | 
|  | 432 | case ANTENNA_A: | 
|  | 433 | rt2x00_set_field8(&r14, BBP_R14_RX_ANTENNA, 0); | 
|  | 434 | break; | 
|  | 435 | case ANTENNA_B: | 
|  | 436 | default: | 
|  | 437 | rt2x00_set_field8(&r14, BBP_R14_RX_ANTENNA, 2); | 
|  | 438 | break; | 
|  | 439 | } | 
|  | 440 |  | 
|  | 441 | /* | 
|  | 442 | * RT2525E and RT5222 need to flip TX I/Q | 
|  | 443 | */ | 
| Gertjan van Wingerde | 5122d89 | 2009-12-23 00:03:25 +0100 | [diff] [blame] | 444 | if (rt2x00_rf(rt2x00dev, RF2525E) || rt2x00_rf(rt2x00dev, RF5222)) { | 
| Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 445 | rt2x00_set_field8(&r2, BBP_R2_TX_IQ_FLIP, 1); | 
|  | 446 | rt2x00_set_field32(®, BBPCSR1_CCK_FLIP, 1); | 
|  | 447 | rt2x00_set_field32(®, BBPCSR1_OFDM_FLIP, 1); | 
|  | 448 |  | 
|  | 449 | /* | 
|  | 450 | * RT2525E does not need RX I/Q Flip. | 
|  | 451 | */ | 
| Gertjan van Wingerde | 5122d89 | 2009-12-23 00:03:25 +0100 | [diff] [blame] | 452 | if (rt2x00_rf(rt2x00dev, RF2525E)) | 
| Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 453 | rt2x00_set_field8(&r14, BBP_R14_RX_IQ_FLIP, 0); | 
|  | 454 | } else { | 
|  | 455 | rt2x00_set_field32(®, BBPCSR1_CCK_FLIP, 0); | 
|  | 456 | rt2x00_set_field32(®, BBPCSR1_OFDM_FLIP, 0); | 
|  | 457 | } | 
|  | 458 |  | 
|  | 459 | rt2x00pci_register_write(rt2x00dev, BBPCSR1, reg); | 
|  | 460 | rt2500pci_bbp_write(rt2x00dev, 14, r14); | 
|  | 461 | rt2500pci_bbp_write(rt2x00dev, 2, r2); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 462 | } | 
|  | 463 |  | 
|  | 464 | static void rt2500pci_config_channel(struct rt2x00_dev *rt2x00dev, | 
| Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 465 | struct rf_channel *rf, const int txpower) | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 466 | { | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 467 | u8 r70; | 
|  | 468 |  | 
|  | 469 | /* | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 470 | * Set TXpower. | 
|  | 471 | */ | 
| Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 472 | rt2x00_set_field32(&rf->rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower)); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 473 |  | 
|  | 474 | /* | 
|  | 475 | * Switch on tuning bits. | 
|  | 476 | * For RT2523 devices we do not need to update the R1 register. | 
|  | 477 | */ | 
| Gertjan van Wingerde | 5122d89 | 2009-12-23 00:03:25 +0100 | [diff] [blame] | 478 | if (!rt2x00_rf(rt2x00dev, RF2523)) | 
| Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 479 | rt2x00_set_field32(&rf->rf1, RF1_TUNER, 1); | 
|  | 480 | rt2x00_set_field32(&rf->rf3, RF3_TUNER, 1); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 481 |  | 
|  | 482 | /* | 
|  | 483 | * For RT2525 we should first set the channel to half band higher. | 
|  | 484 | */ | 
| Gertjan van Wingerde | 5122d89 | 2009-12-23 00:03:25 +0100 | [diff] [blame] | 485 | if (rt2x00_rf(rt2x00dev, RF2525)) { | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 486 | static const u32 vals[] = { | 
|  | 487 | 0x00080cbe, 0x00080d02, 0x00080d06, 0x00080d0a, | 
|  | 488 | 0x00080d0e, 0x00080d12, 0x00080d16, 0x00080d1a, | 
|  | 489 | 0x00080d1e, 0x00080d22, 0x00080d26, 0x00080d2a, | 
|  | 490 | 0x00080d2e, 0x00080d3a | 
|  | 491 | }; | 
|  | 492 |  | 
| Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 493 | rt2500pci_rf_write(rt2x00dev, 1, rf->rf1); | 
|  | 494 | rt2500pci_rf_write(rt2x00dev, 2, vals[rf->channel - 1]); | 
|  | 495 | rt2500pci_rf_write(rt2x00dev, 3, rf->rf3); | 
|  | 496 | if (rf->rf4) | 
|  | 497 | rt2500pci_rf_write(rt2x00dev, 4, rf->rf4); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 498 | } | 
|  | 499 |  | 
| Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 500 | rt2500pci_rf_write(rt2x00dev, 1, rf->rf1); | 
|  | 501 | rt2500pci_rf_write(rt2x00dev, 2, rf->rf2); | 
|  | 502 | rt2500pci_rf_write(rt2x00dev, 3, rf->rf3); | 
|  | 503 | if (rf->rf4) | 
|  | 504 | rt2500pci_rf_write(rt2x00dev, 4, rf->rf4); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 505 |  | 
|  | 506 | /* | 
|  | 507 | * Channel 14 requires the Japan filter bit to be set. | 
|  | 508 | */ | 
|  | 509 | r70 = 0x46; | 
| Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 510 | rt2x00_set_field8(&r70, BBP_R70_JAPAN_FILTER, rf->channel == 14); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 511 | rt2500pci_bbp_write(rt2x00dev, 70, r70); | 
|  | 512 |  | 
|  | 513 | msleep(1); | 
|  | 514 |  | 
|  | 515 | /* | 
|  | 516 | * Switch off tuning bits. | 
|  | 517 | * For RT2523 devices we do not need to update the R1 register. | 
|  | 518 | */ | 
| Gertjan van Wingerde | 5122d89 | 2009-12-23 00:03:25 +0100 | [diff] [blame] | 519 | if (!rt2x00_rf(rt2x00dev, RF2523)) { | 
| Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 520 | rt2x00_set_field32(&rf->rf1, RF1_TUNER, 0); | 
|  | 521 | rt2500pci_rf_write(rt2x00dev, 1, rf->rf1); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 522 | } | 
|  | 523 |  | 
| Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 524 | rt2x00_set_field32(&rf->rf3, RF3_TUNER, 0); | 
|  | 525 | rt2500pci_rf_write(rt2x00dev, 3, rf->rf3); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 526 |  | 
|  | 527 | /* | 
|  | 528 | * Clear false CRC during channel switch. | 
|  | 529 | */ | 
| Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 530 | rt2x00pci_register_read(rt2x00dev, CNT0, &rf->rf1); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 531 | } | 
|  | 532 |  | 
|  | 533 | static void rt2500pci_config_txpower(struct rt2x00_dev *rt2x00dev, | 
|  | 534 | const int txpower) | 
|  | 535 | { | 
|  | 536 | u32 rf3; | 
|  | 537 |  | 
|  | 538 | rt2x00_rf_read(rt2x00dev, 3, &rf3); | 
|  | 539 | rt2x00_set_field32(&rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower)); | 
|  | 540 | rt2500pci_rf_write(rt2x00dev, 3, rf3); | 
|  | 541 | } | 
|  | 542 |  | 
| Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 543 | static void rt2500pci_config_retry_limit(struct rt2x00_dev *rt2x00dev, | 
|  | 544 | struct rt2x00lib_conf *libconf) | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 545 | { | 
|  | 546 | u32 reg; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 547 |  | 
| Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 548 | rt2x00pci_register_read(rt2x00dev, CSR11, ®); | 
|  | 549 | rt2x00_set_field32(®, CSR11_LONG_RETRY, | 
|  | 550 | libconf->conf->long_frame_max_tx_count); | 
|  | 551 | rt2x00_set_field32(®, CSR11_SHORT_RETRY, | 
|  | 552 | libconf->conf->short_frame_max_tx_count); | 
|  | 553 | rt2x00pci_register_write(rt2x00dev, CSR11, reg); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 554 | } | 
|  | 555 |  | 
| Ivo van Doorn | 7d7f19c | 2008-12-20 10:52:42 +0100 | [diff] [blame] | 556 | static void rt2500pci_config_ps(struct rt2x00_dev *rt2x00dev, | 
|  | 557 | struct rt2x00lib_conf *libconf) | 
|  | 558 | { | 
|  | 559 | enum dev_state state = | 
|  | 560 | (libconf->conf->flags & IEEE80211_CONF_PS) ? | 
|  | 561 | STATE_SLEEP : STATE_AWAKE; | 
|  | 562 | u32 reg; | 
|  | 563 |  | 
|  | 564 | if (state == STATE_SLEEP) { | 
|  | 565 | rt2x00pci_register_read(rt2x00dev, CSR20, ®); | 
|  | 566 | rt2x00_set_field32(®, CSR20_DELAY_AFTER_TBCN, | 
| Ivo van Doorn | 6b347bf | 2009-05-23 21:09:28 +0200 | [diff] [blame] | 567 | (rt2x00dev->beacon_int - 20) * 16); | 
| Ivo van Doorn | 7d7f19c | 2008-12-20 10:52:42 +0100 | [diff] [blame] | 568 | rt2x00_set_field32(®, CSR20_TBCN_BEFORE_WAKEUP, | 
|  | 569 | libconf->conf->listen_interval - 1); | 
|  | 570 |  | 
|  | 571 | /* We must first disable autowake before it can be enabled */ | 
|  | 572 | rt2x00_set_field32(®, CSR20_AUTOWAKE, 0); | 
|  | 573 | rt2x00pci_register_write(rt2x00dev, CSR20, reg); | 
|  | 574 |  | 
|  | 575 | rt2x00_set_field32(®, CSR20_AUTOWAKE, 1); | 
|  | 576 | rt2x00pci_register_write(rt2x00dev, CSR20, reg); | 
| Gertjan van Wingerde | 5731858 | 2010-03-30 23:50:23 +0200 | [diff] [blame] | 577 | } else { | 
|  | 578 | rt2x00pci_register_read(rt2x00dev, CSR20, ®); | 
|  | 579 | rt2x00_set_field32(®, CSR20_AUTOWAKE, 0); | 
|  | 580 | rt2x00pci_register_write(rt2x00dev, CSR20, reg); | 
| Ivo van Doorn | 7d7f19c | 2008-12-20 10:52:42 +0100 | [diff] [blame] | 581 | } | 
|  | 582 |  | 
|  | 583 | rt2x00dev->ops->lib->set_device_state(rt2x00dev, state); | 
|  | 584 | } | 
|  | 585 |  | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 586 | static void rt2500pci_config(struct rt2x00_dev *rt2x00dev, | 
| Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 587 | struct rt2x00lib_conf *libconf, | 
|  | 588 | const unsigned int flags) | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 589 | { | 
| Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 590 | if (flags & IEEE80211_CONF_CHANGE_CHANNEL) | 
| Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 591 | rt2500pci_config_channel(rt2x00dev, &libconf->rf, | 
|  | 592 | libconf->conf->power_level); | 
| Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 593 | if ((flags & IEEE80211_CONF_CHANGE_POWER) && | 
|  | 594 | !(flags & IEEE80211_CONF_CHANGE_CHANNEL)) | 
| Ivo van Doorn | 5c58ee5 | 2007-10-06 13:34:52 +0200 | [diff] [blame] | 595 | rt2500pci_config_txpower(rt2x00dev, | 
|  | 596 | libconf->conf->power_level); | 
| Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 597 | if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS) | 
|  | 598 | rt2500pci_config_retry_limit(rt2x00dev, libconf); | 
| Ivo van Doorn | 7d7f19c | 2008-12-20 10:52:42 +0100 | [diff] [blame] | 599 | if (flags & IEEE80211_CONF_CHANGE_PS) | 
|  | 600 | rt2500pci_config_ps(rt2x00dev, libconf); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 601 | } | 
|  | 602 |  | 
|  | 603 | /* | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 604 | * Link tuning | 
|  | 605 | */ | 
| Ivo van Doorn | ebcf26d | 2007-10-13 16:26:12 +0200 | [diff] [blame] | 606 | static void rt2500pci_link_stats(struct rt2x00_dev *rt2x00dev, | 
|  | 607 | struct link_qual *qual) | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 608 | { | 
|  | 609 | u32 reg; | 
|  | 610 |  | 
|  | 611 | /* | 
|  | 612 | * Update FCS error count from register. | 
|  | 613 | */ | 
|  | 614 | rt2x00pci_register_read(rt2x00dev, CNT0, ®); | 
| Ivo van Doorn | ebcf26d | 2007-10-13 16:26:12 +0200 | [diff] [blame] | 615 | qual->rx_failed = rt2x00_get_field32(reg, CNT0_FCS_ERROR); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 616 |  | 
|  | 617 | /* | 
|  | 618 | * Update False CCA count from register. | 
|  | 619 | */ | 
|  | 620 | rt2x00pci_register_read(rt2x00dev, CNT3, ®); | 
| Ivo van Doorn | ebcf26d | 2007-10-13 16:26:12 +0200 | [diff] [blame] | 621 | qual->false_cca = rt2x00_get_field32(reg, CNT3_FALSE_CCA); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 622 | } | 
|  | 623 |  | 
| Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 624 | static inline void rt2500pci_set_vgc(struct rt2x00_dev *rt2x00dev, | 
|  | 625 | struct link_qual *qual, u8 vgc_level) | 
| Ivo van Doorn | eb20b4e | 2008-12-20 10:54:22 +0100 | [diff] [blame] | 626 | { | 
| Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 627 | if (qual->vgc_level_reg != vgc_level) { | 
| Ivo van Doorn | eb20b4e | 2008-12-20 10:54:22 +0100 | [diff] [blame] | 628 | rt2500pci_bbp_write(rt2x00dev, 17, vgc_level); | 
| Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 629 | qual->vgc_level_reg = vgc_level; | 
| Ivo van Doorn | eb20b4e | 2008-12-20 10:54:22 +0100 | [diff] [blame] | 630 | } | 
|  | 631 | } | 
|  | 632 |  | 
| Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 633 | static void rt2500pci_reset_tuner(struct rt2x00_dev *rt2x00dev, | 
|  | 634 | struct link_qual *qual) | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 635 | { | 
| Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 636 | rt2500pci_set_vgc(rt2x00dev, qual, 0x48); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 637 | } | 
|  | 638 |  | 
| Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 639 | static void rt2500pci_link_tuner(struct rt2x00_dev *rt2x00dev, | 
|  | 640 | struct link_qual *qual, const u32 count) | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 641 | { | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 642 | /* | 
|  | 643 | * To prevent collisions with MAC ASIC on chipsets | 
|  | 644 | * up to version C the link tuning should halt after 20 | 
| Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 645 | * seconds while being associated. | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 646 | */ | 
| Gertjan van Wingerde | 5122d89 | 2009-12-23 00:03:25 +0100 | [diff] [blame] | 647 | if (rt2x00_rev(rt2x00dev) < RT2560_VERSION_D && | 
| Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 648 | rt2x00dev->intf_associated && count > 20) | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 649 | return; | 
|  | 650 |  | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 651 | /* | 
|  | 652 | * Chipset versions C and lower should directly continue | 
| Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 653 | * to the dynamic CCA tuning. Chipset version D and higher | 
|  | 654 | * should go straight to dynamic CCA tuning when they | 
|  | 655 | * are not associated. | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 656 | */ | 
| Gertjan van Wingerde | 5122d89 | 2009-12-23 00:03:25 +0100 | [diff] [blame] | 657 | if (rt2x00_rev(rt2x00dev) < RT2560_VERSION_D || | 
| Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 658 | !rt2x00dev->intf_associated) | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 659 | goto dynamic_cca_tune; | 
|  | 660 |  | 
|  | 661 | /* | 
|  | 662 | * A too low RSSI will cause too much false CCA which will | 
|  | 663 | * then corrupt the R17 tuning. To remidy this the tuning should | 
|  | 664 | * be stopped (While making sure the R17 value will not exceed limits) | 
|  | 665 | */ | 
| Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 666 | if (qual->rssi < -80 && count > 20) { | 
|  | 667 | if (qual->vgc_level_reg >= 0x41) | 
|  | 668 | rt2500pci_set_vgc(rt2x00dev, qual, qual->vgc_level); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 669 | return; | 
|  | 670 | } | 
|  | 671 |  | 
|  | 672 | /* | 
|  | 673 | * Special big-R17 for short distance | 
|  | 674 | */ | 
| Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 675 | if (qual->rssi >= -58) { | 
|  | 676 | rt2500pci_set_vgc(rt2x00dev, qual, 0x50); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 677 | return; | 
|  | 678 | } | 
|  | 679 |  | 
|  | 680 | /* | 
|  | 681 | * Special mid-R17 for middle distance | 
|  | 682 | */ | 
| Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 683 | if (qual->rssi >= -74) { | 
|  | 684 | rt2500pci_set_vgc(rt2x00dev, qual, 0x41); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 685 | return; | 
|  | 686 | } | 
|  | 687 |  | 
|  | 688 | /* | 
|  | 689 | * Leave short or middle distance condition, restore r17 | 
|  | 690 | * to the dynamic tuning range. | 
|  | 691 | */ | 
| Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 692 | if (qual->vgc_level_reg >= 0x41) { | 
|  | 693 | rt2500pci_set_vgc(rt2x00dev, qual, qual->vgc_level); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 694 | return; | 
|  | 695 | } | 
|  | 696 |  | 
|  | 697 | dynamic_cca_tune: | 
|  | 698 |  | 
|  | 699 | /* | 
|  | 700 | * R17 is inside the dynamic tuning range, | 
|  | 701 | * start tuning the link based on the false cca counter. | 
|  | 702 | */ | 
| Ivo van Doorn | 5352ff6 | 2008-12-20 10:54:54 +0100 | [diff] [blame] | 703 | if (qual->false_cca > 512 && qual->vgc_level_reg < 0x40) { | 
|  | 704 | rt2500pci_set_vgc(rt2x00dev, qual, ++qual->vgc_level_reg); | 
|  | 705 | qual->vgc_level = qual->vgc_level_reg; | 
|  | 706 | } else if (qual->false_cca < 100 && qual->vgc_level_reg > 0x32) { | 
|  | 707 | rt2500pci_set_vgc(rt2x00dev, qual, --qual->vgc_level_reg); | 
|  | 708 | qual->vgc_level = qual->vgc_level_reg; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 709 | } | 
|  | 710 | } | 
|  | 711 |  | 
|  | 712 | /* | 
|  | 713 | * Initialization functions. | 
|  | 714 | */ | 
| Ivo van Doorn | 798b7ad | 2008-11-08 15:25:33 +0100 | [diff] [blame] | 715 | static bool rt2500pci_get_entry_state(struct queue_entry *entry) | 
|  | 716 | { | 
|  | 717 | struct queue_entry_priv_pci *entry_priv = entry->priv_data; | 
|  | 718 | u32 word; | 
|  | 719 |  | 
|  | 720 | if (entry->queue->qid == QID_RX) { | 
|  | 721 | rt2x00_desc_read(entry_priv->desc, 0, &word); | 
|  | 722 |  | 
|  | 723 | return rt2x00_get_field32(word, RXD_W0_OWNER_NIC); | 
|  | 724 | } else { | 
|  | 725 | rt2x00_desc_read(entry_priv->desc, 0, &word); | 
|  | 726 |  | 
|  | 727 | return (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) || | 
|  | 728 | rt2x00_get_field32(word, TXD_W0_VALID)); | 
|  | 729 | } | 
|  | 730 | } | 
|  | 731 |  | 
|  | 732 | static void rt2500pci_clear_entry(struct queue_entry *entry) | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 733 | { | 
| Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 734 | struct queue_entry_priv_pci *entry_priv = entry->priv_data; | 
| Gertjan van Wingerde | c4da004 | 2008-06-16 19:56:31 +0200 | [diff] [blame] | 735 | struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 736 | u32 word; | 
|  | 737 |  | 
| Ivo van Doorn | 798b7ad | 2008-11-08 15:25:33 +0100 | [diff] [blame] | 738 | if (entry->queue->qid == QID_RX) { | 
|  | 739 | rt2x00_desc_read(entry_priv->desc, 1, &word); | 
|  | 740 | rt2x00_set_field32(&word, RXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma); | 
|  | 741 | rt2x00_desc_write(entry_priv->desc, 1, word); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 742 |  | 
| Ivo van Doorn | 798b7ad | 2008-11-08 15:25:33 +0100 | [diff] [blame] | 743 | rt2x00_desc_read(entry_priv->desc, 0, &word); | 
|  | 744 | rt2x00_set_field32(&word, RXD_W0_OWNER_NIC, 1); | 
|  | 745 | rt2x00_desc_write(entry_priv->desc, 0, word); | 
|  | 746 | } else { | 
|  | 747 | rt2x00_desc_read(entry_priv->desc, 0, &word); | 
|  | 748 | rt2x00_set_field32(&word, TXD_W0_VALID, 0); | 
|  | 749 | rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 0); | 
|  | 750 | rt2x00_desc_write(entry_priv->desc, 0, word); | 
|  | 751 | } | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 752 | } | 
|  | 753 |  | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 754 | static int rt2500pci_init_queues(struct rt2x00_dev *rt2x00dev) | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 755 | { | 
| Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 756 | struct queue_entry_priv_pci *entry_priv; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 757 | u32 reg; | 
|  | 758 |  | 
|  | 759 | /* | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 760 | * Initialize registers. | 
|  | 761 | */ | 
|  | 762 | rt2x00pci_register_read(rt2x00dev, TXCSR2, ®); | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 763 | rt2x00_set_field32(®, TXCSR2_TXD_SIZE, rt2x00dev->tx[0].desc_size); | 
|  | 764 | rt2x00_set_field32(®, TXCSR2_NUM_TXD, rt2x00dev->tx[1].limit); | 
|  | 765 | rt2x00_set_field32(®, TXCSR2_NUM_ATIM, rt2x00dev->bcn[1].limit); | 
|  | 766 | rt2x00_set_field32(®, TXCSR2_NUM_PRIO, rt2x00dev->tx[0].limit); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 767 | rt2x00pci_register_write(rt2x00dev, TXCSR2, reg); | 
|  | 768 |  | 
| Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 769 | entry_priv = rt2x00dev->tx[1].entries[0].priv_data; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 770 | rt2x00pci_register_read(rt2x00dev, TXCSR3, ®); | 
| Ivo van Doorn | 30b3a23 | 2008-02-17 17:33:24 +0100 | [diff] [blame] | 771 | rt2x00_set_field32(®, TXCSR3_TX_RING_REGISTER, | 
| Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 772 | entry_priv->desc_dma); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 773 | rt2x00pci_register_write(rt2x00dev, TXCSR3, reg); | 
|  | 774 |  | 
| Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 775 | entry_priv = rt2x00dev->tx[0].entries[0].priv_data; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 776 | rt2x00pci_register_read(rt2x00dev, TXCSR5, ®); | 
| Ivo van Doorn | 30b3a23 | 2008-02-17 17:33:24 +0100 | [diff] [blame] | 777 | rt2x00_set_field32(®, TXCSR5_PRIO_RING_REGISTER, | 
| Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 778 | entry_priv->desc_dma); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 779 | rt2x00pci_register_write(rt2x00dev, TXCSR5, reg); | 
|  | 780 |  | 
| Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 781 | entry_priv = rt2x00dev->bcn[1].entries[0].priv_data; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 782 | rt2x00pci_register_read(rt2x00dev, TXCSR4, ®); | 
| Ivo van Doorn | 30b3a23 | 2008-02-17 17:33:24 +0100 | [diff] [blame] | 783 | rt2x00_set_field32(®, TXCSR4_ATIM_RING_REGISTER, | 
| Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 784 | entry_priv->desc_dma); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 785 | rt2x00pci_register_write(rt2x00dev, TXCSR4, reg); | 
|  | 786 |  | 
| Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 787 | entry_priv = rt2x00dev->bcn[0].entries[0].priv_data; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 788 | rt2x00pci_register_read(rt2x00dev, TXCSR6, ®); | 
| Ivo van Doorn | 30b3a23 | 2008-02-17 17:33:24 +0100 | [diff] [blame] | 789 | rt2x00_set_field32(®, TXCSR6_BEACON_RING_REGISTER, | 
| Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 790 | entry_priv->desc_dma); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 791 | rt2x00pci_register_write(rt2x00dev, TXCSR6, reg); | 
|  | 792 |  | 
|  | 793 | rt2x00pci_register_read(rt2x00dev, RXCSR1, ®); | 
|  | 794 | rt2x00_set_field32(®, RXCSR1_RXD_SIZE, rt2x00dev->rx->desc_size); | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 795 | rt2x00_set_field32(®, RXCSR1_NUM_RXD, rt2x00dev->rx->limit); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 796 | rt2x00pci_register_write(rt2x00dev, RXCSR1, reg); | 
|  | 797 |  | 
| Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 798 | entry_priv = rt2x00dev->rx->entries[0].priv_data; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 799 | rt2x00pci_register_read(rt2x00dev, RXCSR2, ®); | 
| Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 800 | rt2x00_set_field32(®, RXCSR2_RX_RING_REGISTER, | 
|  | 801 | entry_priv->desc_dma); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 802 | rt2x00pci_register_write(rt2x00dev, RXCSR2, reg); | 
|  | 803 |  | 
|  | 804 | return 0; | 
|  | 805 | } | 
|  | 806 |  | 
|  | 807 | static int rt2500pci_init_registers(struct rt2x00_dev *rt2x00dev) | 
|  | 808 | { | 
|  | 809 | u32 reg; | 
|  | 810 |  | 
|  | 811 | rt2x00pci_register_write(rt2x00dev, PSCSR0, 0x00020002); | 
|  | 812 | rt2x00pci_register_write(rt2x00dev, PSCSR1, 0x00000002); | 
|  | 813 | rt2x00pci_register_write(rt2x00dev, PSCSR2, 0x00020002); | 
|  | 814 | rt2x00pci_register_write(rt2x00dev, PSCSR3, 0x00000002); | 
|  | 815 |  | 
|  | 816 | rt2x00pci_register_read(rt2x00dev, TIMECSR, ®); | 
|  | 817 | rt2x00_set_field32(®, TIMECSR_US_COUNT, 33); | 
|  | 818 | rt2x00_set_field32(®, TIMECSR_US_64_COUNT, 63); | 
|  | 819 | rt2x00_set_field32(®, TIMECSR_BEACON_EXPECT, 0); | 
|  | 820 | rt2x00pci_register_write(rt2x00dev, TIMECSR, reg); | 
|  | 821 |  | 
|  | 822 | rt2x00pci_register_read(rt2x00dev, CSR9, ®); | 
|  | 823 | rt2x00_set_field32(®, CSR9_MAX_FRAME_UNIT, | 
|  | 824 | rt2x00dev->rx->data_size / 128); | 
|  | 825 | rt2x00pci_register_write(rt2x00dev, CSR9, reg); | 
|  | 826 |  | 
|  | 827 | /* | 
|  | 828 | * Always use CWmin and CWmax set in descriptor. | 
|  | 829 | */ | 
|  | 830 | rt2x00pci_register_read(rt2x00dev, CSR11, ®); | 
|  | 831 | rt2x00_set_field32(®, CSR11_CW_SELECT, 0); | 
|  | 832 | rt2x00pci_register_write(rt2x00dev, CSR11, reg); | 
|  | 833 |  | 
| Ivo van Doorn | 1f90916 | 2008-07-08 13:45:20 +0200 | [diff] [blame] | 834 | rt2x00pci_register_read(rt2x00dev, CSR14, ®); | 
|  | 835 | rt2x00_set_field32(®, CSR14_TSF_COUNT, 0); | 
|  | 836 | rt2x00_set_field32(®, CSR14_TSF_SYNC, 0); | 
|  | 837 | rt2x00_set_field32(®, CSR14_TBCN, 0); | 
|  | 838 | rt2x00_set_field32(®, CSR14_TCFP, 0); | 
|  | 839 | rt2x00_set_field32(®, CSR14_TATIMW, 0); | 
|  | 840 | rt2x00_set_field32(®, CSR14_BEACON_GEN, 0); | 
|  | 841 | rt2x00_set_field32(®, CSR14_CFP_COUNT_PRELOAD, 0); | 
|  | 842 | rt2x00_set_field32(®, CSR14_TBCM_PRELOAD, 0); | 
|  | 843 | rt2x00pci_register_write(rt2x00dev, CSR14, reg); | 
|  | 844 |  | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 845 | rt2x00pci_register_write(rt2x00dev, CNT3, 0); | 
|  | 846 |  | 
|  | 847 | rt2x00pci_register_read(rt2x00dev, TXCSR8, ®); | 
|  | 848 | rt2x00_set_field32(®, TXCSR8_BBP_ID0, 10); | 
|  | 849 | rt2x00_set_field32(®, TXCSR8_BBP_ID0_VALID, 1); | 
|  | 850 | rt2x00_set_field32(®, TXCSR8_BBP_ID1, 11); | 
|  | 851 | rt2x00_set_field32(®, TXCSR8_BBP_ID1_VALID, 1); | 
|  | 852 | rt2x00_set_field32(®, TXCSR8_BBP_ID2, 13); | 
|  | 853 | rt2x00_set_field32(®, TXCSR8_BBP_ID2_VALID, 1); | 
|  | 854 | rt2x00_set_field32(®, TXCSR8_BBP_ID3, 12); | 
|  | 855 | rt2x00_set_field32(®, TXCSR8_BBP_ID3_VALID, 1); | 
|  | 856 | rt2x00pci_register_write(rt2x00dev, TXCSR8, reg); | 
|  | 857 |  | 
|  | 858 | rt2x00pci_register_read(rt2x00dev, ARTCSR0, ®); | 
|  | 859 | rt2x00_set_field32(®, ARTCSR0_ACK_CTS_1MBS, 112); | 
|  | 860 | rt2x00_set_field32(®, ARTCSR0_ACK_CTS_2MBS, 56); | 
|  | 861 | rt2x00_set_field32(®, ARTCSR0_ACK_CTS_5_5MBS, 20); | 
|  | 862 | rt2x00_set_field32(®, ARTCSR0_ACK_CTS_11MBS, 10); | 
|  | 863 | rt2x00pci_register_write(rt2x00dev, ARTCSR0, reg); | 
|  | 864 |  | 
|  | 865 | rt2x00pci_register_read(rt2x00dev, ARTCSR1, ®); | 
|  | 866 | rt2x00_set_field32(®, ARTCSR1_ACK_CTS_6MBS, 45); | 
|  | 867 | rt2x00_set_field32(®, ARTCSR1_ACK_CTS_9MBS, 37); | 
|  | 868 | rt2x00_set_field32(®, ARTCSR1_ACK_CTS_12MBS, 33); | 
|  | 869 | rt2x00_set_field32(®, ARTCSR1_ACK_CTS_18MBS, 29); | 
|  | 870 | rt2x00pci_register_write(rt2x00dev, ARTCSR1, reg); | 
|  | 871 |  | 
|  | 872 | rt2x00pci_register_read(rt2x00dev, ARTCSR2, ®); | 
|  | 873 | rt2x00_set_field32(®, ARTCSR2_ACK_CTS_24MBS, 29); | 
|  | 874 | rt2x00_set_field32(®, ARTCSR2_ACK_CTS_36MBS, 25); | 
|  | 875 | rt2x00_set_field32(®, ARTCSR2_ACK_CTS_48MBS, 25); | 
|  | 876 | rt2x00_set_field32(®, ARTCSR2_ACK_CTS_54MBS, 25); | 
|  | 877 | rt2x00pci_register_write(rt2x00dev, ARTCSR2, reg); | 
|  | 878 |  | 
|  | 879 | rt2x00pci_register_read(rt2x00dev, RXCSR3, ®); | 
|  | 880 | rt2x00_set_field32(®, RXCSR3_BBP_ID0, 47); /* CCK Signal */ | 
|  | 881 | rt2x00_set_field32(®, RXCSR3_BBP_ID0_VALID, 1); | 
|  | 882 | rt2x00_set_field32(®, RXCSR3_BBP_ID1, 51); /* Rssi */ | 
|  | 883 | rt2x00_set_field32(®, RXCSR3_BBP_ID1_VALID, 1); | 
|  | 884 | rt2x00_set_field32(®, RXCSR3_BBP_ID2, 42); /* OFDM Rate */ | 
|  | 885 | rt2x00_set_field32(®, RXCSR3_BBP_ID2_VALID, 1); | 
|  | 886 | rt2x00_set_field32(®, RXCSR3_BBP_ID3, 51); /* RSSI */ | 
|  | 887 | rt2x00_set_field32(®, RXCSR3_BBP_ID3_VALID, 1); | 
|  | 888 | rt2x00pci_register_write(rt2x00dev, RXCSR3, reg); | 
|  | 889 |  | 
|  | 890 | rt2x00pci_register_read(rt2x00dev, PCICSR, ®); | 
|  | 891 | rt2x00_set_field32(®, PCICSR_BIG_ENDIAN, 0); | 
|  | 892 | rt2x00_set_field32(®, PCICSR_RX_TRESHOLD, 0); | 
|  | 893 | rt2x00_set_field32(®, PCICSR_TX_TRESHOLD, 3); | 
|  | 894 | rt2x00_set_field32(®, PCICSR_BURST_LENTH, 1); | 
|  | 895 | rt2x00_set_field32(®, PCICSR_ENABLE_CLK, 1); | 
|  | 896 | rt2x00_set_field32(®, PCICSR_READ_MULTIPLE, 1); | 
|  | 897 | rt2x00_set_field32(®, PCICSR_WRITE_INVALID, 1); | 
|  | 898 | rt2x00pci_register_write(rt2x00dev, PCICSR, reg); | 
|  | 899 |  | 
|  | 900 | rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0x3f3b3100); | 
|  | 901 |  | 
|  | 902 | rt2x00pci_register_write(rt2x00dev, GPIOCSR, 0x0000ff00); | 
|  | 903 | rt2x00pci_register_write(rt2x00dev, TESTCSR, 0x000000f0); | 
|  | 904 |  | 
|  | 905 | if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE)) | 
|  | 906 | return -EBUSY; | 
|  | 907 |  | 
|  | 908 | rt2x00pci_register_write(rt2x00dev, MACCSR0, 0x00213223); | 
|  | 909 | rt2x00pci_register_write(rt2x00dev, MACCSR1, 0x00235518); | 
|  | 910 |  | 
|  | 911 | rt2x00pci_register_read(rt2x00dev, MACCSR2, ®); | 
|  | 912 | rt2x00_set_field32(®, MACCSR2_DELAY, 64); | 
|  | 913 | rt2x00pci_register_write(rt2x00dev, MACCSR2, reg); | 
|  | 914 |  | 
|  | 915 | rt2x00pci_register_read(rt2x00dev, RALINKCSR, ®); | 
|  | 916 | rt2x00_set_field32(®, RALINKCSR_AR_BBP_DATA0, 17); | 
|  | 917 | rt2x00_set_field32(®, RALINKCSR_AR_BBP_ID0, 26); | 
|  | 918 | rt2x00_set_field32(®, RALINKCSR_AR_BBP_VALID0, 1); | 
|  | 919 | rt2x00_set_field32(®, RALINKCSR_AR_BBP_DATA1, 0); | 
|  | 920 | rt2x00_set_field32(®, RALINKCSR_AR_BBP_ID1, 26); | 
|  | 921 | rt2x00_set_field32(®, RALINKCSR_AR_BBP_VALID1, 1); | 
|  | 922 | rt2x00pci_register_write(rt2x00dev, RALINKCSR, reg); | 
|  | 923 |  | 
|  | 924 | rt2x00pci_register_write(rt2x00dev, BBPCSR1, 0x82188200); | 
|  | 925 |  | 
|  | 926 | rt2x00pci_register_write(rt2x00dev, TXACKCSR0, 0x00000020); | 
|  | 927 |  | 
|  | 928 | rt2x00pci_register_read(rt2x00dev, CSR1, ®); | 
|  | 929 | rt2x00_set_field32(®, CSR1_SOFT_RESET, 1); | 
|  | 930 | rt2x00_set_field32(®, CSR1_BBP_RESET, 0); | 
|  | 931 | rt2x00_set_field32(®, CSR1_HOST_READY, 0); | 
|  | 932 | rt2x00pci_register_write(rt2x00dev, CSR1, reg); | 
|  | 933 |  | 
|  | 934 | rt2x00pci_register_read(rt2x00dev, CSR1, ®); | 
|  | 935 | rt2x00_set_field32(®, CSR1_SOFT_RESET, 0); | 
|  | 936 | rt2x00_set_field32(®, CSR1_HOST_READY, 1); | 
|  | 937 | rt2x00pci_register_write(rt2x00dev, CSR1, reg); | 
|  | 938 |  | 
|  | 939 | /* | 
|  | 940 | * We must clear the FCS and FIFO error count. | 
|  | 941 | * These registers are cleared on read, | 
|  | 942 | * so we may pass a useless variable to store the value. | 
|  | 943 | */ | 
|  | 944 | rt2x00pci_register_read(rt2x00dev, CNT0, ®); | 
|  | 945 | rt2x00pci_register_read(rt2x00dev, CNT4, ®); | 
|  | 946 |  | 
|  | 947 | return 0; | 
|  | 948 | } | 
|  | 949 |  | 
| Ivo van Doorn | 2b08da3 | 2008-06-03 18:58:56 +0200 | [diff] [blame] | 950 | static int rt2500pci_wait_bbp_ready(struct rt2x00_dev *rt2x00dev) | 
|  | 951 | { | 
|  | 952 | unsigned int i; | 
|  | 953 | u8 value; | 
|  | 954 |  | 
|  | 955 | for (i = 0; i < REGISTER_BUSY_COUNT; i++) { | 
|  | 956 | rt2500pci_bbp_read(rt2x00dev, 0, &value); | 
|  | 957 | if ((value != 0xff) && (value != 0x00)) | 
|  | 958 | return 0; | 
|  | 959 | udelay(REGISTER_BUSY_DELAY); | 
|  | 960 | } | 
|  | 961 |  | 
|  | 962 | ERROR(rt2x00dev, "BBP register access failed, aborting.\n"); | 
|  | 963 | return -EACCES; | 
|  | 964 | } | 
|  | 965 |  | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 966 | static int rt2500pci_init_bbp(struct rt2x00_dev *rt2x00dev) | 
|  | 967 | { | 
|  | 968 | unsigned int i; | 
|  | 969 | u16 eeprom; | 
|  | 970 | u8 reg_id; | 
|  | 971 | u8 value; | 
|  | 972 |  | 
| Ivo van Doorn | 2b08da3 | 2008-06-03 18:58:56 +0200 | [diff] [blame] | 973 | if (unlikely(rt2500pci_wait_bbp_ready(rt2x00dev))) | 
|  | 974 | return -EACCES; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 975 |  | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 976 | rt2500pci_bbp_write(rt2x00dev, 3, 0x02); | 
|  | 977 | rt2500pci_bbp_write(rt2x00dev, 4, 0x19); | 
|  | 978 | rt2500pci_bbp_write(rt2x00dev, 14, 0x1c); | 
|  | 979 | rt2500pci_bbp_write(rt2x00dev, 15, 0x30); | 
|  | 980 | rt2500pci_bbp_write(rt2x00dev, 16, 0xac); | 
|  | 981 | rt2500pci_bbp_write(rt2x00dev, 18, 0x18); | 
|  | 982 | rt2500pci_bbp_write(rt2x00dev, 19, 0xff); | 
|  | 983 | rt2500pci_bbp_write(rt2x00dev, 20, 0x1e); | 
|  | 984 | rt2500pci_bbp_write(rt2x00dev, 21, 0x08); | 
|  | 985 | rt2500pci_bbp_write(rt2x00dev, 22, 0x08); | 
|  | 986 | rt2500pci_bbp_write(rt2x00dev, 23, 0x08); | 
|  | 987 | rt2500pci_bbp_write(rt2x00dev, 24, 0x70); | 
|  | 988 | rt2500pci_bbp_write(rt2x00dev, 25, 0x40); | 
|  | 989 | rt2500pci_bbp_write(rt2x00dev, 26, 0x08); | 
|  | 990 | rt2500pci_bbp_write(rt2x00dev, 27, 0x23); | 
|  | 991 | rt2500pci_bbp_write(rt2x00dev, 30, 0x10); | 
|  | 992 | rt2500pci_bbp_write(rt2x00dev, 31, 0x2b); | 
|  | 993 | rt2500pci_bbp_write(rt2x00dev, 32, 0xb9); | 
|  | 994 | rt2500pci_bbp_write(rt2x00dev, 34, 0x12); | 
|  | 995 | rt2500pci_bbp_write(rt2x00dev, 35, 0x50); | 
|  | 996 | rt2500pci_bbp_write(rt2x00dev, 39, 0xc4); | 
|  | 997 | rt2500pci_bbp_write(rt2x00dev, 40, 0x02); | 
|  | 998 | rt2500pci_bbp_write(rt2x00dev, 41, 0x60); | 
|  | 999 | rt2500pci_bbp_write(rt2x00dev, 53, 0x10); | 
|  | 1000 | rt2500pci_bbp_write(rt2x00dev, 54, 0x18); | 
|  | 1001 | rt2500pci_bbp_write(rt2x00dev, 56, 0x08); | 
|  | 1002 | rt2500pci_bbp_write(rt2x00dev, 57, 0x10); | 
|  | 1003 | rt2500pci_bbp_write(rt2x00dev, 58, 0x08); | 
|  | 1004 | rt2500pci_bbp_write(rt2x00dev, 61, 0x6d); | 
|  | 1005 | rt2500pci_bbp_write(rt2x00dev, 62, 0x10); | 
|  | 1006 |  | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1007 | for (i = 0; i < EEPROM_BBP_SIZE; i++) { | 
|  | 1008 | rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom); | 
|  | 1009 |  | 
|  | 1010 | if (eeprom != 0xffff && eeprom != 0x0000) { | 
|  | 1011 | reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID); | 
|  | 1012 | value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1013 | rt2500pci_bbp_write(rt2x00dev, reg_id, value); | 
|  | 1014 | } | 
|  | 1015 | } | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1016 |  | 
|  | 1017 | return 0; | 
|  | 1018 | } | 
|  | 1019 |  | 
|  | 1020 | /* | 
|  | 1021 | * Device state switch handlers. | 
|  | 1022 | */ | 
|  | 1023 | static void rt2500pci_toggle_rx(struct rt2x00_dev *rt2x00dev, | 
|  | 1024 | enum dev_state state) | 
|  | 1025 | { | 
|  | 1026 | u32 reg; | 
|  | 1027 |  | 
|  | 1028 | rt2x00pci_register_read(rt2x00dev, RXCSR0, ®); | 
|  | 1029 | rt2x00_set_field32(®, RXCSR0_DISABLE_RX, | 
| Ivo van Doorn | 2b08da3 | 2008-06-03 18:58:56 +0200 | [diff] [blame] | 1030 | (state == STATE_RADIO_RX_OFF) || | 
|  | 1031 | (state == STATE_RADIO_RX_OFF_LINK)); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1032 | rt2x00pci_register_write(rt2x00dev, RXCSR0, reg); | 
|  | 1033 | } | 
|  | 1034 |  | 
|  | 1035 | static void rt2500pci_toggle_irq(struct rt2x00_dev *rt2x00dev, | 
|  | 1036 | enum dev_state state) | 
|  | 1037 | { | 
|  | 1038 | int mask = (state == STATE_RADIO_IRQ_OFF); | 
|  | 1039 | u32 reg; | 
|  | 1040 |  | 
|  | 1041 | /* | 
|  | 1042 | * When interrupts are being enabled, the interrupt registers | 
|  | 1043 | * should clear the register to assure a clean state. | 
|  | 1044 | */ | 
|  | 1045 | if (state == STATE_RADIO_IRQ_ON) { | 
|  | 1046 | rt2x00pci_register_read(rt2x00dev, CSR7, ®); | 
|  | 1047 | rt2x00pci_register_write(rt2x00dev, CSR7, reg); | 
|  | 1048 | } | 
|  | 1049 |  | 
|  | 1050 | /* | 
|  | 1051 | * Only toggle the interrupts bits we are going to use. | 
|  | 1052 | * Non-checked interrupt bits are disabled by default. | 
|  | 1053 | */ | 
|  | 1054 | rt2x00pci_register_read(rt2x00dev, CSR8, ®); | 
|  | 1055 | rt2x00_set_field32(®, CSR8_TBCN_EXPIRE, mask); | 
|  | 1056 | rt2x00_set_field32(®, CSR8_TXDONE_TXRING, mask); | 
|  | 1057 | rt2x00_set_field32(®, CSR8_TXDONE_ATIMRING, mask); | 
|  | 1058 | rt2x00_set_field32(®, CSR8_TXDONE_PRIORING, mask); | 
|  | 1059 | rt2x00_set_field32(®, CSR8_RXDONE, mask); | 
|  | 1060 | rt2x00pci_register_write(rt2x00dev, CSR8, reg); | 
|  | 1061 | } | 
|  | 1062 |  | 
|  | 1063 | static int rt2500pci_enable_radio(struct rt2x00_dev *rt2x00dev) | 
|  | 1064 | { | 
|  | 1065 | /* | 
|  | 1066 | * Initialize all registers. | 
|  | 1067 | */ | 
| Ivo van Doorn | 2b08da3 | 2008-06-03 18:58:56 +0200 | [diff] [blame] | 1068 | if (unlikely(rt2500pci_init_queues(rt2x00dev) || | 
|  | 1069 | rt2500pci_init_registers(rt2x00dev) || | 
|  | 1070 | rt2500pci_init_bbp(rt2x00dev))) | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1071 | return -EIO; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1072 |  | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1073 | return 0; | 
|  | 1074 | } | 
|  | 1075 |  | 
|  | 1076 | static void rt2500pci_disable_radio(struct rt2x00_dev *rt2x00dev) | 
|  | 1077 | { | 
| Ivo van Doorn | a2c9b65 | 2009-01-28 00:32:33 +0100 | [diff] [blame] | 1078 | /* | 
|  | 1079 | * Disable power | 
|  | 1080 | */ | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1081 | rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1082 | } | 
|  | 1083 |  | 
|  | 1084 | static int rt2500pci_set_state(struct rt2x00_dev *rt2x00dev, | 
|  | 1085 | enum dev_state state) | 
|  | 1086 | { | 
| Gertjan van Wingerde | 9655a6e | 2010-05-13 21:16:03 +0200 | [diff] [blame] | 1087 | u32 reg, reg2; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1088 | unsigned int i; | 
|  | 1089 | char put_to_sleep; | 
|  | 1090 | char bbp_state; | 
|  | 1091 | char rf_state; | 
|  | 1092 |  | 
|  | 1093 | put_to_sleep = (state != STATE_AWAKE); | 
|  | 1094 |  | 
|  | 1095 | rt2x00pci_register_read(rt2x00dev, PWRCSR1, ®); | 
|  | 1096 | rt2x00_set_field32(®, PWRCSR1_SET_STATE, 1); | 
|  | 1097 | rt2x00_set_field32(®, PWRCSR1_BBP_DESIRE_STATE, state); | 
|  | 1098 | rt2x00_set_field32(®, PWRCSR1_RF_DESIRE_STATE, state); | 
|  | 1099 | rt2x00_set_field32(®, PWRCSR1_PUT_TO_SLEEP, put_to_sleep); | 
|  | 1100 | rt2x00pci_register_write(rt2x00dev, PWRCSR1, reg); | 
|  | 1101 |  | 
|  | 1102 | /* | 
|  | 1103 | * Device is not guaranteed to be in the requested state yet. | 
|  | 1104 | * We must wait until the register indicates that the | 
|  | 1105 | * device has entered the correct state. | 
|  | 1106 | */ | 
|  | 1107 | for (i = 0; i < REGISTER_BUSY_COUNT; i++) { | 
| Gertjan van Wingerde | 9655a6e | 2010-05-13 21:16:03 +0200 | [diff] [blame] | 1108 | rt2x00pci_register_read(rt2x00dev, PWRCSR1, ®2); | 
|  | 1109 | bbp_state = rt2x00_get_field32(reg2, PWRCSR1_BBP_CURR_STATE); | 
|  | 1110 | rf_state = rt2x00_get_field32(reg2, PWRCSR1_RF_CURR_STATE); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1111 | if (bbp_state == state && rf_state == state) | 
|  | 1112 | return 0; | 
| Gertjan van Wingerde | 9655a6e | 2010-05-13 21:16:03 +0200 | [diff] [blame] | 1113 | rt2x00pci_register_write(rt2x00dev, PWRCSR1, reg); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1114 | msleep(10); | 
|  | 1115 | } | 
|  | 1116 |  | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1117 | return -EBUSY; | 
|  | 1118 | } | 
|  | 1119 |  | 
|  | 1120 | static int rt2500pci_set_device_state(struct rt2x00_dev *rt2x00dev, | 
|  | 1121 | enum dev_state state) | 
|  | 1122 | { | 
|  | 1123 | int retval = 0; | 
|  | 1124 |  | 
|  | 1125 | switch (state) { | 
|  | 1126 | case STATE_RADIO_ON: | 
|  | 1127 | retval = rt2500pci_enable_radio(rt2x00dev); | 
|  | 1128 | break; | 
|  | 1129 | case STATE_RADIO_OFF: | 
|  | 1130 | rt2500pci_disable_radio(rt2x00dev); | 
|  | 1131 | break; | 
|  | 1132 | case STATE_RADIO_RX_ON: | 
| Ivo van Doorn | 61667d8 | 2008-02-25 23:15:05 +0100 | [diff] [blame] | 1133 | case STATE_RADIO_RX_ON_LINK: | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1134 | case STATE_RADIO_RX_OFF: | 
| Ivo van Doorn | 61667d8 | 2008-02-25 23:15:05 +0100 | [diff] [blame] | 1135 | case STATE_RADIO_RX_OFF_LINK: | 
| Ivo van Doorn | 2b08da3 | 2008-06-03 18:58:56 +0200 | [diff] [blame] | 1136 | rt2500pci_toggle_rx(rt2x00dev, state); | 
|  | 1137 | break; | 
|  | 1138 | case STATE_RADIO_IRQ_ON: | 
|  | 1139 | case STATE_RADIO_IRQ_OFF: | 
|  | 1140 | rt2500pci_toggle_irq(rt2x00dev, state); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1141 | break; | 
|  | 1142 | case STATE_DEEP_SLEEP: | 
|  | 1143 | case STATE_SLEEP: | 
|  | 1144 | case STATE_STANDBY: | 
|  | 1145 | case STATE_AWAKE: | 
|  | 1146 | retval = rt2500pci_set_state(rt2x00dev, state); | 
|  | 1147 | break; | 
|  | 1148 | default: | 
|  | 1149 | retval = -ENOTSUPP; | 
|  | 1150 | break; | 
|  | 1151 | } | 
|  | 1152 |  | 
| Ivo van Doorn | 2b08da3 | 2008-06-03 18:58:56 +0200 | [diff] [blame] | 1153 | if (unlikely(retval)) | 
|  | 1154 | ERROR(rt2x00dev, "Device failed to enter state %d (%d).\n", | 
|  | 1155 | state, retval); | 
|  | 1156 |  | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1157 | return retval; | 
|  | 1158 | } | 
|  | 1159 |  | 
|  | 1160 | /* | 
|  | 1161 | * TX descriptor initialization | 
|  | 1162 | */ | 
|  | 1163 | static void rt2500pci_write_tx_desc(struct rt2x00_dev *rt2x00dev, | 
| Ivo van Doorn | dd3193e | 2008-01-06 23:41:10 +0100 | [diff] [blame] | 1164 | struct sk_buff *skb, | 
| Ivo van Doorn | 61486e0 | 2008-05-10 13:42:31 +0200 | [diff] [blame] | 1165 | struct txentry_desc *txdesc) | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1166 | { | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1167 | struct skb_frame_desc *skbdesc = get_skb_frame_desc(skb); | 
| Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 1168 | struct queue_entry_priv_pci *entry_priv = skbdesc->entry->priv_data; | 
| Gertjan van Wingerde | 85b7a8b | 2010-05-11 23:51:40 +0200 | [diff] [blame] | 1169 | __le32 *txd = entry_priv->desc; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1170 | u32 word; | 
|  | 1171 |  | 
|  | 1172 | /* | 
|  | 1173 | * Start writing the descriptor words. | 
|  | 1174 | */ | 
| Gertjan van Wingerde | 85b7a8b | 2010-05-11 23:51:40 +0200 | [diff] [blame] | 1175 | rt2x00_desc_read(txd, 1, &word); | 
| Gertjan van Wingerde | c4da004 | 2008-06-16 19:56:31 +0200 | [diff] [blame] | 1176 | rt2x00_set_field32(&word, TXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma); | 
| Gertjan van Wingerde | 85b7a8b | 2010-05-11 23:51:40 +0200 | [diff] [blame] | 1177 | rt2x00_desc_write(txd, 1, word); | 
| Gertjan van Wingerde | 4de36fe | 2008-05-10 13:44:14 +0200 | [diff] [blame] | 1178 |  | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1179 | rt2x00_desc_read(txd, 2, &word); | 
|  | 1180 | rt2x00_set_field32(&word, TXD_W2_IV_OFFSET, IEEE80211_HEADER); | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1181 | rt2x00_set_field32(&word, TXD_W2_AIFS, txdesc->aifs); | 
|  | 1182 | rt2x00_set_field32(&word, TXD_W2_CWMIN, txdesc->cw_min); | 
|  | 1183 | rt2x00_set_field32(&word, TXD_W2_CWMAX, txdesc->cw_max); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1184 | rt2x00_desc_write(txd, 2, word); | 
|  | 1185 |  | 
|  | 1186 | rt2x00_desc_read(txd, 3, &word); | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1187 | rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL, txdesc->signal); | 
|  | 1188 | rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE, txdesc->service); | 
|  | 1189 | rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW, txdesc->length_low); | 
|  | 1190 | rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH, txdesc->length_high); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1191 | rt2x00_desc_write(txd, 3, word); | 
|  | 1192 |  | 
|  | 1193 | rt2x00_desc_read(txd, 10, &word); | 
|  | 1194 | rt2x00_set_field32(&word, TXD_W10_RTS, | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1195 | test_bit(ENTRY_TXD_RTS_FRAME, &txdesc->flags)); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1196 | rt2x00_desc_write(txd, 10, word); | 
|  | 1197 |  | 
| Gertjan van Wingerde | e01f1ec | 2010-05-11 23:51:39 +0200 | [diff] [blame] | 1198 | /* | 
|  | 1199 | * Writing TXD word 0 must the last to prevent a race condition with | 
|  | 1200 | * the device, whereby the device may take hold of the TXD before we | 
|  | 1201 | * finished updating it. | 
|  | 1202 | */ | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1203 | rt2x00_desc_read(txd, 0, &word); | 
|  | 1204 | rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 1); | 
|  | 1205 | rt2x00_set_field32(&word, TXD_W0_VALID, 1); | 
|  | 1206 | rt2x00_set_field32(&word, TXD_W0_MORE_FRAG, | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1207 | test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags)); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1208 | rt2x00_set_field32(&word, TXD_W0_ACK, | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1209 | test_bit(ENTRY_TXD_ACK, &txdesc->flags)); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1210 | rt2x00_set_field32(&word, TXD_W0_TIMESTAMP, | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1211 | test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags)); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1212 | rt2x00_set_field32(&word, TXD_W0_OFDM, | 
| Ivo van Doorn | 076f958 | 2008-12-20 10:59:02 +0100 | [diff] [blame] | 1213 | (txdesc->rate_mode == RATE_MODE_OFDM)); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1214 | rt2x00_set_field32(&word, TXD_W0_CIPHER_OWNER, 1); | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1215 | rt2x00_set_field32(&word, TXD_W0_IFS, txdesc->ifs); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1216 | rt2x00_set_field32(&word, TXD_W0_RETRY_MODE, | 
| Ivo van Doorn | 61486e0 | 2008-05-10 13:42:31 +0200 | [diff] [blame] | 1217 | test_bit(ENTRY_TXD_RETRY_MODE, &txdesc->flags)); | 
| Gertjan van Wingerde | df624ca | 2010-05-03 22:43:05 +0200 | [diff] [blame] | 1218 | rt2x00_set_field32(&word, TXD_W0_DATABYTE_COUNT, txdesc->length); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1219 | rt2x00_set_field32(&word, TXD_W0_CIPHER_ALG, CIPHER_NONE); | 
|  | 1220 | rt2x00_desc_write(txd, 0, word); | 
| Gertjan van Wingerde | 85b7a8b | 2010-05-11 23:51:40 +0200 | [diff] [blame] | 1221 |  | 
|  | 1222 | /* | 
|  | 1223 | * Register descriptor details in skb frame descriptor. | 
|  | 1224 | */ | 
|  | 1225 | skbdesc->desc = txd; | 
|  | 1226 | skbdesc->desc_len = TXD_DESC_SIZE; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1227 | } | 
|  | 1228 |  | 
|  | 1229 | /* | 
|  | 1230 | * TX data initialization | 
|  | 1231 | */ | 
| Gertjan van Wingerde | f224f4e | 2010-05-08 23:40:25 +0200 | [diff] [blame] | 1232 | static void rt2500pci_write_beacon(struct queue_entry *entry, | 
|  | 1233 | struct txentry_desc *txdesc) | 
| Ivo van Doorn | bd88a78 | 2008-07-09 15:12:44 +0200 | [diff] [blame] | 1234 | { | 
|  | 1235 | struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev; | 
|  | 1236 | struct queue_entry_priv_pci *entry_priv = entry->priv_data; | 
|  | 1237 | struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb); | 
|  | 1238 | u32 word; | 
|  | 1239 | u32 reg; | 
|  | 1240 |  | 
|  | 1241 | /* | 
|  | 1242 | * Disable beaconing while we are reloading the beacon data, | 
|  | 1243 | * otherwise we might be sending out invalid data. | 
|  | 1244 | */ | 
|  | 1245 | rt2x00pci_register_read(rt2x00dev, CSR14, ®); | 
| Ivo van Doorn | bd88a78 | 2008-07-09 15:12:44 +0200 | [diff] [blame] | 1246 | rt2x00_set_field32(®, CSR14_BEACON_GEN, 0); | 
|  | 1247 | rt2x00pci_register_write(rt2x00dev, CSR14, reg); | 
|  | 1248 |  | 
| Ivo van Doorn | bd88a78 | 2008-07-09 15:12:44 +0200 | [diff] [blame] | 1249 | rt2x00queue_map_txskb(rt2x00dev, entry->skb); | 
|  | 1250 |  | 
|  | 1251 | rt2x00_desc_read(entry_priv->desc, 1, &word); | 
|  | 1252 | rt2x00_set_field32(&word, TXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma); | 
|  | 1253 | rt2x00_desc_write(entry_priv->desc, 1, word); | 
| Gertjan van Wingerde | d61cb26 | 2010-05-08 23:40:24 +0200 | [diff] [blame] | 1254 |  | 
|  | 1255 | /* | 
|  | 1256 | * Enable beaconing again. | 
|  | 1257 | */ | 
|  | 1258 | rt2x00_set_field32(®, CSR14_TSF_COUNT, 1); | 
|  | 1259 | rt2x00_set_field32(®, CSR14_TBCN, 1); | 
|  | 1260 | rt2x00_set_field32(®, CSR14_BEACON_GEN, 1); | 
|  | 1261 | rt2x00pci_register_write(rt2x00dev, CSR14, reg); | 
| Ivo van Doorn | bd88a78 | 2008-07-09 15:12:44 +0200 | [diff] [blame] | 1262 | } | 
|  | 1263 |  | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1264 | static void rt2500pci_kick_tx_queue(struct rt2x00_dev *rt2x00dev, | 
| Ivo van Doorn | e58c6ac | 2008-04-21 19:00:47 +0200 | [diff] [blame] | 1265 | const enum data_queue_qid queue) | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1266 | { | 
|  | 1267 | u32 reg; | 
|  | 1268 |  | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1269 | rt2x00pci_register_read(rt2x00dev, TXCSR0, ®); | 
| Ivo van Doorn | e58c6ac | 2008-04-21 19:00:47 +0200 | [diff] [blame] | 1270 | rt2x00_set_field32(®, TXCSR0_KICK_PRIO, (queue == QID_AC_BE)); | 
|  | 1271 | rt2x00_set_field32(®, TXCSR0_KICK_TX, (queue == QID_AC_BK)); | 
|  | 1272 | rt2x00_set_field32(®, TXCSR0_KICK_ATIM, (queue == QID_ATIM)); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1273 | rt2x00pci_register_write(rt2x00dev, TXCSR0, reg); | 
|  | 1274 | } | 
|  | 1275 |  | 
| Ivo van Doorn | a2c9b65 | 2009-01-28 00:32:33 +0100 | [diff] [blame] | 1276 | static void rt2500pci_kill_tx_queue(struct rt2x00_dev *rt2x00dev, | 
|  | 1277 | const enum data_queue_qid qid) | 
|  | 1278 | { | 
|  | 1279 | u32 reg; | 
|  | 1280 |  | 
|  | 1281 | if (qid == QID_BEACON) { | 
|  | 1282 | rt2x00pci_register_write(rt2x00dev, CSR14, 0); | 
|  | 1283 | } else { | 
|  | 1284 | rt2x00pci_register_read(rt2x00dev, TXCSR0, ®); | 
|  | 1285 | rt2x00_set_field32(®, TXCSR0_ABORT, 1); | 
|  | 1286 | rt2x00pci_register_write(rt2x00dev, TXCSR0, reg); | 
|  | 1287 | } | 
|  | 1288 | } | 
|  | 1289 |  | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1290 | /* | 
|  | 1291 | * RX control handlers | 
|  | 1292 | */ | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1293 | static void rt2500pci_fill_rxdone(struct queue_entry *entry, | 
|  | 1294 | struct rxdone_entry_desc *rxdesc) | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1295 | { | 
| Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 1296 | struct queue_entry_priv_pci *entry_priv = entry->priv_data; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1297 | u32 word0; | 
|  | 1298 | u32 word2; | 
|  | 1299 |  | 
| Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 1300 | rt2x00_desc_read(entry_priv->desc, 0, &word0); | 
|  | 1301 | rt2x00_desc_read(entry_priv->desc, 2, &word2); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1302 |  | 
| Johannes Berg | 4150c57 | 2007-09-17 01:29:23 -0400 | [diff] [blame] | 1303 | if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR)) | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1304 | rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC; | 
| Johannes Berg | 4150c57 | 2007-09-17 01:29:23 -0400 | [diff] [blame] | 1305 | if (rt2x00_get_field32(word0, RXD_W0_PHYSICAL_ERROR)) | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1306 | rxdesc->flags |= RX_FLAG_FAILED_PLCP_CRC; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1307 |  | 
| Ivo van Doorn | 8999389 | 2008-03-09 22:49:04 +0100 | [diff] [blame] | 1308 | /* | 
|  | 1309 | * Obtain the status about this packet. | 
|  | 1310 | * When frame was received with an OFDM bitrate, | 
|  | 1311 | * the signal is the PLCP value. If it was received with | 
|  | 1312 | * a CCK bitrate the signal is the rate in 100kbit/s. | 
|  | 1313 | */ | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1314 | rxdesc->signal = rt2x00_get_field32(word2, RXD_W2_SIGNAL); | 
|  | 1315 | rxdesc->rssi = rt2x00_get_field32(word2, RXD_W2_RSSI) - | 
|  | 1316 | entry->queue->rt2x00dev->rssi_offset; | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1317 | rxdesc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT); | 
| Ivo van Doorn | 19d30e0 | 2008-03-15 21:38:07 +0100 | [diff] [blame] | 1318 |  | 
| Ivo van Doorn | 19d30e0 | 2008-03-15 21:38:07 +0100 | [diff] [blame] | 1319 | if (rt2x00_get_field32(word0, RXD_W0_OFDM)) | 
|  | 1320 | rxdesc->dev_flags |= RXDONE_SIGNAL_PLCP; | 
| Ivo van Doorn | 6c6aa3c | 2008-08-29 21:07:16 +0200 | [diff] [blame] | 1321 | else | 
|  | 1322 | rxdesc->dev_flags |= RXDONE_SIGNAL_BITRATE; | 
| Ivo van Doorn | 19d30e0 | 2008-03-15 21:38:07 +0100 | [diff] [blame] | 1323 | if (rt2x00_get_field32(word0, RXD_W0_MY_BSS)) | 
|  | 1324 | rxdesc->dev_flags |= RXDONE_MY_BSS; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1325 | } | 
|  | 1326 |  | 
|  | 1327 | /* | 
|  | 1328 | * Interrupt functions. | 
|  | 1329 | */ | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1330 | static void rt2500pci_txdone(struct rt2x00_dev *rt2x00dev, | 
| Ivo van Doorn | e58c6ac | 2008-04-21 19:00:47 +0200 | [diff] [blame] | 1331 | const enum data_queue_qid queue_idx) | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1332 | { | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1333 | struct data_queue *queue = rt2x00queue_get_queue(rt2x00dev, queue_idx); | 
| Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 1334 | struct queue_entry_priv_pci *entry_priv; | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1335 | struct queue_entry *entry; | 
|  | 1336 | struct txdone_entry_desc txdesc; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1337 | u32 word; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1338 |  | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1339 | while (!rt2x00queue_empty(queue)) { | 
|  | 1340 | entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE); | 
| Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 1341 | entry_priv = entry->priv_data; | 
|  | 1342 | rt2x00_desc_read(entry_priv->desc, 0, &word); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1343 |  | 
|  | 1344 | if (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) || | 
|  | 1345 | !rt2x00_get_field32(word, TXD_W0_VALID)) | 
|  | 1346 | break; | 
|  | 1347 |  | 
|  | 1348 | /* | 
|  | 1349 | * Obtain the status about this packet. | 
|  | 1350 | */ | 
| Ivo van Doorn | fb55f4d | 2008-05-10 13:42:06 +0200 | [diff] [blame] | 1351 | txdesc.flags = 0; | 
|  | 1352 | switch (rt2x00_get_field32(word, TXD_W0_RESULT)) { | 
|  | 1353 | case 0: /* Success */ | 
|  | 1354 | case 1: /* Success with retry */ | 
|  | 1355 | __set_bit(TXDONE_SUCCESS, &txdesc.flags); | 
|  | 1356 | break; | 
|  | 1357 | case 2: /* Failure, excessive retries */ | 
|  | 1358 | __set_bit(TXDONE_EXCESSIVE_RETRY, &txdesc.flags); | 
|  | 1359 | /* Don't break, this is a failed frame! */ | 
|  | 1360 | default: /* Failure */ | 
|  | 1361 | __set_bit(TXDONE_FAILURE, &txdesc.flags); | 
|  | 1362 | } | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1363 | txdesc.retry = rt2x00_get_field32(word, TXD_W0_RETRY_COUNT); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1364 |  | 
| Ivo van Doorn | d74f5ba | 2008-06-16 19:56:54 +0200 | [diff] [blame] | 1365 | rt2x00lib_txdone(entry, &txdesc); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1366 | } | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1367 | } | 
|  | 1368 |  | 
|  | 1369 | static irqreturn_t rt2500pci_interrupt(int irq, void *dev_instance) | 
|  | 1370 | { | 
|  | 1371 | struct rt2x00_dev *rt2x00dev = dev_instance; | 
|  | 1372 | u32 reg; | 
|  | 1373 |  | 
|  | 1374 | /* | 
|  | 1375 | * Get the interrupt sources & saved to local variable. | 
|  | 1376 | * Write register value back to clear pending interrupts. | 
|  | 1377 | */ | 
|  | 1378 | rt2x00pci_register_read(rt2x00dev, CSR7, ®); | 
|  | 1379 | rt2x00pci_register_write(rt2x00dev, CSR7, reg); | 
|  | 1380 |  | 
|  | 1381 | if (!reg) | 
|  | 1382 | return IRQ_NONE; | 
|  | 1383 |  | 
| Ivo van Doorn | 0262ab0 | 2008-08-29 21:04:26 +0200 | [diff] [blame] | 1384 | if (!test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags)) | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1385 | return IRQ_HANDLED; | 
|  | 1386 |  | 
|  | 1387 | /* | 
|  | 1388 | * Handle interrupts, walk through all bits | 
|  | 1389 | * and run the tasks, the bits are checked in order of | 
|  | 1390 | * priority. | 
|  | 1391 | */ | 
|  | 1392 |  | 
|  | 1393 | /* | 
|  | 1394 | * 1 - Beacon timer expired interrupt. | 
|  | 1395 | */ | 
|  | 1396 | if (rt2x00_get_field32(reg, CSR7_TBCN_EXPIRE)) | 
|  | 1397 | rt2x00lib_beacondone(rt2x00dev); | 
|  | 1398 |  | 
|  | 1399 | /* | 
|  | 1400 | * 2 - Rx ring done interrupt. | 
|  | 1401 | */ | 
|  | 1402 | if (rt2x00_get_field32(reg, CSR7_RXDONE)) | 
|  | 1403 | rt2x00pci_rxdone(rt2x00dev); | 
|  | 1404 |  | 
|  | 1405 | /* | 
|  | 1406 | * 3 - Atim ring transmit done interrupt. | 
|  | 1407 | */ | 
|  | 1408 | if (rt2x00_get_field32(reg, CSR7_TXDONE_ATIMRING)) | 
| Ivo van Doorn | e58c6ac | 2008-04-21 19:00:47 +0200 | [diff] [blame] | 1409 | rt2500pci_txdone(rt2x00dev, QID_ATIM); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1410 |  | 
|  | 1411 | /* | 
|  | 1412 | * 4 - Priority ring transmit done interrupt. | 
|  | 1413 | */ | 
|  | 1414 | if (rt2x00_get_field32(reg, CSR7_TXDONE_PRIORING)) | 
| Ivo van Doorn | e58c6ac | 2008-04-21 19:00:47 +0200 | [diff] [blame] | 1415 | rt2500pci_txdone(rt2x00dev, QID_AC_BE); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1416 |  | 
|  | 1417 | /* | 
|  | 1418 | * 5 - Tx ring transmit done interrupt. | 
|  | 1419 | */ | 
|  | 1420 | if (rt2x00_get_field32(reg, CSR7_TXDONE_TXRING)) | 
| Ivo van Doorn | e58c6ac | 2008-04-21 19:00:47 +0200 | [diff] [blame] | 1421 | rt2500pci_txdone(rt2x00dev, QID_AC_BK); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1422 |  | 
|  | 1423 | return IRQ_HANDLED; | 
|  | 1424 | } | 
|  | 1425 |  | 
|  | 1426 | /* | 
|  | 1427 | * Device probe functions. | 
|  | 1428 | */ | 
|  | 1429 | static int rt2500pci_validate_eeprom(struct rt2x00_dev *rt2x00dev) | 
|  | 1430 | { | 
|  | 1431 | struct eeprom_93cx6 eeprom; | 
|  | 1432 | u32 reg; | 
|  | 1433 | u16 word; | 
|  | 1434 | u8 *mac; | 
|  | 1435 |  | 
|  | 1436 | rt2x00pci_register_read(rt2x00dev, CSR21, ®); | 
|  | 1437 |  | 
|  | 1438 | eeprom.data = rt2x00dev; | 
|  | 1439 | eeprom.register_read = rt2500pci_eepromregister_read; | 
|  | 1440 | eeprom.register_write = rt2500pci_eepromregister_write; | 
|  | 1441 | eeprom.width = rt2x00_get_field32(reg, CSR21_TYPE_93C46) ? | 
|  | 1442 | PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66; | 
|  | 1443 | eeprom.reg_data_in = 0; | 
|  | 1444 | eeprom.reg_data_out = 0; | 
|  | 1445 | eeprom.reg_data_clock = 0; | 
|  | 1446 | eeprom.reg_chip_select = 0; | 
|  | 1447 |  | 
|  | 1448 | eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom, | 
|  | 1449 | EEPROM_SIZE / sizeof(u16)); | 
|  | 1450 |  | 
|  | 1451 | /* | 
|  | 1452 | * Start validation of the data that has been read. | 
|  | 1453 | */ | 
|  | 1454 | mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0); | 
|  | 1455 | if (!is_valid_ether_addr(mac)) { | 
|  | 1456 | random_ether_addr(mac); | 
| Johannes Berg | e174961 | 2008-10-27 15:59:26 -0700 | [diff] [blame] | 1457 | EEPROM(rt2x00dev, "MAC: %pM\n", mac); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1458 | } | 
|  | 1459 |  | 
|  | 1460 | rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word); | 
|  | 1461 | if (word == 0xffff) { | 
|  | 1462 | rt2x00_set_field16(&word, EEPROM_ANTENNA_NUM, 2); | 
| Ivo van Doorn | 362f3b6 | 2007-10-13 16:26:18 +0200 | [diff] [blame] | 1463 | rt2x00_set_field16(&word, EEPROM_ANTENNA_TX_DEFAULT, | 
|  | 1464 | ANTENNA_SW_DIVERSITY); | 
|  | 1465 | rt2x00_set_field16(&word, EEPROM_ANTENNA_RX_DEFAULT, | 
|  | 1466 | ANTENNA_SW_DIVERSITY); | 
|  | 1467 | rt2x00_set_field16(&word, EEPROM_ANTENNA_LED_MODE, | 
|  | 1468 | LED_MODE_DEFAULT); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1469 | rt2x00_set_field16(&word, EEPROM_ANTENNA_DYN_TXAGC, 0); | 
|  | 1470 | rt2x00_set_field16(&word, EEPROM_ANTENNA_HARDWARE_RADIO, 0); | 
|  | 1471 | rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2522); | 
|  | 1472 | rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word); | 
|  | 1473 | EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word); | 
|  | 1474 | } | 
|  | 1475 |  | 
|  | 1476 | rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word); | 
|  | 1477 | if (word == 0xffff) { | 
|  | 1478 | rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0); | 
|  | 1479 | rt2x00_set_field16(&word, EEPROM_NIC_DYN_BBP_TUNE, 0); | 
|  | 1480 | rt2x00_set_field16(&word, EEPROM_NIC_CCK_TX_POWER, 0); | 
|  | 1481 | rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word); | 
|  | 1482 | EEPROM(rt2x00dev, "NIC: 0x%04x\n", word); | 
|  | 1483 | } | 
|  | 1484 |  | 
|  | 1485 | rt2x00_eeprom_read(rt2x00dev, EEPROM_CALIBRATE_OFFSET, &word); | 
|  | 1486 | if (word == 0xffff) { | 
|  | 1487 | rt2x00_set_field16(&word, EEPROM_CALIBRATE_OFFSET_RSSI, | 
|  | 1488 | DEFAULT_RSSI_OFFSET); | 
|  | 1489 | rt2x00_eeprom_write(rt2x00dev, EEPROM_CALIBRATE_OFFSET, word); | 
|  | 1490 | EEPROM(rt2x00dev, "Calibrate offset: 0x%04x\n", word); | 
|  | 1491 | } | 
|  | 1492 |  | 
|  | 1493 | return 0; | 
|  | 1494 | } | 
|  | 1495 |  | 
|  | 1496 | static int rt2500pci_init_eeprom(struct rt2x00_dev *rt2x00dev) | 
|  | 1497 | { | 
|  | 1498 | u32 reg; | 
|  | 1499 | u16 value; | 
|  | 1500 | u16 eeprom; | 
|  | 1501 |  | 
|  | 1502 | /* | 
|  | 1503 | * Read EEPROM word for configuration. | 
|  | 1504 | */ | 
|  | 1505 | rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom); | 
|  | 1506 |  | 
|  | 1507 | /* | 
|  | 1508 | * Identify RF chipset. | 
|  | 1509 | */ | 
|  | 1510 | value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE); | 
|  | 1511 | rt2x00pci_register_read(rt2x00dev, CSR0, ®); | 
| Gertjan van Wingerde | 49e721e | 2010-02-13 20:55:49 +0100 | [diff] [blame] | 1512 | rt2x00_set_chip(rt2x00dev, RT2560, value, | 
|  | 1513 | rt2x00_get_field32(reg, CSR0_REVISION)); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1514 |  | 
| Gertjan van Wingerde | 5122d89 | 2009-12-23 00:03:25 +0100 | [diff] [blame] | 1515 | if (!rt2x00_rf(rt2x00dev, RF2522) && | 
|  | 1516 | !rt2x00_rf(rt2x00dev, RF2523) && | 
|  | 1517 | !rt2x00_rf(rt2x00dev, RF2524) && | 
|  | 1518 | !rt2x00_rf(rt2x00dev, RF2525) && | 
|  | 1519 | !rt2x00_rf(rt2x00dev, RF2525E) && | 
|  | 1520 | !rt2x00_rf(rt2x00dev, RF5222)) { | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1521 | ERROR(rt2x00dev, "Invalid RF chipset detected.\n"); | 
|  | 1522 | return -ENODEV; | 
|  | 1523 | } | 
|  | 1524 |  | 
|  | 1525 | /* | 
|  | 1526 | * Identify default antenna configuration. | 
|  | 1527 | */ | 
| Ivo van Doorn | addc81bd | 2007-10-13 16:26:23 +0200 | [diff] [blame] | 1528 | rt2x00dev->default_ant.tx = | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1529 | rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT); | 
| Ivo van Doorn | addc81bd | 2007-10-13 16:26:23 +0200 | [diff] [blame] | 1530 | rt2x00dev->default_ant.rx = | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1531 | rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT); | 
|  | 1532 |  | 
|  | 1533 | /* | 
|  | 1534 | * Store led mode, for correct led behaviour. | 
|  | 1535 | */ | 
| Ivo van Doorn | 771fd56 | 2008-09-08 19:07:15 +0200 | [diff] [blame] | 1536 | #ifdef CONFIG_RT2X00_LIB_LEDS | 
| Ivo van Doorn | a9450b7 | 2008-02-03 15:53:40 +0100 | [diff] [blame] | 1537 | value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_LED_MODE); | 
|  | 1538 |  | 
| Ivo van Doorn | 475433b | 2008-06-03 20:30:01 +0200 | [diff] [blame] | 1539 | rt2500pci_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO); | 
| Ivo van Doorn | 3d3e451 | 2009-01-17 20:44:08 +0100 | [diff] [blame] | 1540 | if (value == LED_MODE_TXRX_ACTIVITY || | 
|  | 1541 | value == LED_MODE_DEFAULT || | 
|  | 1542 | value == LED_MODE_ASUS) | 
| Ivo van Doorn | 475433b | 2008-06-03 20:30:01 +0200 | [diff] [blame] | 1543 | rt2500pci_init_led(rt2x00dev, &rt2x00dev->led_qual, | 
|  | 1544 | LED_TYPE_ACTIVITY); | 
| Ivo van Doorn | 771fd56 | 2008-09-08 19:07:15 +0200 | [diff] [blame] | 1545 | #endif /* CONFIG_RT2X00_LIB_LEDS */ | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1546 |  | 
|  | 1547 | /* | 
|  | 1548 | * Detect if this device has an hardware controlled radio. | 
|  | 1549 | */ | 
|  | 1550 | if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_HARDWARE_RADIO)) | 
| Ivo van Doorn | 066cb63 | 2007-09-25 20:55:39 +0200 | [diff] [blame] | 1551 | __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1552 |  | 
|  | 1553 | /* | 
|  | 1554 | * Check if the BBP tuning should be enabled. | 
|  | 1555 | */ | 
|  | 1556 | rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom); | 
|  | 1557 |  | 
|  | 1558 | if (rt2x00_get_field16(eeprom, EEPROM_NIC_DYN_BBP_TUNE)) | 
|  | 1559 | __set_bit(CONFIG_DISABLE_LINK_TUNING, &rt2x00dev->flags); | 
|  | 1560 |  | 
|  | 1561 | /* | 
|  | 1562 | * Read the RSSI <-> dBm offset information. | 
|  | 1563 | */ | 
|  | 1564 | rt2x00_eeprom_read(rt2x00dev, EEPROM_CALIBRATE_OFFSET, &eeprom); | 
|  | 1565 | rt2x00dev->rssi_offset = | 
|  | 1566 | rt2x00_get_field16(eeprom, EEPROM_CALIBRATE_OFFSET_RSSI); | 
|  | 1567 |  | 
|  | 1568 | return 0; | 
|  | 1569 | } | 
|  | 1570 |  | 
|  | 1571 | /* | 
|  | 1572 | * RF value list for RF2522 | 
|  | 1573 | * Supports: 2.4 GHz | 
|  | 1574 | */ | 
|  | 1575 | static const struct rf_channel rf_vals_bg_2522[] = { | 
|  | 1576 | { 1,  0x00002050, 0x000c1fda, 0x00000101, 0 }, | 
|  | 1577 | { 2,  0x00002050, 0x000c1fee, 0x00000101, 0 }, | 
|  | 1578 | { 3,  0x00002050, 0x000c2002, 0x00000101, 0 }, | 
|  | 1579 | { 4,  0x00002050, 0x000c2016, 0x00000101, 0 }, | 
|  | 1580 | { 5,  0x00002050, 0x000c202a, 0x00000101, 0 }, | 
|  | 1581 | { 6,  0x00002050, 0x000c203e, 0x00000101, 0 }, | 
|  | 1582 | { 7,  0x00002050, 0x000c2052, 0x00000101, 0 }, | 
|  | 1583 | { 8,  0x00002050, 0x000c2066, 0x00000101, 0 }, | 
|  | 1584 | { 9,  0x00002050, 0x000c207a, 0x00000101, 0 }, | 
|  | 1585 | { 10, 0x00002050, 0x000c208e, 0x00000101, 0 }, | 
|  | 1586 | { 11, 0x00002050, 0x000c20a2, 0x00000101, 0 }, | 
|  | 1587 | { 12, 0x00002050, 0x000c20b6, 0x00000101, 0 }, | 
|  | 1588 | { 13, 0x00002050, 0x000c20ca, 0x00000101, 0 }, | 
|  | 1589 | { 14, 0x00002050, 0x000c20fa, 0x00000101, 0 }, | 
|  | 1590 | }; | 
|  | 1591 |  | 
|  | 1592 | /* | 
|  | 1593 | * RF value list for RF2523 | 
|  | 1594 | * Supports: 2.4 GHz | 
|  | 1595 | */ | 
|  | 1596 | static const struct rf_channel rf_vals_bg_2523[] = { | 
|  | 1597 | { 1,  0x00022010, 0x00000c9e, 0x000e0111, 0x00000a1b }, | 
|  | 1598 | { 2,  0x00022010, 0x00000ca2, 0x000e0111, 0x00000a1b }, | 
|  | 1599 | { 3,  0x00022010, 0x00000ca6, 0x000e0111, 0x00000a1b }, | 
|  | 1600 | { 4,  0x00022010, 0x00000caa, 0x000e0111, 0x00000a1b }, | 
|  | 1601 | { 5,  0x00022010, 0x00000cae, 0x000e0111, 0x00000a1b }, | 
|  | 1602 | { 6,  0x00022010, 0x00000cb2, 0x000e0111, 0x00000a1b }, | 
|  | 1603 | { 7,  0x00022010, 0x00000cb6, 0x000e0111, 0x00000a1b }, | 
|  | 1604 | { 8,  0x00022010, 0x00000cba, 0x000e0111, 0x00000a1b }, | 
|  | 1605 | { 9,  0x00022010, 0x00000cbe, 0x000e0111, 0x00000a1b }, | 
|  | 1606 | { 10, 0x00022010, 0x00000d02, 0x000e0111, 0x00000a1b }, | 
|  | 1607 | { 11, 0x00022010, 0x00000d06, 0x000e0111, 0x00000a1b }, | 
|  | 1608 | { 12, 0x00022010, 0x00000d0a, 0x000e0111, 0x00000a1b }, | 
|  | 1609 | { 13, 0x00022010, 0x00000d0e, 0x000e0111, 0x00000a1b }, | 
|  | 1610 | { 14, 0x00022010, 0x00000d1a, 0x000e0111, 0x00000a03 }, | 
|  | 1611 | }; | 
|  | 1612 |  | 
|  | 1613 | /* | 
|  | 1614 | * RF value list for RF2524 | 
|  | 1615 | * Supports: 2.4 GHz | 
|  | 1616 | */ | 
|  | 1617 | static const struct rf_channel rf_vals_bg_2524[] = { | 
|  | 1618 | { 1,  0x00032020, 0x00000c9e, 0x00000101, 0x00000a1b }, | 
|  | 1619 | { 2,  0x00032020, 0x00000ca2, 0x00000101, 0x00000a1b }, | 
|  | 1620 | { 3,  0x00032020, 0x00000ca6, 0x00000101, 0x00000a1b }, | 
|  | 1621 | { 4,  0x00032020, 0x00000caa, 0x00000101, 0x00000a1b }, | 
|  | 1622 | { 5,  0x00032020, 0x00000cae, 0x00000101, 0x00000a1b }, | 
|  | 1623 | { 6,  0x00032020, 0x00000cb2, 0x00000101, 0x00000a1b }, | 
|  | 1624 | { 7,  0x00032020, 0x00000cb6, 0x00000101, 0x00000a1b }, | 
|  | 1625 | { 8,  0x00032020, 0x00000cba, 0x00000101, 0x00000a1b }, | 
|  | 1626 | { 9,  0x00032020, 0x00000cbe, 0x00000101, 0x00000a1b }, | 
|  | 1627 | { 10, 0x00032020, 0x00000d02, 0x00000101, 0x00000a1b }, | 
|  | 1628 | { 11, 0x00032020, 0x00000d06, 0x00000101, 0x00000a1b }, | 
|  | 1629 | { 12, 0x00032020, 0x00000d0a, 0x00000101, 0x00000a1b }, | 
|  | 1630 | { 13, 0x00032020, 0x00000d0e, 0x00000101, 0x00000a1b }, | 
|  | 1631 | { 14, 0x00032020, 0x00000d1a, 0x00000101, 0x00000a03 }, | 
|  | 1632 | }; | 
|  | 1633 |  | 
|  | 1634 | /* | 
|  | 1635 | * RF value list for RF2525 | 
|  | 1636 | * Supports: 2.4 GHz | 
|  | 1637 | */ | 
|  | 1638 | static const struct rf_channel rf_vals_bg_2525[] = { | 
|  | 1639 | { 1,  0x00022020, 0x00080c9e, 0x00060111, 0x00000a1b }, | 
|  | 1640 | { 2,  0x00022020, 0x00080ca2, 0x00060111, 0x00000a1b }, | 
|  | 1641 | { 3,  0x00022020, 0x00080ca6, 0x00060111, 0x00000a1b }, | 
|  | 1642 | { 4,  0x00022020, 0x00080caa, 0x00060111, 0x00000a1b }, | 
|  | 1643 | { 5,  0x00022020, 0x00080cae, 0x00060111, 0x00000a1b }, | 
|  | 1644 | { 6,  0x00022020, 0x00080cb2, 0x00060111, 0x00000a1b }, | 
|  | 1645 | { 7,  0x00022020, 0x00080cb6, 0x00060111, 0x00000a1b }, | 
|  | 1646 | { 8,  0x00022020, 0x00080cba, 0x00060111, 0x00000a1b }, | 
|  | 1647 | { 9,  0x00022020, 0x00080cbe, 0x00060111, 0x00000a1b }, | 
|  | 1648 | { 10, 0x00022020, 0x00080d02, 0x00060111, 0x00000a1b }, | 
|  | 1649 | { 11, 0x00022020, 0x00080d06, 0x00060111, 0x00000a1b }, | 
|  | 1650 | { 12, 0x00022020, 0x00080d0a, 0x00060111, 0x00000a1b }, | 
|  | 1651 | { 13, 0x00022020, 0x00080d0e, 0x00060111, 0x00000a1b }, | 
|  | 1652 | { 14, 0x00022020, 0x00080d1a, 0x00060111, 0x00000a03 }, | 
|  | 1653 | }; | 
|  | 1654 |  | 
|  | 1655 | /* | 
|  | 1656 | * RF value list for RF2525e | 
|  | 1657 | * Supports: 2.4 GHz | 
|  | 1658 | */ | 
|  | 1659 | static const struct rf_channel rf_vals_bg_2525e[] = { | 
|  | 1660 | { 1,  0x00022020, 0x00081136, 0x00060111, 0x00000a0b }, | 
|  | 1661 | { 2,  0x00022020, 0x0008113a, 0x00060111, 0x00000a0b }, | 
|  | 1662 | { 3,  0x00022020, 0x0008113e, 0x00060111, 0x00000a0b }, | 
|  | 1663 | { 4,  0x00022020, 0x00081182, 0x00060111, 0x00000a0b }, | 
|  | 1664 | { 5,  0x00022020, 0x00081186, 0x00060111, 0x00000a0b }, | 
|  | 1665 | { 6,  0x00022020, 0x0008118a, 0x00060111, 0x00000a0b }, | 
|  | 1666 | { 7,  0x00022020, 0x0008118e, 0x00060111, 0x00000a0b }, | 
|  | 1667 | { 8,  0x00022020, 0x00081192, 0x00060111, 0x00000a0b }, | 
|  | 1668 | { 9,  0x00022020, 0x00081196, 0x00060111, 0x00000a0b }, | 
|  | 1669 | { 10, 0x00022020, 0x0008119a, 0x00060111, 0x00000a0b }, | 
|  | 1670 | { 11, 0x00022020, 0x0008119e, 0x00060111, 0x00000a0b }, | 
|  | 1671 | { 12, 0x00022020, 0x000811a2, 0x00060111, 0x00000a0b }, | 
|  | 1672 | { 13, 0x00022020, 0x000811a6, 0x00060111, 0x00000a0b }, | 
|  | 1673 | { 14, 0x00022020, 0x000811ae, 0x00060111, 0x00000a1b }, | 
|  | 1674 | }; | 
|  | 1675 |  | 
|  | 1676 | /* | 
|  | 1677 | * RF value list for RF5222 | 
|  | 1678 | * Supports: 2.4 GHz & 5.2 GHz | 
|  | 1679 | */ | 
|  | 1680 | static const struct rf_channel rf_vals_5222[] = { | 
|  | 1681 | { 1,  0x00022020, 0x00001136, 0x00000101, 0x00000a0b }, | 
|  | 1682 | { 2,  0x00022020, 0x0000113a, 0x00000101, 0x00000a0b }, | 
|  | 1683 | { 3,  0x00022020, 0x0000113e, 0x00000101, 0x00000a0b }, | 
|  | 1684 | { 4,  0x00022020, 0x00001182, 0x00000101, 0x00000a0b }, | 
|  | 1685 | { 5,  0x00022020, 0x00001186, 0x00000101, 0x00000a0b }, | 
|  | 1686 | { 6,  0x00022020, 0x0000118a, 0x00000101, 0x00000a0b }, | 
|  | 1687 | { 7,  0x00022020, 0x0000118e, 0x00000101, 0x00000a0b }, | 
|  | 1688 | { 8,  0x00022020, 0x00001192, 0x00000101, 0x00000a0b }, | 
|  | 1689 | { 9,  0x00022020, 0x00001196, 0x00000101, 0x00000a0b }, | 
|  | 1690 | { 10, 0x00022020, 0x0000119a, 0x00000101, 0x00000a0b }, | 
|  | 1691 | { 11, 0x00022020, 0x0000119e, 0x00000101, 0x00000a0b }, | 
|  | 1692 | { 12, 0x00022020, 0x000011a2, 0x00000101, 0x00000a0b }, | 
|  | 1693 | { 13, 0x00022020, 0x000011a6, 0x00000101, 0x00000a0b }, | 
|  | 1694 | { 14, 0x00022020, 0x000011ae, 0x00000101, 0x00000a1b }, | 
|  | 1695 |  | 
|  | 1696 | /* 802.11 UNI / HyperLan 2 */ | 
|  | 1697 | { 36, 0x00022010, 0x00018896, 0x00000101, 0x00000a1f }, | 
|  | 1698 | { 40, 0x00022010, 0x0001889a, 0x00000101, 0x00000a1f }, | 
|  | 1699 | { 44, 0x00022010, 0x0001889e, 0x00000101, 0x00000a1f }, | 
|  | 1700 | { 48, 0x00022010, 0x000188a2, 0x00000101, 0x00000a1f }, | 
|  | 1701 | { 52, 0x00022010, 0x000188a6, 0x00000101, 0x00000a1f }, | 
|  | 1702 | { 66, 0x00022010, 0x000188aa, 0x00000101, 0x00000a1f }, | 
|  | 1703 | { 60, 0x00022010, 0x000188ae, 0x00000101, 0x00000a1f }, | 
|  | 1704 | { 64, 0x00022010, 0x000188b2, 0x00000101, 0x00000a1f }, | 
|  | 1705 |  | 
|  | 1706 | /* 802.11 HyperLan 2 */ | 
|  | 1707 | { 100, 0x00022010, 0x00008802, 0x00000101, 0x00000a0f }, | 
|  | 1708 | { 104, 0x00022010, 0x00008806, 0x00000101, 0x00000a0f }, | 
|  | 1709 | { 108, 0x00022010, 0x0000880a, 0x00000101, 0x00000a0f }, | 
|  | 1710 | { 112, 0x00022010, 0x0000880e, 0x00000101, 0x00000a0f }, | 
|  | 1711 | { 116, 0x00022010, 0x00008812, 0x00000101, 0x00000a0f }, | 
|  | 1712 | { 120, 0x00022010, 0x00008816, 0x00000101, 0x00000a0f }, | 
|  | 1713 | { 124, 0x00022010, 0x0000881a, 0x00000101, 0x00000a0f }, | 
|  | 1714 | { 128, 0x00022010, 0x0000881e, 0x00000101, 0x00000a0f }, | 
|  | 1715 | { 132, 0x00022010, 0x00008822, 0x00000101, 0x00000a0f }, | 
|  | 1716 | { 136, 0x00022010, 0x00008826, 0x00000101, 0x00000a0f }, | 
|  | 1717 |  | 
|  | 1718 | /* 802.11 UNII */ | 
|  | 1719 | { 140, 0x00022010, 0x0000882a, 0x00000101, 0x00000a0f }, | 
|  | 1720 | { 149, 0x00022020, 0x000090a6, 0x00000101, 0x00000a07 }, | 
|  | 1721 | { 153, 0x00022020, 0x000090ae, 0x00000101, 0x00000a07 }, | 
|  | 1722 | { 157, 0x00022020, 0x000090b6, 0x00000101, 0x00000a07 }, | 
|  | 1723 | { 161, 0x00022020, 0x000090be, 0x00000101, 0x00000a07 }, | 
|  | 1724 | }; | 
|  | 1725 |  | 
| Ivo van Doorn | 8c5e7a5 | 2008-08-04 16:38:47 +0200 | [diff] [blame] | 1726 | static int rt2500pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev) | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1727 | { | 
|  | 1728 | struct hw_mode_spec *spec = &rt2x00dev->spec; | 
| Ivo van Doorn | 8c5e7a5 | 2008-08-04 16:38:47 +0200 | [diff] [blame] | 1729 | struct channel_info *info; | 
|  | 1730 | char *tx_power; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1731 | unsigned int i; | 
|  | 1732 |  | 
|  | 1733 | /* | 
|  | 1734 | * Initialize all hw fields. | 
|  | 1735 | */ | 
| Bruno Randolf | 566bfe5 | 2008-05-08 19:15:40 +0200 | [diff] [blame] | 1736 | rt2x00dev->hw->flags = IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING | | 
| Johannes Berg | 4be8c38 | 2009-01-07 18:28:20 +0100 | [diff] [blame] | 1737 | IEEE80211_HW_SIGNAL_DBM | | 
|  | 1738 | IEEE80211_HW_SUPPORTS_PS | | 
|  | 1739 | IEEE80211_HW_PS_NULLFUNC_STACK; | 
| Bruno Randolf | 566bfe5 | 2008-05-08 19:15:40 +0200 | [diff] [blame] | 1740 |  | 
| Gertjan van Wingerde | 14a3bf8 | 2008-06-16 19:55:43 +0200 | [diff] [blame] | 1741 | SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1742 | SET_IEEE80211_PERM_ADDR(rt2x00dev->hw, | 
|  | 1743 | rt2x00_eeprom_addr(rt2x00dev, | 
|  | 1744 | EEPROM_MAC_ADDR_0)); | 
|  | 1745 |  | 
|  | 1746 | /* | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1747 | * Initialize hw_mode information. | 
|  | 1748 | */ | 
| Ivo van Doorn | 31562e8 | 2008-02-17 17:35:05 +0100 | [diff] [blame] | 1749 | spec->supported_bands = SUPPORT_BAND_2GHZ; | 
|  | 1750 | spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1751 |  | 
| Gertjan van Wingerde | 5122d89 | 2009-12-23 00:03:25 +0100 | [diff] [blame] | 1752 | if (rt2x00_rf(rt2x00dev, RF2522)) { | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1753 | spec->num_channels = ARRAY_SIZE(rf_vals_bg_2522); | 
|  | 1754 | spec->channels = rf_vals_bg_2522; | 
| Gertjan van Wingerde | 5122d89 | 2009-12-23 00:03:25 +0100 | [diff] [blame] | 1755 | } else if (rt2x00_rf(rt2x00dev, RF2523)) { | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1756 | spec->num_channels = ARRAY_SIZE(rf_vals_bg_2523); | 
|  | 1757 | spec->channels = rf_vals_bg_2523; | 
| Gertjan van Wingerde | 5122d89 | 2009-12-23 00:03:25 +0100 | [diff] [blame] | 1758 | } else if (rt2x00_rf(rt2x00dev, RF2524)) { | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1759 | spec->num_channels = ARRAY_SIZE(rf_vals_bg_2524); | 
|  | 1760 | spec->channels = rf_vals_bg_2524; | 
| Gertjan van Wingerde | 5122d89 | 2009-12-23 00:03:25 +0100 | [diff] [blame] | 1761 | } else if (rt2x00_rf(rt2x00dev, RF2525)) { | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1762 | spec->num_channels = ARRAY_SIZE(rf_vals_bg_2525); | 
|  | 1763 | spec->channels = rf_vals_bg_2525; | 
| Gertjan van Wingerde | 5122d89 | 2009-12-23 00:03:25 +0100 | [diff] [blame] | 1764 | } else if (rt2x00_rf(rt2x00dev, RF2525E)) { | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1765 | spec->num_channels = ARRAY_SIZE(rf_vals_bg_2525e); | 
|  | 1766 | spec->channels = rf_vals_bg_2525e; | 
| Gertjan van Wingerde | 5122d89 | 2009-12-23 00:03:25 +0100 | [diff] [blame] | 1767 | } else if (rt2x00_rf(rt2x00dev, RF5222)) { | 
| Ivo van Doorn | 31562e8 | 2008-02-17 17:35:05 +0100 | [diff] [blame] | 1768 | spec->supported_bands |= SUPPORT_BAND_5GHZ; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1769 | spec->num_channels = ARRAY_SIZE(rf_vals_5222); | 
|  | 1770 | spec->channels = rf_vals_5222; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1771 | } | 
| Ivo van Doorn | 8c5e7a5 | 2008-08-04 16:38:47 +0200 | [diff] [blame] | 1772 |  | 
|  | 1773 | /* | 
|  | 1774 | * Create channel information array | 
|  | 1775 | */ | 
|  | 1776 | info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL); | 
|  | 1777 | if (!info) | 
|  | 1778 | return -ENOMEM; | 
|  | 1779 |  | 
|  | 1780 | spec->channels_info = info; | 
|  | 1781 |  | 
|  | 1782 | tx_power = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_START); | 
|  | 1783 | for (i = 0; i < 14; i++) | 
|  | 1784 | info[i].tx_power1 = TXPOWER_FROM_DEV(tx_power[i]); | 
|  | 1785 |  | 
|  | 1786 | if (spec->num_channels > 14) { | 
|  | 1787 | for (i = 14; i < spec->num_channels; i++) | 
|  | 1788 | info[i].tx_power1 = DEFAULT_TXPOWER; | 
|  | 1789 | } | 
|  | 1790 |  | 
|  | 1791 | return 0; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1792 | } | 
|  | 1793 |  | 
|  | 1794 | static int rt2500pci_probe_hw(struct rt2x00_dev *rt2x00dev) | 
|  | 1795 | { | 
|  | 1796 | int retval; | 
|  | 1797 |  | 
|  | 1798 | /* | 
|  | 1799 | * Allocate eeprom data. | 
|  | 1800 | */ | 
|  | 1801 | retval = rt2500pci_validate_eeprom(rt2x00dev); | 
|  | 1802 | if (retval) | 
|  | 1803 | return retval; | 
|  | 1804 |  | 
|  | 1805 | retval = rt2500pci_init_eeprom(rt2x00dev); | 
|  | 1806 | if (retval) | 
|  | 1807 | return retval; | 
|  | 1808 |  | 
|  | 1809 | /* | 
|  | 1810 | * Initialize hw specifications. | 
|  | 1811 | */ | 
| Ivo van Doorn | 8c5e7a5 | 2008-08-04 16:38:47 +0200 | [diff] [blame] | 1812 | retval = rt2500pci_probe_hw_mode(rt2x00dev); | 
|  | 1813 | if (retval) | 
|  | 1814 | return retval; | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1815 |  | 
|  | 1816 | /* | 
| Gertjan van Wingerde | c4da004 | 2008-06-16 19:56:31 +0200 | [diff] [blame] | 1817 | * This device requires the atim queue and DMA-mapped skbs. | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1818 | */ | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1819 | __set_bit(DRIVER_REQUIRE_ATIM_QUEUE, &rt2x00dev->flags); | 
| Gertjan van Wingerde | c4da004 | 2008-06-16 19:56:31 +0200 | [diff] [blame] | 1820 | __set_bit(DRIVER_REQUIRE_DMA, &rt2x00dev->flags); | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1821 |  | 
|  | 1822 | /* | 
|  | 1823 | * Set the rssi offset. | 
|  | 1824 | */ | 
|  | 1825 | rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET; | 
|  | 1826 |  | 
|  | 1827 | return 0; | 
|  | 1828 | } | 
|  | 1829 |  | 
|  | 1830 | /* | 
|  | 1831 | * IEEE80211 stack callback functions. | 
|  | 1832 | */ | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1833 | static u64 rt2500pci_get_tsf(struct ieee80211_hw *hw) | 
|  | 1834 | { | 
|  | 1835 | struct rt2x00_dev *rt2x00dev = hw->priv; | 
|  | 1836 | u64 tsf; | 
|  | 1837 | u32 reg; | 
|  | 1838 |  | 
|  | 1839 | rt2x00pci_register_read(rt2x00dev, CSR17, ®); | 
|  | 1840 | tsf = (u64) rt2x00_get_field32(reg, CSR17_HIGH_TSFTIMER) << 32; | 
|  | 1841 | rt2x00pci_register_read(rt2x00dev, CSR16, ®); | 
|  | 1842 | tsf |= rt2x00_get_field32(reg, CSR16_LOW_TSFTIMER); | 
|  | 1843 |  | 
|  | 1844 | return tsf; | 
|  | 1845 | } | 
|  | 1846 |  | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1847 | static int rt2500pci_tx_last_beacon(struct ieee80211_hw *hw) | 
|  | 1848 | { | 
|  | 1849 | struct rt2x00_dev *rt2x00dev = hw->priv; | 
|  | 1850 | u32 reg; | 
|  | 1851 |  | 
|  | 1852 | rt2x00pci_register_read(rt2x00dev, CSR15, ®); | 
|  | 1853 | return rt2x00_get_field32(reg, CSR15_BEACON_SENT); | 
|  | 1854 | } | 
|  | 1855 |  | 
|  | 1856 | static const struct ieee80211_ops rt2500pci_mac80211_ops = { | 
|  | 1857 | .tx			= rt2x00mac_tx, | 
| Johannes Berg | 4150c57 | 2007-09-17 01:29:23 -0400 | [diff] [blame] | 1858 | .start			= rt2x00mac_start, | 
|  | 1859 | .stop			= rt2x00mac_stop, | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1860 | .add_interface		= rt2x00mac_add_interface, | 
|  | 1861 | .remove_interface	= rt2x00mac_remove_interface, | 
|  | 1862 | .config			= rt2x00mac_config, | 
| Ivo van Doorn | 3a643d2 | 2008-03-25 14:13:18 +0100 | [diff] [blame] | 1863 | .configure_filter	= rt2x00mac_configure_filter, | 
| Stefan Steuerwald | 930c06f | 2009-07-10 20:42:55 +0200 | [diff] [blame] | 1864 | .set_tim		= rt2x00mac_set_tim, | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1865 | .get_stats		= rt2x00mac_get_stats, | 
| Johannes Berg | 471b3ef | 2007-12-28 14:32:58 +0100 | [diff] [blame] | 1866 | .bss_info_changed	= rt2x00mac_bss_info_changed, | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1867 | .conf_tx		= rt2x00mac_conf_tx, | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1868 | .get_tsf		= rt2500pci_get_tsf, | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1869 | .tx_last_beacon		= rt2500pci_tx_last_beacon, | 
| Ivo van Doorn | e47a5cd | 2009-07-01 15:17:35 +0200 | [diff] [blame] | 1870 | .rfkill_poll		= rt2x00mac_rfkill_poll, | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1871 | }; | 
|  | 1872 |  | 
|  | 1873 | static const struct rt2x00lib_ops rt2500pci_rt2x00_ops = { | 
|  | 1874 | .irq_handler		= rt2500pci_interrupt, | 
|  | 1875 | .probe_hw		= rt2500pci_probe_hw, | 
|  | 1876 | .initialize		= rt2x00pci_initialize, | 
|  | 1877 | .uninitialize		= rt2x00pci_uninitialize, | 
| Ivo van Doorn | 798b7ad | 2008-11-08 15:25:33 +0100 | [diff] [blame] | 1878 | .get_entry_state	= rt2500pci_get_entry_state, | 
|  | 1879 | .clear_entry		= rt2500pci_clear_entry, | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1880 | .set_device_state	= rt2500pci_set_device_state, | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1881 | .rfkill_poll		= rt2500pci_rfkill_poll, | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1882 | .link_stats		= rt2500pci_link_stats, | 
|  | 1883 | .reset_tuner		= rt2500pci_reset_tuner, | 
|  | 1884 | .link_tuner		= rt2500pci_link_tuner, | 
|  | 1885 | .write_tx_desc		= rt2500pci_write_tx_desc, | 
|  | 1886 | .write_tx_data		= rt2x00pci_write_tx_data, | 
| Ivo van Doorn | bd88a78 | 2008-07-09 15:12:44 +0200 | [diff] [blame] | 1887 | .write_beacon		= rt2500pci_write_beacon, | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1888 | .kick_tx_queue		= rt2500pci_kick_tx_queue, | 
| Ivo van Doorn | a2c9b65 | 2009-01-28 00:32:33 +0100 | [diff] [blame] | 1889 | .kill_tx_queue		= rt2500pci_kill_tx_queue, | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1890 | .fill_rxdone		= rt2500pci_fill_rxdone, | 
| Ivo van Doorn | 3a643d2 | 2008-03-25 14:13:18 +0100 | [diff] [blame] | 1891 | .config_filter		= rt2500pci_config_filter, | 
| Ivo van Doorn | 6bb40dd | 2008-02-03 15:49:59 +0100 | [diff] [blame] | 1892 | .config_intf		= rt2500pci_config_intf, | 
| Ivo van Doorn | 7281037 | 2008-03-09 22:46:18 +0100 | [diff] [blame] | 1893 | .config_erp		= rt2500pci_config_erp, | 
| Ivo van Doorn | e4ea1c4 | 2008-10-29 17:17:57 +0100 | [diff] [blame] | 1894 | .config_ant		= rt2500pci_config_ant, | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1895 | .config			= rt2500pci_config, | 
|  | 1896 | }; | 
|  | 1897 |  | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1898 | static const struct data_queue_desc rt2500pci_queue_rx = { | 
|  | 1899 | .entry_num		= RX_ENTRIES, | 
|  | 1900 | .data_size		= DATA_FRAME_SIZE, | 
|  | 1901 | .desc_size		= RXD_DESC_SIZE, | 
| Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 1902 | .priv_size		= sizeof(struct queue_entry_priv_pci), | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1903 | }; | 
|  | 1904 |  | 
|  | 1905 | static const struct data_queue_desc rt2500pci_queue_tx = { | 
|  | 1906 | .entry_num		= TX_ENTRIES, | 
|  | 1907 | .data_size		= DATA_FRAME_SIZE, | 
|  | 1908 | .desc_size		= TXD_DESC_SIZE, | 
| Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 1909 | .priv_size		= sizeof(struct queue_entry_priv_pci), | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1910 | }; | 
|  | 1911 |  | 
|  | 1912 | static const struct data_queue_desc rt2500pci_queue_bcn = { | 
|  | 1913 | .entry_num		= BEACON_ENTRIES, | 
|  | 1914 | .data_size		= MGMT_FRAME_SIZE, | 
|  | 1915 | .desc_size		= TXD_DESC_SIZE, | 
| Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 1916 | .priv_size		= sizeof(struct queue_entry_priv_pci), | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1917 | }; | 
|  | 1918 |  | 
|  | 1919 | static const struct data_queue_desc rt2500pci_queue_atim = { | 
|  | 1920 | .entry_num		= ATIM_ENTRIES, | 
|  | 1921 | .data_size		= DATA_FRAME_SIZE, | 
|  | 1922 | .desc_size		= TXD_DESC_SIZE, | 
| Ivo van Doorn | b8be63f | 2008-05-10 13:46:03 +0200 | [diff] [blame] | 1923 | .priv_size		= sizeof(struct queue_entry_priv_pci), | 
| Ivo van Doorn | 181d690 | 2008-02-05 16:42:23 -0500 | [diff] [blame] | 1924 | }; | 
|  | 1925 |  | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1926 | static const struct rt2x00_ops rt2500pci_ops = { | 
| Gertjan van Wingerde | 04d0362 | 2009-11-23 22:44:51 +0100 | [diff] [blame] | 1927 | .name			= KBUILD_MODNAME, | 
|  | 1928 | .max_sta_intf		= 1, | 
|  | 1929 | .max_ap_intf		= 1, | 
|  | 1930 | .eeprom_size		= EEPROM_SIZE, | 
|  | 1931 | .rf_size		= RF_SIZE, | 
|  | 1932 | .tx_queues		= NUM_TX_QUEUES, | 
| Gertjan van Wingerde | e6218cc | 2009-11-23 22:44:52 +0100 | [diff] [blame] | 1933 | .extra_tx_headroom	= 0, | 
| Gertjan van Wingerde | 04d0362 | 2009-11-23 22:44:51 +0100 | [diff] [blame] | 1934 | .rx			= &rt2500pci_queue_rx, | 
|  | 1935 | .tx			= &rt2500pci_queue_tx, | 
|  | 1936 | .bcn			= &rt2500pci_queue_bcn, | 
|  | 1937 | .atim			= &rt2500pci_queue_atim, | 
|  | 1938 | .lib			= &rt2500pci_rt2x00_ops, | 
|  | 1939 | .hw			= &rt2500pci_mac80211_ops, | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1940 | #ifdef CONFIG_RT2X00_LIB_DEBUGFS | 
| Gertjan van Wingerde | 04d0362 | 2009-11-23 22:44:51 +0100 | [diff] [blame] | 1941 | .debugfs		= &rt2500pci_rt2x00debug, | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1942 | #endif /* CONFIG_RT2X00_LIB_DEBUGFS */ | 
|  | 1943 | }; | 
|  | 1944 |  | 
|  | 1945 | /* | 
|  | 1946 | * RT2500pci module information. | 
|  | 1947 | */ | 
| Alexey Dobriyan | a3aa188 | 2010-01-07 11:58:11 +0000 | [diff] [blame] | 1948 | static DEFINE_PCI_DEVICE_TABLE(rt2500pci_device_table) = { | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1949 | { PCI_DEVICE(0x1814, 0x0201), PCI_DEVICE_DATA(&rt2500pci_ops) }, | 
|  | 1950 | { 0, } | 
|  | 1951 | }; | 
|  | 1952 |  | 
|  | 1953 | MODULE_AUTHOR(DRV_PROJECT); | 
|  | 1954 | MODULE_VERSION(DRV_VERSION); | 
|  | 1955 | MODULE_DESCRIPTION("Ralink RT2500 PCI & PCMCIA Wireless LAN driver."); | 
|  | 1956 | MODULE_SUPPORTED_DEVICE("Ralink RT2560 PCI & PCMCIA chipset based cards"); | 
|  | 1957 | MODULE_DEVICE_TABLE(pci, rt2500pci_device_table); | 
|  | 1958 | MODULE_LICENSE("GPL"); | 
|  | 1959 |  | 
|  | 1960 | static struct pci_driver rt2500pci_driver = { | 
| Ivo van Doorn | 2360157 | 2007-11-27 21:47:34 +0100 | [diff] [blame] | 1961 | .name		= KBUILD_MODNAME, | 
| Ivo van Doorn | 95ea362 | 2007-09-25 17:57:13 -0700 | [diff] [blame] | 1962 | .id_table	= rt2500pci_device_table, | 
|  | 1963 | .probe		= rt2x00pci_probe, | 
|  | 1964 | .remove		= __devexit_p(rt2x00pci_remove), | 
|  | 1965 | .suspend	= rt2x00pci_suspend, | 
|  | 1966 | .resume		= rt2x00pci_resume, | 
|  | 1967 | }; | 
|  | 1968 |  | 
|  | 1969 | static int __init rt2500pci_init(void) | 
|  | 1970 | { | 
|  | 1971 | return pci_register_driver(&rt2500pci_driver); | 
|  | 1972 | } | 
|  | 1973 |  | 
|  | 1974 | static void __exit rt2500pci_exit(void) | 
|  | 1975 | { | 
|  | 1976 | pci_unregister_driver(&rt2500pci_driver); | 
|  | 1977 | } | 
|  | 1978 |  | 
|  | 1979 | module_init(rt2500pci_init); | 
|  | 1980 | module_exit(rt2500pci_exit); |