blob: c113cfa459a7732c850478982556280d81c2e5b0 [file] [log] [blame]
Bryan Wu1394f032007-05-06 14:50:22 -07001/*
Mike Frysingerbe1577e2010-05-10 05:21:50 +00002 * Copyright 2004-2010 Analog Devices Inc.
Bryan Wu1394f032007-05-06 14:50:22 -07003 *
Mike Frysinger550d5532008-02-02 15:55:37 +08004 * Licensed under the GPL-2 or later.
Bryan Wu1394f032007-05-06 14:50:22 -07005 */
6
7#include <linux/delay.h>
8#include <linux/console.h>
9#include <linux/bootmem.h>
10#include <linux/seq_file.h>
11#include <linux/cpu.h>
Mike Frysinger259fea42009-01-07 23:14:39 +080012#include <linux/mm.h>
Bryan Wu1394f032007-05-06 14:50:22 -070013#include <linux/module.h>
Bryan Wu1394f032007-05-06 14:50:22 -070014#include <linux/tty.h>
Yi Li856783b2008-02-09 02:26:01 +080015#include <linux/pfn.h>
Bryan Wu1394f032007-05-06 14:50:22 -070016
Mike Frysinger79df1b62009-05-26 23:34:51 +000017#ifdef CONFIG_MTD_UCLINUX
18#include <linux/mtd/map.h>
Bryan Wu1394f032007-05-06 14:50:22 -070019#include <linux/ext2_fs.h>
20#include <linux/cramfs_fs.h>
21#include <linux/romfs_fs.h>
Mike Frysinger79df1b62009-05-26 23:34:51 +000022#endif
Bryan Wu1394f032007-05-06 14:50:22 -070023
Robin Getz3bebca22007-10-10 23:55:26 +080024#include <asm/cplb.h>
Bryan Wu1394f032007-05-06 14:50:22 -070025#include <asm/cacheflush.h>
26#include <asm/blackfin.h>
27#include <asm/cplbinit.h>
Bob Liub5affb02012-05-16 17:37:24 +080028#include <asm/clocks.h>
Mike Frysinger1754a5d2007-11-23 11:28:11 +080029#include <asm/div64.h>
Graf Yang8f658732008-11-18 17:48:22 +080030#include <asm/cpu.h>
Bernd Schmidt7adfb582007-06-21 11:34:16 +080031#include <asm/fixed_code.h>
Robin Getzce3afa12007-10-09 17:28:36 +080032#include <asm/early_printk.h>
Mike Frysinger6327a572011-04-15 03:06:59 -040033#include <asm/irq_handler.h>
David Howells3bed8d62012-03-12 23:36:56 +000034#include <asm/pda.h>
Bryan Wu1394f032007-05-06 14:50:22 -070035
Mike Frysingera9c59c22007-05-21 18:09:32 +080036u16 _bfin_swrst;
Mike Frysingerd45118b2008-02-25 12:24:44 +080037EXPORT_SYMBOL(_bfin_swrst);
Mike Frysingera9c59c22007-05-21 18:09:32 +080038
Bryan Wu1394f032007-05-06 14:50:22 -070039unsigned long memory_start, memory_end, physical_mem_end;
Mike Frysinger3132b582008-04-24 05:12:09 +080040unsigned long _rambase, _ramstart, _ramend;
Bryan Wu1394f032007-05-06 14:50:22 -070041unsigned long reserved_mem_dcache_on;
42unsigned long reserved_mem_icache_on;
43EXPORT_SYMBOL(memory_start);
44EXPORT_SYMBOL(memory_end);
45EXPORT_SYMBOL(physical_mem_end);
46EXPORT_SYMBOL(_ramend);
Vitja Makarov58c35bd2008-10-13 15:23:56 +080047EXPORT_SYMBOL(reserved_mem_dcache_on);
Bryan Wu1394f032007-05-06 14:50:22 -070048
49#ifdef CONFIG_MTD_UCLINUX
Mike Frysinger79df1b62009-05-26 23:34:51 +000050extern struct map_info uclinux_ram_map;
Bryan Wu1394f032007-05-06 14:50:22 -070051unsigned long memory_mtd_end, memory_mtd_start, mtd_size;
52unsigned long _ebss;
53EXPORT_SYMBOL(memory_mtd_end);
54EXPORT_SYMBOL(memory_mtd_start);
55EXPORT_SYMBOL(mtd_size);
56#endif
57
Mike Frysinger5e10b4a2007-06-11 16:44:09 +080058char __initdata command_line[COMMAND_LINE_SIZE];
Mike Frysingerfb1d9be2011-05-29 23:12:51 -040059struct blackfin_initial_pda __initdata initial_pda;
Bryan Wu1394f032007-05-06 14:50:22 -070060
Yi Li856783b2008-02-09 02:26:01 +080061/* boot memmap, for parsing "memmap=" */
62#define BFIN_MEMMAP_MAX 128 /* number of entries in bfin_memmap */
63#define BFIN_MEMMAP_RAM 1
64#define BFIN_MEMMAP_RESERVED 2
Mike Frysingeraf4c7d42009-02-04 16:49:45 +080065static struct bfin_memmap {
Yi Li856783b2008-02-09 02:26:01 +080066 int nr_map;
67 struct bfin_memmap_entry {
68 unsigned long long addr; /* start of memory segment */
69 unsigned long long size;
70 unsigned long type;
71 } map[BFIN_MEMMAP_MAX];
72} bfin_memmap __initdata;
73
74/* for memmap sanitization */
75struct change_member {
76 struct bfin_memmap_entry *pentry; /* pointer to original entry */
77 unsigned long long addr; /* address for this change point */
78};
79static struct change_member change_point_list[2*BFIN_MEMMAP_MAX] __initdata;
80static struct change_member *change_point[2*BFIN_MEMMAP_MAX] __initdata;
81static struct bfin_memmap_entry *overlap_list[BFIN_MEMMAP_MAX] __initdata;
82static struct bfin_memmap_entry new_map[BFIN_MEMMAP_MAX] __initdata;
83
Graf Yang8f658732008-11-18 17:48:22 +080084DEFINE_PER_CPU(struct blackfin_cpudata, cpu_data);
85
Mike Frysinger7f1e2f92009-01-07 23:14:38 +080086static int early_init_clkin_hz(char *buf);
87
Robin Getz3bebca22007-10-10 23:55:26 +080088#if defined(CONFIG_BFIN_DCACHE) || defined(CONFIG_BFIN_ICACHE)
Graf Yang8f658732008-11-18 17:48:22 +080089void __init generate_cplb_tables(void)
90{
91 unsigned int cpu;
92
Bernd Schmidtdbdf20d2009-01-07 23:14:38 +080093 generate_cplb_tables_all();
Graf Yang8f658732008-11-18 17:48:22 +080094 /* Generate per-CPU I&D CPLB tables */
95 for (cpu = 0; cpu < num_possible_cpus(); ++cpu)
96 generate_cplb_tables_cpu(cpu);
97}
Bryan Wu1394f032007-05-06 14:50:22 -070098#endif
99
Graf Yang8f658732008-11-18 17:48:22 +0800100void __cpuinit bfin_setup_caches(unsigned int cpu)
101{
Robin Getz3bebca22007-10-10 23:55:26 +0800102#ifdef CONFIG_BFIN_ICACHE
Graf Yang8f658732008-11-18 17:48:22 +0800103 bfin_icache_init(icplb_tbl[cpu]);
Bryan Wu1394f032007-05-06 14:50:22 -0700104#endif
105
Robin Getz3bebca22007-10-10 23:55:26 +0800106#ifdef CONFIG_BFIN_DCACHE
Graf Yang8f658732008-11-18 17:48:22 +0800107 bfin_dcache_init(dcplb_tbl[cpu]);
Graf Yang8f658732008-11-18 17:48:22 +0800108#endif
109
Mike Frysinger44491fb2011-04-13 18:57:57 -0400110 bfin_setup_cpudata(cpu);
111
Graf Yang8f658732008-11-18 17:48:22 +0800112 /*
113 * In cache coherence emulation mode, we need to have the
114 * D-cache enabled before running any atomic operation which
Michael Hennerich05d17df2009-08-21 03:49:19 +0000115 * might involve cache invalidation (i.e. spinlock, rwlock).
Graf Yang8f658732008-11-18 17:48:22 +0800116 * So printk's are deferred until then.
117 */
118#ifdef CONFIG_BFIN_ICACHE
119 printk(KERN_INFO "Instruction Cache Enabled for CPU%u\n", cpu);
Jie Zhang41ba6532009-06-16 09:48:33 +0000120 printk(KERN_INFO " External memory:"
121# ifdef CONFIG_BFIN_EXTMEM_ICACHEABLE
122 " cacheable"
123# else
124 " uncacheable"
Bryan Wu1394f032007-05-06 14:50:22 -0700125# endif
Jie Zhang41ba6532009-06-16 09:48:33 +0000126 " in instruction cache\n");
127 if (L2_LENGTH)
128 printk(KERN_INFO " L2 SRAM :"
129# ifdef CONFIG_BFIN_L2_ICACHEABLE
130 " cacheable"
131# else
132 " uncacheable"
133# endif
134 " in instruction cache\n");
135
136#else
137 printk(KERN_INFO "Instruction Cache Disabled for CPU%u\n", cpu);
138#endif
139
140#ifdef CONFIG_BFIN_DCACHE
141 printk(KERN_INFO "Data Cache Enabled for CPU%u\n", cpu);
142 printk(KERN_INFO " External memory:"
143# if defined CONFIG_BFIN_EXTMEM_WRITEBACK
144 " cacheable (write-back)"
145# elif defined CONFIG_BFIN_EXTMEM_WRITETHROUGH
146 " cacheable (write-through)"
147# else
148 " uncacheable"
149# endif
150 " in data cache\n");
151 if (L2_LENGTH)
152 printk(KERN_INFO " L2 SRAM :"
153# if defined CONFIG_BFIN_L2_WRITEBACK
154 " cacheable (write-back)"
155# elif defined CONFIG_BFIN_L2_WRITETHROUGH
156 " cacheable (write-through)"
157# else
158 " uncacheable"
159# endif
160 " in data cache\n");
161#else
162 printk(KERN_INFO "Data Cache Disabled for CPU%u\n", cpu);
Bryan Wu1394f032007-05-06 14:50:22 -0700163#endif
164}
165
Graf Yang8f658732008-11-18 17:48:22 +0800166void __cpuinit bfin_setup_cpudata(unsigned int cpu)
167{
168 struct blackfin_cpudata *cpudata = &per_cpu(cpu_data, cpu);
169
Graf Yang8f658732008-11-18 17:48:22 +0800170 cpudata->imemctl = bfin_read_IMEM_CONTROL();
171 cpudata->dmemctl = bfin_read_DMEM_CONTROL();
172}
173
174void __init bfin_cache_init(void)
175{
176#if defined(CONFIG_BFIN_DCACHE) || defined(CONFIG_BFIN_ICACHE)
177 generate_cplb_tables();
178#endif
179 bfin_setup_caches(0);
180}
181
Graf Yang5b04f272008-10-08 17:32:57 +0800182void __init bfin_relocate_l1_mem(void)
Bryan Wu1394f032007-05-06 14:50:22 -0700183{
Mike Frysinger5cd82a62009-09-23 20:34:48 +0000184 unsigned long text_l1_len = (unsigned long)_text_l1_len;
185 unsigned long data_l1_len = (unsigned long)_data_l1_len;
186 unsigned long data_b_l1_len = (unsigned long)_data_b_l1_len;
187 unsigned long l2_len = (unsigned long)_l2_len;
Bryan Wu1394f032007-05-06 14:50:22 -0700188
Robin Getz837ec2d2009-07-07 20:17:09 +0000189 early_shadow_stamp();
190
Robin Getzfecbd732009-04-23 20:49:43 +0000191 /*
192 * due to the ALIGN(4) in the arch/blackfin/kernel/vmlinux.lds.S
193 * we know that everything about l1 text/data is nice and aligned,
194 * so copy by 4 byte chunks, and don't worry about overlapping
195 * src/dest.
196 *
197 * We can't use the dma_memcpy functions, since they can call
198 * scheduler functions which might be in L1 :( and core writes
199 * into L1 instruction cause bad access errors, so we are stuck,
200 * we are required to use DMA, but can't use the common dma
201 * functions. We can't use memcpy either - since that might be
202 * going to be in the relocated L1
Bryan Wu1394f032007-05-06 14:50:22 -0700203 */
204
Robin Getzfecbd732009-04-23 20:49:43 +0000205 blackfin_dma_early_init();
Bryan Wu1394f032007-05-06 14:50:22 -0700206
Mike Frysinger5cd82a62009-09-23 20:34:48 +0000207 /* if necessary, copy L1 text to L1 instruction SRAM */
208 if (L1_CODE_LENGTH && text_l1_len)
209 early_dma_memcpy(_stext_l1, _text_l1_lma, text_l1_len);
Robin Getzfecbd732009-04-23 20:49:43 +0000210
Mike Frysinger5cd82a62009-09-23 20:34:48 +0000211 /* if necessary, copy L1 data to L1 data bank A SRAM */
212 if (L1_DATA_A_LENGTH && data_l1_len)
213 early_dma_memcpy(_sdata_l1, _data_l1_lma, data_l1_len);
Bryan Wu1394f032007-05-06 14:50:22 -0700214
Mike Frysinger5cd82a62009-09-23 20:34:48 +0000215 /* if necessary, copy L1 data B to L1 data bank B SRAM */
216 if (L1_DATA_B_LENGTH && data_b_l1_len)
217 early_dma_memcpy(_sdata_b_l1, _data_b_l1_lma, data_b_l1_len);
Sonic Zhang262c3822008-07-19 15:42:41 +0800218
Robin Getzfecbd732009-04-23 20:49:43 +0000219 early_dma_memcpy_done();
220
Sonic Zhangc6345ab2010-08-05 07:49:26 +0000221#if defined(CONFIG_SMP) && defined(CONFIG_ICACHE_FLUSH_L1)
222 blackfin_iflush_l1_entry[0] = (unsigned long)blackfin_icache_flush_range_l1;
223#endif
224
Mike Frysinger5cd82a62009-09-23 20:34:48 +0000225 /* if necessary, copy L2 text/data to L2 SRAM */
226 if (L2_LENGTH && l2_len)
227 memcpy(_stext_l2, _l2_lma, l2_len);
Bryan Wu1394f032007-05-06 14:50:22 -0700228}
229
Sonic Zhangc6345ab2010-08-05 07:49:26 +0000230#ifdef CONFIG_SMP
231void __init bfin_relocate_coreb_l1_mem(void)
232{
233 unsigned long text_l1_len = (unsigned long)_text_l1_len;
234 unsigned long data_l1_len = (unsigned long)_data_l1_len;
235 unsigned long data_b_l1_len = (unsigned long)_data_b_l1_len;
236
237 blackfin_dma_early_init();
238
239 /* if necessary, copy L1 text to L1 instruction SRAM */
240 if (L1_CODE_LENGTH && text_l1_len)
241 early_dma_memcpy((void *)COREB_L1_CODE_START, _text_l1_lma,
242 text_l1_len);
243
244 /* if necessary, copy L1 data to L1 data bank A SRAM */
245 if (L1_DATA_A_LENGTH && data_l1_len)
246 early_dma_memcpy((void *)COREB_L1_DATA_A_START, _data_l1_lma,
247 data_l1_len);
248
249 /* if necessary, copy L1 data B to L1 data bank B SRAM */
250 if (L1_DATA_B_LENGTH && data_b_l1_len)
251 early_dma_memcpy((void *)COREB_L1_DATA_B_START, _data_b_l1_lma,
252 data_b_l1_len);
253
254 early_dma_memcpy_done();
255
256#ifdef CONFIG_ICACHE_FLUSH_L1
257 blackfin_iflush_l1_entry[1] = (unsigned long)blackfin_icache_flush_range_l1 -
258 (unsigned long)_stext_l1 + COREB_L1_CODE_START;
259#endif
260}
261#endif
262
Barry Songd86bfb12010-01-07 04:11:17 +0000263#ifdef CONFIG_ROMKERNEL
264void __init bfin_relocate_xip_data(void)
265{
266 early_shadow_stamp();
267
268 memcpy(_sdata, _data_lma, (unsigned long)_data_len - THREAD_SIZE + sizeof(struct thread_info));
269 memcpy(_sinitdata, _init_data_lma, (unsigned long)_init_data_len);
270}
271#endif
272
Yi Li856783b2008-02-09 02:26:01 +0800273/* add_memory_region to memmap */
274static void __init add_memory_region(unsigned long long start,
275 unsigned long long size, int type)
276{
277 int i;
278
279 i = bfin_memmap.nr_map;
280
281 if (i == BFIN_MEMMAP_MAX) {
282 printk(KERN_ERR "Ooops! Too many entries in the memory map!\n");
283 return;
284 }
285
286 bfin_memmap.map[i].addr = start;
287 bfin_memmap.map[i].size = size;
288 bfin_memmap.map[i].type = type;
289 bfin_memmap.nr_map++;
290}
291
292/*
293 * Sanitize the boot memmap, removing overlaps.
294 */
295static int __init sanitize_memmap(struct bfin_memmap_entry *map, int *pnr_map)
296{
297 struct change_member *change_tmp;
298 unsigned long current_type, last_type;
299 unsigned long long last_addr;
300 int chgidx, still_changing;
301 int overlap_entries;
302 int new_entry;
303 int old_nr, new_nr, chg_nr;
304 int i;
305
306 /*
307 Visually we're performing the following (1,2,3,4 = memory types)
308
309 Sample memory map (w/overlaps):
310 ____22__________________
311 ______________________4_
312 ____1111________________
313 _44_____________________
314 11111111________________
315 ____________________33__
316 ___________44___________
317 __________33333_________
318 ______________22________
319 ___________________2222_
320 _________111111111______
321 _____________________11_
322 _________________4______
323
324 Sanitized equivalent (no overlap):
325 1_______________________
326 _44_____________________
327 ___1____________________
328 ____22__________________
329 ______11________________
330 _________1______________
331 __________3_____________
332 ___________44___________
333 _____________33_________
334 _______________2________
335 ________________1_______
336 _________________4______
337 ___________________2____
338 ____________________33__
339 ______________________4_
340 */
341 /* if there's only one memory region, don't bother */
342 if (*pnr_map < 2)
343 return -1;
344
345 old_nr = *pnr_map;
346
347 /* bail out if we find any unreasonable addresses in memmap */
348 for (i = 0; i < old_nr; i++)
349 if (map[i].addr + map[i].size < map[i].addr)
350 return -1;
351
352 /* create pointers for initial change-point information (for sorting) */
353 for (i = 0; i < 2*old_nr; i++)
354 change_point[i] = &change_point_list[i];
355
356 /* record all known change-points (starting and ending addresses),
357 omitting those that are for empty memory regions */
358 chgidx = 0;
Graf Yang8f658732008-11-18 17:48:22 +0800359 for (i = 0; i < old_nr; i++) {
Yi Li856783b2008-02-09 02:26:01 +0800360 if (map[i].size != 0) {
361 change_point[chgidx]->addr = map[i].addr;
362 change_point[chgidx++]->pentry = &map[i];
363 change_point[chgidx]->addr = map[i].addr + map[i].size;
364 change_point[chgidx++]->pentry = &map[i];
365 }
366 }
Graf Yang8f658732008-11-18 17:48:22 +0800367 chg_nr = chgidx; /* true number of change-points */
Yi Li856783b2008-02-09 02:26:01 +0800368
369 /* sort change-point list by memory addresses (low -> high) */
370 still_changing = 1;
Graf Yang8f658732008-11-18 17:48:22 +0800371 while (still_changing) {
Yi Li856783b2008-02-09 02:26:01 +0800372 still_changing = 0;
Graf Yang8f658732008-11-18 17:48:22 +0800373 for (i = 1; i < chg_nr; i++) {
Yi Li856783b2008-02-09 02:26:01 +0800374 /* if <current_addr> > <last_addr>, swap */
375 /* or, if current=<start_addr> & last=<end_addr>, swap */
376 if ((change_point[i]->addr < change_point[i-1]->addr) ||
377 ((change_point[i]->addr == change_point[i-1]->addr) &&
378 (change_point[i]->addr == change_point[i]->pentry->addr) &&
379 (change_point[i-1]->addr != change_point[i-1]->pentry->addr))
380 ) {
381 change_tmp = change_point[i];
382 change_point[i] = change_point[i-1];
383 change_point[i-1] = change_tmp;
384 still_changing = 1;
385 }
386 }
387 }
388
389 /* create a new memmap, removing overlaps */
Graf Yang8f658732008-11-18 17:48:22 +0800390 overlap_entries = 0; /* number of entries in the overlap table */
391 new_entry = 0; /* index for creating new memmap entries */
392 last_type = 0; /* start with undefined memory type */
393 last_addr = 0; /* start with 0 as last starting address */
Yi Li856783b2008-02-09 02:26:01 +0800394 /* loop through change-points, determining affect on the new memmap */
395 for (chgidx = 0; chgidx < chg_nr; chgidx++) {
396 /* keep track of all overlapping memmap entries */
397 if (change_point[chgidx]->addr == change_point[chgidx]->pentry->addr) {
398 /* add map entry to overlap list (> 1 entry implies an overlap) */
399 overlap_list[overlap_entries++] = change_point[chgidx]->pentry;
400 } else {
401 /* remove entry from list (order independent, so swap with last) */
402 for (i = 0; i < overlap_entries; i++) {
403 if (overlap_list[i] == change_point[chgidx]->pentry)
404 overlap_list[i] = overlap_list[overlap_entries-1];
405 }
406 overlap_entries--;
407 }
408 /* if there are overlapping entries, decide which "type" to use */
409 /* (larger value takes precedence -- 1=usable, 2,3,4,4+=unusable) */
410 current_type = 0;
411 for (i = 0; i < overlap_entries; i++)
412 if (overlap_list[i]->type > current_type)
413 current_type = overlap_list[i]->type;
414 /* continue building up new memmap based on this information */
Graf Yang8f658732008-11-18 17:48:22 +0800415 if (current_type != last_type) {
Yi Li856783b2008-02-09 02:26:01 +0800416 if (last_type != 0) {
417 new_map[new_entry].size =
418 change_point[chgidx]->addr - last_addr;
419 /* move forward only if the new size was non-zero */
420 if (new_map[new_entry].size != 0)
421 if (++new_entry >= BFIN_MEMMAP_MAX)
Graf Yang8f658732008-11-18 17:48:22 +0800422 break; /* no more space left for new entries */
Yi Li856783b2008-02-09 02:26:01 +0800423 }
424 if (current_type != 0) {
425 new_map[new_entry].addr = change_point[chgidx]->addr;
426 new_map[new_entry].type = current_type;
427 last_addr = change_point[chgidx]->addr;
428 }
429 last_type = current_type;
430 }
431 }
Graf Yang8f658732008-11-18 17:48:22 +0800432 new_nr = new_entry; /* retain count for new entries */
Yi Li856783b2008-02-09 02:26:01 +0800433
Graf Yang8f658732008-11-18 17:48:22 +0800434 /* copy new mapping into original location */
Yi Li856783b2008-02-09 02:26:01 +0800435 memcpy(map, new_map, new_nr*sizeof(struct bfin_memmap_entry));
436 *pnr_map = new_nr;
437
438 return 0;
439}
440
441static void __init print_memory_map(char *who)
442{
443 int i;
444
445 for (i = 0; i < bfin_memmap.nr_map; i++) {
446 printk(KERN_DEBUG " %s: %016Lx - %016Lx ", who,
447 bfin_memmap.map[i].addr,
448 bfin_memmap.map[i].addr + bfin_memmap.map[i].size);
449 switch (bfin_memmap.map[i].type) {
450 case BFIN_MEMMAP_RAM:
Joe Perchesad361c92009-07-06 13:05:40 -0700451 printk(KERN_CONT "(usable)\n");
452 break;
Yi Li856783b2008-02-09 02:26:01 +0800453 case BFIN_MEMMAP_RESERVED:
Joe Perchesad361c92009-07-06 13:05:40 -0700454 printk(KERN_CONT "(reserved)\n");
455 break;
456 default:
457 printk(KERN_CONT "type %lu\n", bfin_memmap.map[i].type);
458 break;
Yi Li856783b2008-02-09 02:26:01 +0800459 }
460 }
461}
462
463static __init int parse_memmap(char *arg)
464{
465 unsigned long long start_at, mem_size;
466
467 if (!arg)
468 return -EINVAL;
469
470 mem_size = memparse(arg, &arg);
471 if (*arg == '@') {
472 start_at = memparse(arg+1, &arg);
473 add_memory_region(start_at, mem_size, BFIN_MEMMAP_RAM);
474 } else if (*arg == '$') {
475 start_at = memparse(arg+1, &arg);
476 add_memory_region(start_at, mem_size, BFIN_MEMMAP_RESERVED);
477 }
478
479 return 0;
480}
481
Bryan Wu1394f032007-05-06 14:50:22 -0700482/*
483 * Initial parsing of the command line. Currently, we support:
484 * - Controlling the linux memory size: mem=xxx[KMG]
485 * - Controlling the physical memory size: max_mem=xxx[KMG][$][#]
486 * $ -> reserved memory is dcacheable
487 * # -> reserved memory is icacheable
Yi Li856783b2008-02-09 02:26:01 +0800488 * - "memmap=XXX[KkmM][@][$]XXX[KkmM]" defines a memory region
489 * @ from <start> to <start>+<mem>, type RAM
490 * $ from <start> to <start>+<mem>, type RESERVED
Bryan Wu1394f032007-05-06 14:50:22 -0700491 */
492static __init void parse_cmdline_early(char *cmdline_p)
493{
494 char c = ' ', *to = cmdline_p;
495 unsigned int memsize;
496 for (;;) {
497 if (c == ' ') {
Bryan Wu1394f032007-05-06 14:50:22 -0700498 if (!memcmp(to, "mem=", 4)) {
499 to += 4;
500 memsize = memparse(to, &to);
501 if (memsize)
502 _ramend = memsize;
503
504 } else if (!memcmp(to, "max_mem=", 8)) {
505 to += 8;
506 memsize = memparse(to, &to);
507 if (memsize) {
508 physical_mem_end = memsize;
509 if (*to != ' ') {
510 if (*to == '$'
511 || *(to + 1) == '$')
Graf Yang8f658732008-11-18 17:48:22 +0800512 reserved_mem_dcache_on = 1;
Bryan Wu1394f032007-05-06 14:50:22 -0700513 if (*to == '#'
514 || *(to + 1) == '#')
Graf Yang8f658732008-11-18 17:48:22 +0800515 reserved_mem_icache_on = 1;
Bryan Wu1394f032007-05-06 14:50:22 -0700516 }
517 }
Mike Frysinger7f1e2f92009-01-07 23:14:38 +0800518 } else if (!memcmp(to, "clkin_hz=", 9)) {
519 to += 9;
520 early_init_clkin_hz(to);
Robin Getzbd854c02009-06-18 22:53:43 +0000521#ifdef CONFIG_EARLY_PRINTK
Robin Getzce3afa12007-10-09 17:28:36 +0800522 } else if (!memcmp(to, "earlyprintk=", 12)) {
523 to += 12;
524 setup_early_printk(to);
Robin Getzbd854c02009-06-18 22:53:43 +0000525#endif
Yi Li856783b2008-02-09 02:26:01 +0800526 } else if (!memcmp(to, "memmap=", 7)) {
527 to += 7;
528 parse_memmap(to);
Bryan Wu1394f032007-05-06 14:50:22 -0700529 }
Bryan Wu1394f032007-05-06 14:50:22 -0700530 }
531 c = *(to++);
532 if (!c)
533 break;
534 }
535}
536
Yi Li856783b2008-02-09 02:26:01 +0800537/*
538 * Setup memory defaults from user config.
539 * The physical memory layout looks like:
540 *
541 * [_rambase, _ramstart]: kernel image
542 * [memory_start, memory_end]: dynamic memory managed by kernel
543 * [memory_end, _ramend]: reserved memory
Bryan Wu3094c982008-10-10 21:22:01 +0800544 * [memory_mtd_start(memory_end),
Yi Li856783b2008-02-09 02:26:01 +0800545 * memory_mtd_start + mtd_size]: rootfs (if any)
546 * [_ramend - DMA_UNCACHED_REGION,
547 * _ramend]: uncached DMA region
548 * [_ramend, physical_mem_end]: memory not managed by kernel
Yi Li856783b2008-02-09 02:26:01 +0800549 */
Graf Yang8f658732008-11-18 17:48:22 +0800550static __init void memory_setup(void)
Bryan Wu1394f032007-05-06 14:50:22 -0700551{
Mike Frysingerc0eab3b2008-02-02 15:36:11 +0800552#ifdef CONFIG_MTD_UCLINUX
553 unsigned long mtd_phys = 0;
554#endif
Robin Getz2f812c02009-06-26 12:52:46 +0000555 unsigned long max_mem;
Mike Frysingerc0eab3b2008-02-02 15:36:11 +0800556
Barry Songd86bfb12010-01-07 04:11:17 +0000557 _rambase = CONFIG_BOOT_LOAD;
Mike Frysingerb7627ac2008-02-02 15:53:17 +0800558 _ramstart = (unsigned long)_end;
Bryan Wu1394f032007-05-06 14:50:22 -0700559
Yi Li856783b2008-02-09 02:26:01 +0800560 if (DMA_UNCACHED_REGION > (_ramend - _ramstart)) {
561 console_init();
Mike Frysingerd8804ad2009-04-29 06:26:46 +0000562 panic("DMA region exceeds memory limit: %lu.",
Yi Li856783b2008-02-09 02:26:01 +0800563 _ramend - _ramstart);
Mike Frysinger1aafd902007-07-25 11:19:14 +0800564 }
Robin Getz2f812c02009-06-26 12:52:46 +0000565 max_mem = memory_end = _ramend - DMA_UNCACHED_REGION;
566
567#if (defined(CONFIG_BFIN_EXTMEM_ICACHEABLE) && ANOMALY_05000263)
568 /* Due to a Hardware Anomaly we need to limit the size of usable
569 * instruction memory to max 60MB, 56 if HUNT_FOR_ZERO is on
570 * 05000263 - Hardware loop corrupted when taking an ICPLB exception
571 */
572# if (defined(CONFIG_DEBUG_HUNT_FOR_ZERO))
573 if (max_mem >= 56 * 1024 * 1024)
574 max_mem = 56 * 1024 * 1024;
575# else
576 if (max_mem >= 60 * 1024 * 1024)
577 max_mem = 60 * 1024 * 1024;
578# endif /* CONFIG_DEBUG_HUNT_FOR_ZERO */
579#endif /* ANOMALY_05000263 */
580
Bryan Wu1394f032007-05-06 14:50:22 -0700581
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800582#ifdef CONFIG_MPU
Graf Yang8f658732008-11-18 17:48:22 +0800583 /* Round up to multiple of 4MB */
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800584 memory_start = (_ramstart + 0x3fffff) & ~0x3fffff;
585#else
Bryan Wu1394f032007-05-06 14:50:22 -0700586 memory_start = PAGE_ALIGN(_ramstart);
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800587#endif
Bryan Wu1394f032007-05-06 14:50:22 -0700588
589#if defined(CONFIG_MTD_UCLINUX)
590 /* generic memory mapped MTD driver */
591 memory_mtd_end = memory_end;
592
593 mtd_phys = _ramstart;
594 mtd_size = PAGE_ALIGN(*((unsigned long *)(mtd_phys + 8)));
595
596# if defined(CONFIG_EXT2_FS) || defined(CONFIG_EXT3_FS)
Bob Liub5affb02012-05-16 17:37:24 +0800597 if (*((unsigned short *)(mtd_phys + 0x438)) == EXT2_SUPER_MAGIC)
598 mtd_size =
599 PAGE_ALIGN(*((unsigned long *)(mtd_phys + 0x404)) << 10);
Bryan Wu1394f032007-05-06 14:50:22 -0700600# endif
601
602# if defined(CONFIG_CRAMFS)
603 if (*((unsigned long *)(mtd_phys)) == CRAMFS_MAGIC)
604 mtd_size = PAGE_ALIGN(*((unsigned long *)(mtd_phys + 0x4)));
605# endif
606
607# if defined(CONFIG_ROMFS_FS)
608 if (((unsigned long *)mtd_phys)[0] == ROMSB_WORD0
Robin Getz2f812c02009-06-26 12:52:46 +0000609 && ((unsigned long *)mtd_phys)[1] == ROMSB_WORD1) {
Bryan Wu1394f032007-05-06 14:50:22 -0700610 mtd_size =
611 PAGE_ALIGN(be32_to_cpu(((unsigned long *)mtd_phys)[2]));
Robin Getz2f812c02009-06-26 12:52:46 +0000612
613 /* ROM_FS is XIP, so if we found it, we need to limit memory */
614 if (memory_end > max_mem) {
Bob Liub5affb02012-05-16 17:37:24 +0800615 pr_info("Limiting kernel memory to %liMB due to anomaly 05000263\n",
616 (max_mem - CONFIG_PHY_RAM_BASE_ADDRESS) >> 20);
Robin Getz2f812c02009-06-26 12:52:46 +0000617 memory_end = max_mem;
618 }
619 }
Bryan Wu1394f032007-05-06 14:50:22 -0700620# endif /* CONFIG_ROMFS_FS */
621
Robin Getzdc437b12009-06-26 12:23:51 +0000622 /* Since the default MTD_UCLINUX has no magic number, we just blindly
623 * read 8 past the end of the kernel's image, and look at it.
624 * When no image is attached, mtd_size is set to a random number
625 * Do some basic sanity checks before operating on things
626 */
627 if (mtd_size == 0 || memory_end <= mtd_size) {
628 pr_emerg("Could not find valid ram mtd attached.\n");
629 } else {
630 memory_end -= mtd_size;
Bryan Wu1394f032007-05-06 14:50:22 -0700631
Robin Getzdc437b12009-06-26 12:23:51 +0000632 /* Relocate MTD image to the top of memory after the uncached memory area */
633 uclinux_ram_map.phys = memory_mtd_start = memory_end;
634 uclinux_ram_map.size = mtd_size;
635 pr_info("Found mtd parition at 0x%p, (len=0x%lx), moving to 0x%p\n",
636 _end, mtd_size, (void *)memory_mtd_start);
637 dma_memcpy((void *)uclinux_ram_map.phys, _end, uclinux_ram_map.size);
Bryan Wu1394f032007-05-06 14:50:22 -0700638 }
Bryan Wu1394f032007-05-06 14:50:22 -0700639#endif /* CONFIG_MTD_UCLINUX */
640
Robin Getz2f812c02009-06-26 12:52:46 +0000641 /* We need lo limit memory, since everything could have a text section
642 * of userspace in it, and expose anomaly 05000263. If the anomaly
643 * doesn't exist, or we don't need to - then dont.
Bryan Wu1394f032007-05-06 14:50:22 -0700644 */
Robin Getz2f812c02009-06-26 12:52:46 +0000645 if (memory_end > max_mem) {
Bob Liub5affb02012-05-16 17:37:24 +0800646 pr_info("Limiting kernel memory to %liMB due to anomaly 05000263\n",
647 (max_mem - CONFIG_PHY_RAM_BASE_ADDRESS) >> 20);
Robin Getz2f812c02009-06-26 12:52:46 +0000648 memory_end = max_mem;
649 }
Bryan Wu1394f032007-05-06 14:50:22 -0700650
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800651#ifdef CONFIG_MPU
Barry Songe18e7dd2009-12-07 10:05:58 +0000652#if defined(CONFIG_ROMFS_ON_MTD) && defined(CONFIG_MTD_ROM)
653 page_mask_nelts = (((_ramend + ASYNC_BANK3_BASE + ASYNC_BANK3_SIZE -
654 ASYNC_BANK0_BASE) >> PAGE_SHIFT) + 31) / 32;
655#else
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800656 page_mask_nelts = ((_ramend >> PAGE_SHIFT) + 31) / 32;
Barry Songe18e7dd2009-12-07 10:05:58 +0000657#endif
Bernd Schmidtb97b8a92008-01-27 18:39:16 +0800658 page_mask_order = get_order(3 * page_mask_nelts * sizeof(long));
659#endif
660
Bryan Wu1394f032007-05-06 14:50:22 -0700661 init_mm.start_code = (unsigned long)_stext;
662 init_mm.end_code = (unsigned long)_etext;
663 init_mm.end_data = (unsigned long)_edata;
664 init_mm.brk = (unsigned long)0;
665
Bob Liub5affb02012-05-16 17:37:24 +0800666 printk(KERN_INFO "Board Memory: %ldMB\n", (physical_mem_end - CONFIG_PHY_RAM_BASE_ADDRESS) >> 20);
667 printk(KERN_INFO "Kernel Managed Memory: %ldMB\n", (_ramend - CONFIG_PHY_RAM_BASE_ADDRESS) >> 20);
Yi Li856783b2008-02-09 02:26:01 +0800668
Mike Frysingerb7627ac2008-02-02 15:53:17 +0800669 printk(KERN_INFO "Memory map:\n"
Joe Perchesad361c92009-07-06 13:05:40 -0700670 " fixedcode = 0x%p-0x%p\n"
671 " text = 0x%p-0x%p\n"
672 " rodata = 0x%p-0x%p\n"
673 " bss = 0x%p-0x%p\n"
674 " data = 0x%p-0x%p\n"
675 " stack = 0x%p-0x%p\n"
676 " init = 0x%p-0x%p\n"
677 " available = 0x%p-0x%p\n"
Yi Li856783b2008-02-09 02:26:01 +0800678#ifdef CONFIG_MTD_UCLINUX
Joe Perchesad361c92009-07-06 13:05:40 -0700679 " rootfs = 0x%p-0x%p\n"
Yi Li856783b2008-02-09 02:26:01 +0800680#endif
681#if DMA_UNCACHED_REGION > 0
Joe Perchesad361c92009-07-06 13:05:40 -0700682 " DMA Zone = 0x%p-0x%p\n"
Yi Li856783b2008-02-09 02:26:01 +0800683#endif
Mike Frysinger8929ecf82008-02-22 16:35:20 +0800684 , (void *)FIXED_CODE_START, (void *)FIXED_CODE_END,
685 _stext, _etext,
Yi Li856783b2008-02-09 02:26:01 +0800686 __start_rodata, __end_rodata,
Mike Frysingerb7627ac2008-02-02 15:53:17 +0800687 __bss_start, __bss_stop,
Yi Li856783b2008-02-09 02:26:01 +0800688 _sdata, _edata,
689 (void *)&init_thread_union,
Barry Song6feda3a2010-01-05 07:05:50 +0000690 (void *)((int)(&init_thread_union) + THREAD_SIZE),
Mike Frysingerb7627ac2008-02-02 15:53:17 +0800691 __init_begin, __init_end,
692 (void *)_ramstart, (void *)memory_end
Yi Li856783b2008-02-09 02:26:01 +0800693#ifdef CONFIG_MTD_UCLINUX
694 , (void *)memory_mtd_start, (void *)(memory_mtd_start + mtd_size)
695#endif
696#if DMA_UNCACHED_REGION > 0
697 , (void *)(_ramend - DMA_UNCACHED_REGION), (void *)(_ramend)
698#endif
699 );
700}
701
Yi Li2e8d7962008-03-26 07:08:12 +0800702/*
703 * Find the lowest, highest page frame number we have available
704 */
705void __init find_min_max_pfn(void)
706{
707 int i;
708
709 max_pfn = 0;
Bob Liub5affb02012-05-16 17:37:24 +0800710 min_low_pfn = PFN_DOWN(memory_end);
Yi Li2e8d7962008-03-26 07:08:12 +0800711
712 for (i = 0; i < bfin_memmap.nr_map; i++) {
713 unsigned long start, end;
714 /* RAM? */
715 if (bfin_memmap.map[i].type != BFIN_MEMMAP_RAM)
716 continue;
717 start = PFN_UP(bfin_memmap.map[i].addr);
718 end = PFN_DOWN(bfin_memmap.map[i].addr +
719 bfin_memmap.map[i].size);
720 if (start >= end)
721 continue;
722 if (end > max_pfn)
723 max_pfn = end;
724 if (start < min_low_pfn)
725 min_low_pfn = start;
726 }
727}
728
Yi Li856783b2008-02-09 02:26:01 +0800729static __init void setup_bootmem_allocator(void)
730{
731 int bootmap_size;
732 int i;
Yi Li2e8d7962008-03-26 07:08:12 +0800733 unsigned long start_pfn, end_pfn;
Yi Li856783b2008-02-09 02:26:01 +0800734 unsigned long curr_pfn, last_pfn, size;
735
736 /* mark memory between memory_start and memory_end usable */
737 add_memory_region(memory_start,
738 memory_end - memory_start, BFIN_MEMMAP_RAM);
739 /* sanity check for overlap */
740 sanitize_memmap(bfin_memmap.map, &bfin_memmap.nr_map);
741 print_memory_map("boot memmap");
742
Michael Hennerich05d17df2009-08-21 03:49:19 +0000743 /* initialize globals in linux/bootmem.h */
Yi Li2e8d7962008-03-26 07:08:12 +0800744 find_min_max_pfn();
745 /* pfn of the last usable page frame */
746 if (max_pfn > memory_end >> PAGE_SHIFT)
747 max_pfn = memory_end >> PAGE_SHIFT;
748 /* pfn of last page frame directly mapped by kernel */
749 max_low_pfn = max_pfn;
750 /* pfn of the first usable page frame after kernel image*/
751 if (min_low_pfn < memory_start >> PAGE_SHIFT)
752 min_low_pfn = memory_start >> PAGE_SHIFT;
Bob Liub5affb02012-05-16 17:37:24 +0800753 start_pfn = CONFIG_PHY_RAM_BASE_ADDRESS >> PAGE_SHIFT;
Yi Li2e8d7962008-03-26 07:08:12 +0800754 end_pfn = memory_end >> PAGE_SHIFT;
Yi Li856783b2008-02-09 02:26:01 +0800755
756 /*
Graf Yang8f658732008-11-18 17:48:22 +0800757 * give all the memory to the bootmap allocator, tell it to put the
Yi Li856783b2008-02-09 02:26:01 +0800758 * boot mem_map at the start of memory.
759 */
760 bootmap_size = init_bootmem_node(NODE_DATA(0),
761 memory_start >> PAGE_SHIFT, /* map goes here */
Yi Li2e8d7962008-03-26 07:08:12 +0800762 start_pfn, end_pfn);
Yi Li856783b2008-02-09 02:26:01 +0800763
764 /* register the memmap regions with the bootmem allocator */
765 for (i = 0; i < bfin_memmap.nr_map; i++) {
766 /*
767 * Reserve usable memory
768 */
769 if (bfin_memmap.map[i].type != BFIN_MEMMAP_RAM)
770 continue;
771 /*
772 * We are rounding up the start address of usable memory:
773 */
774 curr_pfn = PFN_UP(bfin_memmap.map[i].addr);
Yi Li2e8d7962008-03-26 07:08:12 +0800775 if (curr_pfn >= end_pfn)
Yi Li856783b2008-02-09 02:26:01 +0800776 continue;
777 /*
778 * ... and at the end of the usable range downwards:
779 */
780 last_pfn = PFN_DOWN(bfin_memmap.map[i].addr +
781 bfin_memmap.map[i].size);
782
Yi Li2e8d7962008-03-26 07:08:12 +0800783 if (last_pfn > end_pfn)
784 last_pfn = end_pfn;
Yi Li856783b2008-02-09 02:26:01 +0800785
786 /*
787 * .. finally, did all the rounding and playing
788 * around just make the area go away?
789 */
790 if (last_pfn <= curr_pfn)
791 continue;
792
793 size = last_pfn - curr_pfn;
794 free_bootmem(PFN_PHYS(curr_pfn), PFN_PHYS(size));
795 }
796
797 /* reserve memory before memory_start, including bootmap */
Bob Liub5affb02012-05-16 17:37:24 +0800798 reserve_bootmem(CONFIG_PHY_RAM_BASE_ADDRESS,
799 memory_start + bootmap_size + PAGE_SIZE - 1 - CONFIG_PHY_RAM_BASE_ADDRESS,
Yi Li856783b2008-02-09 02:26:01 +0800800 BOOTMEM_DEFAULT);
801}
802
Mike Frysingera086ee22008-04-25 02:04:05 +0800803#define EBSZ_TO_MEG(ebsz) \
804({ \
805 int meg = 0; \
806 switch (ebsz & 0xf) { \
807 case 0x1: meg = 16; break; \
808 case 0x3: meg = 32; break; \
809 case 0x5: meg = 64; break; \
810 case 0x7: meg = 128; break; \
811 case 0x9: meg = 256; break; \
812 case 0xb: meg = 512; break; \
813 } \
814 meg; \
815})
816static inline int __init get_mem_size(void)
817{
Michael Hennerich99d95bb2008-07-14 17:04:14 +0800818#if defined(EBIU_SDBCTL)
819# if defined(BF561_FAMILY)
Mike Frysingera086ee22008-04-25 02:04:05 +0800820 int ret = 0;
821 u32 sdbctl = bfin_read_EBIU_SDBCTL();
822 ret += EBSZ_TO_MEG(sdbctl >> 0);
823 ret += EBSZ_TO_MEG(sdbctl >> 8);
824 ret += EBSZ_TO_MEG(sdbctl >> 16);
825 ret += EBSZ_TO_MEG(sdbctl >> 24);
826 return ret;
Michael Hennerich99d95bb2008-07-14 17:04:14 +0800827# else
Mike Frysingera086ee22008-04-25 02:04:05 +0800828 return EBSZ_TO_MEG(bfin_read_EBIU_SDBCTL());
Michael Hennerich99d95bb2008-07-14 17:04:14 +0800829# endif
830#elif defined(EBIU_DDRCTL1)
Michael Hennerich1e780422008-04-25 04:31:23 +0800831 u32 ddrctl = bfin_read_EBIU_DDRCTL1();
832 int ret = 0;
833 switch (ddrctl & 0xc0000) {
Steven Miao4dbeccd2011-11-30 11:42:49 +0800834 case DEVSZ_64:
835 ret = 64 / 8;
836 break;
837 case DEVSZ_128:
838 ret = 128 / 8;
839 break;
840 case DEVSZ_256:
841 ret = 256 / 8;
842 break;
843 case DEVSZ_512:
844 ret = 512 / 8;
845 break;
Mike Frysingera086ee22008-04-25 02:04:05 +0800846 }
Michael Hennerich1e780422008-04-25 04:31:23 +0800847 switch (ddrctl & 0x30000) {
Bob Liub5affb02012-05-16 17:37:24 +0800848 case DEVWD_4:
849 ret *= 2;
850 case DEVWD_8:
851 ret *= 2;
852 case DEVWD_16:
853 break;
Michael Hennerich1e780422008-04-25 04:31:23 +0800854 }
Mike Frysingerb1b154e2008-07-26 18:02:05 +0800855 if ((ddrctl & 0xc000) == 0x4000)
856 ret *= 2;
Michael Hennerich1e780422008-04-25 04:31:23 +0800857 return ret;
Bob Liub5affb02012-05-16 17:37:24 +0800858#elif defined(CONFIG_BF60x)
859 u32 ddrctl = bfin_read_DDR0_CFG();
860 int ret;
861 switch (ddrctl & 0xf00) {
862 case DEVSZ_64:
863 ret = 64 / 8;
864 break;
865 case DEVSZ_128:
866 ret = 128 / 8;
867 break;
868 case DEVSZ_256:
869 ret = 256 / 8;
870 break;
871 case DEVSZ_512:
872 ret = 512 / 8;
873 break;
874 case DEVSZ_1G:
875 ret = 1024 / 8;
876 break;
877 case DEVSZ_2G:
878 ret = 2048 / 8;
879 break;
880 }
881 return ret;
Mike Frysingera086ee22008-04-25 02:04:05 +0800882#endif
883 BUG();
884}
885
Sonic Zhangb635f192009-09-23 08:06:25 +0000886__attribute__((weak))
887void __init native_machine_early_platform_add_devices(void)
888{
889}
890
Yi Li856783b2008-02-09 02:26:01 +0800891void __init setup_arch(char **cmdline_p)
892{
Mike Frysinger00b5c502011-04-18 18:37:38 -0400893 u32 mmr;
Mike Frysinger9f8e8952008-04-24 06:20:11 +0800894 unsigned long sclk, cclk;
Bob Liub5affb02012-05-16 17:37:24 +0800895 struct clk *clk;
Yi Li856783b2008-02-09 02:26:01 +0800896
Sonic Zhangb635f192009-09-23 08:06:25 +0000897 native_machine_early_platform_add_devices();
898
Robin Getz3f871fe2009-07-06 14:53:19 +0000899 enable_shadow_console();
900
Robin Getzbd854c02009-06-18 22:53:43 +0000901 /* Check to make sure we are running on the right processor */
Bob Liub5affb02012-05-16 17:37:24 +0800902 mmr = bfin_cpuid();
Robin Getzbd854c02009-06-18 22:53:43 +0000903 if (unlikely(CPUID != bfin_cpuid()))
904 printk(KERN_ERR "ERROR: Not running on ADSP-%s: unknown CPUID 0x%04x Rev 0.%d\n",
905 CPU, bfin_cpuid(), bfin_revid());
906
Yi Li856783b2008-02-09 02:26:01 +0800907#ifdef CONFIG_DUMMY_CONSOLE
908 conswitchp = &dummy_con;
909#endif
910
911#if defined(CONFIG_CMDLINE_BOOL)
912 strncpy(&command_line[0], CONFIG_CMDLINE, sizeof(command_line));
913 command_line[sizeof(command_line) - 1] = 0;
914#endif
915
916 /* Keep a copy of command line */
917 *cmdline_p = &command_line[0];
918 memcpy(boot_command_line, command_line, COMMAND_LINE_SIZE);
919 boot_command_line[COMMAND_LINE_SIZE - 1] = '\0';
920
Yi Li856783b2008-02-09 02:26:01 +0800921 memset(&bfin_memmap, 0, sizeof(bfin_memmap));
922
Bob Liub5affb02012-05-16 17:37:24 +0800923#ifdef CONFIG_BF60x
924 /* Should init clock device before parse command early */
925 clk_init();
926#endif
Robin Getzbd854c02009-06-18 22:53:43 +0000927 /* If the user does not specify things on the command line, use
928 * what the bootloader set things up as
929 */
930 physical_mem_end = 0;
Yi Li856783b2008-02-09 02:26:01 +0800931 parse_cmdline_early(&command_line[0]);
932
Robin Getzbd854c02009-06-18 22:53:43 +0000933 if (_ramend == 0)
934 _ramend = get_mem_size() * 1024 * 1024;
935
Yi Li856783b2008-02-09 02:26:01 +0800936 if (physical_mem_end == 0)
937 physical_mem_end = _ramend;
938
939 memory_setup();
940
Bob Liub5affb02012-05-16 17:37:24 +0800941#ifndef CONFIG_BF60x
Mike Frysinger7e64aca2008-08-06 17:17:10 +0800942 /* Initialize Async memory banks */
943 bfin_write_EBIU_AMBCTL0(AMBCTL0VAL);
944 bfin_write_EBIU_AMBCTL1(AMBCTL1VAL);
945 bfin_write_EBIU_AMGCTL(AMGCTLVAL);
946#ifdef CONFIG_EBIU_MBSCTLVAL
947 bfin_write_EBIU_MBSCTL(CONFIG_EBIU_MBSCTLVAL);
948 bfin_write_EBIU_MODE(CONFIG_EBIU_MODEVAL);
949 bfin_write_EBIU_FCTL(CONFIG_EBIU_FCTLVAL);
950#endif
Bob Liub5affb02012-05-16 17:37:24 +0800951#endif
Michael Hennerich7a4a2072010-07-05 13:39:16 +0000952#ifdef CONFIG_BFIN_HYSTERESIS_CONTROL
Mike Frysinger3086fd22011-04-14 03:48:56 -0400953 bfin_write_PORTF_HYSTERESIS(HYST_PORTF_0_15);
954 bfin_write_PORTG_HYSTERESIS(HYST_PORTG_0_15);
955 bfin_write_PORTH_HYSTERESIS(HYST_PORTH_0_15);
956 bfin_write_MISCPORT_HYSTERESIS((bfin_read_MISCPORT_HYSTERESIS() &
Michael Hennerich7a4a2072010-07-05 13:39:16 +0000957 ~HYST_NONEGPIO_MASK) | HYST_NONEGPIO);
958#endif
Mike Frysinger7e64aca2008-08-06 17:17:10 +0800959
Bob Liub5affb02012-05-16 17:37:24 +0800960#ifdef CONFIG_BF60x
961 clk = clk_get(NULL, "CCLK");
962 if (!IS_ERR(clk)) {
963 cclk = clk_get_rate(clk);
964 clk_put(clk);
965 } else
966 cclk = 0;
967
968 clk = clk_get(NULL, "SCLK0");
969 if (!IS_ERR(clk)) {
970 sclk = clk_get_rate(clk);
971 clk_put(clk);
972 } else
973 sclk = 0;
974#else
Yi Li856783b2008-02-09 02:26:01 +0800975 cclk = get_cclk();
976 sclk = get_sclk();
Bob Liub5affb02012-05-16 17:37:24 +0800977#endif
Yi Li856783b2008-02-09 02:26:01 +0800978
Sonic Zhang7f3aee32009-05-07 10:04:19 +0000979 if ((ANOMALY_05000273 || ANOMALY_05000274) && (cclk >> 1) < sclk)
980 panic("ANOMALY 05000273 or 05000274: CCLK must be >= 2*SCLK");
Yi Li856783b2008-02-09 02:26:01 +0800981
982#ifdef BF561_FAMILY
983 if (ANOMALY_05000266) {
984 bfin_read_IMDMA_D0_IRQ_STATUS();
985 bfin_read_IMDMA_D1_IRQ_STATUS();
986 }
987#endif
Yi Li856783b2008-02-09 02:26:01 +0800988
Mike Frysinger00b5c502011-04-18 18:37:38 -0400989 mmr = bfin_read_TBUFCTL();
990 printk(KERN_INFO "Hardware Trace %s and %sabled\n",
991 (mmr & 0x1) ? "active" : "off",
992 (mmr & 0x2) ? "en" : "dis");
Bob Liub5affb02012-05-16 17:37:24 +0800993#ifndef CONFIG_BF60x
Mike Frysinger00b5c502011-04-18 18:37:38 -0400994 mmr = bfin_read_SYSCR();
995 printk(KERN_INFO "Boot Mode: %i\n", mmr & 0xF);
Robin Getz76e8fe42009-02-04 16:49:45 +0800996
Mike Frysingered1fb602009-02-04 16:49:45 +0800997 /* Newer parts mirror SWRST bits in SYSCR */
998#if defined(CONFIG_BF53x) || defined(CONFIG_BF561) || \
999 defined(CONFIG_BF538) || defined(CONFIG_BF539)
Robin Getz7728ec32007-10-29 18:12:15 +08001000 _bfin_swrst = bfin_read_SWRST();
Mike Frysingered1fb602009-02-04 16:49:45 +08001001#else
Sonic Zhang0de4adf2009-06-15 07:39:19 +00001002 /* Clear boot mode field */
Mike Frysinger00b5c502011-04-18 18:37:38 -04001003 _bfin_swrst = mmr & ~0xf;
Mike Frysingered1fb602009-02-04 16:49:45 +08001004#endif
Robin Getz7728ec32007-10-29 18:12:15 +08001005
Robin Getz0c7a6b22008-10-08 16:27:12 +08001006#ifdef CONFIG_DEBUG_DOUBLEFAULT_PRINT
1007 bfin_write_SWRST(_bfin_swrst & ~DOUBLE_FAULT);
1008#endif
1009#ifdef CONFIG_DEBUG_DOUBLEFAULT_RESET
1010 bfin_write_SWRST(_bfin_swrst | DOUBLE_FAULT);
1011#endif
Robin Getz2d200982008-07-26 19:41:40 +08001012
Graf Yang8f658732008-11-18 17:48:22 +08001013#ifdef CONFIG_SMP
1014 if (_bfin_swrst & SWRST_DBL_FAULT_A) {
1015#else
Robin Getz0c7a6b22008-10-08 16:27:12 +08001016 if (_bfin_swrst & RESET_DOUBLE) {
Graf Yang8f658732008-11-18 17:48:22 +08001017#endif
Robin Getz0c7a6b22008-10-08 16:27:12 +08001018 printk(KERN_EMERG "Recovering from DOUBLE FAULT event\n");
1019#ifdef CONFIG_DEBUG_DOUBLEFAULT
1020 /* We assume the crashing kernel, and the current symbol table match */
Mike Frysingerfb1d9be2011-05-29 23:12:51 -04001021 printk(KERN_EMERG " While handling exception (EXCAUSE = %#x) at %pF\n",
1022 initial_pda.seqstat_doublefault & SEQSTAT_EXCAUSE,
1023 initial_pda.retx_doublefault);
1024 printk(KERN_NOTICE " DCPLB_FAULT_ADDR: %pF\n",
1025 initial_pda.dcplb_doublefault_addr);
1026 printk(KERN_NOTICE " ICPLB_FAULT_ADDR: %pF\n",
1027 initial_pda.icplb_doublefault_addr);
Robin Getz0c7a6b22008-10-08 16:27:12 +08001028#endif
1029 printk(KERN_NOTICE " The instruction at %pF caused a double exception\n",
Mike Frysingerfb1d9be2011-05-29 23:12:51 -04001030 initial_pda.retx);
Robin Getz0c7a6b22008-10-08 16:27:12 +08001031 } else if (_bfin_swrst & RESET_WDOG)
Robin Getz7728ec32007-10-29 18:12:15 +08001032 printk(KERN_INFO "Recovering from Watchdog event\n");
1033 else if (_bfin_swrst & RESET_SOFTWARE)
1034 printk(KERN_NOTICE "Reset caused by Software reset\n");
Bob Liub5affb02012-05-16 17:37:24 +08001035#endif
Mike Frysingerbe1577e2010-05-10 05:21:50 +00001036 printk(KERN_INFO "Blackfin support (C) 2004-2010 Analog Devices, Inc.\n");
Jie Zhangde3025f2007-06-25 18:04:12 +08001037 if (bfin_compiled_revid() == 0xffff)
Robin Getz7a1a8cc2009-10-20 17:22:18 +00001038 printk(KERN_INFO "Compiled for ADSP-%s Rev any, running on 0.%d\n", CPU, bfin_revid());
Jie Zhangde3025f2007-06-25 18:04:12 +08001039 else if (bfin_compiled_revid() == -1)
1040 printk(KERN_INFO "Compiled for ADSP-%s Rev none\n", CPU);
1041 else
1042 printk(KERN_INFO "Compiled for ADSP-%s Rev 0.%d\n", CPU, bfin_compiled_revid());
Robin Getze482cad2008-10-10 18:21:45 +08001043
Robin Getzbd854c02009-06-18 22:53:43 +00001044 if (likely(CPUID == bfin_cpuid())) {
Robin Getze482cad2008-10-10 18:21:45 +08001045 if (bfin_revid() != bfin_compiled_revid()) {
1046 if (bfin_compiled_revid() == -1)
1047 printk(KERN_ERR "Warning: Compiled for Rev none, but running on Rev %d\n",
1048 bfin_revid());
Robin Getz7419a322009-01-07 23:14:39 +08001049 else if (bfin_compiled_revid() != 0xffff) {
Robin Getze482cad2008-10-10 18:21:45 +08001050 printk(KERN_ERR "Warning: Compiled for Rev %d, but running on Rev %d\n",
1051 bfin_compiled_revid(), bfin_revid());
Robin Getz7419a322009-01-07 23:14:39 +08001052 if (bfin_compiled_revid() > bfin_revid())
Mike Frysingerd8804ad2009-04-29 06:26:46 +00001053 panic("Error: you are missing anomaly workarounds for this rev");
Robin Getz7419a322009-01-07 23:14:39 +08001054 }
Robin Getze482cad2008-10-10 18:21:45 +08001055 }
Mike Frysingerda986b92008-10-28 13:58:15 +08001056 if (bfin_revid() < CONFIG_BF_REV_MIN || bfin_revid() > CONFIG_BF_REV_MAX)
Robin Getze482cad2008-10-10 18:21:45 +08001057 printk(KERN_ERR "Warning: Unsupported Chip Revision ADSP-%s Rev 0.%d detected\n",
1058 CPU, bfin_revid());
Jie Zhangde3025f2007-06-25 18:04:12 +08001059 }
Mike Frysinger0c0497c2008-10-09 17:32:28 +08001060
Bryan Wu1394f032007-05-06 14:50:22 -07001061 printk(KERN_INFO "Blackfin Linux support by http://blackfin.uclinux.org/\n");
1062
Mike Frysingerb5c0e2e2007-09-12 17:31:59 +08001063 printk(KERN_INFO "Processor Speed: %lu MHz core clock and %lu MHz System Clock\n",
Graf Yang8f658732008-11-18 17:48:22 +08001064 cclk / 1000000, sclk / 1000000);
Bryan Wu1394f032007-05-06 14:50:22 -07001065
Yi Li856783b2008-02-09 02:26:01 +08001066 setup_bootmem_allocator();
Bryan Wu1394f032007-05-06 14:50:22 -07001067
Bryan Wu1394f032007-05-06 14:50:22 -07001068 paging_init();
1069
Bernd Schmidt7adfb582007-06-21 11:34:16 +08001070 /* Copy atomic sequences to their fixed location, and sanity check that
1071 these locations are the ones that we advertise to userspace. */
1072 memcpy((void *)FIXED_CODE_START, &fixed_code_start,
1073 FIXED_CODE_END - FIXED_CODE_START);
1074 BUG_ON((char *)&sigreturn_stub - (char *)&fixed_code_start
1075 != SIGRETURN_STUB - FIXED_CODE_START);
1076 BUG_ON((char *)&atomic_xchg32 - (char *)&fixed_code_start
1077 != ATOMIC_XCHG32 - FIXED_CODE_START);
1078 BUG_ON((char *)&atomic_cas32 - (char *)&fixed_code_start
1079 != ATOMIC_CAS32 - FIXED_CODE_START);
1080 BUG_ON((char *)&atomic_add32 - (char *)&fixed_code_start
1081 != ATOMIC_ADD32 - FIXED_CODE_START);
1082 BUG_ON((char *)&atomic_sub32 - (char *)&fixed_code_start
1083 != ATOMIC_SUB32 - FIXED_CODE_START);
1084 BUG_ON((char *)&atomic_ior32 - (char *)&fixed_code_start
1085 != ATOMIC_IOR32 - FIXED_CODE_START);
1086 BUG_ON((char *)&atomic_and32 - (char *)&fixed_code_start
1087 != ATOMIC_AND32 - FIXED_CODE_START);
1088 BUG_ON((char *)&atomic_xor32 - (char *)&fixed_code_start
1089 != ATOMIC_XOR32 - FIXED_CODE_START);
Robin Getz9f336a52007-10-29 18:23:28 +08001090 BUG_ON((char *)&safe_user_instruction - (char *)&fixed_code_start
1091 != SAFE_USER_INSTRUCTION - FIXED_CODE_START);
Bernd Schmidt29440a22007-07-12 16:25:29 +08001092
Graf Yang8f658732008-11-18 17:48:22 +08001093#ifdef CONFIG_SMP
1094 platform_init_cpus();
1095#endif
Bernd Schmidt8be80ed2007-07-25 14:44:49 +08001096 init_exception_vectors();
Graf Yang8f658732008-11-18 17:48:22 +08001097 bfin_cache_init(); /* Initialize caches for the boot CPU */
Bryan Wu1394f032007-05-06 14:50:22 -07001098}
1099
Bryan Wu1394f032007-05-06 14:50:22 -07001100static int __init topology_init(void)
1101{
Graf Yang8f658732008-11-18 17:48:22 +08001102 unsigned int cpu;
Michael Hennerich6cda2e92008-02-02 15:10:51 +08001103
1104 for_each_possible_cpu(cpu) {
Graf Yang8f658732008-11-18 17:48:22 +08001105 register_cpu(&per_cpu(cpu_data, cpu).cpu, cpu);
Michael Hennerich6cda2e92008-02-02 15:10:51 +08001106 }
1107
Bryan Wu1394f032007-05-06 14:50:22 -07001108 return 0;
Bryan Wu1394f032007-05-06 14:50:22 -07001109}
1110
1111subsys_initcall(topology_init);
1112
Mike Frysinger7f1e2f92009-01-07 23:14:38 +08001113/* Get the input clock frequency */
1114static u_long cached_clkin_hz = CONFIG_CLKIN_HZ;
Bob Liub5affb02012-05-16 17:37:24 +08001115#ifndef CONFIG_BF60x
Mike Frysinger7f1e2f92009-01-07 23:14:38 +08001116static u_long get_clkin_hz(void)
1117{
1118 return cached_clkin_hz;
1119}
Bob Liub5affb02012-05-16 17:37:24 +08001120#endif
Mike Frysinger7f1e2f92009-01-07 23:14:38 +08001121static int __init early_init_clkin_hz(char *buf)
1122{
1123 cached_clkin_hz = simple_strtoul(buf, NULL, 0);
Mike Frysinger508808c2009-01-07 23:14:38 +08001124#ifdef BFIN_KERNEL_CLOCK
1125 if (cached_clkin_hz != CONFIG_CLKIN_HZ)
1126 panic("cannot change clkin_hz when reprogramming clocks");
1127#endif
Mike Frysinger7f1e2f92009-01-07 23:14:38 +08001128 return 1;
1129}
1130early_param("clkin_hz=", early_init_clkin_hz);
1131
Bob Liub5affb02012-05-16 17:37:24 +08001132#ifndef CONFIG_BF60x
Mike Frysinger3a2521f2008-07-26 18:52:56 +08001133/* Get the voltage input multiplier */
Mike Frysinger52a07812007-06-11 15:31:30 +08001134static u_long get_vco(void)
Bryan Wu1394f032007-05-06 14:50:22 -07001135{
Mike Frysingere32f55d2009-01-07 23:14:39 +08001136 static u_long cached_vco;
1137 u_long msel, pll_ctl;
Bryan Wu1394f032007-05-06 14:50:22 -07001138
Mike Frysingere32f55d2009-01-07 23:14:39 +08001139 /* The assumption here is that VCO never changes at runtime.
1140 * If, someday, we support that, then we'll have to change this.
1141 */
1142 if (cached_vco)
Mike Frysinger3a2521f2008-07-26 18:52:56 +08001143 return cached_vco;
Mike Frysinger3a2521f2008-07-26 18:52:56 +08001144
Mike Frysingere32f55d2009-01-07 23:14:39 +08001145 pll_ctl = bfin_read_PLL_CTL();
Mike Frysinger3a2521f2008-07-26 18:52:56 +08001146 msel = (pll_ctl >> 9) & 0x3F;
Bryan Wu1394f032007-05-06 14:50:22 -07001147 if (0 == msel)
1148 msel = 64;
1149
Mike Frysinger7f1e2f92009-01-07 23:14:38 +08001150 cached_vco = get_clkin_hz();
Mike Frysinger3a2521f2008-07-26 18:52:56 +08001151 cached_vco >>= (1 & pll_ctl); /* DF bit */
1152 cached_vco *= msel;
1153 return cached_vco;
Bryan Wu1394f032007-05-06 14:50:22 -07001154}
Bob Liub5affb02012-05-16 17:37:24 +08001155#endif
Bryan Wu1394f032007-05-06 14:50:22 -07001156
Mike Frysinger2f6cf7b2007-10-21 22:59:49 +08001157/* Get the Core clock */
Bryan Wu1394f032007-05-06 14:50:22 -07001158u_long get_cclk(void)
1159{
Bob Liub5affb02012-05-16 17:37:24 +08001160#ifdef CONFIG_BF60x
1161 struct clk *cclk;
1162 u_long cclk_rate;
1163
1164 cclk = clk_get(NULL, "CCLK");
1165 if (IS_ERR(cclk))
1166 return 0;
1167
1168 cclk_rate = clk_get_rate(cclk);
1169 clk_put(cclk);
1170 return cclk_rate;
1171#else
Mike Frysingere32f55d2009-01-07 23:14:39 +08001172 static u_long cached_cclk_pll_div, cached_cclk;
Bryan Wu1394f032007-05-06 14:50:22 -07001173 u_long csel, ssel;
Mike Frysinger3a2521f2008-07-26 18:52:56 +08001174
Bryan Wu1394f032007-05-06 14:50:22 -07001175 if (bfin_read_PLL_STAT() & 0x1)
Mike Frysinger7f1e2f92009-01-07 23:14:38 +08001176 return get_clkin_hz();
Bryan Wu1394f032007-05-06 14:50:22 -07001177
1178 ssel = bfin_read_PLL_DIV();
Mike Frysinger3a2521f2008-07-26 18:52:56 +08001179 if (ssel == cached_cclk_pll_div)
1180 return cached_cclk;
1181 else
1182 cached_cclk_pll_div = ssel;
1183
Bryan Wu1394f032007-05-06 14:50:22 -07001184 csel = ((ssel >> 4) & 0x03);
1185 ssel &= 0xf;
1186 if (ssel && ssel < (1 << csel)) /* SCLK > CCLK */
Mike Frysinger3a2521f2008-07-26 18:52:56 +08001187 cached_cclk = get_vco() / ssel;
1188 else
1189 cached_cclk = get_vco() >> csel;
1190 return cached_cclk;
Bob Liub5affb02012-05-16 17:37:24 +08001191#endif
Bryan Wu1394f032007-05-06 14:50:22 -07001192}
Bryan Wu1394f032007-05-06 14:50:22 -07001193EXPORT_SYMBOL(get_cclk);
1194
Bob Liub5affb02012-05-16 17:37:24 +08001195#ifdef CONFIG_BF60x
1196/* Get the bf60x clock of SCLK0 domain */
1197u_long get_sclk0(void)
1198{
1199 struct clk *sclk0;
1200 u_long sclk0_rate;
1201
1202 sclk0 = clk_get(NULL, "SCLK0");
1203 if (IS_ERR(sclk0))
1204 return 0;
1205
1206 sclk0_rate = clk_get_rate(sclk0);
1207 clk_put(sclk0);
1208 return sclk0_rate;
1209}
1210EXPORT_SYMBOL(get_sclk0);
1211
1212/* Get the bf60x clock of SCLK1 domain */
1213u_long get_sclk1(void)
1214{
1215 struct clk *sclk1;
1216 u_long sclk1_rate;
1217
1218 sclk1 = clk_get(NULL, "SCLK1");
1219 if (IS_ERR(sclk1))
1220 return 0;
1221
1222 sclk1_rate = clk_get_rate(sclk1);
1223 clk_put(sclk1);
1224 return sclk1_rate;
1225}
1226EXPORT_SYMBOL(get_sclk1);
1227
1228/* Get the bf60x DRAM clock */
1229u_long get_dclk(void)
1230{
1231 struct clk *dclk;
1232 u_long dclk_rate;
1233
1234 dclk = clk_get(NULL, "DCLK");
1235 if (IS_ERR(dclk))
1236 return 0;
1237
1238 dclk_rate = clk_get_rate(dclk);
1239 clk_put(dclk);
1240 return dclk_rate;
1241}
1242EXPORT_SYMBOL(get_dclk);
1243#endif
1244
Bryan Wu1394f032007-05-06 14:50:22 -07001245/* Get the System clock */
1246u_long get_sclk(void)
1247{
Bob Liub5affb02012-05-16 17:37:24 +08001248#ifdef CONFIG_BF60x
1249 return get_sclk0();
1250#else
Mike Frysingere32f55d2009-01-07 23:14:39 +08001251 static u_long cached_sclk;
Bryan Wu1394f032007-05-06 14:50:22 -07001252 u_long ssel;
1253
Mike Frysingere32f55d2009-01-07 23:14:39 +08001254 /* The assumption here is that SCLK never changes at runtime.
1255 * If, someday, we support that, then we'll have to change this.
1256 */
1257 if (cached_sclk)
1258 return cached_sclk;
1259
Bryan Wu1394f032007-05-06 14:50:22 -07001260 if (bfin_read_PLL_STAT() & 0x1)
Mike Frysinger7f1e2f92009-01-07 23:14:38 +08001261 return get_clkin_hz();
Bryan Wu1394f032007-05-06 14:50:22 -07001262
Mike Frysingere32f55d2009-01-07 23:14:39 +08001263 ssel = bfin_read_PLL_DIV() & 0xf;
Bryan Wu1394f032007-05-06 14:50:22 -07001264 if (0 == ssel) {
1265 printk(KERN_WARNING "Invalid System Clock\n");
1266 ssel = 1;
1267 }
1268
Mike Frysinger3a2521f2008-07-26 18:52:56 +08001269 cached_sclk = get_vco() / ssel;
1270 return cached_sclk;
Bob Liub5affb02012-05-16 17:37:24 +08001271#endif
Bryan Wu1394f032007-05-06 14:50:22 -07001272}
Bryan Wu1394f032007-05-06 14:50:22 -07001273EXPORT_SYMBOL(get_sclk);
1274
Mike Frysinger2f6cf7b2007-10-21 22:59:49 +08001275unsigned long sclk_to_usecs(unsigned long sclk)
1276{
Mike Frysinger1754a5d2007-11-23 11:28:11 +08001277 u64 tmp = USEC_PER_SEC * (u64)sclk;
1278 do_div(tmp, get_sclk());
1279 return tmp;
Mike Frysinger2f6cf7b2007-10-21 22:59:49 +08001280}
1281EXPORT_SYMBOL(sclk_to_usecs);
1282
1283unsigned long usecs_to_sclk(unsigned long usecs)
1284{
Mike Frysinger1754a5d2007-11-23 11:28:11 +08001285 u64 tmp = get_sclk() * (u64)usecs;
1286 do_div(tmp, USEC_PER_SEC);
1287 return tmp;
Mike Frysinger2f6cf7b2007-10-21 22:59:49 +08001288}
1289EXPORT_SYMBOL(usecs_to_sclk);
1290
Bryan Wu1394f032007-05-06 14:50:22 -07001291/*
1292 * Get CPU information for use by the procfs.
1293 */
1294static int show_cpuinfo(struct seq_file *m, void *v)
1295{
Mike Frysinger066954a2007-10-21 22:36:06 +08001296 char *cpu, *mmu, *fpu, *vendor, *cache;
Bryan Wu1394f032007-05-06 14:50:22 -07001297 uint32_t revid;
Mike Frysinger275123e2009-01-07 23:14:39 +08001298 int cpu_num = *(unsigned int *)v;
Michael Hennericha5f07172008-11-18 18:04:31 +08001299 u_long sclk, cclk;
Robin Getz9de3a0b2008-07-26 19:39:19 +08001300 u_int icache_size = BFIN_ICACHESIZE / 1024, dcache_size = 0, dsup_banks = 0;
Mike Frysinger275123e2009-01-07 23:14:39 +08001301 struct blackfin_cpudata *cpudata = &per_cpu(cpu_data, cpu_num);
Bryan Wu1394f032007-05-06 14:50:22 -07001302
1303 cpu = CPU;
1304 mmu = "none";
1305 fpu = "none";
1306 revid = bfin_revid();
Bryan Wu1394f032007-05-06 14:50:22 -07001307
Bryan Wu1394f032007-05-06 14:50:22 -07001308 sclk = get_sclk();
Michael Hennericha5f07172008-11-18 18:04:31 +08001309 cclk = get_cclk();
Bryan Wu1394f032007-05-06 14:50:22 -07001310
Robin Getz73b0c0b2007-10-21 17:03:31 +08001311 switch (bfin_read_CHIPID() & CHIPID_MANUFACTURE) {
Mike Frysinger066954a2007-10-21 22:36:06 +08001312 case 0xca:
1313 vendor = "Analog Devices";
Robin Getz73b0c0b2007-10-21 17:03:31 +08001314 break;
1315 default:
Mike Frysinger066954a2007-10-21 22:36:06 +08001316 vendor = "unknown";
1317 break;
Robin Getz73b0c0b2007-10-21 17:03:31 +08001318 }
Bryan Wu1394f032007-05-06 14:50:22 -07001319
Mike Frysinger275123e2009-01-07 23:14:39 +08001320 seq_printf(m, "processor\t: %d\n" "vendor_id\t: %s\n", cpu_num, vendor);
Robin Getze482cad2008-10-10 18:21:45 +08001321
1322 if (CPUID == bfin_cpuid())
1323 seq_printf(m, "cpu family\t: 0x%04x\n", CPUID);
1324 else
1325 seq_printf(m, "cpu family\t: Compiled for:0x%04x, running on:0x%04x\n",
1326 CPUID, bfin_cpuid());
1327
1328 seq_printf(m, "model name\t: ADSP-%s %lu(MHz CCLK) %lu(MHz SCLK) (%s)\n"
Robin Getz2466ac62009-06-08 17:52:27 +00001329 "stepping\t: %d ",
Michael Hennericha5f07172008-11-18 18:04:31 +08001330 cpu, cclk/1000000, sclk/1000000,
Robin Getz253bcf42008-04-24 05:57:13 +08001331#ifdef CONFIG_MPU
1332 "mpu on",
1333#else
1334 "mpu off",
1335#endif
Robin Getz73b0c0b2007-10-21 17:03:31 +08001336 revid);
Bryan Wu1394f032007-05-06 14:50:22 -07001337
Robin Getz2466ac62009-06-08 17:52:27 +00001338 if (bfin_revid() != bfin_compiled_revid()) {
1339 if (bfin_compiled_revid() == -1)
1340 seq_printf(m, "(Compiled for Rev none)");
1341 else if (bfin_compiled_revid() == 0xffff)
1342 seq_printf(m, "(Compiled for Rev any)");
1343 else
1344 seq_printf(m, "(Compiled for Rev %d)", bfin_compiled_revid());
1345 }
1346
1347 seq_printf(m, "\ncpu MHz\t\t: %lu.%03lu/%lu.%03lu\n",
Michael Hennericha5f07172008-11-18 18:04:31 +08001348 cclk/1000000, cclk%1000000,
Robin Getz73b0c0b2007-10-21 17:03:31 +08001349 sclk/1000000, sclk%1000000);
1350 seq_printf(m, "bogomips\t: %lu.%02lu\n"
1351 "Calibration\t: %lu loops\n",
Michael Hennerichc70c7542009-07-09 09:58:52 +00001352 (loops_per_jiffy * HZ) / 500000,
1353 ((loops_per_jiffy * HZ) / 5000) % 100,
1354 (loops_per_jiffy * HZ));
Robin Getz73b0c0b2007-10-21 17:03:31 +08001355
1356 /* Check Cache configutation */
Graf Yang8f658732008-11-18 17:48:22 +08001357 switch (cpudata->dmemctl & (1 << DMC0_P | 1 << DMC1_P)) {
Mike Frysinger1f83b8f2007-07-12 22:58:21 +08001358 case ACACHE_BSRAM:
Mike Frysinger066954a2007-10-21 22:36:06 +08001359 cache = "dbank-A/B\t: cache/sram";
Mike Frysinger1f83b8f2007-07-12 22:58:21 +08001360 dcache_size = 16;
1361 dsup_banks = 1;
1362 break;
1363 case ACACHE_BCACHE:
Mike Frysinger066954a2007-10-21 22:36:06 +08001364 cache = "dbank-A/B\t: cache/cache";
Mike Frysinger1f83b8f2007-07-12 22:58:21 +08001365 dcache_size = 32;
1366 dsup_banks = 2;
1367 break;
1368 case ASRAM_BSRAM:
Mike Frysinger066954a2007-10-21 22:36:06 +08001369 cache = "dbank-A/B\t: sram/sram";
Mike Frysinger1f83b8f2007-07-12 22:58:21 +08001370 dcache_size = 0;
1371 dsup_banks = 0;
1372 break;
1373 default:
Mike Frysinger066954a2007-10-21 22:36:06 +08001374 cache = "unknown";
Robin Getz73b0c0b2007-10-21 17:03:31 +08001375 dcache_size = 0;
1376 dsup_banks = 0;
Bryan Wu1394f032007-05-06 14:50:22 -07001377 break;
1378 }
1379
Robin Getz73b0c0b2007-10-21 17:03:31 +08001380 /* Is it turned on? */
Graf Yang8f658732008-11-18 17:48:22 +08001381 if ((cpudata->dmemctl & (ENDCPLB | DMC_ENABLE)) != (ENDCPLB | DMC_ENABLE))
Robin Getz73b0c0b2007-10-21 17:03:31 +08001382 dcache_size = 0;
Bryan Wu1394f032007-05-06 14:50:22 -07001383
Graf Yang8f658732008-11-18 17:48:22 +08001384 if ((cpudata->imemctl & (IMC | ENICPLB)) != (IMC | ENICPLB))
Robin Getz9de3a0b2008-07-26 19:39:19 +08001385 icache_size = 0;
1386
Robin Getz73b0c0b2007-10-21 17:03:31 +08001387 seq_printf(m, "cache size\t: %d KB(L1 icache) "
Jie Zhang41ba6532009-06-16 09:48:33 +00001388 "%d KB(L1 dcache) %d KB(L2 cache)\n",
1389 icache_size, dcache_size, 0);
Robin Getz73b0c0b2007-10-21 17:03:31 +08001390 seq_printf(m, "%s\n", cache);
Jie Zhang41ba6532009-06-16 09:48:33 +00001391 seq_printf(m, "external memory\t: "
1392#if defined(CONFIG_BFIN_EXTMEM_ICACHEABLE)
1393 "cacheable"
1394#else
1395 "uncacheable"
1396#endif
1397 " in instruction cache\n");
1398 seq_printf(m, "external memory\t: "
1399#if defined(CONFIG_BFIN_EXTMEM_WRITEBACK)
1400 "cacheable (write-back)"
1401#elif defined(CONFIG_BFIN_EXTMEM_WRITETHROUGH)
1402 "cacheable (write-through)"
1403#else
1404 "uncacheable"
1405#endif
1406 " in data cache\n");
Robin Getz73b0c0b2007-10-21 17:03:31 +08001407
Robin Getz9de3a0b2008-07-26 19:39:19 +08001408 if (icache_size)
1409 seq_printf(m, "icache setup\t: %d Sub-banks/%d Ways, %d Lines/Way\n",
1410 BFIN_ISUBBANKS, BFIN_IWAYS, BFIN_ILINES);
1411 else
1412 seq_printf(m, "icache setup\t: off\n");
1413
Bryan Wu1394f032007-05-06 14:50:22 -07001414 seq_printf(m,
Robin Getz73b0c0b2007-10-21 17:03:31 +08001415 "dcache setup\t: %d Super-banks/%d Sub-banks/%d Ways, %d Lines/Way\n",
Robin Getz3bebca22007-10-10 23:55:26 +08001416 dsup_banks, BFIN_DSUBBANKS, BFIN_DWAYS,
1417 BFIN_DLINES);
Graf Yang8f658732008-11-18 17:48:22 +08001418#ifdef __ARCH_SYNC_CORE_DCACHE
Mike Frysinger8d011f72011-04-13 17:13:23 -04001419 seq_printf(m, "dcache flushes\t: %lu\n", dcache_invld_count[cpu_num]);
Graf Yang8f658732008-11-18 17:48:22 +08001420#endif
Sonic Zhang47e9ded2009-06-10 08:57:08 +00001421#ifdef __ARCH_SYNC_CORE_ICACHE
Mike Frysinger8d011f72011-04-13 17:13:23 -04001422 seq_printf(m, "icache flushes\t: %lu\n", icache_invld_count[cpu_num]);
Sonic Zhang47e9ded2009-06-10 08:57:08 +00001423#endif
Mike Frysinger275123e2009-01-07 23:14:39 +08001424
Mike Frysinger8d011f72011-04-13 17:13:23 -04001425 seq_printf(m, "\n");
1426
Mike Frysinger275123e2009-01-07 23:14:39 +08001427 if (cpu_num != num_possible_cpus() - 1)
Graf Yang8f658732008-11-18 17:48:22 +08001428 return 0;
1429
Jie Zhang41ba6532009-06-16 09:48:33 +00001430 if (L2_LENGTH) {
Mike Frysinger275123e2009-01-07 23:14:39 +08001431 seq_printf(m, "L2 SRAM\t\t: %dKB\n", L2_LENGTH/0x400);
Jie Zhang41ba6532009-06-16 09:48:33 +00001432 seq_printf(m, "L2 SRAM\t\t: "
1433#if defined(CONFIG_BFIN_L2_ICACHEABLE)
1434 "cacheable"
1435#else
1436 "uncacheable"
1437#endif
1438 " in instruction cache\n");
1439 seq_printf(m, "L2 SRAM\t\t: "
1440#if defined(CONFIG_BFIN_L2_WRITEBACK)
1441 "cacheable (write-back)"
1442#elif defined(CONFIG_BFIN_L2_WRITETHROUGH)
1443 "cacheable (write-through)"
1444#else
1445 "uncacheable"
1446#endif
1447 " in data cache\n");
1448 }
Mike Frysinger066954a2007-10-21 22:36:06 +08001449 seq_printf(m, "board name\t: %s\n", bfin_board_name);
Mike Frysinger8d011f72011-04-13 17:13:23 -04001450 seq_printf(m, "board memory\t: %ld kB (0x%08lx -> 0x%08lx)\n",
1451 physical_mem_end >> 10, 0ul, physical_mem_end);
1452 seq_printf(m, "kernel memory\t: %d kB (0x%08lx -> 0x%08lx)\n",
Barry Songd86bfb12010-01-07 04:11:17 +00001453 ((int)memory_end - (int)_rambase) >> 10,
Mike Frysinger8d011f72011-04-13 17:13:23 -04001454 _rambase, memory_end);
Robin Getz73b0c0b2007-10-21 17:03:31 +08001455
Bryan Wu1394f032007-05-06 14:50:22 -07001456 return 0;
1457}
1458
1459static void *c_start(struct seq_file *m, loff_t *pos)
1460{
Graf Yang55f2fea2008-10-09 15:37:47 +08001461 if (*pos == 0)
KOSAKI Motohirofecedc82011-04-26 10:57:27 +09001462 *pos = cpumask_first(cpu_online_mask);
Graf Yang55f2fea2008-10-09 15:37:47 +08001463 if (*pos >= num_online_cpus())
1464 return NULL;
1465
1466 return pos;
Bryan Wu1394f032007-05-06 14:50:22 -07001467}
1468
1469static void *c_next(struct seq_file *m, void *v, loff_t *pos)
1470{
KOSAKI Motohirofecedc82011-04-26 10:57:27 +09001471 *pos = cpumask_next(*pos, cpu_online_mask);
Graf Yang55f2fea2008-10-09 15:37:47 +08001472
Bryan Wu1394f032007-05-06 14:50:22 -07001473 return c_start(m, pos);
1474}
1475
1476static void c_stop(struct seq_file *m, void *v)
1477{
1478}
1479
Jan Engelhardt03a44822008-02-08 04:21:19 -08001480const struct seq_operations cpuinfo_op = {
Bryan Wu1394f032007-05-06 14:50:22 -07001481 .start = c_start,
1482 .next = c_next,
1483 .stop = c_stop,
1484 .show = show_cpuinfo,
1485};
1486
Mike Frysinger5e10b4a2007-06-11 16:44:09 +08001487void __init cmdline_init(const char *r0)
Bryan Wu1394f032007-05-06 14:50:22 -07001488{
Robin Getz837ec2d2009-07-07 20:17:09 +00001489 early_shadow_stamp();
Bryan Wu1394f032007-05-06 14:50:22 -07001490 if (r0)
Mike Frysinger52a07812007-06-11 15:31:30 +08001491 strncpy(command_line, r0, COMMAND_LINE_SIZE);
Bryan Wu1394f032007-05-06 14:50:22 -07001492}