blob: a00d2bc7246ae2c31c0f551aa4d5d4759824f4a0 [file] [log] [blame]
Amit Kucheriaa329b482010-02-04 12:21:53 -08001/*
Dinh Nguyenb66ff7a2010-11-15 11:30:00 -06002 * Copyright 2008-2010 Freescale Semiconductor, Inc. All Rights Reserved.
Amit Kucheriaa329b482010-02-04 12:21:53 -08003 *
4 * The code contained herein is licensed under the GNU General Public
5 * License. You may obtain a copy of the GNU General Public License
6 * Version 2 or later at the following locations:
7 *
8 * http://www.opensource.org/licenses/gpl-license.html
9 * http://www.gnu.org/copyleft/gpl.html
10 *
11 * This file contains the CPU initialization code.
12 */
13
14#include <linux/types.h>
15#include <linux/kernel.h>
16#include <linux/init.h>
Sascha Hauer54438562010-03-19 10:50:55 +010017#include <linux/module.h>
Amit Kucheriaa329b482010-02-04 12:21:53 -080018#include <mach/hardware.h>
19#include <asm/io.h>
20
Sascha Hauer54438562010-03-19 10:50:55 +010021static int cpu_silicon_rev = -1;
22
23#define SI_REV 0x48
24
25static void query_silicon_parameter(void)
26{
27 void __iomem *rom = ioremap(MX51_IROM_BASE_ADDR, MX51_IROM_SIZE);
28 u32 rev;
29
30 if (!rom) {
31 cpu_silicon_rev = -EINVAL;
32 return;
33 }
34
35 rev = readl(rom + SI_REV);
36 switch (rev) {
37 case 0x1:
38 cpu_silicon_rev = MX51_CHIP_REV_1_0;
39 break;
40 case 0x2:
41 cpu_silicon_rev = MX51_CHIP_REV_1_1;
42 break;
43 case 0x10:
44 cpu_silicon_rev = MX51_CHIP_REV_2_0;
45 break;
46 case 0x20:
47 cpu_silicon_rev = MX51_CHIP_REV_3_0;
48 break;
49 default:
50 cpu_silicon_rev = 0;
51 }
52
53 iounmap(rom);
54}
55
56/*
57 * Returns:
58 * the silicon revision of the cpu
59 * -EINVAL - not a mx51
60 */
61int mx51_revision(void)
62{
63 if (!cpu_is_mx51())
64 return -EINVAL;
65
66 if (cpu_silicon_rev == -1)
67 query_silicon_parameter();
68
69 return cpu_silicon_rev;
70}
71EXPORT_SYMBOL(mx51_revision);
72
Amit Kucheria33d7c5c2010-09-01 22:49:13 +030073#ifdef CONFIG_NEON
74
75/*
76 * All versions of the silicon before Rev. 3 have broken NEON implementations.
77 * Dependent on link order - so the assumption is that vfp_init is called
78 * before us.
79 */
80static int __init mx51_neon_fixup(void)
81{
Sascha Hauer92fcdc92010-11-04 23:08:17 +010082 if (!cpu_is_mx51())
83 return 0;
84
Amit Kucheria33d7c5c2010-09-01 22:49:13 +030085 if (mx51_revision() < MX51_CHIP_REV_3_0 && (elf_hwcap & HWCAP_NEON)) {
86 elf_hwcap &= ~HWCAP_NEON;
87 pr_info("Turning off NEON support, detected broken NEON implementation\n");
88 }
89 return 0;
90}
91
92late_initcall(mx51_neon_fixup);
93#endif
94
Dinh Nguyenb66ff7a2010-11-15 11:30:00 -060095/*
96 * Returns:
97 * the silicon revision of the cpu
98 * -EINVAL - not a mx53
99 */
100int mx53_revision(void)
101{
102 if (!cpu_is_mx53())
103 return -EINVAL;
104
105 if (cpu_silicon_rev == -1)
106 query_silicon_parameter();
107
108 return cpu_silicon_rev;
109}
110EXPORT_SYMBOL(mx53_revision);
111
Amit Kucheriaa329b482010-02-04 12:21:53 -0800112static int __init post_cpu_init(void)
113{
114 unsigned int reg;
115 void __iomem *base;
116
Dinh Nguyenc0abefd2010-11-15 11:29:59 -0600117 if (cpu_is_mx51() || cpu_is_mx53()) {
118 if (cpu_is_mx51())
119 base = MX51_IO_ADDRESS(MX51_AIPS1_BASE_ADDR);
120 else
121 base = MX53_IO_ADDRESS(MX53_AIPS1_BASE_ADDR);
Amit Kucheriaa329b482010-02-04 12:21:53 -0800122
Dinh Nguyenc0abefd2010-11-15 11:29:59 -0600123 __raw_writel(0x0, base + 0x40);
124 __raw_writel(0x0, base + 0x44);
125 __raw_writel(0x0, base + 0x48);
126 __raw_writel(0x0, base + 0x4C);
127 reg = __raw_readl(base + 0x50) & 0x00FFFFFF;
128 __raw_writel(reg, base + 0x50);
Amit Kucheriaa329b482010-02-04 12:21:53 -0800129
Dinh Nguyenc0abefd2010-11-15 11:29:59 -0600130 if (cpu_is_mx51())
131 base = MX51_IO_ADDRESS(MX51_AIPS2_BASE_ADDR);
132 else
133 base = MX53_IO_ADDRESS(MX53_AIPS2_BASE_ADDR);
134
135 __raw_writel(0x0, base + 0x40);
136 __raw_writel(0x0, base + 0x44);
137 __raw_writel(0x0, base + 0x48);
138 __raw_writel(0x0, base + 0x4C);
139 reg = __raw_readl(base + 0x50) & 0x00FFFFFF;
140 __raw_writel(reg, base + 0x50);
141 }
Amit Kucheriaa329b482010-02-04 12:21:53 -0800142
143 return 0;
144}
145
146postcore_initcall(post_cpu_init);