blob: 1386c59b8e3155eecffce71f12f05f5ead79e32b [file] [log] [blame]
Kuninori Morimotoccb7cc72013-03-21 03:01:36 -07001/*
2 * r8a7778 clock framework support
3 *
4 * Copyright (C) 2013 Renesas Solutions Corp.
5 * Copyright (C) 2013 Kuninori Morimoto <kuninori.morimoto.gx@renesas.com>
6 *
7 * based on r8a7779
8 *
9 * Copyright (C) 2011 Renesas Solutions Corp.
10 * Copyright (C) 2011 Magnus Damm
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
24 */
25
Kuninori Morimoto08b93ec2013-04-12 01:13:14 -070026/*
27 * MD MD MD MD PLLA PLLB EXTAL clki clkz
28 * 19 18 12 11 (HMz) (MHz) (MHz)
29 *----------------------------------------------------------------------------
30 * 1 0 0 0 x21 x21 38.00 800 800
31 * 1 0 0 1 x24 x24 33.33 800 800
32 * 1 0 1 0 x28 x28 28.50 800 800
33 * 1 0 1 1 x32 x32 25.00 800 800
34 * 1 1 0 1 x24 x21 33.33 800 700
35 * 1 1 1 0 x28 x21 28.50 800 600
36 * 1 1 1 1 x32 x24 25.00 800 600
37 */
38
Kuninori Morimotoccb7cc72013-03-21 03:01:36 -070039#include <linux/io.h>
40#include <linux/sh_clk.h>
41#include <linux/clkdev.h>
Kuninori Morimoto08b93ec2013-04-12 01:13:14 -070042#include <mach/clock.h>
Kuninori Morimotoccb7cc72013-03-21 03:01:36 -070043#include <mach/common.h>
44
45#define MSTPCR0 IOMEM(0xffc80030)
46#define MSTPCR1 IOMEM(0xffc80034)
47#define MSTPCR3 IOMEM(0xffc8003c)
48#define MSTPSR1 IOMEM(0xffc80044)
49#define MSTPSR4 IOMEM(0xffc80048)
50#define MSTPSR6 IOMEM(0xffc8004c)
51#define MSTPCR4 IOMEM(0xffc80050)
52#define MSTPCR5 IOMEM(0xffc80054)
53#define MSTPCR6 IOMEM(0xffc80058)
Kuninori Morimoto08b93ec2013-04-12 01:13:14 -070054#define MODEMR 0xFFCC0020
55
56#define MD(nr) BIT(nr)
Kuninori Morimotoccb7cc72013-03-21 03:01:36 -070057
58/* ioremap() through clock mapping mandatory to avoid
59 * collision with ARM coherent DMA virtual memory range.
60 */
61
62static struct clk_mapping cpg_mapping = {
63 .phys = 0xffc80000,
64 .len = 0x80,
65};
66
Kuninori Morimoto08b93ec2013-04-12 01:13:14 -070067static struct clk extal_clk = {
68 /* .rate will be updated on r8a7778_clock_init() */
Kuninori Morimotoccb7cc72013-03-21 03:01:36 -070069 .mapping = &cpg_mapping,
70};
71
Kuninori Morimoto08b93ec2013-04-12 01:13:14 -070072/*
73 * clock ratio of these clock will be updated
74 * on r8a7778_clock_init()
75 */
76SH_FIXED_RATIO_CLK_SET(plla_clk, extal_clk, 1, 1);
77SH_FIXED_RATIO_CLK_SET(pllb_clk, extal_clk, 1, 1);
78SH_FIXED_RATIO_CLK_SET(i_clk, plla_clk, 1, 1);
79SH_FIXED_RATIO_CLK_SET(s_clk, plla_clk, 1, 1);
80SH_FIXED_RATIO_CLK_SET(s1_clk, plla_clk, 1, 1);
81SH_FIXED_RATIO_CLK_SET(s3_clk, plla_clk, 1, 1);
82SH_FIXED_RATIO_CLK_SET(s4_clk, plla_clk, 1, 1);
83SH_FIXED_RATIO_CLK_SET(b_clk, plla_clk, 1, 1);
84SH_FIXED_RATIO_CLK_SET(out_clk, plla_clk, 1, 1);
85SH_FIXED_RATIO_CLK_SET(p_clk, plla_clk, 1, 1);
86SH_FIXED_RATIO_CLK_SET(g_clk, plla_clk, 1, 1);
87SH_FIXED_RATIO_CLK_SET(z_clk, pllb_clk, 1, 1);
88
Kuninori Morimotoccb7cc72013-03-21 03:01:36 -070089static struct clk *main_clks[] = {
Kuninori Morimoto08b93ec2013-04-12 01:13:14 -070090 &extal_clk,
91 &plla_clk,
92 &pllb_clk,
93 &i_clk,
94 &s_clk,
95 &s1_clk,
96 &s3_clk,
97 &s4_clk,
98 &b_clk,
99 &out_clk,
100 &p_clk,
101 &g_clk,
102 &z_clk,
Kuninori Morimotoccb7cc72013-03-21 03:01:36 -0700103};
104
105enum {
Kuninori Morimoto1189b1c2013-04-16 22:17:04 -0700106 MSTP323, MSTP322, MSTP321,
Sergei Shtylyov52421912013-04-04 18:55:46 +0000107 MSTP114,
Kuninori Morimotob6bb9a62013-06-03 22:10:24 -0700108 MSTP030,
109 MSTP029, MSTP028, MSTP027, MSTP026, MSTP025, MSTP024, MSTP023, MSTP022, MSTP021,
Kuninori Morimotoccb7cc72013-03-21 03:01:36 -0700110 MSTP016, MSTP015,
111 MSTP_NR };
112
113static struct clk mstp_clks[MSTP_NR] = {
Kuninori Morimoto1189b1c2013-04-16 22:17:04 -0700114 [MSTP323] = SH_CLK_MSTP32(&p_clk, MSTPCR3, 23, 0), /* SDHI0 */
115 [MSTP322] = SH_CLK_MSTP32(&p_clk, MSTPCR3, 22, 0), /* SDHI1 */
116 [MSTP321] = SH_CLK_MSTP32(&p_clk, MSTPCR3, 21, 0), /* SDHI2 */
Kuninori Morimoto08b93ec2013-04-12 01:13:14 -0700117 [MSTP114] = SH_CLK_MSTP32(&p_clk, MSTPCR1, 14, 0), /* Ether */
Kuninori Morimotob6bb9a62013-06-03 22:10:24 -0700118 [MSTP030] = SH_CLK_MSTP32(&p_clk, MSTPCR0, 30, 0), /* I2C0 */
119 [MSTP029] = SH_CLK_MSTP32(&p_clk, MSTPCR0, 29, 0), /* I2C1 */
120 [MSTP028] = SH_CLK_MSTP32(&p_clk, MSTPCR0, 28, 0), /* I2C2 */
121 [MSTP027] = SH_CLK_MSTP32(&p_clk, MSTPCR0, 27, 0), /* I2C3 */
Kuninori Morimoto08b93ec2013-04-12 01:13:14 -0700122 [MSTP026] = SH_CLK_MSTP32(&p_clk, MSTPCR0, 26, 0), /* SCIF0 */
123 [MSTP025] = SH_CLK_MSTP32(&p_clk, MSTPCR0, 25, 0), /* SCIF1 */
124 [MSTP024] = SH_CLK_MSTP32(&p_clk, MSTPCR0, 24, 0), /* SCIF2 */
125 [MSTP023] = SH_CLK_MSTP32(&p_clk, MSTPCR0, 23, 0), /* SCIF3 */
126 [MSTP022] = SH_CLK_MSTP32(&p_clk, MSTPCR0, 22, 0), /* SCIF4 */
127 [MSTP021] = SH_CLK_MSTP32(&p_clk, MSTPCR0, 21, 0), /* SCIF5 */
128 [MSTP016] = SH_CLK_MSTP32(&p_clk, MSTPCR0, 16, 0), /* TMU0 */
129 [MSTP015] = SH_CLK_MSTP32(&p_clk, MSTPCR0, 15, 0), /* TMU1 */
Kuninori Morimotoccb7cc72013-03-21 03:01:36 -0700130};
131
132static struct clk_lookup lookups[] = {
Kuninori Morimotob6bb9a62013-06-03 22:10:24 -0700133 /* main */
134 CLKDEV_CON_ID("peripheral_clk", &p_clk),
135
Kuninori Morimotoccb7cc72013-03-21 03:01:36 -0700136 /* MSTP32 clocks */
Kuninori Morimoto1189b1c2013-04-16 22:17:04 -0700137 CLKDEV_DEV_ID("sh_mobile_sdhi.0", &mstp_clks[MSTP323]), /* SDHI0 */
138 CLKDEV_DEV_ID("sh_mobile_sdhi.1", &mstp_clks[MSTP322]), /* SDHI1 */
139 CLKDEV_DEV_ID("sh_mobile_sdhi.2", &mstp_clks[MSTP321]), /* SDHI2 */
Sergei Shtylyov52421912013-04-04 18:55:46 +0000140 CLKDEV_DEV_ID("sh-eth", &mstp_clks[MSTP114]), /* Ether */
Kuninori Morimotob6bb9a62013-06-03 22:10:24 -0700141 CLKDEV_DEV_ID("i2c-rcar.0", &mstp_clks[MSTP030]), /* I2C0 */
142 CLKDEV_DEV_ID("i2c-rcar.1", &mstp_clks[MSTP029]), /* I2C1 */
143 CLKDEV_DEV_ID("i2c-rcar.2", &mstp_clks[MSTP028]), /* I2C2 */
144 CLKDEV_DEV_ID("i2c-rcar.3", &mstp_clks[MSTP027]), /* I2C3 */
Kuninori Morimotodb331fc2013-03-21 03:02:38 -0700145 CLKDEV_DEV_ID("sh-sci.0", &mstp_clks[MSTP026]), /* SCIF0 */
146 CLKDEV_DEV_ID("sh-sci.1", &mstp_clks[MSTP025]), /* SCIF1 */
147 CLKDEV_DEV_ID("sh-sci.2", &mstp_clks[MSTP024]), /* SCIF2 */
148 CLKDEV_DEV_ID("sh-sci.3", &mstp_clks[MSTP023]), /* SCIF3 */
149 CLKDEV_DEV_ID("sh-sci.4", &mstp_clks[MSTP022]), /* SCIF4 */
150 CLKDEV_DEV_ID("sh-sci.5", &mstp_clks[MSTP021]), /* SCIF6 */
Kuninori Morimotoccb7cc72013-03-21 03:01:36 -0700151 CLKDEV_DEV_ID("sh_tmu.0", &mstp_clks[MSTP016]), /* TMU00 */
152 CLKDEV_DEV_ID("sh_tmu.1", &mstp_clks[MSTP015]), /* TMU01 */
153};
154
155void __init r8a7778_clock_init(void)
156{
Kuninori Morimoto08b93ec2013-04-12 01:13:14 -0700157 void __iomem *modemr = ioremap_nocache(MODEMR, PAGE_SIZE);
158 u32 mode;
Kuninori Morimotoccb7cc72013-03-21 03:01:36 -0700159 int k, ret = 0;
160
Kuninori Morimoto08b93ec2013-04-12 01:13:14 -0700161 BUG_ON(!modemr);
162 mode = ioread32(modemr);
163 iounmap(modemr);
164
165 switch (mode & (MD(19) | MD(18) | MD(12) | MD(11))) {
166 case MD(19):
167 extal_clk.rate = 38000000;
168 SH_CLK_SET_RATIO(&plla_clk_ratio, 21, 1);
169 SH_CLK_SET_RATIO(&pllb_clk_ratio, 21, 1);
170 break;
171 case MD(19) | MD(11):
172 extal_clk.rate = 33333333;
173 SH_CLK_SET_RATIO(&plla_clk_ratio, 24, 1);
174 SH_CLK_SET_RATIO(&pllb_clk_ratio, 24, 1);
175 break;
176 case MD(19) | MD(12):
177 extal_clk.rate = 28500000;
178 SH_CLK_SET_RATIO(&plla_clk_ratio, 28, 1);
179 SH_CLK_SET_RATIO(&pllb_clk_ratio, 28, 1);
180 break;
181 case MD(19) | MD(12) | MD(11):
182 extal_clk.rate = 25000000;
183 SH_CLK_SET_RATIO(&plla_clk_ratio, 32, 1);
184 SH_CLK_SET_RATIO(&pllb_clk_ratio, 32, 1);
185 break;
186 case MD(19) | MD(18) | MD(11):
187 extal_clk.rate = 33333333;
188 SH_CLK_SET_RATIO(&plla_clk_ratio, 24, 1);
189 SH_CLK_SET_RATIO(&pllb_clk_ratio, 21, 1);
190 break;
191 case MD(19) | MD(18) | MD(12):
192 extal_clk.rate = 28500000;
193 SH_CLK_SET_RATIO(&plla_clk_ratio, 28, 1);
194 SH_CLK_SET_RATIO(&pllb_clk_ratio, 21, 1);
195 break;
196 case MD(19) | MD(18) | MD(12) | MD(11):
197 extal_clk.rate = 25000000;
198 SH_CLK_SET_RATIO(&plla_clk_ratio, 32, 1);
199 SH_CLK_SET_RATIO(&pllb_clk_ratio, 24, 1);
200 break;
201 default:
202 BUG();
203 }
204
205 if (mode & MD(1)) {
206 SH_CLK_SET_RATIO(&i_clk_ratio, 1, 1);
207 SH_CLK_SET_RATIO(&s_clk_ratio, 1, 3);
208 SH_CLK_SET_RATIO(&s1_clk_ratio, 1, 6);
209 SH_CLK_SET_RATIO(&s3_clk_ratio, 1, 4);
210 SH_CLK_SET_RATIO(&s4_clk_ratio, 1, 8);
211 SH_CLK_SET_RATIO(&p_clk_ratio, 1, 12);
212 SH_CLK_SET_RATIO(&g_clk_ratio, 1, 12);
213 if (mode & MD(2)) {
214 SH_CLK_SET_RATIO(&b_clk_ratio, 1, 18);
215 SH_CLK_SET_RATIO(&out_clk_ratio, 1, 18);
216 } else {
217 SH_CLK_SET_RATIO(&b_clk_ratio, 1, 12);
218 SH_CLK_SET_RATIO(&out_clk_ratio, 1, 12);
219 }
220 } else {
221 SH_CLK_SET_RATIO(&i_clk_ratio, 1, 1);
222 SH_CLK_SET_RATIO(&s_clk_ratio, 1, 4);
223 SH_CLK_SET_RATIO(&s1_clk_ratio, 1, 8);
224 SH_CLK_SET_RATIO(&s3_clk_ratio, 1, 4);
225 SH_CLK_SET_RATIO(&s4_clk_ratio, 1, 8);
226 SH_CLK_SET_RATIO(&p_clk_ratio, 1, 16);
227 SH_CLK_SET_RATIO(&g_clk_ratio, 1, 12);
228 if (mode & MD(2)) {
229 SH_CLK_SET_RATIO(&b_clk_ratio, 1, 16);
230 SH_CLK_SET_RATIO(&out_clk_ratio, 1, 16);
231 } else {
232 SH_CLK_SET_RATIO(&b_clk_ratio, 1, 12);
233 SH_CLK_SET_RATIO(&out_clk_ratio, 1, 12);
234 }
235 }
236
Kuninori Morimotoccb7cc72013-03-21 03:01:36 -0700237 for (k = 0; !ret && (k < ARRAY_SIZE(main_clks)); k++)
238 ret = clk_register(main_clks[k]);
239
240 if (!ret)
241 ret = sh_clk_mstp_register(mstp_clks, MSTP_NR);
242
243 clkdev_add_table(lookups, ARRAY_SIZE(lookups));
244
245 if (!ret)
246 shmobile_clk_init();
247 else
248 panic("failed to setup r8a7778 clocks\n");
249}