blob: f5943ab44987f0d59dab3755e7b57e24544bf123 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
Justin P. Mattock79add622011-04-04 14:15:29 -07006 * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * Copyright (C) 1997, 1998, 1999, 2000, 2001, 2002 Ralf Baechle (ralf@gnu.org)
8 * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
9 */
Ralf Baechlea754f702007-11-03 01:01:37 +000010#include <linux/hardirq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/init.h>
Ralf Baechledb813fe2007-09-27 18:26:43 +010012#include <linux/highmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/kernel.h>
Ralf Baechle641e97f2007-10-11 23:46:05 +010014#include <linux/linkage.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/sched.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010016#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/mm.h>
Chris Dearman35133692007-09-19 00:58:24 +010018#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <linux/bitops.h>
20
21#include <asm/bcache.h>
22#include <asm/bootinfo.h>
Ralf Baechleec74e362005-07-13 11:48:45 +000023#include <asm/cache.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <asm/cacheops.h>
25#include <asm/cpu.h>
26#include <asm/cpu-features.h>
27#include <asm/io.h>
28#include <asm/page.h>
29#include <asm/pgtable.h>
30#include <asm/r4kcache.h>
Ralf Baechlee001e522007-07-28 12:45:47 +010031#include <asm/sections.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032#include <asm/mmu_context.h>
33#include <asm/war.h>
Thiemo Seuferba5187d2005-04-25 16:36:23 +000034#include <asm/cacheflush.h> /* for run_uncached() */
David Daney9cd96692012-05-15 00:04:49 -070035#include <asm/traps.h>
Steven J. Hillb6d92b42013-03-25 13:47:29 -050036#include <asm/dma-coherence.h>
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010037
38/*
39 * Special Variant of smp_call_function for use by cache functions:
40 *
41 * o No return value
42 * o collapses to normal function call on UP kernels
43 * o collapses to normal function call on systems with a single shared
44 * primary cache.
Ralf Baechlec8c5f3f2010-10-29 19:08:25 +010045 * o doesn't disable interrupts on the local CPU
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010046 */
Ralf Baechle48a26e62010-10-29 19:08:25 +010047static inline void r4k_on_each_cpu(void (*func) (void *info), void *info)
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010048{
49 preempt_disable();
50
51#if !defined(CONFIG_MIPS_MT_SMP) && !defined(CONFIG_MIPS_MT_SMTC)
Ralf Baechle48a26e62010-10-29 19:08:25 +010052 smp_call_function(func, info, 1);
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010053#endif
54 func(info);
55 preempt_enable();
56}
57
Ralf Baechle39b8d522008-04-28 17:14:26 +010058#if defined(CONFIG_MIPS_CMP)
59#define cpu_has_safe_index_cacheops 0
60#else
61#define cpu_has_safe_index_cacheops 1
62#endif
63
Ralf Baechleec74e362005-07-13 11:48:45 +000064/*
65 * Must die.
66 */
67static unsigned long icache_size __read_mostly;
68static unsigned long dcache_size __read_mostly;
69static unsigned long scache_size __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -070070
71/*
72 * Dummy cache handling routines for machines without boardcaches
73 */
Chris Dearman73f40352006-06-20 18:06:52 +010074static void cache_noop(void) {}
Linus Torvalds1da177e2005-04-16 15:20:36 -070075
76static struct bcache_ops no_sc_ops = {
Chris Dearman73f40352006-06-20 18:06:52 +010077 .bc_enable = (void *)cache_noop,
78 .bc_disable = (void *)cache_noop,
79 .bc_wback_inv = (void *)cache_noop,
80 .bc_inv = (void *)cache_noop
Linus Torvalds1da177e2005-04-16 15:20:36 -070081};
82
83struct bcache_ops *bcops = &no_sc_ops;
84
Thiemo Seufer330cfe02005-09-01 18:33:58 +000085#define cpu_is_r4600_v1_x() ((read_c0_prid() & 0xfffffff0) == 0x00002010)
86#define cpu_is_r4600_v2_x() ((read_c0_prid() & 0xfffffff0) == 0x00002020)
Linus Torvalds1da177e2005-04-16 15:20:36 -070087
88#define R4600_HIT_CACHEOP_WAR_IMPL \
89do { \
90 if (R4600_V2_HIT_CACHEOP_WAR && cpu_is_r4600_v2_x()) \
91 *(volatile unsigned long *)CKSEG1; \
92 if (R4600_V1_HIT_CACHEOP_WAR) \
93 __asm__ __volatile__("nop;nop;nop;nop"); \
94} while (0)
95
96static void (*r4k_blast_dcache_page)(unsigned long addr);
97
98static inline void r4k_blast_dcache_page_dc32(unsigned long addr)
99{
100 R4600_HIT_CACHEOP_WAR_IMPL;
101 blast_dcache32_page(addr);
102}
103
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700104static inline void r4k_blast_dcache_page_dc64(unsigned long addr)
105{
106 R4600_HIT_CACHEOP_WAR_IMPL;
107 blast_dcache64_page(addr);
108}
109
Ralf Baechle234fcd12008-03-08 09:56:28 +0000110static void __cpuinit r4k_blast_dcache_page_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111{
112 unsigned long dc_lsize = cpu_dcache_line_size();
113
Chris Dearman73f40352006-06-20 18:06:52 +0100114 if (dc_lsize == 0)
115 r4k_blast_dcache_page = (void *)cache_noop;
116 else if (dc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117 r4k_blast_dcache_page = blast_dcache16_page;
118 else if (dc_lsize == 32)
119 r4k_blast_dcache_page = r4k_blast_dcache_page_dc32;
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700120 else if (dc_lsize == 64)
121 r4k_blast_dcache_page = r4k_blast_dcache_page_dc64;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122}
123
124static void (* r4k_blast_dcache_page_indexed)(unsigned long addr);
125
Ralf Baechle234fcd12008-03-08 09:56:28 +0000126static void __cpuinit r4k_blast_dcache_page_indexed_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127{
128 unsigned long dc_lsize = cpu_dcache_line_size();
129
Chris Dearman73f40352006-06-20 18:06:52 +0100130 if (dc_lsize == 0)
131 r4k_blast_dcache_page_indexed = (void *)cache_noop;
132 else if (dc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133 r4k_blast_dcache_page_indexed = blast_dcache16_page_indexed;
134 else if (dc_lsize == 32)
135 r4k_blast_dcache_page_indexed = blast_dcache32_page_indexed;
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700136 else if (dc_lsize == 64)
137 r4k_blast_dcache_page_indexed = blast_dcache64_page_indexed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138}
139
140static void (* r4k_blast_dcache)(void);
141
Ralf Baechle234fcd12008-03-08 09:56:28 +0000142static void __cpuinit r4k_blast_dcache_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143{
144 unsigned long dc_lsize = cpu_dcache_line_size();
145
Chris Dearman73f40352006-06-20 18:06:52 +0100146 if (dc_lsize == 0)
147 r4k_blast_dcache = (void *)cache_noop;
148 else if (dc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149 r4k_blast_dcache = blast_dcache16;
150 else if (dc_lsize == 32)
151 r4k_blast_dcache = blast_dcache32;
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700152 else if (dc_lsize == 64)
153 r4k_blast_dcache = blast_dcache64;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154}
155
156/* force code alignment (used for TX49XX_ICACHE_INDEX_INV_WAR) */
157#define JUMP_TO_ALIGN(order) \
158 __asm__ __volatile__( \
159 "b\t1f\n\t" \
160 ".align\t" #order "\n\t" \
161 "1:\n\t" \
162 )
163#define CACHE32_UNROLL32_ALIGN JUMP_TO_ALIGN(10) /* 32 * 32 = 1024 */
Ralf Baechle70342282013-01-22 12:59:30 +0100164#define CACHE32_UNROLL32_ALIGN2 JUMP_TO_ALIGN(11)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165
166static inline void blast_r4600_v1_icache32(void)
167{
168 unsigned long flags;
169
170 local_irq_save(flags);
171 blast_icache32();
172 local_irq_restore(flags);
173}
174
175static inline void tx49_blast_icache32(void)
176{
177 unsigned long start = INDEX_BASE;
178 unsigned long end = start + current_cpu_data.icache.waysize;
179 unsigned long ws_inc = 1UL << current_cpu_data.icache.waybit;
180 unsigned long ws_end = current_cpu_data.icache.ways <<
Ralf Baechle70342282013-01-22 12:59:30 +0100181 current_cpu_data.icache.waybit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 unsigned long ws, addr;
183
184 CACHE32_UNROLL32_ALIGN2;
185 /* I'm in even chunk. blast odd chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700186 for (ws = 0; ws < ws_end; ws += ws_inc)
187 for (addr = start + 0x400; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100188 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189 CACHE32_UNROLL32_ALIGN;
190 /* I'm in odd chunk. blast even chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700191 for (ws = 0; ws < ws_end; ws += ws_inc)
192 for (addr = start; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100193 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194}
195
196static inline void blast_icache32_r4600_v1_page_indexed(unsigned long page)
197{
198 unsigned long flags;
199
200 local_irq_save(flags);
201 blast_icache32_page_indexed(page);
202 local_irq_restore(flags);
203}
204
205static inline void tx49_blast_icache32_page_indexed(unsigned long page)
206{
Atsushi Nemoto67a3f6d2006-04-04 17:34:14 +0900207 unsigned long indexmask = current_cpu_data.icache.waysize - 1;
208 unsigned long start = INDEX_BASE + (page & indexmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209 unsigned long end = start + PAGE_SIZE;
210 unsigned long ws_inc = 1UL << current_cpu_data.icache.waybit;
211 unsigned long ws_end = current_cpu_data.icache.ways <<
Ralf Baechle70342282013-01-22 12:59:30 +0100212 current_cpu_data.icache.waybit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213 unsigned long ws, addr;
214
215 CACHE32_UNROLL32_ALIGN2;
216 /* I'm in even chunk. blast odd chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700217 for (ws = 0; ws < ws_end; ws += ws_inc)
218 for (addr = start + 0x400; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100219 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220 CACHE32_UNROLL32_ALIGN;
221 /* I'm in odd chunk. blast even chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700222 for (ws = 0; ws < ws_end; ws += ws_inc)
223 for (addr = start; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100224 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225}
226
227static void (* r4k_blast_icache_page)(unsigned long addr);
228
Ralf Baechle234fcd12008-03-08 09:56:28 +0000229static void __cpuinit r4k_blast_icache_page_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230{
231 unsigned long ic_lsize = cpu_icache_line_size();
232
Chris Dearman73f40352006-06-20 18:06:52 +0100233 if (ic_lsize == 0)
234 r4k_blast_icache_page = (void *)cache_noop;
235 else if (ic_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236 r4k_blast_icache_page = blast_icache16_page;
237 else if (ic_lsize == 32)
238 r4k_blast_icache_page = blast_icache32_page;
239 else if (ic_lsize == 64)
240 r4k_blast_icache_page = blast_icache64_page;
241}
242
243
244static void (* r4k_blast_icache_page_indexed)(unsigned long addr);
245
Ralf Baechle234fcd12008-03-08 09:56:28 +0000246static void __cpuinit r4k_blast_icache_page_indexed_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247{
248 unsigned long ic_lsize = cpu_icache_line_size();
249
Chris Dearman73f40352006-06-20 18:06:52 +0100250 if (ic_lsize == 0)
251 r4k_blast_icache_page_indexed = (void *)cache_noop;
252 else if (ic_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 r4k_blast_icache_page_indexed = blast_icache16_page_indexed;
254 else if (ic_lsize == 32) {
Thiemo Seufer02fe2c92005-09-09 19:45:41 +0000255 if (R4600_V1_INDEX_ICACHEOP_WAR && cpu_is_r4600_v1_x())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256 r4k_blast_icache_page_indexed =
257 blast_icache32_r4600_v1_page_indexed;
Thiemo Seufer02fe2c92005-09-09 19:45:41 +0000258 else if (TX49XX_ICACHE_INDEX_INV_WAR)
259 r4k_blast_icache_page_indexed =
260 tx49_blast_icache32_page_indexed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261 else
262 r4k_blast_icache_page_indexed =
263 blast_icache32_page_indexed;
264 } else if (ic_lsize == 64)
265 r4k_blast_icache_page_indexed = blast_icache64_page_indexed;
266}
267
268static void (* r4k_blast_icache)(void);
269
Ralf Baechle234fcd12008-03-08 09:56:28 +0000270static void __cpuinit r4k_blast_icache_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271{
272 unsigned long ic_lsize = cpu_icache_line_size();
273
Chris Dearman73f40352006-06-20 18:06:52 +0100274 if (ic_lsize == 0)
275 r4k_blast_icache = (void *)cache_noop;
276 else if (ic_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277 r4k_blast_icache = blast_icache16;
278 else if (ic_lsize == 32) {
279 if (R4600_V1_INDEX_ICACHEOP_WAR && cpu_is_r4600_v1_x())
280 r4k_blast_icache = blast_r4600_v1_icache32;
281 else if (TX49XX_ICACHE_INDEX_INV_WAR)
282 r4k_blast_icache = tx49_blast_icache32;
283 else
284 r4k_blast_icache = blast_icache32;
285 } else if (ic_lsize == 64)
286 r4k_blast_icache = blast_icache64;
287}
288
289static void (* r4k_blast_scache_page)(unsigned long addr);
290
Ralf Baechle234fcd12008-03-08 09:56:28 +0000291static void __cpuinit r4k_blast_scache_page_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292{
293 unsigned long sc_lsize = cpu_scache_line_size();
294
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000295 if (scache_size == 0)
Chris Dearman73f40352006-06-20 18:06:52 +0100296 r4k_blast_scache_page = (void *)cache_noop;
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000297 else if (sc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298 r4k_blast_scache_page = blast_scache16_page;
299 else if (sc_lsize == 32)
300 r4k_blast_scache_page = blast_scache32_page;
301 else if (sc_lsize == 64)
302 r4k_blast_scache_page = blast_scache64_page;
303 else if (sc_lsize == 128)
304 r4k_blast_scache_page = blast_scache128_page;
305}
306
307static void (* r4k_blast_scache_page_indexed)(unsigned long addr);
308
Ralf Baechle234fcd12008-03-08 09:56:28 +0000309static void __cpuinit r4k_blast_scache_page_indexed_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310{
311 unsigned long sc_lsize = cpu_scache_line_size();
312
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000313 if (scache_size == 0)
Chris Dearman73f40352006-06-20 18:06:52 +0100314 r4k_blast_scache_page_indexed = (void *)cache_noop;
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000315 else if (sc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316 r4k_blast_scache_page_indexed = blast_scache16_page_indexed;
317 else if (sc_lsize == 32)
318 r4k_blast_scache_page_indexed = blast_scache32_page_indexed;
319 else if (sc_lsize == 64)
320 r4k_blast_scache_page_indexed = blast_scache64_page_indexed;
321 else if (sc_lsize == 128)
322 r4k_blast_scache_page_indexed = blast_scache128_page_indexed;
323}
324
325static void (* r4k_blast_scache)(void);
326
Ralf Baechle234fcd12008-03-08 09:56:28 +0000327static void __cpuinit r4k_blast_scache_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328{
329 unsigned long sc_lsize = cpu_scache_line_size();
330
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000331 if (scache_size == 0)
Chris Dearman73f40352006-06-20 18:06:52 +0100332 r4k_blast_scache = (void *)cache_noop;
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000333 else if (sc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 r4k_blast_scache = blast_scache16;
335 else if (sc_lsize == 32)
336 r4k_blast_scache = blast_scache32;
337 else if (sc_lsize == 64)
338 r4k_blast_scache = blast_scache64;
339 else if (sc_lsize == 128)
340 r4k_blast_scache = blast_scache128;
341}
342
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343static inline void local_r4k___flush_cache_all(void * args)
344{
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800345#if defined(CONFIG_CPU_LOONGSON2)
346 r4k_blast_scache();
347 return;
348#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349 r4k_blast_dcache();
350 r4k_blast_icache();
351
Ralf Baechle10cc3522007-10-11 23:46:15 +0100352 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353 case CPU_R4000SC:
354 case CPU_R4000MC:
355 case CPU_R4400SC:
356 case CPU_R4400MC:
357 case CPU_R10000:
358 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -0400359 case CPU_R14000:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360 r4k_blast_scache();
361 }
362}
363
364static void r4k___flush_cache_all(void)
365{
Ralf Baechle48a26e62010-10-29 19:08:25 +0100366 r4k_on_each_cpu(local_r4k___flush_cache_all, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367}
368
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100369static inline int has_valid_asid(const struct mm_struct *mm)
370{
371#if defined(CONFIG_MIPS_MT_SMP) || defined(CONFIG_MIPS_MT_SMTC)
372 int i;
373
374 for_each_online_cpu(i)
375 if (cpu_context(i, mm))
376 return 1;
377
378 return 0;
379#else
380 return cpu_context(smp_processor_id(), mm);
381#endif
382}
383
Ralf Baechle9c5a3d72008-04-05 15:13:23 +0100384static void r4k__flush_cache_vmap(void)
385{
386 r4k_blast_dcache();
387}
388
389static void r4k__flush_cache_vunmap(void)
390{
391 r4k_blast_dcache();
392}
393
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394static inline void local_r4k_flush_cache_range(void * args)
395{
396 struct vm_area_struct *vma = args;
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000397 int exec = vma->vm_flags & VM_EXEC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100399 if (!(has_valid_asid(vma->vm_mm)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400 return;
401
Atsushi Nemoto0550d9d2006-08-22 21:15:47 +0900402 r4k_blast_dcache();
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000403 if (exec)
404 r4k_blast_icache();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405}
406
407static void r4k_flush_cache_range(struct vm_area_struct *vma,
408 unsigned long start, unsigned long end)
409{
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000410 int exec = vma->vm_flags & VM_EXEC;
Atsushi Nemoto0550d9d2006-08-22 21:15:47 +0900411
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000412 if (cpu_has_dc_aliases || (exec && !cpu_has_ic_fills_f_dc))
Ralf Baechle48a26e62010-10-29 19:08:25 +0100413 r4k_on_each_cpu(local_r4k_flush_cache_range, vma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414}
415
416static inline void local_r4k_flush_cache_mm(void * args)
417{
418 struct mm_struct *mm = args;
419
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100420 if (!has_valid_asid(mm))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421 return;
422
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423 /*
424 * Kludge alert. For obscure reasons R4000SC and R4400SC go nuts if we
425 * only flush the primary caches but R10000 and R12000 behave sane ...
Ralf Baechle617667b2006-11-30 01:14:48 +0000426 * R4000SC and R4400SC indexed S-cache ops also invalidate primary
427 * caches, so we can bail out early.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428 */
Ralf Baechle10cc3522007-10-11 23:46:15 +0100429 if (current_cpu_type() == CPU_R4000SC ||
430 current_cpu_type() == CPU_R4000MC ||
431 current_cpu_type() == CPU_R4400SC ||
432 current_cpu_type() == CPU_R4400MC) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 r4k_blast_scache();
Ralf Baechle617667b2006-11-30 01:14:48 +0000434 return;
435 }
436
437 r4k_blast_dcache();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438}
439
440static void r4k_flush_cache_mm(struct mm_struct *mm)
441{
442 if (!cpu_has_dc_aliases)
443 return;
444
Ralf Baechle48a26e62010-10-29 19:08:25 +0100445 r4k_on_each_cpu(local_r4k_flush_cache_mm, mm);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446}
447
448struct flush_cache_page_args {
449 struct vm_area_struct *vma;
Ralf Baechle6ec25802005-10-12 00:02:34 +0100450 unsigned long addr;
Atsushi Nemotode628932006-03-13 18:23:03 +0900451 unsigned long pfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452};
453
454static inline void local_r4k_flush_cache_page(void *args)
455{
456 struct flush_cache_page_args *fcp_args = args;
457 struct vm_area_struct *vma = fcp_args->vma;
Ralf Baechle6ec25802005-10-12 00:02:34 +0100458 unsigned long addr = fcp_args->addr;
Ralf Baechledb813fe2007-09-27 18:26:43 +0100459 struct page *page = pfn_to_page(fcp_args->pfn);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 int exec = vma->vm_flags & VM_EXEC;
461 struct mm_struct *mm = vma->vm_mm;
Ralf Baechlec9c50232008-06-14 22:22:08 +0100462 int map_coherent = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463 pgd_t *pgdp;
Ralf Baechlec6e8b582005-02-10 12:19:59 +0000464 pud_t *pudp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465 pmd_t *pmdp;
466 pte_t *ptep;
Ralf Baechledb813fe2007-09-27 18:26:43 +0100467 void *vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468
Ralf Baechle79acf832005-02-10 13:54:37 +0000469 /*
470 * If ownes no valid ASID yet, cannot possibly have gotten
471 * this page into the cache.
472 */
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100473 if (!has_valid_asid(mm))
Ralf Baechle79acf832005-02-10 13:54:37 +0000474 return;
475
Ralf Baechle6ec25802005-10-12 00:02:34 +0100476 addr &= PAGE_MASK;
477 pgdp = pgd_offset(mm, addr);
478 pudp = pud_offset(pgdp, addr);
479 pmdp = pmd_offset(pudp, addr);
480 ptep = pte_offset(pmdp, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481
482 /*
483 * If the page isn't marked valid, the page cannot possibly be
484 * in the cache.
485 */
Ralf Baechle526af352008-01-29 10:14:55 +0000486 if (!(pte_present(*ptep)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487 return;
488
Ralf Baechledb813fe2007-09-27 18:26:43 +0100489 if ((mm == current->active_mm) && (pte_val(*ptep) & _PAGE_VALID))
490 vaddr = NULL;
491 else {
492 /*
493 * Use kmap_coherent or kmap_atomic to do flushes for
494 * another ASID than the current one.
495 */
Ralf Baechlec9c50232008-06-14 22:22:08 +0100496 map_coherent = (cpu_has_dc_aliases &&
497 page_mapped(page) && !Page_dcache_dirty(page));
498 if (map_coherent)
Ralf Baechledb813fe2007-09-27 18:26:43 +0100499 vaddr = kmap_coherent(page, addr);
500 else
Cong Wang9c020482011-11-25 23:14:15 +0800501 vaddr = kmap_atomic(page);
Ralf Baechledb813fe2007-09-27 18:26:43 +0100502 addr = (unsigned long)vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503 }
504
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505 if (cpu_has_dc_aliases || (exec && !cpu_has_ic_fills_f_dc)) {
Ralf Baechledb813fe2007-09-27 18:26:43 +0100506 r4k_blast_dcache_page(addr);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100507 if (exec && !cpu_icache_snoops_remote_store)
508 r4k_blast_scache_page(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509 }
510 if (exec) {
Ralf Baechledb813fe2007-09-27 18:26:43 +0100511 if (vaddr && cpu_has_vtag_icache && mm == current->active_mm) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512 int cpu = smp_processor_id();
513
Thiemo Seufer26a51b22005-02-19 13:32:02 +0000514 if (cpu_context(cpu, mm) != 0)
515 drop_mmu_context(mm, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516 } else
Ralf Baechledb813fe2007-09-27 18:26:43 +0100517 r4k_blast_icache_page(addr);
518 }
519
520 if (vaddr) {
Ralf Baechlec9c50232008-06-14 22:22:08 +0100521 if (map_coherent)
Ralf Baechledb813fe2007-09-27 18:26:43 +0100522 kunmap_coherent();
523 else
Cong Wang9c020482011-11-25 23:14:15 +0800524 kunmap_atomic(vaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525 }
526}
527
Ralf Baechle6ec25802005-10-12 00:02:34 +0100528static void r4k_flush_cache_page(struct vm_area_struct *vma,
529 unsigned long addr, unsigned long pfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530{
531 struct flush_cache_page_args args;
532
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533 args.vma = vma;
Ralf Baechle6ec25802005-10-12 00:02:34 +0100534 args.addr = addr;
Atsushi Nemotode628932006-03-13 18:23:03 +0900535 args.pfn = pfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536
Ralf Baechle48a26e62010-10-29 19:08:25 +0100537 r4k_on_each_cpu(local_r4k_flush_cache_page, &args);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538}
539
540static inline void local_r4k_flush_data_cache_page(void * addr)
541{
542 r4k_blast_dcache_page((unsigned long) addr);
543}
544
545static void r4k_flush_data_cache_page(unsigned long addr)
546{
Ralf Baechlea754f702007-11-03 01:01:37 +0000547 if (in_atomic())
548 local_r4k_flush_data_cache_page((void *)addr);
549 else
Ralf Baechle48a26e62010-10-29 19:08:25 +0100550 r4k_on_each_cpu(local_r4k_flush_data_cache_page, (void *) addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551}
552
553struct flush_icache_range_args {
Atsushi Nemotod4264f12006-01-29 02:27:51 +0900554 unsigned long start;
555 unsigned long end;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556};
557
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +0200558static inline void local_r4k_flush_icache_range(unsigned long start, unsigned long end)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560 if (!cpu_has_ic_fills_f_dc) {
Chris Dearman73f40352006-06-20 18:06:52 +0100561 if (end - start >= dcache_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562 r4k_blast_dcache();
563 } else {
Thiemo Seufer10a3dab2005-09-09 20:26:54 +0000564 R4600_HIT_CACHEOP_WAR_IMPL;
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900565 protected_blast_dcache_range(start, end);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567 }
568
569 if (end - start > icache_size)
570 r4k_blast_icache();
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900571 else
572 protected_blast_icache_range(start, end);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573}
574
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +0200575static inline void local_r4k_flush_icache_range_ipi(void *args)
576{
577 struct flush_icache_range_args *fir_args = args;
578 unsigned long start = fir_args->start;
579 unsigned long end = fir_args->end;
580
581 local_r4k_flush_icache_range(start, end);
582}
583
Atsushi Nemotod4264f12006-01-29 02:27:51 +0900584static void r4k_flush_icache_range(unsigned long start, unsigned long end)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585{
586 struct flush_icache_range_args args;
587
588 args.start = start;
589 args.end = end;
590
Ralf Baechle48a26e62010-10-29 19:08:25 +0100591 r4k_on_each_cpu(local_r4k_flush_icache_range_ipi, &args);
Ralf Baechlecc61c1f2005-07-12 18:35:38 +0000592 instruction_hazard();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593}
594
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595#ifdef CONFIG_DMA_NONCOHERENT
596
597static void r4k_dma_cache_wback_inv(unsigned long addr, unsigned long size)
598{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599 /* Catch bad driver code */
600 BUG_ON(size == 0);
601
Ralf Baechlefc5d2d22006-07-06 13:04:01 +0100602 if (cpu_has_inclusive_pcaches) {
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900603 if (size >= scache_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700604 r4k_blast_scache();
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900605 else
606 blast_scache_range(addr, addr + size);
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700607 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608 return;
609 }
610
611 /*
612 * Either no secondary cache or the available caches don't have the
613 * subset property so we have to flush the primary caches
614 * explicitly
615 */
Ralf Baechle39b8d522008-04-28 17:14:26 +0100616 if (cpu_has_safe_index_cacheops && size >= dcache_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617 r4k_blast_dcache();
618 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619 R4600_HIT_CACHEOP_WAR_IMPL;
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900620 blast_dcache_range(addr, addr + size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621 }
622
623 bc_wback_inv(addr, size);
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700624 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625}
626
627static void r4k_dma_cache_inv(unsigned long addr, unsigned long size)
628{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629 /* Catch bad driver code */
630 BUG_ON(size == 0);
631
Ralf Baechlefc5d2d22006-07-06 13:04:01 +0100632 if (cpu_has_inclusive_pcaches) {
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900633 if (size >= scache_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 r4k_blast_scache();
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000635 else {
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000636 /*
637 * There is no clearly documented alignment requirement
638 * for the cache instruction on MIPS processors and
639 * some processors, among them the RM5200 and RM7000
640 * QED processors will throw an address error for cache
Ralf Baechle70342282013-01-22 12:59:30 +0100641 * hit ops with insufficient alignment. Solved by
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000642 * aligning the address to cache line size.
643 */
Thomas Bogendoerfere9c33572007-11-26 23:40:01 +0100644 blast_inv_scache_range(addr, addr + size);
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000645 }
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700646 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647 return;
648 }
649
Ralf Baechle39b8d522008-04-28 17:14:26 +0100650 if (cpu_has_safe_index_cacheops && size >= dcache_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651 r4k_blast_dcache();
652 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 R4600_HIT_CACHEOP_WAR_IMPL;
Thomas Bogendoerfere9c33572007-11-26 23:40:01 +0100654 blast_inv_dcache_range(addr, addr + size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655 }
656
657 bc_inv(addr, size);
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700658 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659}
660#endif /* CONFIG_DMA_NONCOHERENT */
661
662/*
663 * While we're protected against bad userland addresses we don't care
664 * very much about what happens in that case. Usually a segmentation
665 * fault will dump the process later on anyway ...
666 */
667static void local_r4k_flush_cache_sigtramp(void * arg)
668{
Thiemo Seufer02fe2c92005-09-09 19:45:41 +0000669 unsigned long ic_lsize = cpu_icache_line_size();
670 unsigned long dc_lsize = cpu_dcache_line_size();
671 unsigned long sc_lsize = cpu_scache_line_size();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672 unsigned long addr = (unsigned long) arg;
673
674 R4600_HIT_CACHEOP_WAR_IMPL;
Chris Dearman73f40352006-06-20 18:06:52 +0100675 if (dc_lsize)
676 protected_writeback_dcache_line(addr & ~(dc_lsize - 1));
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000677 if (!cpu_icache_snoops_remote_store && scache_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 protected_writeback_scache_line(addr & ~(sc_lsize - 1));
Chris Dearman73f40352006-06-20 18:06:52 +0100679 if (ic_lsize)
680 protected_flush_icache_line(addr & ~(ic_lsize - 1));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681 if (MIPS4K_ICACHE_REFILL_WAR) {
682 __asm__ __volatile__ (
683 ".set push\n\t"
684 ".set noat\n\t"
685 ".set mips3\n\t"
Ralf Baechle875d43e2005-09-03 15:56:16 -0700686#ifdef CONFIG_32BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687 "la $at,1f\n\t"
688#endif
Ralf Baechle875d43e2005-09-03 15:56:16 -0700689#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690 "dla $at,1f\n\t"
691#endif
692 "cache %0,($at)\n\t"
693 "nop; nop; nop\n"
694 "1:\n\t"
695 ".set pop"
696 :
697 : "i" (Hit_Invalidate_I));
698 }
699 if (MIPS_CACHE_SYNC_WAR)
700 __asm__ __volatile__ ("sync");
701}
702
703static void r4k_flush_cache_sigtramp(unsigned long addr)
704{
Ralf Baechle48a26e62010-10-29 19:08:25 +0100705 r4k_on_each_cpu(local_r4k_flush_cache_sigtramp, (void *) addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706}
707
708static void r4k_flush_icache_all(void)
709{
710 if (cpu_has_vtag_icache)
711 r4k_blast_icache();
712}
713
Ralf Baechled9cdc902011-06-17 16:20:28 +0100714struct flush_kernel_vmap_range_args {
715 unsigned long vaddr;
716 int size;
717};
718
719static inline void local_r4k_flush_kernel_vmap_range(void *args)
720{
721 struct flush_kernel_vmap_range_args *vmra = args;
722 unsigned long vaddr = vmra->vaddr;
723 int size = vmra->size;
724
725 /*
726 * Aliases only affect the primary caches so don't bother with
727 * S-caches or T-caches.
728 */
729 if (cpu_has_safe_index_cacheops && size >= dcache_size)
730 r4k_blast_dcache();
731 else {
732 R4600_HIT_CACHEOP_WAR_IMPL;
733 blast_dcache_range(vaddr, vaddr + size);
734 }
735}
736
737static void r4k_flush_kernel_vmap_range(unsigned long vaddr, int size)
738{
739 struct flush_kernel_vmap_range_args args;
740
741 args.vaddr = (unsigned long) vaddr;
742 args.size = size;
743
744 r4k_on_each_cpu(local_r4k_flush_kernel_vmap_range, &args);
745}
746
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747static inline void rm7k_erratum31(void)
748{
749 const unsigned long ic_lsize = 32;
750 unsigned long addr;
751
752 /* RM7000 erratum #31. The icache is screwed at startup. */
753 write_c0_taglo(0);
754 write_c0_taghi(0);
755
756 for (addr = INDEX_BASE; addr <= INDEX_BASE + 4096; addr += ic_lsize) {
757 __asm__ __volatile__ (
Thiemo Seuferd8748a32005-09-02 09:56:12 +0000758 ".set push\n\t"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759 ".set noreorder\n\t"
760 ".set mips3\n\t"
761 "cache\t%1, 0(%0)\n\t"
762 "cache\t%1, 0x1000(%0)\n\t"
763 "cache\t%1, 0x2000(%0)\n\t"
764 "cache\t%1, 0x3000(%0)\n\t"
765 "cache\t%2, 0(%0)\n\t"
766 "cache\t%2, 0x1000(%0)\n\t"
767 "cache\t%2, 0x2000(%0)\n\t"
768 "cache\t%2, 0x3000(%0)\n\t"
769 "cache\t%1, 0(%0)\n\t"
770 "cache\t%1, 0x1000(%0)\n\t"
771 "cache\t%1, 0x2000(%0)\n\t"
772 "cache\t%1, 0x3000(%0)\n\t"
Thiemo Seuferd8748a32005-09-02 09:56:12 +0000773 ".set pop\n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774 :
775 : "r" (addr), "i" (Index_Store_Tag_I), "i" (Fill));
776 }
777}
778
Steven J. Hill006a8512012-06-26 04:11:03 +0000779static inline void alias_74k_erratum(struct cpuinfo_mips *c)
780{
781 /*
782 * Early versions of the 74K do not update the cache tags on a
783 * vtag miss/ptag hit which can occur in the case of KSEG0/KUSEG
784 * aliases. In this case it is better to treat the cache as always
785 * having aliases.
786 */
787 if ((c->processor_id & 0xff) <= PRID_REV_ENCODE_332(2, 4, 0))
788 c->dcache.flags |= MIPS_CACHE_VTAG;
789 if ((c->processor_id & 0xff) == PRID_REV_ENCODE_332(2, 4, 0))
790 write_c0_config6(read_c0_config6() | MIPS_CONF6_SYND);
791 if (((c->processor_id & 0xff00) == PRID_IMP_1074K) &&
792 ((c->processor_id & 0xff) <= PRID_REV_ENCODE_332(1, 1, 0))) {
793 c->dcache.flags |= MIPS_CACHE_VTAG;
794 write_c0_config6(read_c0_config6() | MIPS_CONF6_SYND);
795 }
796}
797
Ralf Baechle234fcd12008-03-08 09:56:28 +0000798static char *way_string[] __cpuinitdata = { NULL, "direct mapped", "2-way",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799 "3-way", "4-way", "5-way", "6-way", "7-way", "8-way"
800};
801
Ralf Baechle234fcd12008-03-08 09:56:28 +0000802static void __cpuinit probe_pcache(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700803{
804 struct cpuinfo_mips *c = &current_cpu_data;
805 unsigned int config = read_c0_config();
806 unsigned int prid = read_c0_prid();
807 unsigned long config1;
808 unsigned int lsize;
809
810 switch (c->cputype) {
811 case CPU_R4600: /* QED style two way caches? */
812 case CPU_R4700:
813 case CPU_R5000:
814 case CPU_NEVADA:
815 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
816 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
817 c->icache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900818 c->icache.waybit = __ffs(icache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819
820 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
821 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
822 c->dcache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900823 c->dcache.waybit= __ffs(dcache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824
825 c->options |= MIPS_CPU_CACHE_CDEX_P;
826 break;
827
828 case CPU_R5432:
829 case CPU_R5500:
830 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
831 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
832 c->icache.ways = 2;
833 c->icache.waybit= 0;
834
835 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
836 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
837 c->dcache.ways = 2;
838 c->dcache.waybit = 0;
839
Shinya Kuribayashi58648102009-03-18 09:04:01 +0900840 c->options |= MIPS_CPU_CACHE_CDEX_P | MIPS_CPU_PREFETCH;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841 break;
842
843 case CPU_TX49XX:
844 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
845 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
846 c->icache.ways = 4;
847 c->icache.waybit= 0;
848
849 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
850 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
851 c->dcache.ways = 4;
852 c->dcache.waybit = 0;
853
854 c->options |= MIPS_CPU_CACHE_CDEX_P;
Atsushi Nemotode862b42006-03-17 12:59:22 +0900855 c->options |= MIPS_CPU_PREFETCH;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856 break;
857
858 case CPU_R4000PC:
859 case CPU_R4000SC:
860 case CPU_R4000MC:
861 case CPU_R4400PC:
862 case CPU_R4400SC:
863 case CPU_R4400MC:
864 case CPU_R4300:
865 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
866 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
867 c->icache.ways = 1;
Ralf Baechle70342282013-01-22 12:59:30 +0100868 c->icache.waybit = 0; /* doesn't matter */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869
870 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
871 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
872 c->dcache.ways = 1;
873 c->dcache.waybit = 0; /* does not matter */
874
875 c->options |= MIPS_CPU_CACHE_CDEX_P;
876 break;
877
878 case CPU_R10000:
879 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -0400880 case CPU_R14000:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881 icache_size = 1 << (12 + ((config & R10K_CONF_IC) >> 29));
882 c->icache.linesz = 64;
883 c->icache.ways = 2;
884 c->icache.waybit = 0;
885
886 dcache_size = 1 << (12 + ((config & R10K_CONF_DC) >> 26));
887 c->dcache.linesz = 32;
888 c->dcache.ways = 2;
889 c->dcache.waybit = 0;
890
891 c->options |= MIPS_CPU_PREFETCH;
892 break;
893
894 case CPU_VR4133:
Yoichi Yuasa2874fe52006-07-08 00:42:12 +0900895 write_c0_config(config & ~VR41_CONF_P4K);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896 case CPU_VR4131:
897 /* Workaround for cache instruction bug of VR4131 */
898 if (c->processor_id == 0x0c80U || c->processor_id == 0x0c81U ||
899 c->processor_id == 0x0c82U) {
Yoichi Yuasa4e8ab362006-07-04 22:59:41 +0900900 config |= 0x00400000U;
901 if (c->processor_id == 0x0c80U)
902 config |= VR41_CONF_BP;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903 write_c0_config(config);
Yoichi Yuasa1058ecd2006-07-08 00:42:01 +0900904 } else
905 c->options |= MIPS_CPU_CACHE_CDEX_P;
906
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907 icache_size = 1 << (10 + ((config & CONF_IC) >> 9));
908 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
909 c->icache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900910 c->icache.waybit = __ffs(icache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911
912 dcache_size = 1 << (10 + ((config & CONF_DC) >> 6));
913 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
914 c->dcache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900915 c->dcache.waybit = __ffs(dcache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916 break;
917
918 case CPU_VR41XX:
919 case CPU_VR4111:
920 case CPU_VR4121:
921 case CPU_VR4122:
922 case CPU_VR4181:
923 case CPU_VR4181A:
924 icache_size = 1 << (10 + ((config & CONF_IC) >> 9));
925 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
926 c->icache.ways = 1;
Ralf Baechle70342282013-01-22 12:59:30 +0100927 c->icache.waybit = 0; /* doesn't matter */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928
929 dcache_size = 1 << (10 + ((config & CONF_DC) >> 6));
930 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
931 c->dcache.ways = 1;
932 c->dcache.waybit = 0; /* does not matter */
933
934 c->options |= MIPS_CPU_CACHE_CDEX_P;
935 break;
936
937 case CPU_RM7000:
938 rm7k_erratum31();
939
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
941 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
942 c->icache.ways = 4;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900943 c->icache.waybit = __ffs(icache_size / c->icache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944
945 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
946 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
947 c->dcache.ways = 4;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900948 c->dcache.waybit = __ffs(dcache_size / c->dcache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950 c->options |= MIPS_CPU_CACHE_CDEX_P;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951 c->options |= MIPS_CPU_PREFETCH;
952 break;
953
Fuxin Zhang2a21c732007-06-06 14:52:43 +0800954 case CPU_LOONGSON2:
955 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
956 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
957 if (prid & 0x3)
958 c->icache.ways = 4;
959 else
960 c->icache.ways = 2;
961 c->icache.waybit = 0;
962
963 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
964 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
965 if (prid & 0x3)
966 c->dcache.ways = 4;
967 else
968 c->dcache.ways = 2;
969 c->dcache.waybit = 0;
970 break;
971
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972 default:
973 if (!(config & MIPS_CONF_M))
974 panic("Don't know how to probe P-caches on this cpu.");
975
976 /*
977 * So we seem to be a MIPS32 or MIPS64 CPU
978 * So let's probe the I-cache ...
979 */
980 config1 = read_c0_config1();
981
982 if ((lsize = ((config1 >> 19) & 7)))
983 c->icache.linesz = 2 << lsize;
984 else
985 c->icache.linesz = lsize;
Douglas Leungdc34b052012-07-19 09:11:13 +0200986 c->icache.sets = 32 << (((config1 >> 22) + 1) & 7);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700987 c->icache.ways = 1 + ((config1 >> 16) & 7);
988
989 icache_size = c->icache.sets *
Ralf Baechle70342282013-01-22 12:59:30 +0100990 c->icache.ways *
991 c->icache.linesz;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900992 c->icache.waybit = __ffs(icache_size/c->icache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993
994 if (config & 0x8) /* VI bit */
995 c->icache.flags |= MIPS_CACHE_VTAG;
996
997 /*
998 * Now probe the MIPS32 / MIPS64 data cache.
999 */
1000 c->dcache.flags = 0;
1001
1002 if ((lsize = ((config1 >> 10) & 7)))
1003 c->dcache.linesz = 2 << lsize;
1004 else
1005 c->dcache.linesz= lsize;
Douglas Leungdc34b052012-07-19 09:11:13 +02001006 c->dcache.sets = 32 << (((config1 >> 13) + 1) & 7);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007 c->dcache.ways = 1 + ((config1 >> 7) & 7);
1008
1009 dcache_size = c->dcache.sets *
Ralf Baechle70342282013-01-22 12:59:30 +01001010 c->dcache.ways *
1011 c->dcache.linesz;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001012 c->dcache.waybit = __ffs(dcache_size/c->dcache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013
1014 c->options |= MIPS_CPU_PREFETCH;
1015 break;
1016 }
1017
1018 /*
1019 * Processor configuration sanity check for the R4000SC erratum
Ralf Baechle70342282013-01-22 12:59:30 +01001020 * #5. With page sizes larger than 32kB there is no possibility
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021 * to get a VCE exception anymore so we don't care about this
1022 * misconfiguration. The case is rather theoretical anyway;
1023 * presumably no vendor is shipping his hardware in the "bad"
1024 * configuration.
1025 */
1026 if ((prid & 0xff00) == PRID_IMP_R4000 && (prid & 0xff) < 0x40 &&
1027 !(config & CONF_SC) && c->icache.linesz != 16 &&
1028 PAGE_SIZE <= 0x8000)
1029 panic("Improper R4000SC processor configuration detected");
1030
1031 /* compute a couple of other cache variables */
1032 c->icache.waysize = icache_size / c->icache.ways;
1033 c->dcache.waysize = dcache_size / c->dcache.ways;
1034
Chris Dearman73f40352006-06-20 18:06:52 +01001035 c->icache.sets = c->icache.linesz ?
1036 icache_size / (c->icache.linesz * c->icache.ways) : 0;
1037 c->dcache.sets = c->dcache.linesz ?
1038 dcache_size / (c->dcache.linesz * c->dcache.ways) : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039
1040 /*
1041 * R10000 and R12000 P-caches are odd in a positive way. They're 32kB
1042 * 2-way virtually indexed so normally would suffer from aliases. So
1043 * normally they'd suffer from aliases but magic in the hardware deals
1044 * with that for us so we don't need to take care ourselves.
1045 */
Ralf Baechled1e344e2005-02-04 15:51:26 +00001046 switch (c->cputype) {
Ralf Baechlea95970f2005-02-07 21:41:32 +00001047 case CPU_20KC:
Ralf Baechle505403b2005-02-07 21:53:39 +00001048 case CPU_25KF:
Ralf Baechle641e97f2007-10-11 23:46:05 +01001049 case CPU_SB1:
1050 case CPU_SB1A:
Jayachandran Cefa0f812011-05-07 01:36:21 +05301051 case CPU_XLR:
Atsushi Nemotode628932006-03-13 18:23:03 +09001052 c->dcache.flags |= MIPS_CACHE_PINDEX;
Ralf Baechle641e97f2007-10-11 23:46:05 +01001053 break;
1054
Ralf Baechled1e344e2005-02-04 15:51:26 +00001055 case CPU_R10000:
1056 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -04001057 case CPU_R14000:
Ralf Baechled1e344e2005-02-04 15:51:26 +00001058 break;
Ralf Baechle641e97f2007-10-11 23:46:05 +01001059
Steven J. Hill113c62d2012-07-06 23:56:00 +02001060 case CPU_M14KC:
Steven J. Hillf8fa4812012-12-07 03:51:35 +00001061 case CPU_M14KEC:
Ralf Baechled1e344e2005-02-04 15:51:26 +00001062 case CPU_24K:
Nigel Stephens98a41de2006-04-27 15:50:32 +01001063 case CPU_34K:
Ralf Baechle2e78ae32006-06-23 18:48:21 +01001064 case CPU_74K:
Ralf Baechle39b8d522008-04-28 17:14:26 +01001065 case CPU_1004K:
Steven J. Hill006a8512012-06-26 04:11:03 +00001066 if (c->cputype == CPU_74K)
1067 alias_74k_erratum(c);
Ralf Baechlebeab3752006-06-19 21:56:25 +01001068 if ((read_c0_config7() & (1 << 16))) {
1069 /* effectively physically indexed dcache,
1070 thus no virtual aliases. */
1071 c->dcache.flags |= MIPS_CACHE_PINDEX;
1072 break;
1073 }
Ralf Baechled1e344e2005-02-04 15:51:26 +00001074 default:
Ralf Baechlebeab3752006-06-19 21:56:25 +01001075 if (c->dcache.waysize > PAGE_SIZE)
1076 c->dcache.flags |= MIPS_CACHE_ALIASES;
Ralf Baechled1e344e2005-02-04 15:51:26 +00001077 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078
1079 switch (c->cputype) {
1080 case CPU_20KC:
1081 /*
1082 * Some older 20Kc chips doesn't have the 'VI' bit in
1083 * the config register.
1084 */
1085 c->icache.flags |= MIPS_CACHE_VTAG;
1086 break;
1087
Manuel Lauss270717a2009-03-25 17:49:28 +01001088 case CPU_ALCHEMY:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089 c->icache.flags |= MIPS_CACHE_IC_F_DC;
1090 break;
1091 }
1092
Ralf Baechle70342282013-01-22 12:59:30 +01001093#ifdef CONFIG_CPU_LOONGSON2
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001094 /*
1095 * LOONGSON2 has 4 way icache, but when using indexed cache op,
1096 * one op will act on all 4 ways
1097 */
1098 c->icache.ways = 1;
1099#endif
1100
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101 printk("Primary instruction cache %ldkB, %s, %s, linesize %d bytes.\n",
1102 icache_size >> 10,
Ralf Baechle7fc73162009-04-01 16:11:53 +02001103 c->icache.flags & MIPS_CACHE_VTAG ? "VIVT" : "VIPT",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001104 way_string[c->icache.ways], c->icache.linesz);
1105
Ralf Baechle64bfca52007-10-15 16:35:45 +01001106 printk("Primary data cache %ldkB, %s, %s, %s, linesize %d bytes\n",
1107 dcache_size >> 10, way_string[c->dcache.ways],
1108 (c->dcache.flags & MIPS_CACHE_PINDEX) ? "PIPT" : "VIPT",
1109 (c->dcache.flags & MIPS_CACHE_ALIASES) ?
1110 "cache aliases" : "no aliases",
1111 c->dcache.linesz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001112}
1113
1114/*
1115 * If you even _breathe_ on this function, look at the gcc output and make sure
1116 * it does not pop things on and off the stack for the cache sizing loop that
1117 * executes in KSEG1 space or else you will crash and burn badly. You have
1118 * been warned.
1119 */
Ralf Baechle234fcd12008-03-08 09:56:28 +00001120static int __cpuinit probe_scache(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001121{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122 unsigned long flags, addr, begin, end, pow2;
1123 unsigned int config = read_c0_config();
1124 struct cpuinfo_mips *c = &current_cpu_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125
1126 if (config & CONF_SC)
1127 return 0;
1128
Ralf Baechlee001e522007-07-28 12:45:47 +01001129 begin = (unsigned long) &_stext;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001130 begin &= ~((4 * 1024 * 1024) - 1);
1131 end = begin + (4 * 1024 * 1024);
1132
1133 /*
1134 * This is such a bitch, you'd think they would make it easy to do
1135 * this. Away you daemons of stupidity!
1136 */
1137 local_irq_save(flags);
1138
1139 /* Fill each size-multiple cache line with a valid tag. */
1140 pow2 = (64 * 1024);
1141 for (addr = begin; addr < end; addr = (begin + pow2)) {
1142 unsigned long *p = (unsigned long *) addr;
1143 __asm__ __volatile__("nop" : : "r" (*p)); /* whee... */
1144 pow2 <<= 1;
1145 }
1146
1147 /* Load first line with zero (therefore invalid) tag. */
1148 write_c0_taglo(0);
1149 write_c0_taghi(0);
1150 __asm__ __volatile__("nop; nop; nop; nop;"); /* avoid the hazard */
1151 cache_op(Index_Store_Tag_I, begin);
1152 cache_op(Index_Store_Tag_D, begin);
1153 cache_op(Index_Store_Tag_SD, begin);
1154
1155 /* Now search for the wrap around point. */
1156 pow2 = (128 * 1024);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001157 for (addr = begin + (128 * 1024); addr < end; addr = begin + pow2) {
1158 cache_op(Index_Load_Tag_SD, addr);
1159 __asm__ __volatile__("nop; nop; nop; nop;"); /* hazard... */
1160 if (!read_c0_taglo())
1161 break;
1162 pow2 <<= 1;
1163 }
1164 local_irq_restore(flags);
1165 addr -= begin;
1166
1167 scache_size = addr;
1168 c->scache.linesz = 16 << ((config & R4K_CONF_SB) >> 22);
1169 c->scache.ways = 1;
1170 c->dcache.waybit = 0; /* does not matter */
1171
1172 return 1;
1173}
1174
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001175#if defined(CONFIG_CPU_LOONGSON2)
1176static void __init loongson2_sc_init(void)
1177{
1178 struct cpuinfo_mips *c = &current_cpu_data;
1179
1180 scache_size = 512*1024;
1181 c->scache.linesz = 32;
1182 c->scache.ways = 4;
1183 c->scache.waybit = 0;
1184 c->scache.waysize = scache_size / (c->scache.ways);
1185 c->scache.sets = scache_size / (c->scache.linesz * c->scache.ways);
1186 pr_info("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
1187 scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);
1188
1189 c->options |= MIPS_CPU_INCLUSIVE_CACHES;
1190}
1191#endif
1192
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193extern int r5k_sc_init(void);
1194extern int rm7k_sc_init(void);
Chris Dearman9318c512006-06-20 17:15:20 +01001195extern int mips_sc_init(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196
Ralf Baechle234fcd12008-03-08 09:56:28 +00001197static void __cpuinit setup_scache(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198{
1199 struct cpuinfo_mips *c = &current_cpu_data;
1200 unsigned int config = read_c0_config();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001201 int sc_present = 0;
1202
1203 /*
1204 * Do the probing thing on R4000SC and R4400SC processors. Other
1205 * processors don't have a S-cache that would be relevant to the
Joe Perches603e82e2008-02-03 16:54:53 +02001206 * Linux memory management.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001207 */
1208 switch (c->cputype) {
1209 case CPU_R4000SC:
1210 case CPU_R4000MC:
1211 case CPU_R4400SC:
1212 case CPU_R4400MC:
Thiemo Seuferba5187d2005-04-25 16:36:23 +00001213 sc_present = run_uncached(probe_scache);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214 if (sc_present)
1215 c->options |= MIPS_CPU_CACHE_CDEX_S;
1216 break;
1217
1218 case CPU_R10000:
1219 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -04001220 case CPU_R14000:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001221 scache_size = 0x80000 << ((config & R10K_CONF_SS) >> 16);
1222 c->scache.linesz = 64 << ((config >> 13) & 1);
1223 c->scache.ways = 2;
1224 c->scache.waybit= 0;
1225 sc_present = 1;
1226 break;
1227
1228 case CPU_R5000:
1229 case CPU_NEVADA:
1230#ifdef CONFIG_R5000_CPU_SCACHE
1231 r5k_sc_init();
1232#endif
Ralf Baechle70342282013-01-22 12:59:30 +01001233 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234
1235 case CPU_RM7000:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236#ifdef CONFIG_RM7000_CPU_SCACHE
1237 rm7k_sc_init();
1238#endif
1239 return;
1240
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001241#if defined(CONFIG_CPU_LOONGSON2)
1242 case CPU_LOONGSON2:
1243 loongson2_sc_init();
1244 return;
1245#endif
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001246 case CPU_XLP:
1247 /* don't need to worry about L2, fully coherent */
1248 return;
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001249
Linus Torvalds1da177e2005-04-16 15:20:36 -07001250 default:
Deng-Cheng Zhuadb37892013-04-01 18:14:28 +00001251 if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M32R2 |
1252 MIPS_CPU_ISA_M64R1 | MIPS_CPU_ISA_M64R2)) {
Chris Dearman9318c512006-06-20 17:15:20 +01001253#ifdef CONFIG_MIPS_CPU_SCACHE
1254 if (mips_sc_init ()) {
1255 scache_size = c->scache.ways * c->scache.sets * c->scache.linesz;
1256 printk("MIPS secondary cache %ldkB, %s, linesize %d bytes.\n",
1257 scache_size >> 10,
1258 way_string[c->scache.ways], c->scache.linesz);
1259 }
1260#else
1261 if (!(c->scache.flags & MIPS_CACHE_NOT_PRESENT))
1262 panic("Dunno how to handle MIPS32 / MIPS64 second level cache");
1263#endif
1264 return;
1265 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001266 sc_present = 0;
1267 }
1268
1269 if (!sc_present)
1270 return;
1271
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272 /* compute a couple of other cache variables */
1273 c->scache.waysize = scache_size / c->scache.ways;
1274
1275 c->scache.sets = scache_size / (c->scache.linesz * c->scache.ways);
1276
1277 printk("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
1278 scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);
1279
Ralf Baechlefc5d2d22006-07-06 13:04:01 +01001280 c->options |= MIPS_CPU_INCLUSIVE_CACHES;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001281}
1282
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001283void au1x00_fixup_config_od(void)
1284{
1285 /*
1286 * c0_config.od (bit 19) was write only (and read as 0)
1287 * on the early revisions of Alchemy SOCs. It disables the bus
1288 * transaction overlapping and needs to be set to fix various errata.
1289 */
1290 switch (read_c0_prid()) {
1291 case 0x00030100: /* Au1000 DA */
1292 case 0x00030201: /* Au1000 HA */
1293 case 0x00030202: /* Au1000 HB */
1294 case 0x01030200: /* Au1500 AB */
1295 /*
1296 * Au1100 errata actually keeps silence about this bit, so we set it
1297 * just in case for those revisions that require it to be set according
Manuel Lauss270717a2009-03-25 17:49:28 +01001298 * to the (now gone) cpu table.
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001299 */
1300 case 0x02030200: /* Au1100 AB */
1301 case 0x02030201: /* Au1100 BA */
1302 case 0x02030202: /* Au1100 BC */
1303 set_c0_config(1 << 19);
1304 break;
1305 }
1306}
1307
Ralf Baechle89052bd2008-06-12 17:26:02 +01001308/* CP0 hazard avoidance. */
1309#define NXP_BARRIER() \
1310 __asm__ __volatile__( \
1311 ".set noreorder\n\t" \
1312 "nop; nop; nop; nop; nop; nop;\n\t" \
1313 ".set reorder\n\t")
1314
1315static void nxp_pr4450_fixup_config(void)
1316{
1317 unsigned long config0;
1318
1319 config0 = read_c0_config();
1320
1321 /* clear all three cache coherency fields */
1322 config0 &= ~(0x7 | (7 << 25) | (7 << 28));
1323 config0 |= (((_page_cachable_default >> _CACHE_SHIFT) << 0) |
1324 ((_page_cachable_default >> _CACHE_SHIFT) << 25) |
1325 ((_page_cachable_default >> _CACHE_SHIFT) << 28));
1326 write_c0_config(config0);
1327 NXP_BARRIER();
1328}
1329
Chris Dearman35133692007-09-19 00:58:24 +01001330static int __cpuinitdata cca = -1;
1331
1332static int __init cca_setup(char *str)
1333{
1334 get_option(&str, &cca);
1335
Shane McDonaldb5b64f22012-06-14 02:26:40 +00001336 return 0;
Chris Dearman35133692007-09-19 00:58:24 +01001337}
1338
Shane McDonaldb5b64f22012-06-14 02:26:40 +00001339early_param("cca", cca_setup);
Chris Dearman35133692007-09-19 00:58:24 +01001340
Ralf Baechle234fcd12008-03-08 09:56:28 +00001341static void __cpuinit coherency_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342{
Chris Dearman35133692007-09-19 00:58:24 +01001343 if (cca < 0 || cca > 7)
1344 cca = read_c0_config() & CONF_CM_CMASK;
1345 _page_cachable_default = cca << _CACHE_SHIFT;
1346
1347 pr_debug("Using cache attribute %d\n", cca);
1348 change_c0_config(CONF_CM_CMASK, cca);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349
1350 /*
1351 * c0_status.cu=0 specifies that updates by the sc instruction use
1352 * the coherency mode specified by the TLB; 1 means cachable
1353 * coherent update on write will be used. Not all processors have
1354 * this bit and; some wire it to zero, others like Toshiba had the
1355 * silly idea of putting something else there ...
1356 */
Ralf Baechle10cc3522007-10-11 23:46:15 +01001357 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001358 case CPU_R4000PC:
1359 case CPU_R4000SC:
1360 case CPU_R4000MC:
1361 case CPU_R4400PC:
1362 case CPU_R4400SC:
1363 case CPU_R4400MC:
1364 clear_c0_config(CONF_CU);
1365 break;
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001366 /*
Ralf Baechledf586d52006-08-01 23:42:30 +01001367 * We need to catch the early Alchemy SOCs with
Manuel Lauss270717a2009-03-25 17:49:28 +01001368 * the write-only co_config.od bit and set it back to one on:
1369 * Au1000 rev DA, HA, HB; Au1100 AB, BA, BC, Au1500 AB
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001370 */
Manuel Lauss270717a2009-03-25 17:49:28 +01001371 case CPU_ALCHEMY:
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001372 au1x00_fixup_config_od();
1373 break;
Ralf Baechle89052bd2008-06-12 17:26:02 +01001374
1375 case PRID_IMP_PR4450:
1376 nxp_pr4450_fixup_config();
1377 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001378 }
1379}
1380
David Daney9cd96692012-05-15 00:04:49 -07001381static void __cpuinit r4k_cache_error_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001382{
Ralf Baechle641e97f2007-10-11 23:46:05 +01001383 extern char __weak except_vec2_generic;
1384 extern char __weak except_vec2_sb1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001385 struct cpuinfo_mips *c = &current_cpu_data;
1386
Ralf Baechle641e97f2007-10-11 23:46:05 +01001387 switch (c->cputype) {
1388 case CPU_SB1:
1389 case CPU_SB1A:
1390 set_uncached_handler(0x100, &except_vec2_sb1, 0x80);
1391 break;
1392
1393 default:
1394 set_uncached_handler(0x100, &except_vec2_generic, 0x80);
1395 break;
1396 }
David Daney9cd96692012-05-15 00:04:49 -07001397}
1398
1399void __cpuinit r4k_cache_init(void)
1400{
1401 extern void build_clear_page(void);
1402 extern void build_copy_page(void);
1403 struct cpuinfo_mips *c = &current_cpu_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001404
1405 probe_pcache();
1406 setup_scache();
1407
Linus Torvalds1da177e2005-04-16 15:20:36 -07001408 r4k_blast_dcache_page_setup();
1409 r4k_blast_dcache_page_indexed_setup();
1410 r4k_blast_dcache_setup();
1411 r4k_blast_icache_page_setup();
1412 r4k_blast_icache_page_indexed_setup();
1413 r4k_blast_icache_setup();
1414 r4k_blast_scache_page_setup();
1415 r4k_blast_scache_page_indexed_setup();
1416 r4k_blast_scache_setup();
1417
1418 /*
1419 * Some MIPS32 and MIPS64 processors have physically indexed caches.
1420 * This code supports virtually indexed processors and will be
1421 * unnecessarily inefficient on physically indexed processors.
1422 */
Chris Dearman73f40352006-06-20 18:06:52 +01001423 if (c->dcache.linesz)
1424 shm_align_mask = max_t( unsigned long,
1425 c->dcache.sets * c->dcache.linesz - 1,
1426 PAGE_SIZE - 1);
1427 else
1428 shm_align_mask = PAGE_SIZE-1;
Ralf Baechle9c5a3d72008-04-05 15:13:23 +01001429
1430 __flush_cache_vmap = r4k__flush_cache_vmap;
1431 __flush_cache_vunmap = r4k__flush_cache_vunmap;
1432
Ralf Baechledb813fe2007-09-27 18:26:43 +01001433 flush_cache_all = cache_noop;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001434 __flush_cache_all = r4k___flush_cache_all;
1435 flush_cache_mm = r4k_flush_cache_mm;
1436 flush_cache_page = r4k_flush_cache_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001437 flush_cache_range = r4k_flush_cache_range;
1438
Ralf Baechled9cdc902011-06-17 16:20:28 +01001439 __flush_kernel_vmap_range = r4k_flush_kernel_vmap_range;
1440
Linus Torvalds1da177e2005-04-16 15:20:36 -07001441 flush_cache_sigtramp = r4k_flush_cache_sigtramp;
1442 flush_icache_all = r4k_flush_icache_all;
Ralf Baechle7e3bfc72006-04-05 20:42:04 +01001443 local_flush_data_cache_page = local_r4k_flush_data_cache_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444 flush_data_cache_page = r4k_flush_data_cache_page;
1445 flush_icache_range = r4k_flush_icache_range;
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001446 local_flush_icache_range = local_r4k_flush_icache_range;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001447
Ralf Baechle39b8d522008-04-28 17:14:26 +01001448#if defined(CONFIG_DMA_NONCOHERENT)
1449 if (coherentio) {
1450 _dma_cache_wback_inv = (void *)cache_noop;
1451 _dma_cache_wback = (void *)cache_noop;
1452 _dma_cache_inv = (void *)cache_noop;
1453 } else {
1454 _dma_cache_wback_inv = r4k_dma_cache_wback_inv;
1455 _dma_cache_wback = r4k_dma_cache_wback_inv;
1456 _dma_cache_inv = r4k_dma_cache_inv;
1457 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001458#endif
1459
Linus Torvalds1da177e2005-04-16 15:20:36 -07001460 build_clear_page();
1461 build_copy_page();
Steven J. Hillb6d92b42013-03-25 13:47:29 -05001462
1463 /*
1464 * We want to run CMP kernels on core with and without coherent
1465 * caches. Therefore, do not use CONFIG_MIPS_CMP to decide whether
1466 * or not to flush caches.
1467 */
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001468 local_r4k___flush_cache_all(NULL);
Steven J. Hillb6d92b42013-03-25 13:47:29 -05001469
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001470 coherency_setup();
David Daney9cd96692012-05-15 00:04:49 -07001471 board_cache_error_setup = r4k_cache_error_setup;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001472}