| Rajendra Nayak | 972c542 | 2009-12-08 18:46:28 -0700 | [diff] [blame] | 1 | /* | 
 | 2 |  * OMAP4 clock function prototypes and macros | 
 | 3 |  * | 
 | 4 |  * Copyright (C) 2009 Texas Instruments, Inc. | 
| Paul Walmsley | 93340a2 | 2010-02-22 22:09:12 -0700 | [diff] [blame] | 5 |  * Copyright (C) 2010 Nokia Corporation | 
| Rajendra Nayak | 972c542 | 2009-12-08 18:46:28 -0700 | [diff] [blame] | 6 |  */ | 
 | 7 |  | 
| Paul Walmsley | 657ebfa | 2010-02-22 22:09:20 -0700 | [diff] [blame] | 8 | #ifndef __ARCH_ARM_MACH_OMAP2_CLOCK44XX_H | 
 | 9 | #define __ARCH_ARM_MACH_OMAP2_CLOCK44XX_H | 
| Rajendra Nayak | 972c542 | 2009-12-08 18:46:28 -0700 | [diff] [blame] | 10 |  | 
| Mike Turquette | a1900f2 | 2011-10-07 00:52:58 -0600 | [diff] [blame] | 11 | /* | 
 | 12 |  * OMAP4430_REGM4XEN_MULT: If the CM_CLKMODE_DPLL_ABE.DPLL_REGM4XEN bit is | 
 | 13 |  *    set, then the DPLL's lock frequency is multiplied by 4 (OMAP4430 TRM | 
 | 14 |  *    vV Section 3.6.3.3.1 "DPLLs Output Clocks Parameters") | 
 | 15 |  */ | 
 | 16 | #define OMAP4430_REGM4XEN_MULT	4 | 
 | 17 |  | 
| Paul Walmsley | e80a972 | 2010-01-26 20:13:12 -0700 | [diff] [blame] | 18 | int omap4xxx_clk_init(void); | 
 | 19 |  | 
| Rajendra Nayak | 972c542 | 2009-12-08 18:46:28 -0700 | [diff] [blame] | 20 | #endif |