| Vimal Singh | 2f70a1e | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 1 | /* | 
 | 2 |  * gpmc-nand.c | 
 | 3 |  * | 
 | 4 |  * Copyright (C) 2009 Texas Instruments | 
 | 5 |  * Vimal Singh <vimalsingh@ti.com> | 
 | 6 |  * | 
 | 7 |  * This program is free software; you can redistribute it and/or modify | 
 | 8 |  * it under the terms of the GNU General Public License version 2 as | 
 | 9 |  * published by the Free Software Foundation. | 
 | 10 |  */ | 
 | 11 |  | 
 | 12 | #include <linux/kernel.h> | 
 | 13 | #include <linux/platform_device.h> | 
 | 14 | #include <linux/io.h> | 
| Sukumar Ghorai | d5ce2b6 | 2011-01-28 15:42:03 +0530 | [diff] [blame] | 15 | #include <linux/mtd/nand.h> | 
| Arnd Bergmann | 2203747 | 2012-08-24 15:21:06 +0200 | [diff] [blame] | 16 | #include <linux/platform_data/mtd-nand-omap2.h> | 
| Vimal Singh | 2f70a1e | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 17 |  | 
 | 18 | #include <asm/mach/flash.h> | 
 | 19 |  | 
| Afzal Mohammed | 3ef5d00 | 2012-10-05 10:37:27 +0530 | [diff] [blame] | 20 | #include "gpmc.h" | 
| Tony Lindgren | dbc0416 | 2012-08-31 10:59:07 -0700 | [diff] [blame] | 21 | #include "soc.h" | 
| Afzal Mohammed | bc3668e | 2012-09-29 12:26:13 +0530 | [diff] [blame] | 22 | #include "gpmc-nand.h" | 
 | 23 |  | 
 | 24 | /* minimum size for IO mapping */ | 
 | 25 | #define	NAND_IO_SIZE	4 | 
| Tony Lindgren | dbc0416 | 2012-08-31 10:59:07 -0700 | [diff] [blame] | 26 |  | 
| Afzal Mohammed | 2ee30f0 | 2012-08-30 12:53:24 -0700 | [diff] [blame] | 27 | static struct resource gpmc_nand_resource[] = { | 
 | 28 | 	{ | 
 | 29 | 		.flags		= IORESOURCE_MEM, | 
 | 30 | 	}, | 
 | 31 | 	{ | 
 | 32 | 		.flags		= IORESOURCE_IRQ, | 
 | 33 | 	}, | 
 | 34 | 	{ | 
 | 35 | 		.flags		= IORESOURCE_IRQ, | 
 | 36 | 	}, | 
| Vimal Singh | 2f70a1e | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 37 | }; | 
 | 38 |  | 
 | 39 | static struct platform_device gpmc_nand_device = { | 
 | 40 | 	.name		= "omap2-nand", | 
 | 41 | 	.id		= 0, | 
| Afzal Mohammed | 2ee30f0 | 2012-08-30 12:53:24 -0700 | [diff] [blame] | 42 | 	.num_resources	= ARRAY_SIZE(gpmc_nand_resource), | 
 | 43 | 	.resource	= gpmc_nand_resource, | 
| Vimal Singh | 2f70a1e | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 44 | }; | 
 | 45 |  | 
| Afzal Mohammed | bc3668e | 2012-09-29 12:26:13 +0530 | [diff] [blame] | 46 | static int omap2_nand_gpmc_retime( | 
 | 47 | 				struct omap_nand_platform_data *gpmc_nand_data, | 
 | 48 | 				struct gpmc_timings *gpmc_t) | 
| Vimal Singh | 2f70a1e | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 49 | { | 
 | 50 | 	struct gpmc_timings t; | 
 | 51 | 	int err; | 
 | 52 |  | 
| Vimal Singh | 2f70a1e | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 53 | 	memset(&t, 0, sizeof(t)); | 
| Afzal Mohammed | bc3668e | 2012-09-29 12:26:13 +0530 | [diff] [blame] | 54 | 	t.sync_clk = gpmc_t->sync_clk; | 
| Afzal Mohammed | a1bfdc6 | 2012-09-18 14:43:37 +0530 | [diff] [blame] | 55 | 	t.cs_on = gpmc_t->cs_on; | 
 | 56 | 	t.adv_on = gpmc_t->adv_on; | 
| Vimal Singh | 2f70a1e | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 57 |  | 
 | 58 | 	/* Read */ | 
| Afzal Mohammed | a1bfdc6 | 2012-09-18 14:43:37 +0530 | [diff] [blame] | 59 | 	t.adv_rd_off = gpmc_t->adv_rd_off; | 
| Vimal Singh | 2f70a1e | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 60 | 	t.oe_on  = t.adv_on; | 
| Afzal Mohammed | a1bfdc6 | 2012-09-18 14:43:37 +0530 | [diff] [blame] | 61 | 	t.access = gpmc_t->access; | 
 | 62 | 	t.oe_off = gpmc_t->oe_off; | 
 | 63 | 	t.cs_rd_off = gpmc_t->cs_rd_off; | 
 | 64 | 	t.rd_cycle = gpmc_t->rd_cycle; | 
| Vimal Singh | 2f70a1e | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 65 |  | 
 | 66 | 	/* Write */ | 
| Afzal Mohammed | a1bfdc6 | 2012-09-18 14:43:37 +0530 | [diff] [blame] | 67 | 	t.adv_wr_off = gpmc_t->adv_wr_off; | 
| Vimal Singh | 2f70a1e | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 68 | 	t.we_on  = t.oe_on; | 
 | 69 | 	if (cpu_is_omap34xx()) { | 
| Afzal Mohammed | a1bfdc6 | 2012-09-18 14:43:37 +0530 | [diff] [blame] | 70 | 		t.wr_data_mux_bus = gpmc_t->wr_data_mux_bus; | 
 | 71 | 		t.wr_access = gpmc_t->wr_access; | 
| Vimal Singh | 2f70a1e | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 72 | 	} | 
| Afzal Mohammed | a1bfdc6 | 2012-09-18 14:43:37 +0530 | [diff] [blame] | 73 | 	t.we_off = gpmc_t->we_off; | 
 | 74 | 	t.cs_wr_off = gpmc_t->cs_wr_off; | 
 | 75 | 	t.wr_cycle = gpmc_t->wr_cycle; | 
| Vimal Singh | 2f70a1e | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 76 |  | 
 | 77 | 	/* Configure GPMC */ | 
| Sukumar Ghorai | d5ce2b6 | 2011-01-28 15:42:03 +0530 | [diff] [blame] | 78 | 	if (gpmc_nand_data->devsize == NAND_BUSWIDTH_16) | 
 | 79 | 		gpmc_cs_configure(gpmc_nand_data->cs, GPMC_CONFIG_DEV_SIZE, 1); | 
 | 80 | 	else | 
 | 81 | 		gpmc_cs_configure(gpmc_nand_data->cs, GPMC_CONFIG_DEV_SIZE, 0); | 
| Sukumar Ghorai | 2c01946c | 2010-07-09 09:14:45 +0000 | [diff] [blame] | 82 | 	gpmc_cs_configure(gpmc_nand_data->cs, | 
 | 83 | 			GPMC_CONFIG_DEV_TYPE, GPMC_DEVICETYPE_NAND); | 
| Afzal Mohammed | 2ee30f0 | 2012-08-30 12:53:24 -0700 | [diff] [blame] | 84 | 	gpmc_cs_configure(gpmc_nand_data->cs, GPMC_CONFIG_WP, 0); | 
| Vimal Singh | 2f70a1e | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 85 | 	err = gpmc_cs_set_timings(gpmc_nand_data->cs, &t); | 
 | 86 | 	if (err) | 
 | 87 | 		return err; | 
 | 88 |  | 
 | 89 | 	return 0; | 
 | 90 | } | 
 | 91 |  | 
| Daniel Mack | 504f3c6 | 2012-12-14 11:36:42 +0100 | [diff] [blame] | 92 | static bool gpmc_hwecc_bch_capable(enum omap_ecc ecc_opt) | 
| Afzal Mohammed | 3852ccd | 2012-10-01 02:47:28 +0530 | [diff] [blame] | 93 | { | 
 | 94 | 	/* support only OMAP3 class */ | 
| Daniel Mack | f50a038 | 2012-12-14 11:36:43 +0100 | [diff] [blame] | 95 | 	if (!cpu_is_omap34xx() && !soc_is_am33xx()) { | 
| Afzal Mohammed | 3852ccd | 2012-10-01 02:47:28 +0530 | [diff] [blame] | 96 | 		pr_err("BCH ecc is not supported on this CPU\n"); | 
 | 97 | 		return 0; | 
 | 98 | 	} | 
 | 99 |  | 
 | 100 | 	/* | 
| Daniel Mack | f50a038 | 2012-12-14 11:36:43 +0100 | [diff] [blame] | 101 | 	 * For now, assume 4-bit mode is only supported on OMAP3630 ES1.x, x>=1 | 
 | 102 | 	 * and AM33xx derivates. Other chips may be added if confirmed to work. | 
| Afzal Mohammed | 3852ccd | 2012-10-01 02:47:28 +0530 | [diff] [blame] | 103 | 	 */ | 
 | 104 | 	if ((ecc_opt == OMAP_ECC_BCH4_CODE_HW) && | 
| Daniel Mack | f50a038 | 2012-12-14 11:36:43 +0100 | [diff] [blame] | 105 | 	    (!cpu_is_omap3630() || (GET_OMAP_REVISION() == 0)) && | 
 | 106 | 	    (!soc_is_am33xx())) { | 
| Afzal Mohammed | 3852ccd | 2012-10-01 02:47:28 +0530 | [diff] [blame] | 107 | 		pr_err("BCH 4-bit mode is not supported on this CPU\n"); | 
 | 108 | 		return 0; | 
 | 109 | 	} | 
 | 110 |  | 
 | 111 | 	return 1; | 
 | 112 | } | 
 | 113 |  | 
| Daniel Mack | 504f3c6 | 2012-12-14 11:36:42 +0100 | [diff] [blame] | 114 | int gpmc_nand_init(struct omap_nand_platform_data *gpmc_nand_data, | 
 | 115 | 		   struct gpmc_timings *gpmc_t) | 
| Vimal Singh | 2f70a1e | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 116 | { | 
| Vimal Singh | 2f70a1e | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 117 | 	int err	= 0; | 
 | 118 | 	struct device *dev = &gpmc_nand_device.dev; | 
 | 119 |  | 
| Vimal Singh | 2f70a1e | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 120 | 	gpmc_nand_device.dev.platform_data = gpmc_nand_data; | 
 | 121 |  | 
 | 122 | 	err = gpmc_cs_request(gpmc_nand_data->cs, NAND_IO_SIZE, | 
| Afzal Mohammed | 2ee30f0 | 2012-08-30 12:53:24 -0700 | [diff] [blame] | 123 | 				(unsigned long *)&gpmc_nand_resource[0].start); | 
| Vimal Singh | 2f70a1e | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 124 | 	if (err < 0) { | 
 | 125 | 		dev_err(dev, "Cannot request GPMC CS\n"); | 
 | 126 | 		return err; | 
 | 127 | 	} | 
 | 128 |  | 
| Afzal Mohammed | 2ee30f0 | 2012-08-30 12:53:24 -0700 | [diff] [blame] | 129 | 	gpmc_nand_resource[0].end = gpmc_nand_resource[0].start + | 
 | 130 | 							NAND_IO_SIZE - 1; | 
| Afzal Mohammed | 9222e3a | 2012-08-30 12:53:23 -0700 | [diff] [blame] | 131 |  | 
| Afzal Mohammed | 2ee30f0 | 2012-08-30 12:53:24 -0700 | [diff] [blame] | 132 | 	gpmc_nand_resource[1].start = | 
 | 133 | 				gpmc_get_client_irq(GPMC_IRQ_FIFOEVENTENABLE); | 
 | 134 | 	gpmc_nand_resource[2].start = | 
 | 135 | 				gpmc_get_client_irq(GPMC_IRQ_COUNT_EVENT); | 
| Afzal Mohammed | bc3668e | 2012-09-29 12:26:13 +0530 | [diff] [blame] | 136 |  | 
 | 137 | 	if (gpmc_t) { | 
 | 138 | 		err = omap2_nand_gpmc_retime(gpmc_nand_data, gpmc_t); | 
 | 139 | 		if (err < 0) { | 
 | 140 | 			dev_err(dev, "Unable to set gpmc timings: %d\n", err); | 
 | 141 | 			return err; | 
 | 142 | 		} | 
| Vimal Singh | 2f70a1e | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 143 | 	} | 
 | 144 |  | 
 | 145 | 	/* Enable RD PIN Monitoring Reg */ | 
 | 146 | 	if (gpmc_nand_data->dev_ready) { | 
| Sukumar Ghorai | 2c01946c | 2010-07-09 09:14:45 +0000 | [diff] [blame] | 147 | 		gpmc_cs_configure(gpmc_nand_data->cs, GPMC_CONFIG_RDY_BSY, 1); | 
| Vimal Singh | 2f70a1e | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 148 | 	} | 
 | 149 |  | 
| Afzal Mohammed | d126d01 | 2012-08-30 12:53:22 -0700 | [diff] [blame] | 150 | 	gpmc_update_nand_reg(&gpmc_nand_data->reg, gpmc_nand_data->cs); | 
 | 151 |  | 
| Afzal Mohammed | 3852ccd | 2012-10-01 02:47:28 +0530 | [diff] [blame] | 152 | 	if (!gpmc_hwecc_bch_capable(gpmc_nand_data->ecc_opt)) | 
 | 153 | 		return -EINVAL; | 
 | 154 |  | 
| Vimal Singh | 2f70a1e | 2010-02-15 10:03:33 -0800 | [diff] [blame] | 155 | 	err = platform_device_register(&gpmc_nand_device); | 
 | 156 | 	if (err < 0) { | 
 | 157 | 		dev_err(dev, "Unable to register NAND device\n"); | 
 | 158 | 		goto out_free_cs; | 
 | 159 | 	} | 
 | 160 |  | 
 | 161 | 	return 0; | 
 | 162 |  | 
 | 163 | out_free_cs: | 
 | 164 | 	gpmc_cs_free(gpmc_nand_data->cs); | 
 | 165 |  | 
 | 166 | 	return err; | 
 | 167 | } |