blob: a6ce7f1cf8ff11a1ad4e0aee40c7dd2024ea132a [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/******************************************************************************
Avi Kivity56e82312009-08-12 15:04:37 +03002 * emulate.c
Avi Kivity6aa8b732006-12-10 02:21:36 -08003 *
4 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
5 *
6 * Copyright (c) 2005 Keir Fraser
7 *
8 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
Rusty Russelldcc07662007-07-17 23:16:56 +10009 * privileged instructions:
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Copyright (C) 2006 Qumranet
Avi Kivity221d0592010-05-23 18:37:00 +030012 * Copyright 2010 Red Hat, Inc. and/or its affilates.
Avi Kivity6aa8b732006-12-10 02:21:36 -080013 *
14 * Avi Kivity <avi@qumranet.com>
15 * Yaniv Kamay <yaniv@qumranet.com>
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 *
20 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
21 */
22
23#ifndef __KERNEL__
24#include <stdio.h>
25#include <stdint.h>
26#include <public/xen.h>
Mike Dayd77c26f2007-10-08 09:02:08 -040027#define DPRINTF(_f, _a ...) printf(_f , ## _a)
Avi Kivity6aa8b732006-12-10 02:21:36 -080028#else
Avi Kivityedf88412007-12-16 11:02:48 +020029#include <linux/kvm_host.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030030#include "kvm_cache_regs.h"
Avi Kivity6aa8b732006-12-10 02:21:36 -080031#define DPRINTF(x...) do {} while (0)
32#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -080033#include <linux/module.h>
Avi Kivity56e82312009-08-12 15:04:37 +030034#include <asm/kvm_emulate.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080035
Avi Kivity3eeb3282010-01-21 15:31:48 +020036#include "x86.h"
Gleb Natapov38ba30b2010-03-18 15:20:17 +020037#include "tss.h"
Andre Przywarae99f0502009-06-17 15:50:33 +020038
Avi Kivity6aa8b732006-12-10 02:21:36 -080039/*
40 * Opcode effective-address decode tables.
41 * Note that we only emulate instructions that have at least one memory
42 * operand (excluding implicit stack references). We assume that stack
43 * references and instruction fetches will never occur in special memory
44 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
45 * not be handled.
46 */
47
48/* Operand sizes: 8-bit operands or specified/overridden size. */
49#define ByteOp (1<<0) /* 8-bit operands. */
50/* Destination operand type. */
51#define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
52#define DstReg (2<<1) /* Register operand. */
53#define DstMem (3<<1) /* Memory operand. */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020054#define DstAcc (4<<1) /* Destination Accumulator */
Gleb Natapova682e352010-03-18 15:20:21 +020055#define DstDI (5<<1) /* Destination is in ES:(E)DI */
Gleb Natapov6550e1f2010-03-21 13:08:21 +020056#define DstMem64 (6<<1) /* 64bit memory operand */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020057#define DstMask (7<<1)
Avi Kivity6aa8b732006-12-10 02:21:36 -080058/* Source operand type. */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020059#define SrcNone (0<<4) /* No source operand. */
60#define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
61#define SrcReg (1<<4) /* Register operand. */
62#define SrcMem (2<<4) /* Memory operand. */
63#define SrcMem16 (3<<4) /* Memory operand (16-bit). */
64#define SrcMem32 (4<<4) /* Memory operand (32-bit). */
65#define SrcImm (5<<4) /* Immediate operand. */
66#define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
Guillaume Thouveninbfcadf82008-12-04 14:27:38 +010067#define SrcOne (7<<4) /* Implied '1' */
Gleb Natapov341de7e2009-04-12 13:36:41 +030068#define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
Avi Kivityc9eaf20f2009-05-18 16:13:45 +030069#define SrcImmU (9<<4) /* Immediate operand, unsigned */
Gleb Natapova682e352010-03-18 15:20:21 +020070#define SrcSI (0xa<<4) /* Source is in the DS:RSI */
Gleb Natapov414e6272010-04-28 19:15:26 +030071#define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
72#define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
Wei Yongjun5d55f292010-07-07 17:43:35 +080073#define SrcAcc (0xd<<4) /* Source Accumulator */
Gleb Natapov341de7e2009-04-12 13:36:41 +030074#define SrcMask (0xf<<4)
Avi Kivity6aa8b732006-12-10 02:21:36 -080075/* Generic ModRM decode. */
Gleb Natapov341de7e2009-04-12 13:36:41 +030076#define ModRM (1<<8)
Avi Kivity6aa8b732006-12-10 02:21:36 -080077/* Destination is only written; never read. */
Gleb Natapov341de7e2009-04-12 13:36:41 +030078#define Mov (1<<9)
79#define BitOp (1<<10)
80#define MemAbs (1<<11) /* Memory operand is absolute displacement */
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +020081#define String (1<<12) /* String instruction (rep capable) */
82#define Stack (1<<13) /* Stack instruction (push/pop) */
Avi Kivitye09d0822008-01-18 12:38:59 +020083#define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
84#define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
85#define GroupMask 0xff /* Group number stored in bits 0:7 */
Mohammed Gamald8769fe2009-08-23 14:24:25 +030086/* Misc flags */
Gleb Natapovd380a5e2010-02-10 14:21:36 +020087#define Lock (1<<26) /* lock prefix is allowed for the instruction */
Gleb Natapove92805a2010-02-10 14:21:35 +020088#define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
Mohammed Gamald8769fe2009-08-23 14:24:25 +030089#define No64 (1<<28)
Guillaume Thouvenin0dc8d102008-12-04 14:26:42 +010090/* Source 2 operand type */
91#define Src2None (0<<29)
92#define Src2CL (1<<29)
93#define Src2ImmByte (2<<29)
94#define Src2One (3<<29)
95#define Src2Mask (7<<29)
Avi Kivity6aa8b732006-12-10 02:21:36 -080096
Avi Kivity83babbc2010-07-26 14:37:39 +030097#define X2(x) (x), (x)
98#define X3(x) X2(x), (x)
99#define X4(x) X2(x), X2(x)
100#define X5(x) X4(x), (x)
101#define X6(x) X4(x), X2(x)
102#define X7(x) X4(x), X3(x)
103#define X8(x) X4(x), X4(x)
104#define X16(x) X8(x), X8(x)
105
Avi Kivity43bb19c2008-01-18 12:46:50 +0200106enum {
Avi Kivity1d6ad202008-01-23 22:26:09 +0200107 Group1_80, Group1_81, Group1_82, Group1_83,
Avi Kivityd95058a2008-01-18 13:36:50 +0200108 Group1A, Group3_Byte, Group3, Group4, Group5, Group7,
Gleb Natapov60a29d42010-02-10 14:21:30 +0200109 Group8, Group9,
Avi Kivity43bb19c2008-01-18 12:46:50 +0200110};
111
Guillaume Thouvenin45ed60b2008-12-04 14:25:38 +0100112static u32 opcode_table[256] = {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800113 /* 0x00 - 0x07 */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200114 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800115 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Mohammed Gamal0934ac92009-08-23 14:24:24 +0300116 ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
Mohammed Gamald8769fe2009-08-23 14:24:25 +0300117 ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800118 /* 0x08 - 0x0F */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200119 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800120 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Mohammed Gamal94677e62009-08-28 16:41:44 +0200121 ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
122 ImplicitOps | Stack | No64, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800123 /* 0x10 - 0x17 */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200124 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800125 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Mohammed Gamal0934ac92009-08-23 14:24:24 +0300126 ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
Mohammed Gamald8769fe2009-08-23 14:24:25 +0300127 ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800128 /* 0x18 - 0x1F */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200129 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800130 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Mohammed Gamal0934ac92009-08-23 14:24:24 +0300131 ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
Mohammed Gamald8769fe2009-08-23 14:24:25 +0300132 ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800133 /* 0x20 - 0x27 */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200134 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800135 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Wei Yongjune97e8832010-07-06 16:51:09 +0800136 ByteOp | DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800137 /* 0x28 - 0x2F */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200138 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800139 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Mohammed Gamalabc19082010-05-12 01:39:21 +0300140 ByteOp | DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800141 /* 0x30 - 0x37 */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200142 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800143 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Mohammed Gamal222b7c52010-05-12 01:39:22 +0300144 ByteOp | DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800145 /* 0x38 - 0x3F */
146 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
147 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Guillaume Thouvenin8a9fee62008-09-12 13:51:15 +0200148 ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
149 0, 0,
Avi Kivity749358a2010-07-26 14:37:40 +0300150 /* 0x40 - 0x4F */
151 X16(DstReg),
Nitin A Kamble7f0aaee2007-06-19 11:16:04 +0300152 /* 0x50 - 0x57 */
Avi Kivity38491862010-07-26 14:37:41 +0300153 X8(SrcReg | Stack),
Nitin A Kamble7f0aaee2007-06-19 11:16:04 +0300154 /* 0x58 - 0x5F */
Avi Kivity38491862010-07-26 14:37:41 +0300155 X8(DstReg | Stack),
Nitin A Kamble7d316912007-08-28 17:58:52 -0700156 /* 0x60 - 0x67 */
Mohammed Gamalabcf14b2009-09-01 15:28:11 +0200157 ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
158 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
Nitin A Kamble7d316912007-08-28 17:58:52 -0700159 0, 0, 0, 0,
160 /* 0x68 - 0x6F */
Avi Kivity91ed7a02008-05-29 14:38:38 +0300161 SrcImm | Mov | Stack, 0, SrcImmByte | Mov | Stack, 0,
Gleb Natapov79729952010-03-18 15:20:24 +0200162 DstDI | ByteOp | Mov | String, DstDI | Mov | String, /* insb, insw/insd */
163 SrcSI | ByteOp | ImplicitOps | String, SrcSI | ImplicitOps | String, /* outsb, outsw/outsd */
Avi Kivityb3ab3402010-07-26 14:37:42 +0300164 /* 0x70 - 0x7F */
165 X16(SrcImmByte),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800166 /* 0x80 - 0x87 */
Avi Kivity1d6ad202008-01-23 22:26:09 +0200167 Group | Group1_80, Group | Group1_81,
168 Group | Group1_82, Group | Group1_83,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800169 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200170 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800171 /* 0x88 - 0x8F */
172 ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
173 ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
Wei Yongjunb16b2b72010-07-06 16:52:53 +0800174 DstMem | SrcNone | ModRM | Mov, ModRM | DstReg,
Wei Yongjuna5046e62010-07-06 16:49:05 +0800175 ImplicitOps | SrcMem16 | ModRM, Group | Group1A,
Mohammed Gamalb13354f2008-06-15 19:37:38 +0300176 /* 0x90 - 0x97 */
177 DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
178 /* 0x98 - 0x9F */
Gleb Natapov414e6272010-04-28 19:15:26 +0300179 0, 0, SrcImmFAddr | No64, 0,
Gleb Natapov06541692009-04-12 13:36:20 +0300180 ImplicitOps | Stack, ImplicitOps | Stack, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800181 /* 0xA0 - 0xA7 */
Wei Yongjun5d55f292010-07-07 17:43:35 +0800182 ByteOp | DstAcc | SrcMem | Mov | MemAbs, DstAcc | SrcMem | Mov | MemAbs,
183 ByteOp | DstMem | SrcAcc | Mov | MemAbs, DstMem | SrcAcc | Mov | MemAbs,
Gleb Natapova682e352010-03-18 15:20:21 +0200184 ByteOp | SrcSI | DstDI | Mov | String, SrcSI | DstDI | Mov | String,
185 ByteOp | SrcSI | DstDI | String, SrcSI | DstDI | String,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800186 /* 0xA8 - 0xAF */
Mohammed Gamaldfb507c2010-05-11 22:22:40 +0300187 DstAcc | SrcImmByte | ByteOp, DstAcc | SrcImm, ByteOp | DstDI | Mov | String, DstDI | Mov | String,
Gleb Natapova682e352010-03-18 15:20:21 +0200188 ByteOp | SrcSI | DstAcc | Mov | String, SrcSI | DstAcc | Mov | String,
189 ByteOp | DstDI | String, DstDI | String,
Mohammed Gamala5e2e822008-08-27 05:02:56 +0300190 /* 0xB0 - 0xB7 */
Avi Kivityb6e61532010-07-26 14:37:43 +0300191 X8(ByteOp | DstReg | SrcImm | Mov),
Mohammed Gamala5e2e822008-08-27 05:02:56 +0300192 /* 0xB8 - 0xBF */
Avi Kivityb6e61532010-07-26 14:37:43 +0300193 X8(DstReg | SrcImm | Mov),
Avi Kivity6aa8b732006-12-10 02:21:36 -0800194 /* 0xC0 - 0xC7 */
Nitin A Kambled9413cd2007-06-19 11:21:15 +0300195 ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
Avi Kivity6e3d5df2007-12-06 18:14:14 +0200196 0, ImplicitOps | Stack, 0, 0,
Nitin A Kambled9413cd2007-06-19 11:21:15 +0300197 ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800198 /* 0xC8 - 0xCF */
Gleb Natapove637b822009-04-12 13:36:52 +0300199 0, 0, 0, ImplicitOps | Stack,
Mohammed Gamald8769fe2009-08-23 14:24:25 +0300200 ImplicitOps, SrcImmByte, ImplicitOps | No64, ImplicitOps,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800201 /* 0xD0 - 0xD7 */
202 ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
203 ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
204 0, 0, 0, 0,
205 /* 0xD8 - 0xDF */
206 0, 0, 0, 0, 0, 0, 0, 0,
Nitin A Kamble098c9372007-08-19 11:00:36 +0300207 /* 0xE0 - 0xE7 */
Mohammed Gamala6a30342008-09-06 17:22:29 +0300208 0, 0, 0, 0,
Gleb Natapovcf8f70b2010-03-18 15:20:23 +0200209 ByteOp | SrcImmUByte | DstAcc, SrcImmUByte | DstAcc,
210 ByteOp | SrcImmUByte | DstAcc, SrcImmUByte | DstAcc,
Nitin A Kamble098c9372007-08-19 11:00:36 +0300211 /* 0xE8 - 0xEF */
Gleb Natapovd53c4772009-04-12 13:36:36 +0300212 SrcImm | Stack, SrcImm | ImplicitOps,
Gleb Natapov414e6272010-04-28 19:15:26 +0300213 SrcImmFAddr | No64, SrcImmByte | ImplicitOps,
Gleb Natapovcf8f70b2010-03-18 15:20:23 +0200214 SrcNone | ByteOp | DstAcc, SrcNone | DstAcc,
215 SrcNone | ByteOp | DstAcc, SrcNone | DstAcc,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800216 /* 0xF0 - 0xF7 */
217 0, 0, 0, 0,
Gleb Natapove92805a2010-02-10 14:21:35 +0200218 ImplicitOps | Priv, ImplicitOps, Group | Group3_Byte, Group | Group3,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800219 /* 0xF8 - 0xFF */
Nitin A Kambleb284be52007-10-16 18:23:27 -0700220 ImplicitOps, 0, ImplicitOps, ImplicitOps,
Mohammed Gamalfb4616f2008-09-01 04:52:24 +0300221 ImplicitOps, ImplicitOps, Group | Group4, Group | Group5,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800222};
223
Guillaume Thouvenin45ed60b2008-12-04 14:25:38 +0100224static u32 twobyte_table[256] = {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800225 /* 0x00 - 0x0F */
Gleb Natapove92805a2010-02-10 14:21:35 +0200226 0, Group | GroupDual | Group7, 0, 0,
227 0, ImplicitOps, ImplicitOps | Priv, 0,
228 ImplicitOps | Priv, ImplicitOps | Priv, 0, 0,
229 0, ImplicitOps | ModRM, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800230 /* 0x10 - 0x1F */
231 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
232 /* 0x20 - 0x2F */
Gleb Natapove92805a2010-02-10 14:21:35 +0200233 ModRM | ImplicitOps | Priv, ModRM | Priv,
234 ModRM | ImplicitOps | Priv, ModRM | Priv,
235 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800236 0, 0, 0, 0, 0, 0, 0, 0,
237 /* 0x30 - 0x3F */
Gleb Natapove92805a2010-02-10 14:21:35 +0200238 ImplicitOps | Priv, 0, ImplicitOps | Priv, 0,
239 ImplicitOps, ImplicitOps | Priv, 0, 0,
Andre Przywarae99f0502009-06-17 15:50:33 +0200240 0, 0, 0, 0, 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800241 /* 0x40 - 0x47 */
242 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
243 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
244 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
245 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
246 /* 0x48 - 0x4F */
247 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
248 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
249 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
250 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
251 /* 0x50 - 0x5F */
252 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
253 /* 0x60 - 0x6F */
254 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
255 /* 0x70 - 0x7F */
256 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
257 /* 0x80 - 0x8F */
Gleb Natapovb2833e32009-04-12 13:36:30 +0300258 SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
259 SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800260 /* 0x90 - 0x9F */
261 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
262 /* 0xA0 - 0xA7 */
Mohammed Gamal0934ac92009-08-23 14:24:24 +0300263 ImplicitOps | Stack, ImplicitOps | Stack,
264 0, DstMem | SrcReg | ModRM | BitOp,
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +0100265 DstMem | SrcReg | Src2ImmByte | ModRM,
266 DstMem | SrcReg | Src2CL | ModRM, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800267 /* 0xA8 - 0xAF */
Mohammed Gamal0934ac92009-08-23 14:24:24 +0300268 ImplicitOps | Stack, ImplicitOps | Stack,
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200269 0, DstMem | SrcReg | ModRM | BitOp | Lock,
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +0100270 DstMem | SrcReg | Src2ImmByte | ModRM,
271 DstMem | SrcReg | Src2CL | ModRM,
272 ModRM, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800273 /* 0xB0 - 0xB7 */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200274 ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
275 0, DstMem | SrcReg | ModRM | BitOp | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800276 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
277 DstReg | SrcMem16 | ModRM | Mov,
278 /* 0xB8 - 0xBF */
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200279 0, 0,
280 Group | Group8, DstMem | SrcReg | ModRM | BitOp | Lock,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800281 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
282 DstReg | SrcMem16 | ModRM | Mov,
283 /* 0xC0 - 0xCF */
Gleb Natapov60a29d42010-02-10 14:21:30 +0200284 0, 0, 0, DstMem | SrcReg | ModRM | Mov,
285 0, 0, 0, Group | GroupDual | Group9,
Sheng Yanga012e652007-10-15 14:24:20 +0800286 0, 0, 0, 0, 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800287 /* 0xD0 - 0xDF */
288 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
289 /* 0xE0 - 0xEF */
290 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
291 /* 0xF0 - 0xFF */
292 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
293};
294
Guillaume Thouvenin45ed60b2008-12-04 14:25:38 +0100295static u32 group_table[] = {
Avi Kivity1d6ad202008-01-23 22:26:09 +0200296 [Group1_80*8] =
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200297 ByteOp | DstMem | SrcImm | ModRM | Lock,
298 ByteOp | DstMem | SrcImm | ModRM | Lock,
299 ByteOp | DstMem | SrcImm | ModRM | Lock,
300 ByteOp | DstMem | SrcImm | ModRM | Lock,
301 ByteOp | DstMem | SrcImm | ModRM | Lock,
302 ByteOp | DstMem | SrcImm | ModRM | Lock,
303 ByteOp | DstMem | SrcImm | ModRM | Lock,
304 ByteOp | DstMem | SrcImm | ModRM,
Avi Kivity1d6ad202008-01-23 22:26:09 +0200305 [Group1_81*8] =
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200306 DstMem | SrcImm | ModRM | Lock,
307 DstMem | SrcImm | ModRM | Lock,
308 DstMem | SrcImm | ModRM | Lock,
309 DstMem | SrcImm | ModRM | Lock,
310 DstMem | SrcImm | ModRM | Lock,
311 DstMem | SrcImm | ModRM | Lock,
312 DstMem | SrcImm | ModRM | Lock,
313 DstMem | SrcImm | ModRM,
Avi Kivity1d6ad202008-01-23 22:26:09 +0200314 [Group1_82*8] =
Gleb Natapove424e192010-02-11 12:41:10 +0200315 ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
316 ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
317 ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
318 ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
319 ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
320 ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
321 ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
322 ByteOp | DstMem | SrcImm | ModRM | No64,
Avi Kivity1d6ad202008-01-23 22:26:09 +0200323 [Group1_83*8] =
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200324 DstMem | SrcImmByte | ModRM | Lock,
325 DstMem | SrcImmByte | ModRM | Lock,
326 DstMem | SrcImmByte | ModRM | Lock,
327 DstMem | SrcImmByte | ModRM | Lock,
328 DstMem | SrcImmByte | ModRM | Lock,
329 DstMem | SrcImmByte | ModRM | Lock,
330 DstMem | SrcImmByte | ModRM | Lock,
331 DstMem | SrcImmByte | ModRM,
Avi Kivity43bb19c2008-01-18 12:46:50 +0200332 [Group1A*8] =
333 DstMem | SrcNone | ModRM | Mov | Stack, 0, 0, 0, 0, 0, 0, 0,
Avi Kivity7d858a12008-01-18 12:58:04 +0200334 [Group3_Byte*8] =
Wei Yongjun7d5993d2010-06-17 17:33:55 +0800335 ByteOp | SrcImm | DstMem | ModRM, ByteOp | SrcImm | DstMem | ModRM,
Avi Kivity7d858a12008-01-18 12:58:04 +0200336 ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
337 0, 0, 0, 0,
338 [Group3*8] =
Wei Yongjun7d5993d2010-06-17 17:33:55 +0800339 DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
Avi Kivity6eb06cb2008-08-21 17:41:39 +0300340 DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
Avi Kivity7d858a12008-01-18 12:58:04 +0200341 0, 0, 0, 0,
Avi Kivityfd607542008-01-18 13:12:26 +0200342 [Group4*8] =
Gleb Natapovc0e06082010-07-13 16:40:23 +0300343 ByteOp | DstMem | SrcNone | ModRM | Lock, ByteOp | DstMem | SrcNone | ModRM | Lock,
Avi Kivityfd607542008-01-18 13:12:26 +0200344 0, 0, 0, 0, 0, 0,
345 [Group5*8] =
Gleb Natapovc0e06082010-07-13 16:40:23 +0300346 DstMem | SrcNone | ModRM | Lock, DstMem | SrcNone | ModRM | Lock,
Mohammed Gamald19292e2008-09-08 21:47:19 +0300347 SrcMem | ModRM | Stack, 0,
Gleb Natapov414e6272010-04-28 19:15:26 +0300348 SrcMem | ModRM | Stack, SrcMemFAddr | ModRM | ImplicitOps,
Gleb Natapovea798492010-02-25 16:36:43 +0200349 SrcMem | ModRM | Stack, 0,
Avi Kivityd95058a2008-01-18 13:36:50 +0200350 [Group7*8] =
Gleb Natapove92805a2010-02-10 14:21:35 +0200351 0, 0, ModRM | SrcMem | Priv, ModRM | SrcMem | Priv,
Avi Kivity16286d02008-04-14 14:40:50 +0300352 SrcNone | ModRM | DstMem | Mov, 0,
Gleb Natapove92805a2010-02-10 14:21:35 +0200353 SrcMem16 | ModRM | Mov | Priv, SrcMem | ModRM | ByteOp | Priv,
Gleb Natapov2db2c2e2010-02-10 14:21:29 +0200354 [Group8*8] =
355 0, 0, 0, 0,
Gleb Natapovd380a5e2010-02-10 14:21:36 +0200356 DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM | Lock,
357 DstMem | SrcImmByte | ModRM | Lock, DstMem | SrcImmByte | ModRM | Lock,
Gleb Natapov60a29d42010-02-10 14:21:30 +0200358 [Group9*8] =
Gleb Natapov6550e1f2010-03-21 13:08:21 +0200359 0, DstMem64 | ModRM | Lock, 0, 0, 0, 0, 0, 0,
Avi Kivitye09d0822008-01-18 12:38:59 +0200360};
361
Guillaume Thouvenin45ed60b2008-12-04 14:25:38 +0100362static u32 group2_table[] = {
Avi Kivityd95058a2008-01-18 13:36:50 +0200363 [Group7*8] =
Gleb Natapov835e6b82010-03-03 17:53:05 +0200364 SrcNone | ModRM | Priv, 0, 0, SrcNone | ModRM | Priv,
Avi Kivity16286d02008-04-14 14:40:50 +0300365 SrcNone | ModRM | DstMem | Mov, 0,
Gleb Natapov835e6b82010-03-03 17:53:05 +0200366 SrcMem16 | ModRM | Mov | Priv, 0,
Gleb Natapov60a29d42010-02-10 14:21:30 +0200367 [Group9*8] =
368 0, 0, 0, 0, 0, 0, 0, 0,
Avi Kivitye09d0822008-01-18 12:38:59 +0200369};
370
Avi Kivity6aa8b732006-12-10 02:21:36 -0800371/* EFLAGS bit definitions. */
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200372#define EFLG_ID (1<<21)
373#define EFLG_VIP (1<<20)
374#define EFLG_VIF (1<<19)
375#define EFLG_AC (1<<18)
Andre Przywarab1d86142009-06-17 15:50:32 +0200376#define EFLG_VM (1<<17)
377#define EFLG_RF (1<<16)
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200378#define EFLG_IOPL (3<<12)
379#define EFLG_NT (1<<14)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800380#define EFLG_OF (1<<11)
381#define EFLG_DF (1<<10)
Andre Przywarab1d86142009-06-17 15:50:32 +0200382#define EFLG_IF (1<<9)
Gleb Natapovd4c6a152010-02-10 14:21:34 +0200383#define EFLG_TF (1<<8)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800384#define EFLG_SF (1<<7)
385#define EFLG_ZF (1<<6)
386#define EFLG_AF (1<<4)
387#define EFLG_PF (1<<2)
388#define EFLG_CF (1<<0)
389
390/*
391 * Instruction emulation:
392 * Most instructions are emulated directly via a fragment of inline assembly
393 * code. This allows us to save/restore EFLAGS and thus very easily pick up
394 * any modified flags.
395 */
396
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800397#if defined(CONFIG_X86_64)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800398#define _LO32 "k" /* force 32-bit operand */
399#define _STK "%%rsp" /* stack pointer */
400#elif defined(__i386__)
401#define _LO32 "" /* force 32-bit operand */
402#define _STK "%%esp" /* stack pointer */
403#endif
404
405/*
406 * These EFLAGS bits are restored from saved value during emulation, and
407 * any changes are written back to the saved value after emulation.
408 */
409#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
410
411/* Before executing instruction: restore necessary bits in EFLAGS. */
Avi Kivitye934c9c2007-12-06 16:15:02 +0200412#define _PRE_EFLAGS(_sav, _msk, _tmp) \
413 /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
414 "movl %"_sav",%"_LO32 _tmp"; " \
415 "push %"_tmp"; " \
416 "push %"_tmp"; " \
417 "movl %"_msk",%"_LO32 _tmp"; " \
418 "andl %"_LO32 _tmp",("_STK"); " \
419 "pushf; " \
420 "notl %"_LO32 _tmp"; " \
421 "andl %"_LO32 _tmp",("_STK"); " \
422 "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
423 "pop %"_tmp"; " \
424 "orl %"_LO32 _tmp",("_STK"); " \
425 "popf; " \
426 "pop %"_sav"; "
Avi Kivity6aa8b732006-12-10 02:21:36 -0800427
428/* After executing instruction: write-back necessary bits in EFLAGS. */
429#define _POST_EFLAGS(_sav, _msk, _tmp) \
430 /* _sav |= EFLAGS & _msk; */ \
431 "pushf; " \
432 "pop %"_tmp"; " \
433 "andl %"_msk",%"_LO32 _tmp"; " \
434 "orl %"_LO32 _tmp",%"_sav"; "
435
Avi Kivitydda96d82008-11-26 15:14:10 +0200436#ifdef CONFIG_X86_64
437#define ON64(x) x
438#else
439#define ON64(x)
440#endif
441
Avi Kivity6b7ad612008-11-26 15:30:45 +0200442#define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
443 do { \
444 __asm__ __volatile__ ( \
445 _PRE_EFLAGS("0", "4", "2") \
446 _op _suffix " %"_x"3,%1; " \
447 _POST_EFLAGS("0", "4", "2") \
448 : "=m" (_eflags), "=m" ((_dst).val), \
449 "=&r" (_tmp) \
450 : _y ((_src).val), "i" (EFLAGS_MASK)); \
Avi Kivityf3fd92f2008-11-29 20:38:12 +0200451 } while (0)
Avi Kivity6b7ad612008-11-26 15:30:45 +0200452
453
Avi Kivity6aa8b732006-12-10 02:21:36 -0800454/* Raw emulation: instruction has two explicit operands. */
455#define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200456 do { \
457 unsigned long _tmp; \
458 \
459 switch ((_dst).bytes) { \
460 case 2: \
461 ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
462 break; \
463 case 4: \
464 ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
465 break; \
466 case 8: \
467 ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
468 break; \
469 } \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800470 } while (0)
471
472#define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
473 do { \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200474 unsigned long _tmp; \
Mike Dayd77c26f2007-10-08 09:02:08 -0400475 switch ((_dst).bytes) { \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800476 case 1: \
Avi Kivity6b7ad612008-11-26 15:30:45 +0200477 ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800478 break; \
479 default: \
480 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
481 _wx, _wy, _lx, _ly, _qx, _qy); \
482 break; \
483 } \
484 } while (0)
485
486/* Source operand is byte-sized and may be restricted to just %cl. */
487#define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
488 __emulate_2op(_op, _src, _dst, _eflags, \
489 "b", "c", "b", "c", "b", "c", "b", "c")
490
491/* Source operand is byte, word, long or quad sized. */
492#define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
493 __emulate_2op(_op, _src, _dst, _eflags, \
494 "b", "q", "w", "r", _LO32, "r", "", "r")
495
496/* Source operand is word, long or quad sized. */
497#define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
498 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
499 "w", "r", _LO32, "r", "", "r")
500
Guillaume Thouvenind1752262008-12-04 14:29:00 +0100501/* Instruction has three operands and one operand is stored in ECX register */
502#define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
503 do { \
504 unsigned long _tmp; \
505 _type _clv = (_cl).val; \
506 _type _srcv = (_src).val; \
507 _type _dstv = (_dst).val; \
508 \
509 __asm__ __volatile__ ( \
510 _PRE_EFLAGS("0", "5", "2") \
511 _op _suffix " %4,%1 \n" \
512 _POST_EFLAGS("0", "5", "2") \
513 : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
514 : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
515 ); \
516 \
517 (_cl).val = (unsigned long) _clv; \
518 (_src).val = (unsigned long) _srcv; \
519 (_dst).val = (unsigned long) _dstv; \
520 } while (0)
521
522#define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
523 do { \
524 switch ((_dst).bytes) { \
525 case 2: \
526 __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
527 "w", unsigned short); \
528 break; \
529 case 4: \
530 __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
531 "l", unsigned int); \
532 break; \
533 case 8: \
534 ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
535 "q", unsigned long)); \
536 break; \
537 } \
538 } while (0)
539
Avi Kivitydda96d82008-11-26 15:14:10 +0200540#define __emulate_1op(_op, _dst, _eflags, _suffix) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800541 do { \
542 unsigned long _tmp; \
543 \
Avi Kivitydda96d82008-11-26 15:14:10 +0200544 __asm__ __volatile__ ( \
545 _PRE_EFLAGS("0", "3", "2") \
546 _op _suffix " %1; " \
547 _POST_EFLAGS("0", "3", "2") \
548 : "=m" (_eflags), "+m" ((_dst).val), \
549 "=&r" (_tmp) \
550 : "i" (EFLAGS_MASK)); \
551 } while (0)
552
553/* Instruction has only one explicit operand (no source operand). */
554#define emulate_1op(_op, _dst, _eflags) \
555 do { \
Mike Dayd77c26f2007-10-08 09:02:08 -0400556 switch ((_dst).bytes) { \
Avi Kivitydda96d82008-11-26 15:14:10 +0200557 case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
558 case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
559 case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
560 case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800561 } \
562 } while (0)
563
Avi Kivity6aa8b732006-12-10 02:21:36 -0800564/* Fetch next part of the instruction being emulated. */
565#define insn_fetch(_type, _size, _eip) \
566({ unsigned long _x; \
Avi Kivity62266862007-11-20 13:15:52 +0200567 rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
Gleb Natapovaf5b4f72010-03-15 16:38:30 +0200568 if (rc != X86EMUL_CONTINUE) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800569 goto done; \
570 (_eip) += (_size); \
571 (_type)_x; \
572})
573
Gleb Natapov414e6272010-04-28 19:15:26 +0300574#define insn_fetch_arr(_arr, _size, _eip) \
575({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
576 if (rc != X86EMUL_CONTINUE) \
577 goto done; \
578 (_eip) += (_size); \
579})
580
Harvey Harrisonddcb2882008-02-18 11:12:48 -0800581static inline unsigned long ad_mask(struct decode_cache *c)
582{
583 return (1UL << (c->ad_bytes << 3)) - 1;
584}
585
Avi Kivity6aa8b732006-12-10 02:21:36 -0800586/* Access/update address held in a register, based on addressing mode. */
Harvey Harrisone4706772008-02-19 07:40:38 -0800587static inline unsigned long
588address_mask(struct decode_cache *c, unsigned long reg)
589{
590 if (c->ad_bytes == sizeof(unsigned long))
591 return reg;
592 else
593 return reg & ad_mask(c);
594}
595
596static inline unsigned long
597register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
598{
599 return base + address_mask(c, reg);
600}
601
Harvey Harrison7a9572752008-02-19 07:40:41 -0800602static inline void
603register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
604{
605 if (c->ad_bytes == sizeof(unsigned long))
606 *reg += inc;
607 else
608 *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
609}
Avi Kivity6aa8b732006-12-10 02:21:36 -0800610
Harvey Harrison7a9572752008-02-19 07:40:41 -0800611static inline void jmp_rel(struct decode_cache *c, int rel)
612{
613 register_address_increment(c, &c->eip, rel);
614}
Nitin A Kamble098c9372007-08-19 11:00:36 +0300615
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300616static void set_seg_override(struct decode_cache *c, int seg)
617{
618 c->has_seg_override = true;
619 c->seg_override = seg;
620}
621
Gleb Natapov79168fd2010-04-28 19:15:30 +0300622static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
623 struct x86_emulate_ops *ops, int seg)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300624{
625 if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
626 return 0;
627
Gleb Natapov79168fd2010-04-28 19:15:30 +0300628 return ops->get_cached_segment_base(seg, ctxt->vcpu);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300629}
630
631static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +0300632 struct x86_emulate_ops *ops,
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300633 struct decode_cache *c)
634{
635 if (!c->has_seg_override)
636 return 0;
637
Gleb Natapov79168fd2010-04-28 19:15:30 +0300638 return seg_base(ctxt, ops, c->seg_override);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300639}
640
Gleb Natapov79168fd2010-04-28 19:15:30 +0300641static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
642 struct x86_emulate_ops *ops)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300643{
Gleb Natapov79168fd2010-04-28 19:15:30 +0300644 return seg_base(ctxt, ops, VCPU_SREG_ES);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300645}
646
Gleb Natapov79168fd2010-04-28 19:15:30 +0300647static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
648 struct x86_emulate_ops *ops)
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300649{
Gleb Natapov79168fd2010-04-28 19:15:30 +0300650 return seg_base(ctxt, ops, VCPU_SREG_SS);
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300651}
652
Gleb Natapov54b84862010-04-28 19:15:44 +0300653static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
654 u32 error, bool valid)
655{
656 ctxt->exception = vec;
657 ctxt->error_code = error;
658 ctxt->error_code_valid = valid;
659 ctxt->restart = false;
660}
661
662static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
663{
664 emulate_exception(ctxt, GP_VECTOR, err, true);
665}
666
667static void emulate_pf(struct x86_emulate_ctxt *ctxt, unsigned long addr,
668 int err)
669{
670 ctxt->cr2 = addr;
671 emulate_exception(ctxt, PF_VECTOR, err, true);
672}
673
674static void emulate_ud(struct x86_emulate_ctxt *ctxt)
675{
676 emulate_exception(ctxt, UD_VECTOR, 0, false);
677}
678
679static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
680{
681 emulate_exception(ctxt, TS_VECTOR, err, true);
682}
683
Avi Kivity62266862007-11-20 13:15:52 +0200684static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
685 struct x86_emulate_ops *ops,
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300686 unsigned long eip, u8 *dest)
Avi Kivity62266862007-11-20 13:15:52 +0200687{
688 struct fetch_cache *fc = &ctxt->decode.fetch;
689 int rc;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300690 int size, cur_size;
Avi Kivity62266862007-11-20 13:15:52 +0200691
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300692 if (eip == fc->end) {
693 cur_size = fc->end - fc->start;
694 size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
695 rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
696 size, ctxt->vcpu, NULL);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900697 if (rc != X86EMUL_CONTINUE)
Avi Kivity62266862007-11-20 13:15:52 +0200698 return rc;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300699 fc->end += size;
Avi Kivity62266862007-11-20 13:15:52 +0200700 }
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300701 *dest = fc->data[eip - fc->start];
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900702 return X86EMUL_CONTINUE;
Avi Kivity62266862007-11-20 13:15:52 +0200703}
704
705static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
706 struct x86_emulate_ops *ops,
707 unsigned long eip, void *dest, unsigned size)
708{
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900709 int rc;
Avi Kivity62266862007-11-20 13:15:52 +0200710
Avi Kivityeb3c79e2009-11-24 15:20:15 +0200711 /* x86 instructions are limited to 15 bytes. */
Gleb Natapov063db062010-03-18 15:20:06 +0200712 if (eip + size - ctxt->eip > 15)
Avi Kivityeb3c79e2009-11-24 15:20:15 +0200713 return X86EMUL_UNHANDLEABLE;
Avi Kivity62266862007-11-20 13:15:52 +0200714 while (size--) {
715 rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900716 if (rc != X86EMUL_CONTINUE)
Avi Kivity62266862007-11-20 13:15:52 +0200717 return rc;
718 }
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900719 return X86EMUL_CONTINUE;
Avi Kivity62266862007-11-20 13:15:52 +0200720}
721
Rusty Russell1e3c5cb2007-07-17 23:16:11 +1000722/*
723 * Given the 'reg' portion of a ModRM byte, and a register block, return a
724 * pointer into the block that addresses the relevant register.
725 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
726 */
727static void *decode_register(u8 modrm_reg, unsigned long *regs,
728 int highbyte_regs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800729{
730 void *p;
731
732 p = &regs[modrm_reg];
733 if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
734 p = (unsigned char *)&regs[modrm_reg & 3] + 1;
735 return p;
736}
737
738static int read_descriptor(struct x86_emulate_ctxt *ctxt,
739 struct x86_emulate_ops *ops,
740 void *ptr,
741 u16 *size, unsigned long *address, int op_bytes)
742{
743 int rc;
744
745 if (op_bytes == 2)
746 op_bytes = 3;
747 *address = 0;
Laurent Viviercebff022007-07-30 13:35:24 +0300748 rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
Gleb Natapov1871c602010-02-10 14:21:32 +0200749 ctxt->vcpu, NULL);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +0900750 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800751 return rc;
Laurent Viviercebff022007-07-30 13:35:24 +0300752 rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
Gleb Natapov1871c602010-02-10 14:21:32 +0200753 ctxt->vcpu, NULL);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800754 return rc;
755}
756
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +0300757static int test_cc(unsigned int condition, unsigned int flags)
758{
759 int rc = 0;
760
761 switch ((condition & 15) >> 1) {
762 case 0: /* o */
763 rc |= (flags & EFLG_OF);
764 break;
765 case 1: /* b/c/nae */
766 rc |= (flags & EFLG_CF);
767 break;
768 case 2: /* z/e */
769 rc |= (flags & EFLG_ZF);
770 break;
771 case 3: /* be/na */
772 rc |= (flags & (EFLG_CF|EFLG_ZF));
773 break;
774 case 4: /* s */
775 rc |= (flags & EFLG_SF);
776 break;
777 case 5: /* p/pe */
778 rc |= (flags & EFLG_PF);
779 break;
780 case 7: /* le/ng */
781 rc |= (flags & EFLG_ZF);
782 /* fall through */
783 case 6: /* l/nge */
784 rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
785 break;
786 }
787
788 /* Odd condition identifiers (lsb == 1) have inverted sense. */
789 return (!!rc ^ (condition & 1));
790}
791
Avi Kivity3c118e22007-10-31 10:27:04 +0200792static void decode_register_operand(struct operand *op,
793 struct decode_cache *c,
Avi Kivity3c118e22007-10-31 10:27:04 +0200794 int inhibit_bytereg)
795{
Avi Kivity33615aa2007-10-31 11:15:56 +0200796 unsigned reg = c->modrm_reg;
Avi Kivity9f1ef3f2007-10-31 11:21:06 +0200797 int highbyte_regs = c->rex_prefix == 0;
Avi Kivity33615aa2007-10-31 11:15:56 +0200798
799 if (!(c->d & ModRM))
800 reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
Avi Kivity3c118e22007-10-31 10:27:04 +0200801 op->type = OP_REG;
802 if ((c->d & ByteOp) && !inhibit_bytereg) {
Avi Kivity33615aa2007-10-31 11:15:56 +0200803 op->ptr = decode_register(reg, c->regs, highbyte_regs);
Avi Kivity3c118e22007-10-31 10:27:04 +0200804 op->val = *(u8 *)op->ptr;
805 op->bytes = 1;
806 } else {
Avi Kivity33615aa2007-10-31 11:15:56 +0200807 op->ptr = decode_register(reg, c->regs, 0);
Avi Kivity3c118e22007-10-31 10:27:04 +0200808 op->bytes = c->op_bytes;
809 switch (op->bytes) {
810 case 2:
811 op->val = *(u16 *)op->ptr;
812 break;
813 case 4:
814 op->val = *(u32 *)op->ptr;
815 break;
816 case 8:
817 op->val = *(u64 *) op->ptr;
818 break;
819 }
820 }
821 op->orig_val = op->val;
822}
823
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200824static int decode_modrm(struct x86_emulate_ctxt *ctxt,
825 struct x86_emulate_ops *ops)
826{
827 struct decode_cache *c = &ctxt->decode;
828 u8 sib;
Avi Kivityf5b4edc2008-06-15 22:09:11 -0700829 int index_reg = 0, base_reg = 0, scale;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900830 int rc = X86EMUL_CONTINUE;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200831
832 if (c->rex_prefix) {
833 c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
834 index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
835 c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
836 }
837
838 c->modrm = insn_fetch(u8, 1, c->eip);
839 c->modrm_mod |= (c->modrm & 0xc0) >> 6;
840 c->modrm_reg |= (c->modrm & 0x38) >> 3;
841 c->modrm_rm |= (c->modrm & 0x07);
842 c->modrm_ea = 0;
843 c->use_modrm_ea = 1;
844
845 if (c->modrm_mod == 3) {
Avi Kivity107d6d22008-05-05 14:58:26 +0300846 c->modrm_ptr = decode_register(c->modrm_rm,
847 c->regs, c->d & ByteOp);
848 c->modrm_val = *(unsigned long *)c->modrm_ptr;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200849 return rc;
850 }
851
852 if (c->ad_bytes == 2) {
853 unsigned bx = c->regs[VCPU_REGS_RBX];
854 unsigned bp = c->regs[VCPU_REGS_RBP];
855 unsigned si = c->regs[VCPU_REGS_RSI];
856 unsigned di = c->regs[VCPU_REGS_RDI];
857
858 /* 16-bit ModR/M decode. */
859 switch (c->modrm_mod) {
860 case 0:
861 if (c->modrm_rm == 6)
862 c->modrm_ea += insn_fetch(u16, 2, c->eip);
863 break;
864 case 1:
865 c->modrm_ea += insn_fetch(s8, 1, c->eip);
866 break;
867 case 2:
868 c->modrm_ea += insn_fetch(u16, 2, c->eip);
869 break;
870 }
871 switch (c->modrm_rm) {
872 case 0:
873 c->modrm_ea += bx + si;
874 break;
875 case 1:
876 c->modrm_ea += bx + di;
877 break;
878 case 2:
879 c->modrm_ea += bp + si;
880 break;
881 case 3:
882 c->modrm_ea += bp + di;
883 break;
884 case 4:
885 c->modrm_ea += si;
886 break;
887 case 5:
888 c->modrm_ea += di;
889 break;
890 case 6:
891 if (c->modrm_mod != 0)
892 c->modrm_ea += bp;
893 break;
894 case 7:
895 c->modrm_ea += bx;
896 break;
897 }
898 if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
899 (c->modrm_rm == 6 && c->modrm_mod != 0))
Avi Kivity7a5b56d2008-06-22 16:22:51 +0300900 if (!c->has_seg_override)
901 set_seg_override(c, VCPU_SREG_SS);
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200902 c->modrm_ea = (u16)c->modrm_ea;
903 } else {
904 /* 32/64-bit ModR/M decode. */
Avi Kivity84411d82008-06-15 21:53:26 -0700905 if ((c->modrm_rm & 7) == 4) {
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200906 sib = insn_fetch(u8, 1, c->eip);
907 index_reg |= (sib >> 3) & 7;
908 base_reg |= sib & 7;
909 scale = sib >> 6;
910
Avi Kivitydc71d0f2008-06-15 21:23:17 -0700911 if ((base_reg & 7) == 5 && c->modrm_mod == 0)
912 c->modrm_ea += insn_fetch(s32, 4, c->eip);
913 else
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200914 c->modrm_ea += c->regs[base_reg];
Avi Kivitydc71d0f2008-06-15 21:23:17 -0700915 if (index_reg != 4)
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200916 c->modrm_ea += c->regs[index_reg] << scale;
Avi Kivity84411d82008-06-15 21:53:26 -0700917 } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
918 if (ctxt->mode == X86EMUL_MODE_PROT64)
Avi Kivityf5b4edc2008-06-15 22:09:11 -0700919 c->rip_relative = 1;
Avi Kivity84411d82008-06-15 21:53:26 -0700920 } else
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200921 c->modrm_ea += c->regs[c->modrm_rm];
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200922 switch (c->modrm_mod) {
923 case 0:
924 if (c->modrm_rm == 5)
925 c->modrm_ea += insn_fetch(s32, 4, c->eip);
926 break;
927 case 1:
928 c->modrm_ea += insn_fetch(s8, 1, c->eip);
929 break;
930 case 2:
931 c->modrm_ea += insn_fetch(s32, 4, c->eip);
932 break;
933 }
934 }
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200935done:
936 return rc;
937}
938
939static int decode_abs(struct x86_emulate_ctxt *ctxt,
940 struct x86_emulate_ops *ops)
941{
942 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900943 int rc = X86EMUL_CONTINUE;
Avi Kivity1c73ef6652007-11-01 06:31:28 +0200944
945 switch (c->ad_bytes) {
946 case 2:
947 c->modrm_ea = insn_fetch(u16, 2, c->eip);
948 break;
949 case 4:
950 c->modrm_ea = insn_fetch(u32, 4, c->eip);
951 break;
952 case 8:
953 c->modrm_ea = insn_fetch(u64, 8, c->eip);
954 break;
955 }
956done:
957 return rc;
958}
959
Avi Kivity6aa8b732006-12-10 02:21:36 -0800960int
Laurent Vivier8b4caf62007-09-18 11:27:19 +0200961x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800962{
Laurent Viviere4e03de2007-09-18 11:52:50 +0200963 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +0900964 int rc = X86EMUL_CONTINUE;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800965 int mode = ctxt->mode;
Avi Kivitye09d0822008-01-18 12:38:59 +0200966 int def_op_bytes, def_ad_bytes, group;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800967
Avi Kivity6aa8b732006-12-10 02:21:36 -0800968
Gleb Natapov5cd21912010-03-18 15:20:26 +0200969 /* we cannot decode insn before we complete previous rep insn */
970 WARN_ON(ctxt->restart);
971
Gleb Natapov063db062010-03-18 15:20:06 +0200972 c->eip = ctxt->eip;
Avi Kivity2fb53ad2010-04-11 13:05:15 +0300973 c->fetch.start = c->fetch.end = c->eip;
Gleb Natapov79168fd2010-04-28 19:15:30 +0300974 ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800975
976 switch (mode) {
977 case X86EMUL_MODE_REAL:
Gleb Natapova0044752010-02-10 14:21:31 +0200978 case X86EMUL_MODE_VM86:
Avi Kivity6aa8b732006-12-10 02:21:36 -0800979 case X86EMUL_MODE_PROT16:
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200980 def_op_bytes = def_ad_bytes = 2;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800981 break;
982 case X86EMUL_MODE_PROT32:
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200983 def_op_bytes = def_ad_bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800984 break;
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800985#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -0800986 case X86EMUL_MODE_PROT64:
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200987 def_op_bytes = 4;
988 def_ad_bytes = 8;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800989 break;
990#endif
991 default:
992 return -1;
993 }
994
Avi Kivityf21b8bf2007-11-22 14:16:12 +0200995 c->op_bytes = def_op_bytes;
996 c->ad_bytes = def_ad_bytes;
997
Avi Kivity6aa8b732006-12-10 02:21:36 -0800998 /* Legacy prefixes. */
Laurent Vivierb4c6abf2007-09-25 13:36:40 +0200999 for (;;) {
Laurent Viviere4e03de2007-09-18 11:52:50 +02001000 switch (c->b = insn_fetch(u8, 1, c->eip)) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001001 case 0x66: /* operand-size override */
Avi Kivityf21b8bf2007-11-22 14:16:12 +02001002 /* switch between 2/4 bytes */
1003 c->op_bytes = def_op_bytes ^ 6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001004 break;
1005 case 0x67: /* address-size override */
1006 if (mode == X86EMUL_MODE_PROT64)
Laurent Viviere4e03de2007-09-18 11:52:50 +02001007 /* switch between 4/8 bytes */
Avi Kivityf21b8bf2007-11-22 14:16:12 +02001008 c->ad_bytes = def_ad_bytes ^ 12;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001009 else
Laurent Viviere4e03de2007-09-18 11:52:50 +02001010 /* switch between 2/4 bytes */
Avi Kivityf21b8bf2007-11-22 14:16:12 +02001011 c->ad_bytes = def_ad_bytes ^ 6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001012 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001013 case 0x26: /* ES override */
Avi Kivity7a5b56d2008-06-22 16:22:51 +03001014 case 0x2e: /* CS override */
1015 case 0x36: /* SS override */
1016 case 0x3e: /* DS override */
1017 set_seg_override(c, (c->b >> 3) & 3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001018 break;
1019 case 0x64: /* FS override */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001020 case 0x65: /* GS override */
Avi Kivity7a5b56d2008-06-22 16:22:51 +03001021 set_seg_override(c, c->b & 7);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001022 break;
Laurent Vivierb4c6abf2007-09-25 13:36:40 +02001023 case 0x40 ... 0x4f: /* REX */
1024 if (mode != X86EMUL_MODE_PROT64)
1025 goto done_prefixes;
Avi Kivity33615aa2007-10-31 11:15:56 +02001026 c->rex_prefix = c->b;
Laurent Vivierb4c6abf2007-09-25 13:36:40 +02001027 continue;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001028 case 0xf0: /* LOCK */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001029 c->lock_prefix = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001030 break;
Laurent Vivierae6200b2007-09-20 11:17:24 +02001031 case 0xf2: /* REPNE/REPNZ */
Guillaume Thouvenin90e0a282007-11-22 11:32:09 +01001032 c->rep_prefix = REPNE_PREFIX;
1033 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001034 case 0xf3: /* REP/REPE/REPZ */
Guillaume Thouvenin90e0a282007-11-22 11:32:09 +01001035 c->rep_prefix = REPE_PREFIX;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001036 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001037 default:
1038 goto done_prefixes;
1039 }
Laurent Vivierb4c6abf2007-09-25 13:36:40 +02001040
1041 /* Any legacy prefix after a REX prefix nullifies its effect. */
1042
Avi Kivity33615aa2007-10-31 11:15:56 +02001043 c->rex_prefix = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001044 }
1045
1046done_prefixes:
1047
1048 /* REX prefix. */
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001049 if (c->rex_prefix)
Avi Kivity33615aa2007-10-31 11:15:56 +02001050 if (c->rex_prefix & 8)
Laurent Viviere4e03de2007-09-18 11:52:50 +02001051 c->op_bytes = 8; /* REX.W */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001052
1053 /* Opcode byte(s). */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001054 c->d = opcode_table[c->b];
1055 if (c->d == 0) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001056 /* Two-byte opcode? */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001057 if (c->b == 0x0f) {
1058 c->twobyte = 1;
1059 c->b = insn_fetch(u8, 1, c->eip);
1060 c->d = twobyte_table[c->b];
Avi Kivity6aa8b732006-12-10 02:21:36 -08001061 }
Avi Kivitye09d0822008-01-18 12:38:59 +02001062 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001063
Avi Kivitye09d0822008-01-18 12:38:59 +02001064 if (c->d & Group) {
1065 group = c->d & GroupMask;
1066 c->modrm = insn_fetch(u8, 1, c->eip);
1067 --c->eip;
1068
1069 group = (group << 3) + ((c->modrm >> 3) & 7);
1070 if ((c->d & GroupDual) && (c->modrm >> 6) == 3)
1071 c->d = group2_table[group];
1072 else
1073 c->d = group_table[group];
1074 }
1075
1076 /* Unrecognised? */
1077 if (c->d == 0) {
1078 DPRINTF("Cannot emulate %02x\n", c->b);
1079 return -1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001080 }
1081
Avi Kivity6e3d5df2007-12-06 18:14:14 +02001082 if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
1083 c->op_bytes = 8;
1084
Avi Kivity6aa8b732006-12-10 02:21:36 -08001085 /* ModRM and SIB bytes. */
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001086 if (c->d & ModRM)
1087 rc = decode_modrm(ctxt, ops);
1088 else if (c->d & MemAbs)
1089 rc = decode_abs(ctxt, ops);
Takuya Yoshikawa3e2815e2010-02-12 15:53:59 +09001090 if (rc != X86EMUL_CONTINUE)
Avi Kivity1c73ef6652007-11-01 06:31:28 +02001091 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001092
Avi Kivity7a5b56d2008-06-22 16:22:51 +03001093 if (!c->has_seg_override)
1094 set_seg_override(c, VCPU_SREG_DS);
Avi Kivityc7e75a32007-10-28 16:34:25 +02001095
Avi Kivity7a5b56d2008-06-22 16:22:51 +03001096 if (!(!c->twobyte && c->b == 0x8d))
Gleb Natapov79168fd2010-04-28 19:15:30 +03001097 c->modrm_ea += seg_override_base(ctxt, ops, c);
Avi Kivityc7e75a32007-10-28 16:34:25 +02001098
1099 if (c->ad_bytes != 8)
1100 c->modrm_ea = (u32)c->modrm_ea;
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001101
1102 if (c->rip_relative)
1103 c->modrm_ea += c->eip;
1104
Avi Kivity6aa8b732006-12-10 02:21:36 -08001105 /*
1106 * Decode and fetch the source operand: register, memory
1107 * or immediate.
1108 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001109 switch (c->d & SrcMask) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001110 case SrcNone:
1111 break;
1112 case SrcReg:
Avi Kivity9f1ef3f2007-10-31 11:21:06 +02001113 decode_register_operand(&c->src, c, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001114 break;
1115 case SrcMem16:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001116 c->src.bytes = 2;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001117 goto srcmem_common;
1118 case SrcMem32:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001119 c->src.bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001120 goto srcmem_common;
1121 case SrcMem:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001122 c->src.bytes = (c->d & ByteOp) ? 1 :
1123 c->op_bytes;
Rusty Russellb85b9ee92007-09-09 14:12:54 +03001124 /* Don't fetch the address for invlpg: it could be unmapped. */
Mike Dayd77c26f2007-10-08 09:02:08 -04001125 if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
Rusty Russellb85b9ee92007-09-09 14:12:54 +03001126 break;
Mike Dayd77c26f2007-10-08 09:02:08 -04001127 srcmem_common:
Aurelien Jarno4e624172007-10-17 19:30:41 +02001128 /*
1129 * For instructions with a ModR/M byte, switch to register
1130 * access if Mod = 3.
1131 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001132 if ((c->d & ModRM) && c->modrm_mod == 3) {
1133 c->src.type = OP_REG;
Avi Kivity66b85502008-04-14 23:27:07 +03001134 c->src.val = c->modrm_val;
Avi Kivity107d6d22008-05-05 14:58:26 +03001135 c->src.ptr = c->modrm_ptr;
Aurelien Jarno4e624172007-10-17 19:30:41 +02001136 break;
1137 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02001138 c->src.type = OP_MEM;
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001139 c->src.ptr = (unsigned long *)c->modrm_ea;
1140 c->src.val = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001141 break;
1142 case SrcImm:
Avi Kivityc9eaf20f2009-05-18 16:13:45 +03001143 case SrcImmU:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001144 c->src.type = OP_IMM;
1145 c->src.ptr = (unsigned long *)c->eip;
1146 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1147 if (c->src.bytes == 8)
1148 c->src.bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001149 /* NB. Immediates are sign-extended as necessary. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001150 switch (c->src.bytes) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001151 case 1:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001152 c->src.val = insn_fetch(s8, 1, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001153 break;
1154 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001155 c->src.val = insn_fetch(s16, 2, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001156 break;
1157 case 4:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001158 c->src.val = insn_fetch(s32, 4, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001159 break;
1160 }
Avi Kivityc9eaf20f2009-05-18 16:13:45 +03001161 if ((c->d & SrcMask) == SrcImmU) {
1162 switch (c->src.bytes) {
1163 case 1:
1164 c->src.val &= 0xff;
1165 break;
1166 case 2:
1167 c->src.val &= 0xffff;
1168 break;
1169 case 4:
1170 c->src.val &= 0xffffffff;
1171 break;
1172 }
1173 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001174 break;
1175 case SrcImmByte:
Gleb Natapov341de7e2009-04-12 13:36:41 +03001176 case SrcImmUByte:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001177 c->src.type = OP_IMM;
1178 c->src.ptr = (unsigned long *)c->eip;
1179 c->src.bytes = 1;
Gleb Natapov341de7e2009-04-12 13:36:41 +03001180 if ((c->d & SrcMask) == SrcImmByte)
1181 c->src.val = insn_fetch(s8, 1, c->eip);
1182 else
1183 c->src.val = insn_fetch(u8, 1, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001184 break;
Wei Yongjun5d55f292010-07-07 17:43:35 +08001185 case SrcAcc:
1186 c->src.type = OP_REG;
1187 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1188 c->src.ptr = &c->regs[VCPU_REGS_RAX];
1189 switch (c->src.bytes) {
1190 case 1:
1191 c->src.val = *(u8 *)c->src.ptr;
1192 break;
1193 case 2:
1194 c->src.val = *(u16 *)c->src.ptr;
1195 break;
1196 case 4:
1197 c->src.val = *(u32 *)c->src.ptr;
1198 break;
1199 case 8:
1200 c->src.val = *(u64 *)c->src.ptr;
1201 break;
1202 }
1203 break;
Guillaume Thouveninbfcadf82008-12-04 14:27:38 +01001204 case SrcOne:
1205 c->src.bytes = 1;
1206 c->src.val = 1;
1207 break;
Gleb Natapova682e352010-03-18 15:20:21 +02001208 case SrcSI:
1209 c->src.type = OP_MEM;
1210 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1211 c->src.ptr = (unsigned long *)
Gleb Natapov79168fd2010-04-28 19:15:30 +03001212 register_address(c, seg_override_base(ctxt, ops, c),
Gleb Natapova682e352010-03-18 15:20:21 +02001213 c->regs[VCPU_REGS_RSI]);
1214 c->src.val = 0;
1215 break;
Gleb Natapov414e6272010-04-28 19:15:26 +03001216 case SrcImmFAddr:
1217 c->src.type = OP_IMM;
1218 c->src.ptr = (unsigned long *)c->eip;
1219 c->src.bytes = c->op_bytes + 2;
1220 insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
1221 break;
1222 case SrcMemFAddr:
1223 c->src.type = OP_MEM;
1224 c->src.ptr = (unsigned long *)c->modrm_ea;
1225 c->src.bytes = c->op_bytes + 2;
1226 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001227 }
1228
Guillaume Thouvenin0dc8d102008-12-04 14:26:42 +01001229 /*
1230 * Decode and fetch the second source operand: register, memory
1231 * or immediate.
1232 */
1233 switch (c->d & Src2Mask) {
1234 case Src2None:
1235 break;
1236 case Src2CL:
1237 c->src2.bytes = 1;
1238 c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
1239 break;
1240 case Src2ImmByte:
1241 c->src2.type = OP_IMM;
1242 c->src2.ptr = (unsigned long *)c->eip;
1243 c->src2.bytes = 1;
1244 c->src2.val = insn_fetch(u8, 1, c->eip);
1245 break;
1246 case Src2One:
1247 c->src2.bytes = 1;
1248 c->src2.val = 1;
1249 break;
1250 }
1251
Avi Kivity038e51d2007-01-22 20:40:40 -08001252 /* Decode and fetch the destination operand: register or memory. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001253 switch (c->d & DstMask) {
Avi Kivity038e51d2007-01-22 20:40:40 -08001254 case ImplicitOps:
1255 /* Special instructions do their own operand decoding. */
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001256 return 0;
Avi Kivity038e51d2007-01-22 20:40:40 -08001257 case DstReg:
Avi Kivity9f1ef3f2007-10-31 11:21:06 +02001258 decode_register_operand(&c->dst, c,
Avi Kivity3c118e22007-10-31 10:27:04 +02001259 c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
Avi Kivity038e51d2007-01-22 20:40:40 -08001260 break;
1261 case DstMem:
Gleb Natapov6550e1f2010-03-21 13:08:21 +02001262 case DstMem64:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001263 if ((c->d & ModRM) && c->modrm_mod == 3) {
Guillaume Thouvenin89c69632008-05-27 10:22:20 +02001264 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001265 c->dst.type = OP_REG;
Avi Kivity66b85502008-04-14 23:27:07 +03001266 c->dst.val = c->dst.orig_val = c->modrm_val;
Avi Kivity107d6d22008-05-05 14:58:26 +03001267 c->dst.ptr = c->modrm_ptr;
Aurelien Jarno4e624172007-10-17 19:30:41 +02001268 break;
1269 }
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001270 c->dst.type = OP_MEM;
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001271 c->dst.ptr = (unsigned long *)c->modrm_ea;
Gleb Natapov6550e1f2010-03-21 13:08:21 +02001272 if ((c->d & DstMask) == DstMem64)
1273 c->dst.bytes = 8;
1274 else
1275 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001276 c->dst.val = 0;
1277 if (c->d & BitOp) {
1278 unsigned long mask = ~(c->dst.bytes * 8 - 1);
1279
1280 c->dst.ptr = (void *)c->dst.ptr +
1281 (c->src.val & mask) / 8;
1282 }
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001283 break;
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +02001284 case DstAcc:
1285 c->dst.type = OP_REG;
Gleb Natapovd6d367d2010-03-15 16:38:28 +02001286 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +02001287 c->dst.ptr = &c->regs[VCPU_REGS_RAX];
Gleb Natapovd6d367d2010-03-15 16:38:28 +02001288 switch (c->dst.bytes) {
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +02001289 case 1:
1290 c->dst.val = *(u8 *)c->dst.ptr;
1291 break;
1292 case 2:
1293 c->dst.val = *(u16 *)c->dst.ptr;
1294 break;
1295 case 4:
1296 c->dst.val = *(u32 *)c->dst.ptr;
1297 break;
Gleb Natapovd6d367d2010-03-15 16:38:28 +02001298 case 8:
1299 c->dst.val = *(u64 *)c->dst.ptr;
1300 break;
Guillaume Thouvenin9c9fddd2008-09-12 13:50:25 +02001301 }
1302 c->dst.orig_val = c->dst.val;
1303 break;
Gleb Natapova682e352010-03-18 15:20:21 +02001304 case DstDI:
1305 c->dst.type = OP_MEM;
1306 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1307 c->dst.ptr = (unsigned long *)
Gleb Natapov79168fd2010-04-28 19:15:30 +03001308 register_address(c, es_base(ctxt, ops),
Gleb Natapova682e352010-03-18 15:20:21 +02001309 c->regs[VCPU_REGS_RDI]);
1310 c->dst.val = 0;
1311 break;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001312 }
1313
1314done:
1315 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
1316}
1317
Gleb Natapov9de41572010-04-28 19:15:22 +03001318static int read_emulated(struct x86_emulate_ctxt *ctxt,
1319 struct x86_emulate_ops *ops,
1320 unsigned long addr, void *dest, unsigned size)
1321{
1322 int rc;
1323 struct read_cache *mc = &ctxt->decode.mem_read;
Gleb Natapov8fe681e2010-04-28 19:15:37 +03001324 u32 err;
Gleb Natapov9de41572010-04-28 19:15:22 +03001325
1326 while (size) {
1327 int n = min(size, 8u);
1328 size -= n;
1329 if (mc->pos < mc->end)
1330 goto read_cached;
1331
Gleb Natapov8fe681e2010-04-28 19:15:37 +03001332 rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
1333 ctxt->vcpu);
1334 if (rc == X86EMUL_PROPAGATE_FAULT)
Gleb Natapov54b84862010-04-28 19:15:44 +03001335 emulate_pf(ctxt, addr, err);
Gleb Natapov9de41572010-04-28 19:15:22 +03001336 if (rc != X86EMUL_CONTINUE)
1337 return rc;
1338 mc->end += n;
1339
1340 read_cached:
1341 memcpy(dest, mc->data + mc->pos, n);
1342 mc->pos += n;
1343 dest += n;
1344 addr += n;
1345 }
1346 return X86EMUL_CONTINUE;
1347}
1348
Gleb Natapov7b262e92010-03-18 15:20:27 +02001349static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
1350 struct x86_emulate_ops *ops,
1351 unsigned int size, unsigned short port,
1352 void *dest)
1353{
1354 struct read_cache *rc = &ctxt->decode.io_read;
1355
1356 if (rc->pos == rc->end) { /* refill pio read ahead */
1357 struct decode_cache *c = &ctxt->decode;
1358 unsigned int in_page, n;
1359 unsigned int count = c->rep_prefix ?
1360 address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
1361 in_page = (ctxt->eflags & EFLG_DF) ?
1362 offset_in_page(c->regs[VCPU_REGS_RDI]) :
1363 PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
1364 n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
1365 count);
1366 if (n == 0)
1367 n = 1;
1368 rc->pos = rc->end = 0;
1369 if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
1370 return 0;
1371 rc->end = n * size;
1372 }
1373
1374 memcpy(dest, rc->data + rc->pos, size);
1375 rc->pos += size;
1376 return 1;
1377}
1378
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001379static u32 desc_limit_scaled(struct desc_struct *desc)
1380{
1381 u32 limit = get_desc_limit(desc);
1382
1383 return desc->g ? (limit << 12) | 0xfff : limit;
1384}
1385
1386static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
1387 struct x86_emulate_ops *ops,
1388 u16 selector, struct desc_ptr *dt)
1389{
1390 if (selector & 1 << 2) {
1391 struct desc_struct desc;
1392 memset (dt, 0, sizeof *dt);
1393 if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
1394 return;
1395
1396 dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
1397 dt->address = get_desc_base(&desc);
1398 } else
1399 ops->get_gdt(dt, ctxt->vcpu);
1400}
1401
1402/* allowed just for 8 bytes segments */
1403static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1404 struct x86_emulate_ops *ops,
1405 u16 selector, struct desc_struct *desc)
1406{
1407 struct desc_ptr dt;
1408 u16 index = selector >> 3;
1409 int ret;
1410 u32 err;
1411 ulong addr;
1412
1413 get_descriptor_table_ptr(ctxt, ops, selector, &dt);
1414
1415 if (dt.size < index * 8 + 7) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001416 emulate_gp(ctxt, selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001417 return X86EMUL_PROPAGATE_FAULT;
1418 }
1419 addr = dt.address + index * 8;
1420 ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
1421 if (ret == X86EMUL_PROPAGATE_FAULT)
Gleb Natapov54b84862010-04-28 19:15:44 +03001422 emulate_pf(ctxt, addr, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001423
1424 return ret;
1425}
1426
1427/* allowed just for 8 bytes segments */
1428static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1429 struct x86_emulate_ops *ops,
1430 u16 selector, struct desc_struct *desc)
1431{
1432 struct desc_ptr dt;
1433 u16 index = selector >> 3;
1434 u32 err;
1435 ulong addr;
1436 int ret;
1437
1438 get_descriptor_table_ptr(ctxt, ops, selector, &dt);
1439
1440 if (dt.size < index * 8 + 7) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001441 emulate_gp(ctxt, selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001442 return X86EMUL_PROPAGATE_FAULT;
1443 }
1444
1445 addr = dt.address + index * 8;
1446 ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
1447 if (ret == X86EMUL_PROPAGATE_FAULT)
Gleb Natapov54b84862010-04-28 19:15:44 +03001448 emulate_pf(ctxt, addr, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001449
1450 return ret;
1451}
1452
1453static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
1454 struct x86_emulate_ops *ops,
1455 u16 selector, int seg)
1456{
1457 struct desc_struct seg_desc;
1458 u8 dpl, rpl, cpl;
1459 unsigned err_vec = GP_VECTOR;
1460 u32 err_code = 0;
1461 bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
1462 int ret;
1463
1464 memset(&seg_desc, 0, sizeof seg_desc);
1465
1466 if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
1467 || ctxt->mode == X86EMUL_MODE_REAL) {
1468 /* set real mode segment descriptor */
1469 set_desc_base(&seg_desc, selector << 4);
1470 set_desc_limit(&seg_desc, 0xffff);
1471 seg_desc.type = 3;
1472 seg_desc.p = 1;
1473 seg_desc.s = 1;
1474 goto load;
1475 }
1476
1477 /* NULL selector is not valid for TR, CS and SS */
1478 if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
1479 && null_selector)
1480 goto exception;
1481
1482 /* TR should be in GDT only */
1483 if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
1484 goto exception;
1485
1486 if (null_selector) /* for NULL selector skip all following checks */
1487 goto load;
1488
1489 ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
1490 if (ret != X86EMUL_CONTINUE)
1491 return ret;
1492
1493 err_code = selector & 0xfffc;
1494 err_vec = GP_VECTOR;
1495
1496 /* can't load system descriptor into segment selecor */
1497 if (seg <= VCPU_SREG_GS && !seg_desc.s)
1498 goto exception;
1499
1500 if (!seg_desc.p) {
1501 err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
1502 goto exception;
1503 }
1504
1505 rpl = selector & 3;
1506 dpl = seg_desc.dpl;
1507 cpl = ops->cpl(ctxt->vcpu);
1508
1509 switch (seg) {
1510 case VCPU_SREG_SS:
1511 /*
1512 * segment is not a writable data segment or segment
1513 * selector's RPL != CPL or segment selector's RPL != CPL
1514 */
1515 if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
1516 goto exception;
1517 break;
1518 case VCPU_SREG_CS:
1519 if (!(seg_desc.type & 8))
1520 goto exception;
1521
1522 if (seg_desc.type & 4) {
1523 /* conforming */
1524 if (dpl > cpl)
1525 goto exception;
1526 } else {
1527 /* nonconforming */
1528 if (rpl > cpl || dpl != cpl)
1529 goto exception;
1530 }
1531 /* CS(RPL) <- CPL */
1532 selector = (selector & 0xfffc) | cpl;
1533 break;
1534 case VCPU_SREG_TR:
1535 if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
1536 goto exception;
1537 break;
1538 case VCPU_SREG_LDTR:
1539 if (seg_desc.s || seg_desc.type != 2)
1540 goto exception;
1541 break;
1542 default: /* DS, ES, FS, or GS */
1543 /*
1544 * segment is not a data or readable code segment or
1545 * ((segment is a data or nonconforming code segment)
1546 * and (both RPL and CPL > DPL))
1547 */
1548 if ((seg_desc.type & 0xa) == 0x8 ||
1549 (((seg_desc.type & 0xc) != 0xc) &&
1550 (rpl > dpl && cpl > dpl)))
1551 goto exception;
1552 break;
1553 }
1554
1555 if (seg_desc.s) {
1556 /* mark segment as accessed */
1557 seg_desc.type |= 1;
1558 ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
1559 if (ret != X86EMUL_CONTINUE)
1560 return ret;
1561 }
1562load:
1563 ops->set_segment_selector(selector, seg, ctxt->vcpu);
1564 ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
1565 return X86EMUL_CONTINUE;
1566exception:
Gleb Natapov54b84862010-04-28 19:15:44 +03001567 emulate_exception(ctxt, err_vec, err_code, true);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02001568 return X86EMUL_PROPAGATE_FAULT;
1569}
1570
Wei Yongjunc37eda12010-06-15 09:03:33 +08001571static inline int writeback(struct x86_emulate_ctxt *ctxt,
1572 struct x86_emulate_ops *ops)
1573{
1574 int rc;
1575 struct decode_cache *c = &ctxt->decode;
1576 u32 err;
1577
1578 switch (c->dst.type) {
1579 case OP_REG:
1580 /* The 4-byte case *is* correct:
1581 * in 64-bit mode we zero-extend.
1582 */
1583 switch (c->dst.bytes) {
1584 case 1:
1585 *(u8 *)c->dst.ptr = (u8)c->dst.val;
1586 break;
1587 case 2:
1588 *(u16 *)c->dst.ptr = (u16)c->dst.val;
1589 break;
1590 case 4:
1591 *c->dst.ptr = (u32)c->dst.val;
1592 break; /* 64b: zero-ext */
1593 case 8:
1594 *c->dst.ptr = c->dst.val;
1595 break;
1596 }
1597 break;
1598 case OP_MEM:
1599 if (c->lock_prefix)
1600 rc = ops->cmpxchg_emulated(
1601 (unsigned long)c->dst.ptr,
1602 &c->dst.orig_val,
1603 &c->dst.val,
1604 c->dst.bytes,
1605 &err,
1606 ctxt->vcpu);
1607 else
1608 rc = ops->write_emulated(
1609 (unsigned long)c->dst.ptr,
1610 &c->dst.val,
1611 c->dst.bytes,
1612 &err,
1613 ctxt->vcpu);
1614 if (rc == X86EMUL_PROPAGATE_FAULT)
1615 emulate_pf(ctxt,
1616 (unsigned long)c->dst.ptr, err);
1617 if (rc != X86EMUL_CONTINUE)
1618 return rc;
1619 break;
1620 case OP_NONE:
1621 /* no writeback */
1622 break;
1623 default:
1624 break;
1625 }
1626 return X86EMUL_CONTINUE;
1627}
1628
Gleb Natapov79168fd2010-04-28 19:15:30 +03001629static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
1630 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001631{
1632 struct decode_cache *c = &ctxt->decode;
1633
1634 c->dst.type = OP_MEM;
1635 c->dst.bytes = c->op_bytes;
1636 c->dst.val = c->src.val;
Harvey Harrison7a9572752008-02-19 07:40:41 -08001637 register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
Gleb Natapov79168fd2010-04-28 19:15:30 +03001638 c->dst.ptr = (void *) register_address(c, ss_base(ctxt, ops),
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001639 c->regs[VCPU_REGS_RSP]);
1640}
1641
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001642static int emulate_pop(struct x86_emulate_ctxt *ctxt,
Avi Kivity350f69d2009-01-05 11:12:40 +02001643 struct x86_emulate_ops *ops,
1644 void *dest, int len)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001645{
1646 struct decode_cache *c = &ctxt->decode;
1647 int rc;
1648
Gleb Natapov79168fd2010-04-28 19:15:30 +03001649 rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
Gleb Natapov9de41572010-04-28 19:15:22 +03001650 c->regs[VCPU_REGS_RSP]),
1651 dest, len);
Takuya Yoshikawab60d5132010-01-20 16:47:21 +09001652 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001653 return rc;
1654
Avi Kivity350f69d2009-01-05 11:12:40 +02001655 register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001656 return rc;
1657}
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001658
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001659static int emulate_popf(struct x86_emulate_ctxt *ctxt,
1660 struct x86_emulate_ops *ops,
1661 void *dest, int len)
1662{
1663 int rc;
1664 unsigned long val, change_mask;
1665 int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
Gleb Natapov9c537242010-03-18 15:20:05 +02001666 int cpl = ops->cpl(ctxt->vcpu);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001667
1668 rc = emulate_pop(ctxt, ops, &val, len);
1669 if (rc != X86EMUL_CONTINUE)
1670 return rc;
1671
1672 change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
1673 | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
1674
1675 switch(ctxt->mode) {
1676 case X86EMUL_MODE_PROT64:
1677 case X86EMUL_MODE_PROT32:
1678 case X86EMUL_MODE_PROT16:
1679 if (cpl == 0)
1680 change_mask |= EFLG_IOPL;
1681 if (cpl <= iopl)
1682 change_mask |= EFLG_IF;
1683 break;
1684 case X86EMUL_MODE_VM86:
1685 if (iopl < 3) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001686 emulate_gp(ctxt, 0);
Gleb Natapovd4c6a152010-02-10 14:21:34 +02001687 return X86EMUL_PROPAGATE_FAULT;
1688 }
1689 change_mask |= EFLG_IF;
1690 break;
1691 default: /* real mode */
1692 change_mask |= (EFLG_IOPL | EFLG_IF);
1693 break;
1694 }
1695
1696 *(unsigned long *)dest =
1697 (ctxt->eflags & ~change_mask) | (val & change_mask);
1698
1699 return rc;
1700}
1701
Gleb Natapov79168fd2010-04-28 19:15:30 +03001702static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
1703 struct x86_emulate_ops *ops, int seg)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001704{
1705 struct decode_cache *c = &ctxt->decode;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001706
Gleb Natapov79168fd2010-04-28 19:15:30 +03001707 c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001708
Gleb Natapov79168fd2010-04-28 19:15:30 +03001709 emulate_push(ctxt, ops);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001710}
1711
1712static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
1713 struct x86_emulate_ops *ops, int seg)
1714{
1715 struct decode_cache *c = &ctxt->decode;
1716 unsigned long selector;
1717 int rc;
1718
1719 rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001720 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001721 return rc;
1722
Gleb Natapov2e873022010-03-18 15:20:18 +02001723 rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03001724 return rc;
1725}
1726
Wei Yongjunc37eda12010-06-15 09:03:33 +08001727static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +03001728 struct x86_emulate_ops *ops)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001729{
1730 struct decode_cache *c = &ctxt->decode;
1731 unsigned long old_esp = c->regs[VCPU_REGS_RSP];
Wei Yongjunc37eda12010-06-15 09:03:33 +08001732 int rc = X86EMUL_CONTINUE;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001733 int reg = VCPU_REGS_RAX;
1734
1735 while (reg <= VCPU_REGS_RDI) {
1736 (reg == VCPU_REGS_RSP) ?
1737 (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
1738
Gleb Natapov79168fd2010-04-28 19:15:30 +03001739 emulate_push(ctxt, ops);
Wei Yongjunc37eda12010-06-15 09:03:33 +08001740
1741 rc = writeback(ctxt, ops);
1742 if (rc != X86EMUL_CONTINUE)
1743 return rc;
1744
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001745 ++reg;
1746 }
Wei Yongjunc37eda12010-06-15 09:03:33 +08001747
1748 /* Disable writeback. */
1749 c->dst.type = OP_NONE;
1750
1751 return rc;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001752}
1753
1754static int emulate_popa(struct x86_emulate_ctxt *ctxt,
1755 struct x86_emulate_ops *ops)
1756{
1757 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001758 int rc = X86EMUL_CONTINUE;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001759 int reg = VCPU_REGS_RDI;
1760
1761 while (reg >= VCPU_REGS_RAX) {
1762 if (reg == VCPU_REGS_RSP) {
1763 register_address_increment(c, &c->regs[VCPU_REGS_RSP],
1764 c->op_bytes);
1765 --reg;
1766 }
1767
1768 rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001769 if (rc != X86EMUL_CONTINUE)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02001770 break;
1771 --reg;
1772 }
1773 return rc;
1774}
1775
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001776static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
1777 struct x86_emulate_ops *ops)
1778{
1779 struct decode_cache *c = &ctxt->decode;
Avi Kivityfaa5a3a2008-11-27 17:36:41 +02001780
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001781 return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001782}
1783
Laurent Vivier05f086f2007-09-24 11:10:55 +02001784static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001785{
Laurent Vivier05f086f2007-09-24 11:10:55 +02001786 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001787 switch (c->modrm_reg) {
1788 case 0: /* rol */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001789 emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001790 break;
1791 case 1: /* ror */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001792 emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001793 break;
1794 case 2: /* rcl */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001795 emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001796 break;
1797 case 3: /* rcr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001798 emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001799 break;
1800 case 4: /* sal/shl */
1801 case 6: /* sal/shl */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001802 emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001803 break;
1804 case 5: /* shr */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001805 emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001806 break;
1807 case 7: /* sar */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001808 emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001809 break;
1810 }
1811}
1812
1813static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
Laurent Vivier05f086f2007-09-24 11:10:55 +02001814 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001815{
1816 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001817
1818 switch (c->modrm_reg) {
1819 case 0 ... 1: /* test */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001820 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001821 break;
1822 case 2: /* not */
1823 c->dst.val = ~c->dst.val;
1824 break;
1825 case 3: /* neg */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001826 emulate_1op("neg", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001827 break;
1828 default:
Gleb Natapovaca06a82010-03-18 15:20:15 +02001829 return 0;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001830 }
Gleb Natapovaca06a82010-03-18 15:20:15 +02001831 return 1;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001832}
1833
1834static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
Laurent Viviera01af5e2007-09-24 11:10:56 +02001835 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001836{
1837 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001838
1839 switch (c->modrm_reg) {
1840 case 0: /* inc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001841 emulate_1op("inc", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001842 break;
1843 case 1: /* dec */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001844 emulate_1op("dec", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001845 break;
Mohammed Gamald19292e2008-09-08 21:47:19 +03001846 case 2: /* call near abs */ {
1847 long int old_eip;
1848 old_eip = c->eip;
1849 c->eip = c->src.val;
1850 c->src.val = old_eip;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001851 emulate_push(ctxt, ops);
Mohammed Gamald19292e2008-09-08 21:47:19 +03001852 break;
1853 }
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001854 case 4: /* jmp abs */
Avi Kivityfd607542008-01-18 13:12:26 +02001855 c->eip = c->src.val;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001856 break;
1857 case 6: /* push */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001858 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001859 break;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001860 }
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001861 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001862}
1863
1864static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
Gleb Natapov69f55cb2010-03-18 15:20:20 +02001865 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001866{
1867 struct decode_cache *c = &ctxt->decode;
Avi Kivity16518d52010-08-26 14:31:30 +03001868 u64 old = c->dst.orig_val64;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001869
1870 if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
1871 ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001872 c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
1873 c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
Laurent Vivier05f086f2007-09-24 11:10:55 +02001874 ctxt->eflags &= ~EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001875 } else {
Avi Kivity16518d52010-08-26 14:31:30 +03001876 c->dst.val64 = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
1877 (u32) c->regs[VCPU_REGS_RBX];
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001878
Laurent Vivier05f086f2007-09-24 11:10:55 +02001879 ctxt->eflags |= EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001880 }
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001881 return X86EMUL_CONTINUE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001882}
1883
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001884static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
1885 struct x86_emulate_ops *ops)
1886{
1887 struct decode_cache *c = &ctxt->decode;
1888 int rc;
1889 unsigned long cs;
1890
1891 rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001892 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001893 return rc;
1894 if (c->op_bytes == 4)
1895 c->eip = (u32)c->eip;
1896 rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09001897 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001898 return rc;
Gleb Natapov2e873022010-03-18 15:20:18 +02001899 rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
Avi Kivitya77ab5e2009-01-05 13:27:34 +02001900 return rc;
1901}
1902
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001903static inline void
1904setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
Gleb Natapov79168fd2010-04-28 19:15:30 +03001905 struct x86_emulate_ops *ops, struct desc_struct *cs,
1906 struct desc_struct *ss)
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001907{
Gleb Natapov79168fd2010-04-28 19:15:30 +03001908 memset(cs, 0, sizeof(struct desc_struct));
1909 ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
1910 memset(ss, 0, sizeof(struct desc_struct));
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001911
1912 cs->l = 0; /* will be adjusted later */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001913 set_desc_base(cs, 0); /* flat segment */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001914 cs->g = 1; /* 4kb granularity */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001915 set_desc_limit(cs, 0xfffff); /* 4GB limit */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001916 cs->type = 0x0b; /* Read, Execute, Accessed */
1917 cs->s = 1;
1918 cs->dpl = 0; /* will be adjusted later */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001919 cs->p = 1;
1920 cs->d = 1;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001921
Gleb Natapov79168fd2010-04-28 19:15:30 +03001922 set_desc_base(ss, 0); /* flat segment */
1923 set_desc_limit(ss, 0xfffff); /* 4GB limit */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001924 ss->g = 1; /* 4kb granularity */
1925 ss->s = 1;
1926 ss->type = 0x03; /* Read/Write, Accessed */
Gleb Natapov79168fd2010-04-28 19:15:30 +03001927 ss->d = 1; /* 32bit stack segment */
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001928 ss->dpl = 0;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001929 ss->p = 1;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001930}
1931
1932static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001933emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001934{
1935 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001936 struct desc_struct cs, ss;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001937 u64 msr_data;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001938 u16 cs_sel, ss_sel;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001939
1940 /* syscall is not available in real mode */
Gleb Natapov2e901c42010-03-18 15:20:12 +02001941 if (ctxt->mode == X86EMUL_MODE_REAL ||
1942 ctxt->mode == X86EMUL_MODE_VM86) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001943 emulate_ud(ctxt);
Gleb Natapov2e901c42010-03-18 15:20:12 +02001944 return X86EMUL_PROPAGATE_FAULT;
1945 }
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001946
Gleb Natapov79168fd2010-04-28 19:15:30 +03001947 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001948
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001949 ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001950 msr_data >>= 32;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001951 cs_sel = (u16)(msr_data & 0xfffc);
1952 ss_sel = (u16)(msr_data + 8);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001953
1954 if (is_long_mode(ctxt->vcpu)) {
Gleb Natapov79168fd2010-04-28 19:15:30 +03001955 cs.d = 0;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001956 cs.l = 1;
1957 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03001958 ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
1959 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
1960 ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
1961 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001962
1963 c->regs[VCPU_REGS_RCX] = c->eip;
1964 if (is_long_mode(ctxt->vcpu)) {
1965#ifdef CONFIG_X86_64
1966 c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
1967
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001968 ops->get_msr(ctxt->vcpu,
1969 ctxt->mode == X86EMUL_MODE_PROT64 ?
1970 MSR_LSTAR : MSR_CSTAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001971 c->eip = msr_data;
1972
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001973 ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001974 ctxt->eflags &= ~(msr_data | EFLG_RF);
1975#endif
1976 } else {
1977 /* legacy mode */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001978 ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001979 c->eip = (u32)msr_data;
1980
1981 ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
1982 }
1983
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02001984 return X86EMUL_CONTINUE;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02001985}
1986
Andre Przywara8c604352009-06-18 12:56:01 +02001987static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03001988emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywara8c604352009-06-18 12:56:01 +02001989{
1990 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001991 struct desc_struct cs, ss;
Andre Przywara8c604352009-06-18 12:56:01 +02001992 u64 msr_data;
Gleb Natapov79168fd2010-04-28 19:15:30 +03001993 u16 cs_sel, ss_sel;
Andre Przywara8c604352009-06-18 12:56:01 +02001994
Gleb Natapova0044752010-02-10 14:21:31 +02001995 /* inject #GP if in real mode */
1996 if (ctxt->mode == X86EMUL_MODE_REAL) {
Gleb Natapov54b84862010-04-28 19:15:44 +03001997 emulate_gp(ctxt, 0);
Gleb Natapov2e901c42010-03-18 15:20:12 +02001998 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara8c604352009-06-18 12:56:01 +02001999 }
2000
2001 /* XXX sysenter/sysexit have not been tested in 64bit mode.
2002 * Therefore, we inject an #UD.
2003 */
Gleb Natapov2e901c42010-03-18 15:20:12 +02002004 if (ctxt->mode == X86EMUL_MODE_PROT64) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002005 emulate_ud(ctxt);
Gleb Natapov2e901c42010-03-18 15:20:12 +02002006 return X86EMUL_PROPAGATE_FAULT;
2007 }
Andre Przywara8c604352009-06-18 12:56:01 +02002008
Gleb Natapov79168fd2010-04-28 19:15:30 +03002009 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywara8c604352009-06-18 12:56:01 +02002010
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002011 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02002012 switch (ctxt->mode) {
2013 case X86EMUL_MODE_PROT32:
2014 if ((msr_data & 0xfffc) == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002015 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002016 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara8c604352009-06-18 12:56:01 +02002017 }
2018 break;
2019 case X86EMUL_MODE_PROT64:
2020 if (msr_data == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002021 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002022 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara8c604352009-06-18 12:56:01 +02002023 }
2024 break;
2025 }
2026
2027 ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
Gleb Natapov79168fd2010-04-28 19:15:30 +03002028 cs_sel = (u16)msr_data;
2029 cs_sel &= ~SELECTOR_RPL_MASK;
2030 ss_sel = cs_sel + 8;
2031 ss_sel &= ~SELECTOR_RPL_MASK;
Andre Przywara8c604352009-06-18 12:56:01 +02002032 if (ctxt->mode == X86EMUL_MODE_PROT64
2033 || is_long_mode(ctxt->vcpu)) {
Gleb Natapov79168fd2010-04-28 19:15:30 +03002034 cs.d = 0;
Andre Przywara8c604352009-06-18 12:56:01 +02002035 cs.l = 1;
2036 }
2037
Gleb Natapov79168fd2010-04-28 19:15:30 +03002038 ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
2039 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
2040 ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
2041 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywara8c604352009-06-18 12:56:01 +02002042
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002043 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02002044 c->eip = msr_data;
2045
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002046 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
Andre Przywara8c604352009-06-18 12:56:01 +02002047 c->regs[VCPU_REGS_RSP] = msr_data;
2048
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002049 return X86EMUL_CONTINUE;
Andre Przywara8c604352009-06-18 12:56:01 +02002050}
2051
Andre Przywara4668f052009-06-18 12:56:02 +02002052static int
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002053emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Andre Przywara4668f052009-06-18 12:56:02 +02002054{
2055 struct decode_cache *c = &ctxt->decode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002056 struct desc_struct cs, ss;
Andre Przywara4668f052009-06-18 12:56:02 +02002057 u64 msr_data;
2058 int usermode;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002059 u16 cs_sel, ss_sel;
Andre Przywara4668f052009-06-18 12:56:02 +02002060
Gleb Natapova0044752010-02-10 14:21:31 +02002061 /* inject #GP if in real mode or Virtual 8086 mode */
2062 if (ctxt->mode == X86EMUL_MODE_REAL ||
2063 ctxt->mode == X86EMUL_MODE_VM86) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002064 emulate_gp(ctxt, 0);
Gleb Natapov2e901c42010-03-18 15:20:12 +02002065 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara4668f052009-06-18 12:56:02 +02002066 }
2067
Gleb Natapov79168fd2010-04-28 19:15:30 +03002068 setup_syscalls_segments(ctxt, ops, &cs, &ss);
Andre Przywara4668f052009-06-18 12:56:02 +02002069
2070 if ((c->rex_prefix & 0x8) != 0x0)
2071 usermode = X86EMUL_MODE_PROT64;
2072 else
2073 usermode = X86EMUL_MODE_PROT32;
2074
2075 cs.dpl = 3;
2076 ss.dpl = 3;
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03002077 ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
Andre Przywara4668f052009-06-18 12:56:02 +02002078 switch (usermode) {
2079 case X86EMUL_MODE_PROT32:
Gleb Natapov79168fd2010-04-28 19:15:30 +03002080 cs_sel = (u16)(msr_data + 16);
Andre Przywara4668f052009-06-18 12:56:02 +02002081 if ((msr_data & 0xfffc) == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002082 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002083 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara4668f052009-06-18 12:56:02 +02002084 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002085 ss_sel = (u16)(msr_data + 24);
Andre Przywara4668f052009-06-18 12:56:02 +02002086 break;
2087 case X86EMUL_MODE_PROT64:
Gleb Natapov79168fd2010-04-28 19:15:30 +03002088 cs_sel = (u16)(msr_data + 32);
Andre Przywara4668f052009-06-18 12:56:02 +02002089 if (msr_data == 0x0) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002090 emulate_gp(ctxt, 0);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002091 return X86EMUL_PROPAGATE_FAULT;
Andre Przywara4668f052009-06-18 12:56:02 +02002092 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002093 ss_sel = cs_sel + 8;
2094 cs.d = 0;
Andre Przywara4668f052009-06-18 12:56:02 +02002095 cs.l = 1;
2096 break;
2097 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002098 cs_sel |= SELECTOR_RPL_MASK;
2099 ss_sel |= SELECTOR_RPL_MASK;
Andre Przywara4668f052009-06-18 12:56:02 +02002100
Gleb Natapov79168fd2010-04-28 19:15:30 +03002101 ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
2102 ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
2103 ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
2104 ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
Andre Przywara4668f052009-06-18 12:56:02 +02002105
Gleb Natapovbdb475a2010-04-28 19:15:41 +03002106 c->eip = c->regs[VCPU_REGS_RDX];
2107 c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
Andre Przywara4668f052009-06-18 12:56:02 +02002108
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02002109 return X86EMUL_CONTINUE;
Andre Przywara4668f052009-06-18 12:56:02 +02002110}
2111
Gleb Natapov9c537242010-03-18 15:20:05 +02002112static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
2113 struct x86_emulate_ops *ops)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002114{
2115 int iopl;
2116 if (ctxt->mode == X86EMUL_MODE_REAL)
2117 return false;
2118 if (ctxt->mode == X86EMUL_MODE_VM86)
2119 return true;
2120 iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
Gleb Natapov9c537242010-03-18 15:20:05 +02002121 return ops->cpl(ctxt->vcpu) > iopl;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002122}
2123
2124static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
2125 struct x86_emulate_ops *ops,
2126 u16 port, u16 len)
2127{
Gleb Natapov79168fd2010-04-28 19:15:30 +03002128 struct desc_struct tr_seg;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002129 int r;
2130 u16 io_bitmap_ptr;
2131 u8 perm, bit_idx = port & 0x7;
2132 unsigned mask = (1 << len) - 1;
2133
Gleb Natapov79168fd2010-04-28 19:15:30 +03002134 ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
2135 if (!tr_seg.p)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002136 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002137 if (desc_limit_scaled(&tr_seg) < 103)
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002138 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002139 r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
2140 ctxt->vcpu, NULL);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002141 if (r != X86EMUL_CONTINUE)
2142 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002143 if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002144 return false;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002145 r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
2146 &perm, 1, ctxt->vcpu, NULL);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002147 if (r != X86EMUL_CONTINUE)
2148 return false;
2149 if ((perm >> bit_idx) & mask)
2150 return false;
2151 return true;
2152}
2153
2154static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
2155 struct x86_emulate_ops *ops,
2156 u16 port, u16 len)
2157{
Gleb Natapov9c537242010-03-18 15:20:05 +02002158 if (emulator_bad_iopl(ctxt, ops))
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002159 if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
2160 return false;
2161 return true;
2162}
2163
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002164static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
2165 struct x86_emulate_ops *ops,
2166 struct tss_segment_16 *tss)
2167{
2168 struct decode_cache *c = &ctxt->decode;
2169
2170 tss->ip = c->eip;
2171 tss->flag = ctxt->eflags;
2172 tss->ax = c->regs[VCPU_REGS_RAX];
2173 tss->cx = c->regs[VCPU_REGS_RCX];
2174 tss->dx = c->regs[VCPU_REGS_RDX];
2175 tss->bx = c->regs[VCPU_REGS_RBX];
2176 tss->sp = c->regs[VCPU_REGS_RSP];
2177 tss->bp = c->regs[VCPU_REGS_RBP];
2178 tss->si = c->regs[VCPU_REGS_RSI];
2179 tss->di = c->regs[VCPU_REGS_RDI];
2180
2181 tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
2182 tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
2183 tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
2184 tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
2185 tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
2186}
2187
2188static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
2189 struct x86_emulate_ops *ops,
2190 struct tss_segment_16 *tss)
2191{
2192 struct decode_cache *c = &ctxt->decode;
2193 int ret;
2194
2195 c->eip = tss->ip;
2196 ctxt->eflags = tss->flag | 2;
2197 c->regs[VCPU_REGS_RAX] = tss->ax;
2198 c->regs[VCPU_REGS_RCX] = tss->cx;
2199 c->regs[VCPU_REGS_RDX] = tss->dx;
2200 c->regs[VCPU_REGS_RBX] = tss->bx;
2201 c->regs[VCPU_REGS_RSP] = tss->sp;
2202 c->regs[VCPU_REGS_RBP] = tss->bp;
2203 c->regs[VCPU_REGS_RSI] = tss->si;
2204 c->regs[VCPU_REGS_RDI] = tss->di;
2205
2206 /*
2207 * SDM says that segment selectors are loaded before segment
2208 * descriptors
2209 */
2210 ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
2211 ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
2212 ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
2213 ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
2214 ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
2215
2216 /*
2217 * Now load segment descriptors. If fault happenes at this stage
2218 * it is handled in a context of new task
2219 */
2220 ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
2221 if (ret != X86EMUL_CONTINUE)
2222 return ret;
2223 ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
2224 if (ret != X86EMUL_CONTINUE)
2225 return ret;
2226 ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
2227 if (ret != X86EMUL_CONTINUE)
2228 return ret;
2229 ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
2230 if (ret != X86EMUL_CONTINUE)
2231 return ret;
2232 ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
2233 if (ret != X86EMUL_CONTINUE)
2234 return ret;
2235
2236 return X86EMUL_CONTINUE;
2237}
2238
2239static int task_switch_16(struct x86_emulate_ctxt *ctxt,
2240 struct x86_emulate_ops *ops,
2241 u16 tss_selector, u16 old_tss_sel,
2242 ulong old_tss_base, struct desc_struct *new_desc)
2243{
2244 struct tss_segment_16 tss_seg;
2245 int ret;
2246 u32 err, new_tss_base = get_desc_base(new_desc);
2247
2248 ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2249 &err);
2250 if (ret == X86EMUL_PROPAGATE_FAULT) {
2251 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002252 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002253 return ret;
2254 }
2255
2256 save_state_to_tss16(ctxt, ops, &tss_seg);
2257
2258 ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2259 &err);
2260 if (ret == X86EMUL_PROPAGATE_FAULT) {
2261 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002262 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002263 return ret;
2264 }
2265
2266 ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2267 &err);
2268 if (ret == X86EMUL_PROPAGATE_FAULT) {
2269 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002270 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002271 return ret;
2272 }
2273
2274 if (old_tss_sel != 0xffff) {
2275 tss_seg.prev_task_link = old_tss_sel;
2276
2277 ret = ops->write_std(new_tss_base,
2278 &tss_seg.prev_task_link,
2279 sizeof tss_seg.prev_task_link,
2280 ctxt->vcpu, &err);
2281 if (ret == X86EMUL_PROPAGATE_FAULT) {
2282 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002283 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002284 return ret;
2285 }
2286 }
2287
2288 return load_state_from_tss16(ctxt, ops, &tss_seg);
2289}
2290
2291static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
2292 struct x86_emulate_ops *ops,
2293 struct tss_segment_32 *tss)
2294{
2295 struct decode_cache *c = &ctxt->decode;
2296
2297 tss->cr3 = ops->get_cr(3, ctxt->vcpu);
2298 tss->eip = c->eip;
2299 tss->eflags = ctxt->eflags;
2300 tss->eax = c->regs[VCPU_REGS_RAX];
2301 tss->ecx = c->regs[VCPU_REGS_RCX];
2302 tss->edx = c->regs[VCPU_REGS_RDX];
2303 tss->ebx = c->regs[VCPU_REGS_RBX];
2304 tss->esp = c->regs[VCPU_REGS_RSP];
2305 tss->ebp = c->regs[VCPU_REGS_RBP];
2306 tss->esi = c->regs[VCPU_REGS_RSI];
2307 tss->edi = c->regs[VCPU_REGS_RDI];
2308
2309 tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
2310 tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
2311 tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
2312 tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
2313 tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
2314 tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
2315 tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
2316}
2317
2318static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
2319 struct x86_emulate_ops *ops,
2320 struct tss_segment_32 *tss)
2321{
2322 struct decode_cache *c = &ctxt->decode;
2323 int ret;
2324
Gleb Natapov0f122442010-04-28 19:15:31 +03002325 if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002326 emulate_gp(ctxt, 0);
Gleb Natapov0f122442010-04-28 19:15:31 +03002327 return X86EMUL_PROPAGATE_FAULT;
2328 }
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002329 c->eip = tss->eip;
2330 ctxt->eflags = tss->eflags | 2;
2331 c->regs[VCPU_REGS_RAX] = tss->eax;
2332 c->regs[VCPU_REGS_RCX] = tss->ecx;
2333 c->regs[VCPU_REGS_RDX] = tss->edx;
2334 c->regs[VCPU_REGS_RBX] = tss->ebx;
2335 c->regs[VCPU_REGS_RSP] = tss->esp;
2336 c->regs[VCPU_REGS_RBP] = tss->ebp;
2337 c->regs[VCPU_REGS_RSI] = tss->esi;
2338 c->regs[VCPU_REGS_RDI] = tss->edi;
2339
2340 /*
2341 * SDM says that segment selectors are loaded before segment
2342 * descriptors
2343 */
2344 ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
2345 ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
2346 ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
2347 ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
2348 ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
2349 ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
2350 ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
2351
2352 /*
2353 * Now load segment descriptors. If fault happenes at this stage
2354 * it is handled in a context of new task
2355 */
2356 ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
2357 if (ret != X86EMUL_CONTINUE)
2358 return ret;
2359 ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
2360 if (ret != X86EMUL_CONTINUE)
2361 return ret;
2362 ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
2363 if (ret != X86EMUL_CONTINUE)
2364 return ret;
2365 ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
2366 if (ret != X86EMUL_CONTINUE)
2367 return ret;
2368 ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
2369 if (ret != X86EMUL_CONTINUE)
2370 return ret;
2371 ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
2372 if (ret != X86EMUL_CONTINUE)
2373 return ret;
2374 ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
2375 if (ret != X86EMUL_CONTINUE)
2376 return ret;
2377
2378 return X86EMUL_CONTINUE;
2379}
2380
2381static int task_switch_32(struct x86_emulate_ctxt *ctxt,
2382 struct x86_emulate_ops *ops,
2383 u16 tss_selector, u16 old_tss_sel,
2384 ulong old_tss_base, struct desc_struct *new_desc)
2385{
2386 struct tss_segment_32 tss_seg;
2387 int ret;
2388 u32 err, new_tss_base = get_desc_base(new_desc);
2389
2390 ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2391 &err);
2392 if (ret == X86EMUL_PROPAGATE_FAULT) {
2393 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002394 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002395 return ret;
2396 }
2397
2398 save_state_to_tss32(ctxt, ops, &tss_seg);
2399
2400 ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2401 &err);
2402 if (ret == X86EMUL_PROPAGATE_FAULT) {
2403 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002404 emulate_pf(ctxt, old_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002405 return ret;
2406 }
2407
2408 ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
2409 &err);
2410 if (ret == X86EMUL_PROPAGATE_FAULT) {
2411 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002412 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002413 return ret;
2414 }
2415
2416 if (old_tss_sel != 0xffff) {
2417 tss_seg.prev_task_link = old_tss_sel;
2418
2419 ret = ops->write_std(new_tss_base,
2420 &tss_seg.prev_task_link,
2421 sizeof tss_seg.prev_task_link,
2422 ctxt->vcpu, &err);
2423 if (ret == X86EMUL_PROPAGATE_FAULT) {
2424 /* FIXME: need to provide precise fault address */
Gleb Natapov54b84862010-04-28 19:15:44 +03002425 emulate_pf(ctxt, new_tss_base, err);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002426 return ret;
2427 }
2428 }
2429
2430 return load_state_from_tss32(ctxt, ops, &tss_seg);
2431}
2432
2433static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
Jan Kiszkae269fb22010-04-14 15:51:09 +02002434 struct x86_emulate_ops *ops,
2435 u16 tss_selector, int reason,
2436 bool has_error_code, u32 error_code)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002437{
2438 struct desc_struct curr_tss_desc, next_tss_desc;
2439 int ret;
2440 u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
2441 ulong old_tss_base =
Gleb Natapov5951c442010-04-28 19:15:29 +03002442 ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
Gleb Natapovceffb452010-03-18 15:20:19 +02002443 u32 desc_limit;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002444
2445 /* FIXME: old_tss_base == ~0 ? */
2446
2447 ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
2448 if (ret != X86EMUL_CONTINUE)
2449 return ret;
2450 ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
2451 if (ret != X86EMUL_CONTINUE)
2452 return ret;
2453
2454 /* FIXME: check that next_tss_desc is tss */
2455
2456 if (reason != TASK_SWITCH_IRET) {
2457 if ((tss_selector & 3) > next_tss_desc.dpl ||
2458 ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002459 emulate_gp(ctxt, 0);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002460 return X86EMUL_PROPAGATE_FAULT;
2461 }
2462 }
2463
Gleb Natapovceffb452010-03-18 15:20:19 +02002464 desc_limit = desc_limit_scaled(&next_tss_desc);
2465 if (!next_tss_desc.p ||
2466 ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
2467 desc_limit < 0x2b)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002468 emulate_ts(ctxt, tss_selector & 0xfffc);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002469 return X86EMUL_PROPAGATE_FAULT;
2470 }
2471
2472 if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
2473 curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
2474 write_segment_descriptor(ctxt, ops, old_tss_sel,
2475 &curr_tss_desc);
2476 }
2477
2478 if (reason == TASK_SWITCH_IRET)
2479 ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
2480
2481 /* set back link to prev task only if NT bit is set in eflags
2482 note that old_tss_sel is not used afetr this point */
2483 if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
2484 old_tss_sel = 0xffff;
2485
2486 if (next_tss_desc.type & 8)
2487 ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
2488 old_tss_base, &next_tss_desc);
2489 else
2490 ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
2491 old_tss_base, &next_tss_desc);
Jan Kiszka0760d442010-04-14 15:50:57 +02002492 if (ret != X86EMUL_CONTINUE)
2493 return ret;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002494
2495 if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
2496 ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
2497
2498 if (reason != TASK_SWITCH_IRET) {
2499 next_tss_desc.type |= (1 << 1); /* set busy flag */
2500 write_segment_descriptor(ctxt, ops, tss_selector,
2501 &next_tss_desc);
2502 }
2503
2504 ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
2505 ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
2506 ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
2507
Jan Kiszkae269fb22010-04-14 15:51:09 +02002508 if (has_error_code) {
2509 struct decode_cache *c = &ctxt->decode;
2510
2511 c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
2512 c->lock_prefix = 0;
2513 c->src.val = (unsigned long) error_code;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002514 emulate_push(ctxt, ops);
Jan Kiszkae269fb22010-04-14 15:51:09 +02002515 }
2516
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002517 return ret;
2518}
2519
2520int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
2521 struct x86_emulate_ops *ops,
Jan Kiszkae269fb22010-04-14 15:51:09 +02002522 u16 tss_selector, int reason,
2523 bool has_error_code, u32 error_code)
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002524{
2525 struct decode_cache *c = &ctxt->decode;
2526 int rc;
2527
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002528 c->eip = ctxt->eip;
Jan Kiszkae269fb22010-04-14 15:51:09 +02002529 c->dst.type = OP_NONE;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002530
Jan Kiszkae269fb22010-04-14 15:51:09 +02002531 rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
2532 has_error_code, error_code);
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002533
2534 if (rc == X86EMUL_CONTINUE) {
Jan Kiszkae269fb22010-04-14 15:51:09 +02002535 rc = writeback(ctxt, ops);
Gleb Natapov95c55882010-04-28 19:15:39 +03002536 if (rc == X86EMUL_CONTINUE)
2537 ctxt->eip = c->eip;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002538 }
2539
Gleb Natapov19d04432010-04-15 12:29:50 +03002540 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
Gleb Natapov38ba30b2010-03-18 15:20:17 +02002541}
2542
Gleb Natapova682e352010-03-18 15:20:21 +02002543static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
Gleb Natapovd9271122010-03-18 15:20:22 +02002544 int reg, struct operand *op)
Gleb Natapova682e352010-03-18 15:20:21 +02002545{
2546 struct decode_cache *c = &ctxt->decode;
2547 int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
2548
Gleb Natapovd9271122010-03-18 15:20:22 +02002549 register_address_increment(c, &c->regs[reg], df * op->bytes);
2550 op->ptr = (unsigned long *)register_address(c, base, c->regs[reg]);
Gleb Natapova682e352010-03-18 15:20:21 +02002551}
2552
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002553int
Laurent Vivier1be3aa42007-09-18 11:27:27 +02002554x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002555{
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002556 u64 msr_data;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002557 struct decode_cache *c = &ctxt->decode;
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002558 int rc = X86EMUL_CONTINUE;
Gleb Natapov5cd21912010-03-18 15:20:26 +02002559 int saved_dst_type = c->dst.type;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002560
Gleb Natapov9de41572010-04-28 19:15:22 +03002561 ctxt->decode.mem_read.pos = 0;
Glauber Costa310b5d32009-05-12 16:21:06 -04002562
Gleb Natapov1161624f12010-02-11 14:43:14 +02002563 if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002564 emulate_ud(ctxt);
Gleb Natapov1161624f12010-02-11 14:43:14 +02002565 goto done;
2566 }
2567
Gleb Natapovd380a5e2010-02-10 14:21:36 +02002568 /* LOCK prefix is allowed only with some instructions */
Gleb Natapova41ffb752010-03-18 15:20:14 +02002569 if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002570 emulate_ud(ctxt);
Gleb Natapovd380a5e2010-02-10 14:21:36 +02002571 goto done;
2572 }
2573
Gleb Natapove92805a2010-02-10 14:21:35 +02002574 /* Privileged instruction can be executed only in CPL=0 */
Gleb Natapov9c537242010-03-18 15:20:05 +02002575 if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002576 emulate_gp(ctxt, 0);
Gleb Natapove92805a2010-02-10 14:21:35 +02002577 goto done;
2578 }
2579
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002580 if (c->rep_prefix && (c->d & String)) {
Gleb Natapov5cd21912010-03-18 15:20:26 +02002581 ctxt->restart = true;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002582 /* All REP prefixes have the same first termination condition */
Gleb Natapovc73e1972010-03-15 16:38:29 +02002583 if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
Gleb Natapov5cd21912010-03-18 15:20:26 +02002584 string_done:
2585 ctxt->restart = false;
Gleb Natapov95c55882010-04-28 19:15:39 +03002586 ctxt->eip = c->eip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002587 goto done;
2588 }
2589 /* The second termination condition only applies for REPE
2590 * and REPNE. Test if the repeat string operation prefix is
2591 * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
2592 * corresponding termination condition according to:
2593 * - if REPE/REPZ and ZF = 0 then done
2594 * - if REPNE/REPNZ and ZF = 1 then done
2595 */
2596 if ((c->b == 0xa6) || (c->b == 0xa7) ||
Gleb Natapov5cd21912010-03-18 15:20:26 +02002597 (c->b == 0xae) || (c->b == 0xaf)) {
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002598 if ((c->rep_prefix == REPE_PREFIX) &&
Gleb Natapov5cd21912010-03-18 15:20:26 +02002599 ((ctxt->eflags & EFLG_ZF) == 0))
2600 goto string_done;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002601 if ((c->rep_prefix == REPNE_PREFIX) &&
Gleb Natapov5cd21912010-03-18 15:20:26 +02002602 ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))
2603 goto string_done;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002604 }
Gleb Natapov063db062010-03-18 15:20:06 +02002605 c->eip = ctxt->eip;
Avi Kivityb9fa9d62007-11-27 19:05:37 +02002606 }
2607
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002608 if (c->src.type == OP_MEM) {
Gleb Natapov9de41572010-04-28 19:15:22 +03002609 rc = read_emulated(ctxt, ops, (unsigned long)c->src.ptr,
Gleb Natapov414e6272010-04-28 19:15:26 +03002610 c->src.valptr, c->src.bytes);
Takuya Yoshikawab60d5132010-01-20 16:47:21 +09002611 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002612 goto done;
Avi Kivity16518d52010-08-26 14:31:30 +03002613 c->src.orig_val64 = c->src.val64;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002614 }
2615
Gleb Natapove35b7b92010-02-25 16:36:42 +02002616 if (c->src2.type == OP_MEM) {
Gleb Natapov9de41572010-04-28 19:15:22 +03002617 rc = read_emulated(ctxt, ops, (unsigned long)c->src2.ptr,
2618 &c->src2.val, c->src2.bytes);
Gleb Natapove35b7b92010-02-25 16:36:42 +02002619 if (rc != X86EMUL_CONTINUE)
2620 goto done;
2621 }
2622
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002623 if ((c->d & DstMask) == ImplicitOps)
2624 goto special_insn;
2625
2626
Gleb Natapov69f55cb2010-03-18 15:20:20 +02002627 if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
2628 /* optimisation - avoid slow emulated read if Mov */
Gleb Natapov9de41572010-04-28 19:15:22 +03002629 rc = read_emulated(ctxt, ops, (unsigned long)c->dst.ptr,
2630 &c->dst.val, c->dst.bytes);
Gleb Natapov69f55cb2010-03-18 15:20:20 +02002631 if (rc != X86EMUL_CONTINUE)
2632 goto done;
Avi Kivity038e51d2007-01-22 20:40:40 -08002633 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02002634 c->dst.orig_val = c->dst.val;
Avi Kivity038e51d2007-01-22 20:40:40 -08002635
Avi Kivity018a98d2007-11-27 19:30:56 +02002636special_insn:
2637
Laurent Viviere4e03de2007-09-18 11:52:50 +02002638 if (c->twobyte)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002639 goto twobyte_insn;
2640
Laurent Viviere4e03de2007-09-18 11:52:50 +02002641 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002642 case 0x00 ... 0x05:
2643 add: /* add */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002644 emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002645 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002646 case 0x06: /* push es */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002647 emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002648 break;
2649 case 0x07: /* pop es */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002650 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002651 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002652 goto done;
2653 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002654 case 0x08 ... 0x0d:
2655 or: /* or */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002656 emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002657 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002658 case 0x0e: /* push cs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002659 emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002660 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002661 case 0x10 ... 0x15:
2662 adc: /* adc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002663 emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002664 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002665 case 0x16: /* push ss */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002666 emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002667 break;
2668 case 0x17: /* pop ss */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002669 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002670 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002671 goto done;
2672 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002673 case 0x18 ... 0x1d:
2674 sbb: /* sbb */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002675 emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002676 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002677 case 0x1e: /* push ds */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002678 emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002679 break;
2680 case 0x1f: /* pop ds */
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002681 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002682 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03002683 goto done;
2684 break;
Guillaume Thouveninaa3a8162008-09-12 13:52:18 +02002685 case 0x20 ... 0x25:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002686 and: /* and */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002687 emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002688 break;
2689 case 0x28 ... 0x2d:
2690 sub: /* sub */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002691 emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002692 break;
2693 case 0x30 ... 0x35:
2694 xor: /* xor */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002695 emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002696 break;
2697 case 0x38 ... 0x3d:
2698 cmp: /* cmp */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002699 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002700 break;
Avi Kivity33615aa2007-10-31 11:15:56 +02002701 case 0x40 ... 0x47: /* inc r16/r32 */
2702 emulate_1op("inc", c->dst, ctxt->eflags);
2703 break;
2704 case 0x48 ... 0x4f: /* dec r16/r32 */
2705 emulate_1op("dec", c->dst, ctxt->eflags);
2706 break;
2707 case 0x50 ... 0x57: /* push reg */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002708 emulate_push(ctxt, ops);
Avi Kivity33615aa2007-10-31 11:15:56 +02002709 break;
2710 case 0x58 ... 0x5f: /* pop reg */
2711 pop_instruction:
Avi Kivity350f69d2009-01-05 11:12:40 +02002712 rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002713 if (rc != X86EMUL_CONTINUE)
Avi Kivity33615aa2007-10-31 11:15:56 +02002714 goto done;
Avi Kivity33615aa2007-10-31 11:15:56 +02002715 break;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002716 case 0x60: /* pusha */
Wei Yongjunc37eda12010-06-15 09:03:33 +08002717 rc = emulate_pusha(ctxt, ops);
2718 if (rc != X86EMUL_CONTINUE)
2719 goto done;
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002720 break;
2721 case 0x61: /* popa */
2722 rc = emulate_popa(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002723 if (rc != X86EMUL_CONTINUE)
Mohammed Gamalabcf14b2009-09-01 15:28:11 +02002724 goto done;
2725 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002726 case 0x63: /* movsxd */
Laurent Vivier8b4caf62007-09-18 11:27:19 +02002727 if (ctxt->mode != X86EMUL_MODE_PROT64)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002728 goto cannot_emulate;
Laurent Viviere4e03de2007-09-18 11:52:50 +02002729 c->dst.val = (s32) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002730 break;
Avi Kivity91ed7a02008-05-29 14:38:38 +03002731 case 0x68: /* push imm */
Avi Kivity018a98d2007-11-27 19:30:56 +02002732 case 0x6a: /* push imm8 */
Gleb Natapov79168fd2010-04-28 19:15:30 +03002733 emulate_push(ctxt, ops);
Avi Kivity018a98d2007-11-27 19:30:56 +02002734 break;
2735 case 0x6c: /* insb */
2736 case 0x6d: /* insw/insd */
Gleb Natapov79729952010-03-18 15:20:24 +02002737 c->dst.bytes = min(c->dst.bytes, 4u);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002738 if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
Gleb Natapov79729952010-03-18 15:20:24 +02002739 c->dst.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002740 emulate_gp(ctxt, 0);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002741 goto done;
2742 }
Gleb Natapov7b262e92010-03-18 15:20:27 +02002743 if (!pio_in_emulated(ctxt, ops, c->dst.bytes,
2744 c->regs[VCPU_REGS_RDX], &c->dst.val))
Gleb Natapov79729952010-03-18 15:20:24 +02002745 goto done; /* IO is needed, skip writeback */
2746 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02002747 case 0x6e: /* outsb */
2748 case 0x6f: /* outsw/outsd */
Gleb Natapov79729952010-03-18 15:20:24 +02002749 c->src.bytes = min(c->src.bytes, 4u);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002750 if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
Gleb Natapov79729952010-03-18 15:20:24 +02002751 c->src.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002752 emulate_gp(ctxt, 0);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002753 goto done;
2754 }
Gleb Natapov79729952010-03-18 15:20:24 +02002755 ops->pio_out_emulated(c->src.bytes, c->regs[VCPU_REGS_RDX],
2756 &c->src.val, 1, ctxt->vcpu);
2757
2758 c->dst.type = OP_NONE; /* nothing to writeback */
2759 break;
Gleb Natapovb2833e32009-04-12 13:36:30 +03002760 case 0x70 ... 0x7f: /* jcc (short) */
Avi Kivity018a98d2007-11-27 19:30:56 +02002761 if (test_cc(c->b, ctxt->eflags))
Gleb Natapovb2833e32009-04-12 13:36:30 +03002762 jmp_rel(c, c->src.val);
Avi Kivity018a98d2007-11-27 19:30:56 +02002763 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002764 case 0x80 ... 0x83: /* Grp1 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002765 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002766 case 0:
2767 goto add;
2768 case 1:
2769 goto or;
2770 case 2:
2771 goto adc;
2772 case 3:
2773 goto sbb;
2774 case 4:
2775 goto and;
2776 case 5:
2777 goto sub;
2778 case 6:
2779 goto xor;
2780 case 7:
2781 goto cmp;
2782 }
2783 break;
2784 case 0x84 ... 0x85:
Mohammed Gamaldfb507c2010-05-11 22:22:40 +03002785 test:
Laurent Vivier05f086f2007-09-24 11:10:55 +02002786 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002787 break;
2788 case 0x86 ... 0x87: /* xchg */
Mohammed Gamalb13354f2008-06-15 19:37:38 +03002789 xchg:
Avi Kivity6aa8b732006-12-10 02:21:36 -08002790 /* Write back the register source. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002791 switch (c->dst.bytes) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08002792 case 1:
Laurent Viviere4e03de2007-09-18 11:52:50 +02002793 *(u8 *) c->src.ptr = (u8) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002794 break;
2795 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +02002796 *(u16 *) c->src.ptr = (u16) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002797 break;
2798 case 4:
Laurent Viviere4e03de2007-09-18 11:52:50 +02002799 *c->src.ptr = (u32) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002800 break; /* 64b reg: zero-extend */
2801 case 8:
Laurent Viviere4e03de2007-09-18 11:52:50 +02002802 *c->src.ptr = c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002803 break;
2804 }
2805 /*
2806 * Write back the memory destination with implicit LOCK
2807 * prefix.
2808 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002809 c->dst.val = c->src.val;
2810 c->lock_prefix = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002811 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002812 case 0x88 ... 0x8b: /* mov */
Nitin A Kamble7de75242007-09-15 10:13:07 +03002813 goto mov;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002814 case 0x8c: /* mov r/m, sreg */
2815 if (c->modrm_reg > VCPU_SREG_GS) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002816 emulate_ud(ctxt);
Gleb Natapov5e3ae6c2010-03-18 15:20:07 +02002817 goto done;
Guillaume Thouvenin38d5bc62008-05-27 15:13:28 +02002818 }
Gleb Natapov79168fd2010-04-28 19:15:30 +03002819 c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
Guillaume Thouvenin38d5bc62008-05-27 15:13:28 +02002820 break;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03002821 case 0x8d: /* lea r16/r32, m */
Avi Kivityf9b7aab2008-04-14 23:46:37 +03002822 c->dst.val = c->modrm_ea;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03002823 break;
Guillaume Thouvenin42571982008-05-27 14:49:15 +02002824 case 0x8e: { /* mov seg, r/m16 */
2825 uint16_t sel;
Guillaume Thouvenin42571982008-05-27 14:49:15 +02002826
2827 sel = c->src.val;
Gleb Natapov8b9f4412010-02-18 12:14:59 +02002828
Gleb Natapovc6975182010-02-18 12:15:01 +02002829 if (c->modrm_reg == VCPU_SREG_CS ||
2830 c->modrm_reg > VCPU_SREG_GS) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002831 emulate_ud(ctxt);
Gleb Natapov8b9f4412010-02-18 12:14:59 +02002832 goto done;
2833 }
2834
Glauber Costa310b5d32009-05-12 16:21:06 -04002835 if (c->modrm_reg == VCPU_SREG_SS)
Gleb Natapov95cb2292010-04-28 19:15:43 +03002836 ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa310b5d32009-05-12 16:21:06 -04002837
Gleb Natapov2e873022010-03-18 15:20:18 +02002838 rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
Guillaume Thouvenin42571982008-05-27 14:49:15 +02002839
2840 c->dst.type = OP_NONE; /* Disable writeback. */
2841 break;
2842 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002843 case 0x8f: /* pop (sole member of Grp1a) */
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02002844 rc = emulate_grp1a(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002845 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002846 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002847 break;
Mohammed Gamalb13354f2008-06-15 19:37:38 +03002848 case 0x90: /* nop / xchg r8,rax */
Gleb Natapovb8a98942010-04-28 19:15:25 +03002849 if (c->dst.ptr == (unsigned long *)&c->regs[VCPU_REGS_RAX]) {
2850 c->dst.type = OP_NONE; /* nop */
Mohammed Gamalb13354f2008-06-15 19:37:38 +03002851 break;
2852 }
2853 case 0x91 ... 0x97: /* xchg reg,rax */
Gleb Natapovf0c13ef2010-04-28 19:15:24 +03002854 c->src.type = OP_REG;
2855 c->src.bytes = c->op_bytes;
Mohammed Gamalb13354f2008-06-15 19:37:38 +03002856 c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
2857 c->src.val = *(c->src.ptr);
2858 goto xchg;
Nitin A Kamblefd2a7602007-08-28 18:22:47 -07002859 case 0x9c: /* pushf */
Laurent Vivier05f086f2007-09-24 11:10:55 +02002860 c->src.val = (unsigned long) ctxt->eflags;
Gleb Natapov79168fd2010-04-28 19:15:30 +03002861 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02002862 break;
Nitin A Kamble535eabc2007-09-15 10:45:05 +03002863 case 0x9d: /* popf */
Avi Kivity2b48cc72008-11-29 20:36:13 +02002864 c->dst.type = OP_REG;
Laurent Vivier05f086f2007-09-24 11:10:55 +02002865 c->dst.ptr = (unsigned long *) &ctxt->eflags;
Avi Kivity2b48cc72008-11-29 20:36:13 +02002866 c->dst.bytes = c->op_bytes;
Gleb Natapovd4c6a152010-02-10 14:21:34 +02002867 rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
2868 if (rc != X86EMUL_CONTINUE)
2869 goto done;
2870 break;
Wei Yongjun5d55f292010-07-07 17:43:35 +08002871 case 0xa0 ... 0xa3: /* mov */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002872 case 0xa4 ... 0xa5: /* movs */
Gleb Natapova682e352010-03-18 15:20:21 +02002873 goto mov;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002874 case 0xa6 ... 0xa7: /* cmps */
Guillaume Thouvenind7e51172007-11-26 13:49:09 +01002875 c->dst.type = OP_NONE; /* Disable writeback. */
Guillaume Thouvenind7e51172007-11-26 13:49:09 +01002876 DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
Gleb Natapova682e352010-03-18 15:20:21 +02002877 goto cmp;
Mohammed Gamaldfb507c2010-05-11 22:22:40 +03002878 case 0xa8 ... 0xa9: /* test ax, imm */
2879 goto test;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002880 case 0xaa ... 0xab: /* stos */
Laurent Viviere4e03de2007-09-18 11:52:50 +02002881 c->dst.val = c->regs[VCPU_REGS_RAX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08002882 break;
2883 case 0xac ... 0xad: /* lods */
Gleb Natapova682e352010-03-18 15:20:21 +02002884 goto mov;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002885 case 0xae ... 0xaf: /* scas */
2886 DPRINTF("Urk! I don't handle SCAS.\n");
2887 goto cannot_emulate;
Mohammed Gamala5e2e822008-08-27 05:02:56 +03002888 case 0xb0 ... 0xbf: /* mov r, imm */
Guillaume Thouvenin615ac122008-05-27 10:19:16 +02002889 goto mov;
Avi Kivity018a98d2007-11-27 19:30:56 +02002890 case 0xc0 ... 0xc1:
2891 emulate_grp2(ctxt);
2892 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02002893 case 0xc3: /* ret */
Avi Kivitycf5de4f2008-11-28 00:14:07 +02002894 c->dst.type = OP_REG;
Avi Kivity111de5d2007-11-27 19:14:21 +02002895 c->dst.ptr = &c->eip;
Avi Kivitycf5de4f2008-11-28 00:14:07 +02002896 c->dst.bytes = c->op_bytes;
Avi Kivity111de5d2007-11-27 19:14:21 +02002897 goto pop_instruction;
Avi Kivity018a98d2007-11-27 19:30:56 +02002898 case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
2899 mov:
2900 c->dst.val = c->src.val;
2901 break;
Avi Kivitya77ab5e2009-01-05 13:27:34 +02002902 case 0xcb: /* ret far */
2903 rc = emulate_ret_far(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09002904 if (rc != X86EMUL_CONTINUE)
Avi Kivitya77ab5e2009-01-05 13:27:34 +02002905 goto done;
2906 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02002907 case 0xd0 ... 0xd1: /* Grp2 */
2908 c->src.val = 1;
2909 emulate_grp2(ctxt);
2910 break;
2911 case 0xd2 ... 0xd3: /* Grp2 */
2912 c->src.val = c->regs[VCPU_REGS_RCX];
2913 emulate_grp2(ctxt);
2914 break;
Mohammed Gamala6a30342008-09-06 17:22:29 +03002915 case 0xe4: /* inb */
2916 case 0xe5: /* in */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002917 goto do_io_in;
Mohammed Gamala6a30342008-09-06 17:22:29 +03002918 case 0xe6: /* outb */
2919 case 0xe7: /* out */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002920 goto do_io_out;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07002921 case 0xe8: /* call (near) */ {
Gleb Natapovd53c4772009-04-12 13:36:36 +03002922 long int rel = c->src.val;
Laurent Viviere4e03de2007-09-18 11:52:50 +02002923 c->src.val = (unsigned long) c->eip;
Harvey Harrison7a9572752008-02-19 07:40:41 -08002924 jmp_rel(c, rel);
Gleb Natapov79168fd2010-04-28 19:15:30 +03002925 emulate_push(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02002926 break;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07002927 }
2928 case 0xe9: /* jmp rel */
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02002929 goto jmp;
Gleb Natapov414e6272010-04-28 19:15:26 +03002930 case 0xea: { /* jmp far */
2931 unsigned short sel;
Gleb Natapovea798492010-02-25 16:36:43 +02002932 jump_far:
Gleb Natapov414e6272010-04-28 19:15:26 +03002933 memcpy(&sel, c->src.valptr + c->op_bytes, 2);
2934
2935 if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
Gleb Natapovc6975182010-02-18 12:15:01 +02002936 goto done;
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02002937
Gleb Natapov414e6272010-04-28 19:15:26 +03002938 c->eip = 0;
2939 memcpy(&c->eip, c->src.valptr, c->op_bytes);
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02002940 break;
Gleb Natapov414e6272010-04-28 19:15:26 +03002941 }
Guillaume Thouvenin954cd362008-05-27 10:19:08 +02002942 case 0xeb:
2943 jmp: /* jmp rel short */
Harvey Harrison7a9572752008-02-19 07:40:41 -08002944 jmp_rel(c, c->src.val);
Laurent Viviera01af5e2007-09-24 11:10:56 +02002945 c->dst.type = OP_NONE; /* Disable writeback. */
Nitin A Kamble1a52e052007-09-18 16:34:25 -07002946 break;
Mohammed Gamala6a30342008-09-06 17:22:29 +03002947 case 0xec: /* in al,dx */
2948 case 0xed: /* in (e/r)ax,dx */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002949 c->src.val = c->regs[VCPU_REGS_RDX];
2950 do_io_in:
2951 c->dst.bytes = min(c->dst.bytes, 4u);
2952 if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002953 emulate_gp(ctxt, 0);
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002954 goto done;
2955 }
Gleb Natapov7b262e92010-03-18 15:20:27 +02002956 if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
2957 &c->dst.val))
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002958 goto done; /* IO is needed */
2959 break;
Wei Yongjunce7a0ad2010-07-06 16:50:21 +08002960 case 0xee: /* out dx,al */
2961 case 0xef: /* out dx,(e/r)ax */
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002962 c->src.val = c->regs[VCPU_REGS_RDX];
2963 do_io_out:
2964 c->dst.bytes = min(c->dst.bytes, 4u);
2965 if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002966 emulate_gp(ctxt, 0);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002967 goto done;
Mohammed Gamala6a30342008-09-06 17:22:29 +03002968 }
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02002969 ops->pio_out_emulated(c->dst.bytes, c->src.val, &c->dst.val, 1,
2970 ctxt->vcpu);
2971 c->dst.type = OP_NONE; /* Disable writeback. */
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01002972 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02002973 case 0xf4: /* hlt */
Zhang Xiantaoad312c72007-12-13 23:50:52 +08002974 ctxt->vcpu->arch.halt_request = 1;
Mohammed Gamal19fdfa02008-07-06 16:51:26 +03002975 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02002976 case 0xf5: /* cmc */
2977 /* complement carry flag from eflags reg */
2978 ctxt->eflags ^= EFLG_CF;
2979 c->dst.type = OP_NONE; /* Disable writeback. */
2980 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02002981 case 0xf6 ... 0xf7: /* Grp3 */
Gleb Natapovaca06a82010-03-18 15:20:15 +02002982 if (!emulate_grp3(ctxt, ops))
2983 goto cannot_emulate;
Avi Kivity018a98d2007-11-27 19:30:56 +02002984 break;
Avi Kivity111de5d2007-11-27 19:14:21 +02002985 case 0xf8: /* clc */
2986 ctxt->eflags &= ~EFLG_CF;
2987 c->dst.type = OP_NONE; /* Disable writeback. */
2988 break;
2989 case 0xfa: /* cli */
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08002990 if (emulator_bad_iopl(ctxt, ops)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03002991 emulate_gp(ctxt, 0);
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08002992 goto done;
2993 } else {
Gleb Natapovf850e2e2010-02-10 14:21:33 +02002994 ctxt->eflags &= ~X86_EFLAGS_IF;
2995 c->dst.type = OP_NONE; /* Disable writeback. */
2996 }
Avi Kivity111de5d2007-11-27 19:14:21 +02002997 break;
2998 case 0xfb: /* sti */
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08002999 if (emulator_bad_iopl(ctxt, ops)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003000 emulate_gp(ctxt, 0);
Wei Yongjun07cbc6c2010-07-06 16:54:19 +08003001 goto done;
3002 } else {
Gleb Natapov95cb2292010-04-28 19:15:43 +03003003 ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
Gleb Natapovf850e2e2010-02-10 14:21:33 +02003004 ctxt->eflags |= X86_EFLAGS_IF;
3005 c->dst.type = OP_NONE; /* Disable writeback. */
3006 }
Avi Kivity111de5d2007-11-27 19:14:21 +02003007 break;
Mohammed Gamalfb4616f2008-09-01 04:52:24 +03003008 case 0xfc: /* cld */
3009 ctxt->eflags &= ~EFLG_DF;
3010 c->dst.type = OP_NONE; /* Disable writeback. */
3011 break;
3012 case 0xfd: /* std */
3013 ctxt->eflags |= EFLG_DF;
3014 c->dst.type = OP_NONE; /* Disable writeback. */
3015 break;
Gleb Natapovea798492010-02-25 16:36:43 +02003016 case 0xfe: /* Grp4 */
3017 grp45:
Avi Kivity018a98d2007-11-27 19:30:56 +02003018 rc = emulate_grp45(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003019 if (rc != X86EMUL_CONTINUE)
Avi Kivity018a98d2007-11-27 19:30:56 +02003020 goto done;
3021 break;
Gleb Natapovea798492010-02-25 16:36:43 +02003022 case 0xff: /* Grp5 */
3023 if (c->modrm_reg == 5)
3024 goto jump_far;
3025 goto grp45;
Avi Kivity91269b82010-07-25 14:51:16 +03003026 default:
3027 goto cannot_emulate;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003028 }
Avi Kivity018a98d2007-11-27 19:30:56 +02003029
3030writeback:
3031 rc = writeback(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003032 if (rc != X86EMUL_CONTINUE)
Avi Kivity018a98d2007-11-27 19:30:56 +02003033 goto done;
3034
Gleb Natapov5cd21912010-03-18 15:20:26 +02003035 /*
3036 * restore dst type in case the decoding will be reused
3037 * (happens for string instruction )
3038 */
3039 c->dst.type = saved_dst_type;
3040
Gleb Natapova682e352010-03-18 15:20:21 +02003041 if ((c->d & SrcMask) == SrcSI)
Gleb Natapov79168fd2010-04-28 19:15:30 +03003042 string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
3043 VCPU_REGS_RSI, &c->src);
Gleb Natapova682e352010-03-18 15:20:21 +02003044
3045 if ((c->d & DstMask) == DstDI)
Gleb Natapov79168fd2010-04-28 19:15:30 +03003046 string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
3047 &c->dst);
Gleb Natapovd9271122010-03-18 15:20:22 +02003048
Gleb Natapov5cd21912010-03-18 15:20:26 +02003049 if (c->rep_prefix && (c->d & String)) {
Gleb Natapov7b262e92010-03-18 15:20:27 +02003050 struct read_cache *rc = &ctxt->decode.io_read;
Gleb Natapovd9271122010-03-18 15:20:22 +02003051 register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
Gleb Natapov7b262e92010-03-18 15:20:27 +02003052 /*
3053 * Re-enter guest when pio read ahead buffer is empty or,
3054 * if it is not used, after each 1024 iteration.
3055 */
3056 if ((rc->end == 0 && !(c->regs[VCPU_REGS_RCX] & 0x3ff)) ||
3057 (rc->end != 0 && rc->end == rc->pos))
Gleb Natapov5cd21912010-03-18 15:20:26 +02003058 ctxt->restart = false;
3059 }
Gleb Natapov9de41572010-04-28 19:15:22 +03003060 /*
3061 * reset read cache here in case string instruction is restared
3062 * without decoding
3063 */
3064 ctxt->decode.mem_read.end = 0;
Gleb Natapov95c55882010-04-28 19:15:39 +03003065 ctxt->eip = c->eip;
Avi Kivity018a98d2007-11-27 19:30:56 +02003066
3067done:
Gleb Natapovcb404fe2010-03-18 15:20:25 +02003068 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003069
3070twobyte_insn:
Laurent Viviere4e03de2007-09-18 11:52:50 +02003071 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003072 case 0x01: /* lgdt, lidt, lmsw */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003073 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003074 u16 size;
3075 unsigned long address;
3076
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003077 case 0: /* vmcall */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003078 if (c->modrm_mod != 3 || c->modrm_rm != 1)
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003079 goto cannot_emulate;
3080
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05003081 rc = kvm_fix_hypercall(ctxt->vcpu);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003082 if (rc != X86EMUL_CONTINUE)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05003083 goto done;
3084
Avi Kivity33e38852008-05-21 15:34:25 +03003085 /* Let the processor re-execute the fixed hypercall */
Gleb Natapov063db062010-03-18 15:20:06 +02003086 c->eip = ctxt->eip;
Avi Kivity16286d02008-04-14 14:40:50 +03003087 /* Disable writeback. */
3088 c->dst.type = OP_NONE;
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003089 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003090 case 2: /* lgdt */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003091 rc = read_descriptor(ctxt, ops, c->src.ptr,
3092 &size, &address, c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003093 if (rc != X86EMUL_CONTINUE)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003094 goto done;
3095 realmode_lgdt(ctxt->vcpu, size, address);
Avi Kivity16286d02008-04-14 14:40:50 +03003096 /* Disable writeback. */
3097 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003098 break;
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003099 case 3: /* lidt/vmmcall */
Avi Kivity2b3d2a22008-12-23 19:46:01 +02003100 if (c->modrm_mod == 3) {
3101 switch (c->modrm_rm) {
3102 case 1:
3103 rc = kvm_fix_hypercall(ctxt->vcpu);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003104 if (rc != X86EMUL_CONTINUE)
Avi Kivity2b3d2a22008-12-23 19:46:01 +02003105 goto done;
3106 break;
3107 default:
3108 goto cannot_emulate;
3109 }
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003110 } else {
Laurent Viviere4e03de2007-09-18 11:52:50 +02003111 rc = read_descriptor(ctxt, ops, c->src.ptr,
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003112 &size, &address,
Laurent Viviere4e03de2007-09-18 11:52:50 +02003113 c->op_bytes);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003114 if (rc != X86EMUL_CONTINUE)
Anthony Liguoriaca7f962007-09-17 14:57:49 -05003115 goto done;
3116 realmode_lidt(ctxt->vcpu, size, address);
3117 }
Avi Kivity16286d02008-04-14 14:40:50 +03003118 /* Disable writeback. */
3119 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003120 break;
3121 case 4: /* smsw */
Avi Kivity16286d02008-04-14 14:40:50 +03003122 c->dst.bytes = 2;
Gleb Natapov52a46612010-03-18 15:20:03 +02003123 c->dst.val = ops->get_cr(0, ctxt->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003124 break;
3125 case 6: /* lmsw */
Gleb Natapov93a152b2010-03-18 15:20:04 +02003126 ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0ful) |
3127 (c->src.val & 0x0f), ctxt->vcpu);
Avi Kivitydc7457e2008-04-30 16:13:36 +03003128 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003129 break;
Gleb Natapov6e1e5ff2010-03-18 15:20:08 +02003130 case 5: /* not defined */
Gleb Natapov54b84862010-04-28 19:15:44 +03003131 emulate_ud(ctxt);
Gleb Natapov6e1e5ff2010-03-18 15:20:08 +02003132 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003133 case 7: /* invlpg*/
Gleb Natapov69f55cb2010-03-18 15:20:20 +02003134 emulate_invlpg(ctxt->vcpu, c->modrm_ea);
Avi Kivity16286d02008-04-14 14:40:50 +03003135 /* Disable writeback. */
3136 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003137 break;
3138 default:
3139 goto cannot_emulate;
3140 }
3141 break;
Andre Przywarae99f0502009-06-17 15:50:33 +02003142 case 0x05: /* syscall */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003143 rc = emulate_syscall(ctxt, ops);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02003144 if (rc != X86EMUL_CONTINUE)
3145 goto done;
Andre Przywarae66bb2c2009-06-18 12:56:00 +02003146 else
3147 goto writeback;
Andre Przywarae99f0502009-06-17 15:50:33 +02003148 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003149 case 0x06:
3150 emulate_clts(ctxt->vcpu);
3151 c->dst.type = OP_NONE;
3152 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003153 case 0x09: /* wbinvd */
Sheng Yangf5f48ee2010-06-30 12:25:15 +08003154 kvm_emulate_wbinvd(ctxt->vcpu);
3155 c->dst.type = OP_NONE;
3156 break;
3157 case 0x08: /* invd */
Avi Kivity018a98d2007-11-27 19:30:56 +02003158 case 0x0d: /* GrpP (prefetch) */
3159 case 0x18: /* Grp16 (prefetch/nop) */
3160 c->dst.type = OP_NONE;
3161 break;
3162 case 0x20: /* mov cr, reg */
Gleb Natapov6aebfa62010-03-18 15:20:10 +02003163 switch (c->modrm_reg) {
3164 case 1:
3165 case 5 ... 7:
3166 case 9 ... 15:
Gleb Natapov54b84862010-04-28 19:15:44 +03003167 emulate_ud(ctxt);
Gleb Natapov6aebfa62010-03-18 15:20:10 +02003168 goto done;
3169 }
Gleb Natapov52a46612010-03-18 15:20:03 +02003170 c->regs[c->modrm_rm] = ops->get_cr(c->modrm_reg, ctxt->vcpu);
Avi Kivity018a98d2007-11-27 19:30:56 +02003171 c->dst.type = OP_NONE; /* no writeback */
3172 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003173 case 0x21: /* mov from dr to reg */
Gleb Natapov1e470be2010-03-18 15:20:11 +02003174 if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
3175 (c->modrm_reg == 4 || c->modrm_reg == 5)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003176 emulate_ud(ctxt);
Gleb Natapov1e470be2010-03-18 15:20:11 +02003177 goto done;
3178 }
Gleb Natapov35aa5372010-04-28 19:15:27 +03003179 ops->get_dr(c->modrm_reg, &c->regs[c->modrm_rm], ctxt->vcpu);
Laurent Viviera01af5e2007-09-24 11:10:56 +02003180 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003181 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003182 case 0x22: /* mov reg, cr */
Gleb Natapov0f122442010-04-28 19:15:31 +03003183 if (ops->set_cr(c->modrm_reg, c->modrm_val, ctxt->vcpu)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003184 emulate_gp(ctxt, 0);
Gleb Natapov0f122442010-04-28 19:15:31 +03003185 goto done;
3186 }
Avi Kivity018a98d2007-11-27 19:30:56 +02003187 c->dst.type = OP_NONE;
3188 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003189 case 0x23: /* mov from reg to dr */
Gleb Natapov1e470be2010-03-18 15:20:11 +02003190 if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
3191 (c->modrm_reg == 4 || c->modrm_reg == 5)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003192 emulate_ud(ctxt);
Gleb Natapov1e470be2010-03-18 15:20:11 +02003193 goto done;
3194 }
Gleb Natapov35aa5372010-04-28 19:15:27 +03003195
Gleb Natapov338dbc92010-04-28 19:15:32 +03003196 if (ops->set_dr(c->modrm_reg, c->regs[c->modrm_rm] &
3197 ((ctxt->mode == X86EMUL_MODE_PROT64) ?
3198 ~0ULL : ~0U), ctxt->vcpu) < 0) {
3199 /* #UD condition is already handled by the code above */
Gleb Natapov54b84862010-04-28 19:15:44 +03003200 emulate_gp(ctxt, 0);
Gleb Natapov338dbc92010-04-28 19:15:32 +03003201 goto done;
3202 }
3203
Laurent Viviera01af5e2007-09-24 11:10:56 +02003204 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003205 break;
Avi Kivity018a98d2007-11-27 19:30:56 +02003206 case 0x30:
3207 /* wrmsr */
3208 msr_data = (u32)c->regs[VCPU_REGS_RAX]
3209 | ((u64)c->regs[VCPU_REGS_RDX] << 32);
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003210 if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003211 emulate_gp(ctxt, 0);
Gleb Natapovfd525362010-03-18 15:20:13 +02003212 goto done;
Avi Kivity018a98d2007-11-27 19:30:56 +02003213 }
3214 rc = X86EMUL_CONTINUE;
3215 c->dst.type = OP_NONE;
3216 break;
3217 case 0x32:
3218 /* rdmsr */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003219 if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
Gleb Natapov54b84862010-04-28 19:15:44 +03003220 emulate_gp(ctxt, 0);
Gleb Natapovfd525362010-03-18 15:20:13 +02003221 goto done;
Avi Kivity018a98d2007-11-27 19:30:56 +02003222 } else {
3223 c->regs[VCPU_REGS_RAX] = (u32)msr_data;
3224 c->regs[VCPU_REGS_RDX] = msr_data >> 32;
3225 }
3226 rc = X86EMUL_CONTINUE;
3227 c->dst.type = OP_NONE;
3228 break;
Andre Przywarae99f0502009-06-17 15:50:33 +02003229 case 0x34: /* sysenter */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003230 rc = emulate_sysenter(ctxt, ops);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02003231 if (rc != X86EMUL_CONTINUE)
3232 goto done;
Andre Przywara8c604352009-06-18 12:56:01 +02003233 else
3234 goto writeback;
Andre Przywarae99f0502009-06-17 15:50:33 +02003235 break;
3236 case 0x35: /* sysexit */
Gleb Natapov3fb1b5d2010-04-28 19:15:28 +03003237 rc = emulate_sysexit(ctxt, ops);
Takuya Yoshikawae54cfa92010-02-18 12:15:02 +02003238 if (rc != X86EMUL_CONTINUE)
3239 goto done;
Andre Przywara4668f052009-06-18 12:56:02 +02003240 else
3241 goto writeback;
Andre Przywarae99f0502009-06-17 15:50:33 +02003242 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003243 case 0x40 ... 0x4f: /* cmov */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003244 c->dst.val = c->dst.orig_val = c->src.val;
Laurent Viviera01af5e2007-09-24 11:10:56 +02003245 if (!test_cc(c->b, ctxt->eflags))
3246 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003247 break;
Gleb Natapovb2833e32009-04-12 13:36:30 +03003248 case 0x80 ... 0x8f: /* jnz rel, etc*/
Avi Kivity018a98d2007-11-27 19:30:56 +02003249 if (test_cc(c->b, ctxt->eflags))
Gleb Natapovb2833e32009-04-12 13:36:30 +03003250 jmp_rel(c, c->src.val);
Avi Kivity018a98d2007-11-27 19:30:56 +02003251 c->dst.type = OP_NONE;
3252 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003253 case 0xa0: /* push fs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03003254 emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003255 break;
3256 case 0xa1: /* pop fs */
3257 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003258 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003259 goto done;
3260 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03003261 case 0xa3:
3262 bt: /* bt */
Qing Hee4f8e032007-09-24 17:22:13 +08003263 c->dst.type = OP_NONE;
Laurent Viviere4e03de2007-09-18 11:52:50 +02003264 /* only subword offset */
3265 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003266 emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03003267 break;
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +01003268 case 0xa4: /* shld imm8, r, r/m */
3269 case 0xa5: /* shld cl, r, r/m */
3270 emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
3271 break;
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003272 case 0xa8: /* push gs */
Gleb Natapov79168fd2010-04-28 19:15:30 +03003273 emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003274 break;
3275 case 0xa9: /* pop gs */
3276 rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003277 if (rc != X86EMUL_CONTINUE)
Mohammed Gamal0934ac92009-08-23 14:24:24 +03003278 goto done;
3279 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03003280 case 0xab:
3281 bts: /* bts */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003282 /* only subword offset */
3283 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003284 emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03003285 break;
Guillaume Thouvenin9bf8ea42008-12-04 14:30:13 +01003286 case 0xac: /* shrd imm8, r, r/m */
3287 case 0xad: /* shrd cl, r, r/m */
3288 emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
3289 break;
Glauber Costa2a7c5b82008-07-10 17:08:15 -03003290 case 0xae: /* clflush */
3291 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003292 case 0xb0 ... 0xb1: /* cmpxchg */
3293 /*
3294 * Save real source value, then compare EAX against
3295 * destination.
3296 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003297 c->src.orig_val = c->src.val;
3298 c->src.val = c->regs[VCPU_REGS_RAX];
Laurent Vivier05f086f2007-09-24 11:10:55 +02003299 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
3300 if (ctxt->eflags & EFLG_ZF) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003301 /* Success: write back to memory. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003302 c->dst.val = c->src.orig_val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003303 } else {
3304 /* Failure: write the value we saw to EAX. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003305 c->dst.type = OP_REG;
3306 c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08003307 }
3308 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003309 case 0xb3:
3310 btr: /* btr */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003311 /* only subword offset */
3312 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003313 emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003314 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003315 case 0xb6 ... 0xb7: /* movzx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003316 c->dst.bytes = c->op_bytes;
3317 c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
3318 : (u16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003319 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003320 case 0xba: /* Grp8 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003321 switch (c->modrm_reg & 3) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003322 case 0:
3323 goto bt;
3324 case 1:
3325 goto bts;
3326 case 2:
3327 goto btr;
3328 case 3:
3329 goto btc;
3330 }
3331 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03003332 case 0xbb:
3333 btc: /* btc */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003334 /* only subword offset */
3335 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02003336 emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03003337 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003338 case 0xbe ... 0xbf: /* movsx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003339 c->dst.bytes = c->op_bytes;
3340 c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
3341 (s16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003342 break;
Sheng Yanga012e652007-10-15 14:24:20 +08003343 case 0xc3: /* movnti */
Laurent Viviere4e03de2007-09-18 11:52:50 +02003344 c->dst.bytes = c->op_bytes;
3345 c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
3346 (u64) c->src.val;
Sheng Yanga012e652007-10-15 14:24:20 +08003347 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003348 case 0xc7: /* Grp9 (cmpxchg8b) */
Gleb Natapov69f55cb2010-03-18 15:20:20 +02003349 rc = emulate_grp9(ctxt, ops);
Takuya Yoshikawa1b30eaa2010-02-12 15:57:56 +09003350 if (rc != X86EMUL_CONTINUE)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02003351 goto done;
3352 break;
Avi Kivity91269b82010-07-25 14:51:16 +03003353 default:
3354 goto cannot_emulate;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003355 }
3356 goto writeback;
3357
3358cannot_emulate:
Laurent Viviere4e03de2007-09-18 11:52:50 +02003359 DPRINTF("Cannot emulate %02x\n", c->b);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003360 return -1;
3361}