blob: e96cd7041b66a71cf86a916263d544b30ff25eaf [file] [log] [blame]
Paul Walmsleyff4ae5d2012-10-21 01:01:11 -06001/*
2 * OMAP2xxx CM module functions
3 *
4 * Copyright (C) 2009 Nokia Corporation
Paul Walmsley4bd52592012-10-21 01:01:11 -06005 * Copyright (C) 2008-2010, 2012 Texas Instruments, Inc.
Paul Walmsleyff4ae5d2012-10-21 01:01:11 -06006 * Paul Walmsley
Paul Walmsley4bd52592012-10-21 01:01:11 -06007 * Rajendra Nayak <rnayak@ti.com>
Paul Walmsleyff4ae5d2012-10-21 01:01:11 -06008 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
14#include <linux/kernel.h>
15#include <linux/types.h>
16#include <linux/delay.h>
17#include <linux/errno.h>
18#include <linux/err.h>
19#include <linux/io.h>
20
21#include "soc.h"
22#include "iomap.h"
23#include "common.h"
Paul Walmsley4bd52592012-10-21 01:01:11 -060024#include "prm2xxx.h"
Paul Walmsleyff4ae5d2012-10-21 01:01:11 -060025#include "cm.h"
26#include "cm2xxx.h"
27#include "cm-regbits-24xx.h"
Paul Walmsley4bd52592012-10-21 01:01:11 -060028#include "clockdomain.h"
Paul Walmsleyff4ae5d2012-10-21 01:01:11 -060029
30/* CM_AUTOIDLE_PLL.AUTO_* bit values for DPLLs */
31#define DPLL_AUTOIDLE_DISABLE 0x0
32#define OMAP2XXX_DPLL_AUTOIDLE_LOW_POWER_STOP 0x3
33
34/* CM_AUTOIDLE_PLL.AUTO_* bit values for APLLs (OMAP2xxx only) */
35#define OMAP2XXX_APLL_AUTOIDLE_DISABLE 0x0
36#define OMAP2XXX_APLL_AUTOIDLE_LOW_POWER_STOP 0x3
37
Paul Walmsleyb6ffa052012-10-29 20:56:17 -060038/* CM_IDLEST_PLL bit value offset for APLLs (OMAP2xxx only) */
39#define EN_APLL_LOCKED 3
40
Paul Walmsleyff4ae5d2012-10-21 01:01:11 -060041static const u8 omap2xxx_cm_idlest_offs[] = {
42 CM_IDLEST1, CM_IDLEST2, OMAP2430_CM_IDLEST3, OMAP24XX_CM_IDLEST4
43};
44
45/*
46 *
47 */
48
49static void _write_clktrctrl(u8 c, s16 module, u32 mask)
50{
51 u32 v;
52
53 v = omap2_cm_read_mod_reg(module, OMAP2_CM_CLKSTCTRL);
54 v &= ~mask;
55 v |= c << __ffs(mask);
56 omap2_cm_write_mod_reg(v, module, OMAP2_CM_CLKSTCTRL);
57}
58
59bool omap2xxx_cm_is_clkdm_in_hwsup(s16 module, u32 mask)
60{
61 u32 v;
62
63 v = omap2_cm_read_mod_reg(module, OMAP2_CM_CLKSTCTRL);
64 v &= mask;
65 v >>= __ffs(mask);
66
67 return (v == OMAP24XX_CLKSTCTRL_ENABLE_AUTO) ? 1 : 0;
68}
69
70void omap2xxx_cm_clkdm_enable_hwsup(s16 module, u32 mask)
71{
72 _write_clktrctrl(OMAP24XX_CLKSTCTRL_ENABLE_AUTO, module, mask);
73}
74
75void omap2xxx_cm_clkdm_disable_hwsup(s16 module, u32 mask)
76{
77 _write_clktrctrl(OMAP24XX_CLKSTCTRL_DISABLE_AUTO, module, mask);
78}
79
80/*
81 * DPLL autoidle control
82 */
83
84static void _omap2xxx_set_dpll_autoidle(u8 m)
85{
86 u32 v;
87
88 v = omap2_cm_read_mod_reg(PLL_MOD, CM_AUTOIDLE);
89 v &= ~OMAP24XX_AUTO_DPLL_MASK;
90 v |= m << OMAP24XX_AUTO_DPLL_SHIFT;
91 omap2_cm_write_mod_reg(v, PLL_MOD, CM_AUTOIDLE);
92}
93
94void omap2xxx_cm_set_dpll_disable_autoidle(void)
95{
96 _omap2xxx_set_dpll_autoidle(OMAP2XXX_DPLL_AUTOIDLE_LOW_POWER_STOP);
97}
98
99void omap2xxx_cm_set_dpll_auto_low_power_stop(void)
100{
101 _omap2xxx_set_dpll_autoidle(DPLL_AUTOIDLE_DISABLE);
102}
103
104/*
Paul Walmsleyb6ffa052012-10-29 20:56:17 -0600105 * APLL control
Paul Walmsleyff4ae5d2012-10-21 01:01:11 -0600106 */
107
108static void _omap2xxx_set_apll_autoidle(u8 m, u32 mask)
109{
110 u32 v;
111
112 v = omap2_cm_read_mod_reg(PLL_MOD, CM_AUTOIDLE);
113 v &= ~mask;
114 v |= m << __ffs(mask);
115 omap2_cm_write_mod_reg(v, PLL_MOD, CM_AUTOIDLE);
116}
117
118void omap2xxx_cm_set_apll54_disable_autoidle(void)
119{
120 _omap2xxx_set_apll_autoidle(OMAP2XXX_APLL_AUTOIDLE_LOW_POWER_STOP,
121 OMAP24XX_AUTO_54M_MASK);
122}
123
124void omap2xxx_cm_set_apll54_auto_low_power_stop(void)
125{
126 _omap2xxx_set_apll_autoidle(OMAP2XXX_APLL_AUTOIDLE_DISABLE,
127 OMAP24XX_AUTO_54M_MASK);
128}
129
130void omap2xxx_cm_set_apll96_disable_autoidle(void)
131{
132 _omap2xxx_set_apll_autoidle(OMAP2XXX_APLL_AUTOIDLE_LOW_POWER_STOP,
133 OMAP24XX_AUTO_96M_MASK);
134}
135
136void omap2xxx_cm_set_apll96_auto_low_power_stop(void)
137{
138 _omap2xxx_set_apll_autoidle(OMAP2XXX_APLL_AUTOIDLE_DISABLE,
139 OMAP24XX_AUTO_96M_MASK);
140}
141
Paul Walmsleyb6ffa052012-10-29 20:56:17 -0600142/* Enable an APLL if off */
143static int _omap2xxx_apll_enable(u8 enable_bit, u8 status_bit)
144{
145 u32 v, m;
146
147 m = EN_APLL_LOCKED << enable_bit;
148
149 v = omap2_cm_read_mod_reg(PLL_MOD, CM_CLKEN);
150 if (v & m)
151 return 0; /* apll already enabled */
152
153 v |= m;
154 omap2_cm_write_mod_reg(v, PLL_MOD, CM_CLKEN);
155
156 omap2xxx_cm_wait_module_ready(PLL_MOD, 1, status_bit);
157
158 /*
159 * REVISIT: Should we return an error code if
160 * omap2xxx_cm_wait_module_ready() fails?
161 */
162 return 0;
163}
164
165/* Stop APLL */
166static void _omap2xxx_apll_disable(u8 enable_bit)
167{
168 u32 v;
169
170 v = omap2_cm_read_mod_reg(PLL_MOD, CM_CLKEN);
171 v &= ~(EN_APLL_LOCKED << enable_bit);
172 omap2_cm_write_mod_reg(v, PLL_MOD, CM_CLKEN);
173}
174
175/* Enable an APLL if off */
176int omap2xxx_cm_apll54_enable(void)
177{
178 return _omap2xxx_apll_enable(OMAP24XX_EN_54M_PLL_SHIFT,
179 OMAP24XX_ST_54M_APLL_SHIFT);
180}
181
182/* Enable an APLL if off */
183int omap2xxx_cm_apll96_enable(void)
184{
185 return _omap2xxx_apll_enable(OMAP24XX_EN_96M_PLL_SHIFT,
186 OMAP24XX_ST_96M_APLL_SHIFT);
187}
188
189/* Stop APLL */
190void omap2xxx_cm_apll54_disable(void)
191{
192 _omap2xxx_apll_disable(OMAP24XX_EN_54M_PLL_SHIFT);
193}
194
195/* Stop APLL */
196void omap2xxx_cm_apll96_disable(void)
197{
198 _omap2xxx_apll_disable(OMAP24XX_EN_96M_PLL_SHIFT);
199}
200
Paul Walmsleyff4ae5d2012-10-21 01:01:11 -0600201/*
202 *
203 */
204
205/**
206 * omap2xxx_cm_wait_module_ready - wait for a module to leave idle or standby
207 * @prcm_mod: PRCM module offset
208 * @idlest_id: CM_IDLESTx register ID (i.e., x = 1, 2, 3)
209 * @idlest_shift: shift of the bit in the CM_IDLEST* register to check
210 *
211 * Wait for the PRCM to indicate that the module identified by
212 * (@prcm_mod, @idlest_id, @idlest_shift) is clocked. Return 0 upon
213 * success or -EBUSY if the module doesn't enable in time.
214 */
215int omap2xxx_cm_wait_module_ready(s16 prcm_mod, u8 idlest_id, u8 idlest_shift)
216{
217 int ena = 0, i = 0;
218 u8 cm_idlest_reg;
219 u32 mask;
220
221 if (!idlest_id || (idlest_id > ARRAY_SIZE(omap2xxx_cm_idlest_offs)))
222 return -EINVAL;
223
224 cm_idlest_reg = omap2xxx_cm_idlest_offs[idlest_id - 1];
225
226 mask = 1 << idlest_shift;
227 ena = mask;
228
229 omap_test_timeout(((omap2_cm_read_mod_reg(prcm_mod, cm_idlest_reg) &
230 mask) == ena), MAX_MODULE_READY_TIME, i);
231
232 return (i < MAX_MODULE_READY_TIME) ? 0 : -EBUSY;
233}
Paul Walmsley4bd52592012-10-21 01:01:11 -0600234
235/* Clockdomain low-level functions */
236
237static void omap2xxx_clkdm_allow_idle(struct clockdomain *clkdm)
238{
239 if (atomic_read(&clkdm->usecount) > 0)
240 _clkdm_add_autodeps(clkdm);
241
242 omap2xxx_cm_clkdm_enable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
243 clkdm->clktrctrl_mask);
244}
245
246static void omap2xxx_clkdm_deny_idle(struct clockdomain *clkdm)
247{
248 omap2xxx_cm_clkdm_disable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
249 clkdm->clktrctrl_mask);
250
251 if (atomic_read(&clkdm->usecount) > 0)
252 _clkdm_del_autodeps(clkdm);
253}
254
255static int omap2xxx_clkdm_clk_enable(struct clockdomain *clkdm)
256{
257 bool hwsup = false;
258
259 if (!clkdm->clktrctrl_mask)
260 return 0;
261
262 hwsup = omap2xxx_cm_is_clkdm_in_hwsup(clkdm->pwrdm.ptr->prcm_offs,
263 clkdm->clktrctrl_mask);
264
265 if (hwsup) {
266 /* Disable HW transitions when we are changing deps */
267 omap2xxx_cm_clkdm_disable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
268 clkdm->clktrctrl_mask);
269 _clkdm_add_autodeps(clkdm);
270 omap2xxx_cm_clkdm_enable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
271 clkdm->clktrctrl_mask);
272 } else {
273 if (clkdm->flags & CLKDM_CAN_FORCE_WAKEUP)
274 omap2xxx_clkdm_wakeup(clkdm);
275 }
276
277 return 0;
278}
279
280static int omap2xxx_clkdm_clk_disable(struct clockdomain *clkdm)
281{
282 bool hwsup = false;
283
284 if (!clkdm->clktrctrl_mask)
285 return 0;
286
287 hwsup = omap2xxx_cm_is_clkdm_in_hwsup(clkdm->pwrdm.ptr->prcm_offs,
288 clkdm->clktrctrl_mask);
289
290 if (hwsup) {
291 /* Disable HW transitions when we are changing deps */
292 omap2xxx_cm_clkdm_disable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
293 clkdm->clktrctrl_mask);
294 _clkdm_del_autodeps(clkdm);
295 omap2xxx_cm_clkdm_enable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
296 clkdm->clktrctrl_mask);
297 } else {
298 if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP)
299 omap2xxx_clkdm_sleep(clkdm);
300 }
301
302 return 0;
303}
304
305struct clkdm_ops omap2_clkdm_operations = {
306 .clkdm_add_wkdep = omap2_clkdm_add_wkdep,
307 .clkdm_del_wkdep = omap2_clkdm_del_wkdep,
308 .clkdm_read_wkdep = omap2_clkdm_read_wkdep,
309 .clkdm_clear_all_wkdeps = omap2_clkdm_clear_all_wkdeps,
310 .clkdm_sleep = omap2xxx_clkdm_sleep,
311 .clkdm_wakeup = omap2xxx_clkdm_wakeup,
312 .clkdm_allow_idle = omap2xxx_clkdm_allow_idle,
313 .clkdm_deny_idle = omap2xxx_clkdm_deny_idle,
314 .clkdm_clk_enable = omap2xxx_clkdm_clk_enable,
315 .clkdm_clk_disable = omap2xxx_clkdm_clk_disable,
316};