blob: 62bd85c8a517925f268182ef89fddc6319e2bee4 [file] [log] [blame]
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001/*
Heikki Krogerusb8014792012-10-18 17:34:08 +03002 * Core driver for the Synopsys DesignWare DMA Controller
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07003 *
4 * Copyright (C) 2007-2008 Atmel Corporation
Viresh Kumaraecb7b62011-05-24 14:04:09 +05305 * Copyright (C) 2010-2011 ST Microelectronics
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
Heikki Krogerusb8014792012-10-18 17:34:08 +030011
Viresh Kumar327e6972012-02-01 16:12:26 +053012#include <linux/bitops.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070013#include <linux/clk.h>
14#include <linux/delay.h>
15#include <linux/dmaengine.h>
16#include <linux/dma-mapping.h>
17#include <linux/init.h>
18#include <linux/interrupt.h>
19#include <linux/io.h>
Viresh Kumard3f797d2012-04-20 20:15:34 +053020#include <linux/of.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070021#include <linux/mm.h>
22#include <linux/module.h>
23#include <linux/platform_device.h>
24#include <linux/slab.h>
25
26#include "dw_dmac_regs.h"
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000027#include "dmaengine.h"
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070028
29/*
30 * This supports the Synopsys "DesignWare AHB Central DMA Controller",
31 * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
32 * of which use ARM any more). See the "Databook" from Synopsys for
33 * information beyond what licensees probably provide.
34 *
35 * The driver has currently been tested only with the Atmel AT32AP7000,
36 * which does not support descriptor writeback.
37 */
38
Andy Shevchenkoa0982002012-09-21 15:05:48 +030039static inline unsigned int dwc_get_dms(struct dw_dma_slave *slave)
40{
41 return slave ? slave->dst_master : 0;
42}
43
44static inline unsigned int dwc_get_sms(struct dw_dma_slave *slave)
45{
46 return slave ? slave->src_master : 1;
47}
48
Viresh Kumar327e6972012-02-01 16:12:26 +053049#define DWC_DEFAULT_CTLLO(_chan) ({ \
50 struct dw_dma_slave *__slave = (_chan->private); \
51 struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan); \
52 struct dma_slave_config *_sconfig = &_dwc->dma_sconfig; \
Andy Shevchenkoa0982002012-09-21 15:05:48 +030053 int _dms = dwc_get_dms(__slave); \
54 int _sms = dwc_get_sms(__slave); \
Viresh Kumar327e6972012-02-01 16:12:26 +053055 u8 _smsize = __slave ? _sconfig->src_maxburst : \
56 DW_DMA_MSIZE_16; \
57 u8 _dmsize = __slave ? _sconfig->dst_maxburst : \
58 DW_DMA_MSIZE_16; \
Jamie Ilesf301c062011-01-21 14:11:53 +000059 \
Viresh Kumar327e6972012-02-01 16:12:26 +053060 (DWC_CTLL_DST_MSIZE(_dmsize) \
61 | DWC_CTLL_SRC_MSIZE(_smsize) \
Jamie Ilesf301c062011-01-21 14:11:53 +000062 | DWC_CTLL_LLP_D_EN \
63 | DWC_CTLL_LLP_S_EN \
Viresh Kumar327e6972012-02-01 16:12:26 +053064 | DWC_CTLL_DMS(_dms) \
65 | DWC_CTLL_SMS(_sms)); \
Jamie Ilesf301c062011-01-21 14:11:53 +000066 })
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070067
68/*
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070069 * Number of descriptors to allocate for each channel. This should be
70 * made configurable somehow; preferably, the clients (at least the
71 * ones using slave transfers) should be able to give us a hint.
72 */
73#define NR_DESCS_PER_CHANNEL 64
74
75/*----------------------------------------------------------------------*/
76
77/*
78 * Because we're not relying on writeback from the controller (it may not
79 * even be configured into the core!) we don't need to use dma_pool. These
80 * descriptors -- and associated data -- are cacheable. We do need to make
81 * sure their dcache entries are written back before handing them off to
82 * the controller, though.
83 */
84
Dan Williams41d5e592009-01-06 11:38:21 -070085static struct device *chan2dev(struct dma_chan *chan)
86{
87 return &chan->dev->device;
88}
89static struct device *chan2parent(struct dma_chan *chan)
90{
91 return chan->dev->device.parent;
92}
93
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070094static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
95{
96 return list_entry(dwc->active_list.next, struct dw_desc, desc_node);
97}
98
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070099static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
100{
101 struct dw_desc *desc, *_desc;
102 struct dw_desc *ret = NULL;
103 unsigned int i = 0;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530104 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700105
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530106 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700107 list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) {
Andy Shevchenko2ab37272012-06-19 13:34:04 +0300108 i++;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700109 if (async_tx_test_ack(&desc->txd)) {
110 list_del(&desc->desc_node);
111 ret = desc;
112 break;
113 }
Dan Williams41d5e592009-01-06 11:38:21 -0700114 dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700115 }
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530116 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700117
Dan Williams41d5e592009-01-06 11:38:21 -0700118 dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700119
120 return ret;
121}
122
123static void dwc_sync_desc_for_cpu(struct dw_dma_chan *dwc, struct dw_desc *desc)
124{
125 struct dw_desc *child;
126
Dan Williamse0bd0f82009-09-08 17:53:02 -0700127 list_for_each_entry(child, &desc->tx_list, desc_node)
Dan Williams41d5e592009-01-06 11:38:21 -0700128 dma_sync_single_for_cpu(chan2parent(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700129 child->txd.phys, sizeof(child->lli),
130 DMA_TO_DEVICE);
Dan Williams41d5e592009-01-06 11:38:21 -0700131 dma_sync_single_for_cpu(chan2parent(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700132 desc->txd.phys, sizeof(desc->lli),
133 DMA_TO_DEVICE);
134}
135
136/*
137 * Move a descriptor, including any children, to the free list.
138 * `desc' must not be on any lists.
139 */
140static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
141{
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530142 unsigned long flags;
143
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700144 if (desc) {
145 struct dw_desc *child;
146
147 dwc_sync_desc_for_cpu(dwc, desc);
148
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530149 spin_lock_irqsave(&dwc->lock, flags);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700150 list_for_each_entry(child, &desc->tx_list, desc_node)
Dan Williams41d5e592009-01-06 11:38:21 -0700151 dev_vdbg(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700152 "moving child desc %p to freelist\n",
153 child);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700154 list_splice_init(&desc->tx_list, &dwc->free_list);
Dan Williams41d5e592009-01-06 11:38:21 -0700155 dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700156 list_add(&desc->desc_node, &dwc->free_list);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530157 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700158 }
159}
160
Viresh Kumar61e183f2011-11-17 16:01:29 +0530161static void dwc_initialize(struct dw_dma_chan *dwc)
162{
163 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
164 struct dw_dma_slave *dws = dwc->chan.private;
165 u32 cfghi = DWC_CFGH_FIFO_MODE;
166 u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);
167
168 if (dwc->initialized == true)
169 return;
170
171 if (dws) {
172 /*
173 * We need controller-specific data to set up slave
174 * transfers.
175 */
176 BUG_ON(!dws->dma_dev || dws->dma_dev != dw->dma.dev);
177
178 cfghi = dws->cfg_hi;
179 cfglo |= dws->cfg_lo & ~DWC_CFGL_CH_PRIOR_MASK;
Andy Shevchenko8fccc5bf2012-09-03 13:46:19 +0300180 } else {
181 if (dwc->dma_sconfig.direction == DMA_MEM_TO_DEV)
182 cfghi = DWC_CFGH_DST_PER(dwc->dma_sconfig.slave_id);
183 else if (dwc->dma_sconfig.direction == DMA_DEV_TO_MEM)
184 cfghi = DWC_CFGH_SRC_PER(dwc->dma_sconfig.slave_id);
Viresh Kumar61e183f2011-11-17 16:01:29 +0530185 }
186
187 channel_writel(dwc, CFG_LO, cfglo);
188 channel_writel(dwc, CFG_HI, cfghi);
189
190 /* Enable interrupts */
191 channel_set_bit(dw, MASK.XFER, dwc->mask);
Viresh Kumar61e183f2011-11-17 16:01:29 +0530192 channel_set_bit(dw, MASK.ERROR, dwc->mask);
193
194 dwc->initialized = true;
195}
196
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700197/*----------------------------------------------------------------------*/
198
Andy Shevchenko4c2d56c2012-06-19 13:34:08 +0300199static inline unsigned int dwc_fast_fls(unsigned long long v)
200{
201 /*
202 * We can be a lot more clever here, but this should take care
203 * of the most common optimization.
204 */
205 if (!(v & 7))
206 return 3;
207 else if (!(v & 3))
208 return 2;
209 else if (!(v & 1))
210 return 1;
211 return 0;
212}
213
Andy Shevchenkof52b36d2012-09-21 15:05:44 +0300214static inline void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
Andy Shevchenko1d455432012-06-19 13:34:03 +0300215{
216 dev_err(chan2dev(&dwc->chan),
217 " SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
218 channel_readl(dwc, SAR),
219 channel_readl(dwc, DAR),
220 channel_readl(dwc, LLP),
221 channel_readl(dwc, CTL_HI),
222 channel_readl(dwc, CTL_LO));
223}
224
Andy Shevchenko3f936202012-06-19 13:46:32 +0300225static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc)
226{
227 channel_clear_bit(dw, CH_EN, dwc->mask);
228 while (dma_readl(dw, CH_EN) & dwc->mask)
229 cpu_relax();
230}
231
Andy Shevchenko1d455432012-06-19 13:34:03 +0300232/*----------------------------------------------------------------------*/
233
Andy Shevchenkofed25742012-09-21 15:05:49 +0300234/* Perform single block transfer */
235static inline void dwc_do_single_block(struct dw_dma_chan *dwc,
236 struct dw_desc *desc)
237{
238 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
239 u32 ctllo;
240
241 /* Software emulation of LLP mode relies on interrupts to continue
242 * multi block transfer. */
243 ctllo = desc->lli.ctllo | DWC_CTLL_INT_EN;
244
245 channel_writel(dwc, SAR, desc->lli.sar);
246 channel_writel(dwc, DAR, desc->lli.dar);
247 channel_writel(dwc, CTL_LO, ctllo);
248 channel_writel(dwc, CTL_HI, desc->lli.ctlhi);
249 channel_set_bit(dw, CH_EN, dwc->mask);
250}
251
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700252/* Called with dwc->lock held and bh disabled */
253static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
254{
255 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Andy Shevchenkofed25742012-09-21 15:05:49 +0300256 unsigned long was_soft_llp;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700257
258 /* ASSERT: channel is idle */
259 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -0700260 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700261 "BUG: Attempted to start non-idle channel\n");
Andy Shevchenko1d455432012-06-19 13:34:03 +0300262 dwc_dump_chan_regs(dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700263
264 /* The tasklet will hopefully advance the queue... */
265 return;
266 }
267
Andy Shevchenkofed25742012-09-21 15:05:49 +0300268 if (dwc->nollp) {
269 was_soft_llp = test_and_set_bit(DW_DMA_IS_SOFT_LLP,
270 &dwc->flags);
271 if (was_soft_llp) {
272 dev_err(chan2dev(&dwc->chan),
273 "BUG: Attempted to start new LLP transfer "
274 "inside ongoing one\n");
275 return;
276 }
277
278 dwc_initialize(dwc);
279
280 dwc->tx_list = &first->tx_list;
281 dwc->tx_node_active = first->tx_list.next;
282
283 dwc_do_single_block(dwc, first);
284
285 return;
286 }
287
Viresh Kumar61e183f2011-11-17 16:01:29 +0530288 dwc_initialize(dwc);
289
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700290 channel_writel(dwc, LLP, first->txd.phys);
291 channel_writel(dwc, CTL_LO,
292 DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
293 channel_writel(dwc, CTL_HI, 0);
294 channel_set_bit(dw, CH_EN, dwc->mask);
295}
296
297/*----------------------------------------------------------------------*/
298
299static void
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530300dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
301 bool callback_required)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700302{
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530303 dma_async_tx_callback callback = NULL;
304 void *param = NULL;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700305 struct dma_async_tx_descriptor *txd = &desc->txd;
Viresh Kumare5180762011-03-03 15:47:20 +0530306 struct dw_desc *child;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530307 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700308
Dan Williams41d5e592009-01-06 11:38:21 -0700309 dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700310
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530311 spin_lock_irqsave(&dwc->lock, flags);
Russell King - ARM Linuxf7fbce02012-03-06 22:35:07 +0000312 dma_cookie_complete(txd);
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530313 if (callback_required) {
314 callback = txd->callback;
315 param = txd->callback_param;
316 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700317
318 dwc_sync_desc_for_cpu(dwc, desc);
Viresh Kumare5180762011-03-03 15:47:20 +0530319
320 /* async_tx_ack */
321 list_for_each_entry(child, &desc->tx_list, desc_node)
322 async_tx_ack(&child->txd);
323 async_tx_ack(&desc->txd);
324
Dan Williamse0bd0f82009-09-08 17:53:02 -0700325 list_splice_init(&desc->tx_list, &dwc->free_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700326 list_move(&desc->desc_node, &dwc->free_list);
327
Atsushi Nemoto657a77f2009-09-08 17:53:05 -0700328 if (!dwc->chan.private) {
329 struct device *parent = chan2parent(&dwc->chan);
330 if (!(txd->flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
331 if (txd->flags & DMA_COMPL_DEST_UNMAP_SINGLE)
332 dma_unmap_single(parent, desc->lli.dar,
333 desc->len, DMA_FROM_DEVICE);
334 else
335 dma_unmap_page(parent, desc->lli.dar,
336 desc->len, DMA_FROM_DEVICE);
337 }
338 if (!(txd->flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
339 if (txd->flags & DMA_COMPL_SRC_UNMAP_SINGLE)
340 dma_unmap_single(parent, desc->lli.sar,
341 desc->len, DMA_TO_DEVICE);
342 else
343 dma_unmap_page(parent, desc->lli.sar,
344 desc->len, DMA_TO_DEVICE);
345 }
346 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700347
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530348 spin_unlock_irqrestore(&dwc->lock, flags);
349
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530350 if (callback_required && callback)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700351 callback(param);
352}
353
354static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
355{
356 struct dw_desc *desc, *_desc;
357 LIST_HEAD(list);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530358 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700359
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530360 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700361 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -0700362 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700363 "BUG: XFER bit set, but channel not idle!\n");
364
365 /* Try to continue after resetting the channel... */
Andy Shevchenko3f936202012-06-19 13:46:32 +0300366 dwc_chan_disable(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700367 }
368
369 /*
370 * Submit queued descriptors ASAP, i.e. before we go through
371 * the completed ones.
372 */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700373 list_splice_init(&dwc->active_list, &list);
Viresh Kumarf336e422011-03-03 15:47:16 +0530374 if (!list_empty(&dwc->queue)) {
375 list_move(dwc->queue.next, &dwc->active_list);
376 dwc_dostart(dwc, dwc_first_active(dwc));
377 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700378
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530379 spin_unlock_irqrestore(&dwc->lock, flags);
380
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700381 list_for_each_entry_safe(desc, _desc, &list, desc_node)
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530382 dwc_descriptor_complete(dwc, desc, true);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700383}
384
385static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
386{
387 dma_addr_t llp;
388 struct dw_desc *desc, *_desc;
389 struct dw_desc *child;
390 u32 status_xfer;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530391 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700392
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530393 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700394 llp = channel_readl(dwc, LLP);
395 status_xfer = dma_readl(dw, RAW.XFER);
396
397 if (status_xfer & dwc->mask) {
398 /* Everything we've submitted is done */
399 dma_writel(dw, CLEAR.XFER, dwc->mask);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530400 spin_unlock_irqrestore(&dwc->lock, flags);
401
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700402 dwc_complete_all(dw, dwc);
403 return;
404 }
405
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530406 if (list_empty(&dwc->active_list)) {
407 spin_unlock_irqrestore(&dwc->lock, flags);
Jamie Iles087809f2011-01-21 14:11:52 +0000408 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530409 }
Jamie Iles087809f2011-01-21 14:11:52 +0000410
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300411 dev_vdbg(chan2dev(&dwc->chan), "%s: llp=0x%llx\n", __func__,
Andy Shevchenko2f45d612012-06-19 13:34:02 +0300412 (unsigned long long)llp);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700413
414 list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
Viresh Kumar84adccf2011-03-24 11:32:15 +0530415 /* check first descriptors addr */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530416 if (desc->txd.phys == llp) {
417 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700418 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530419 }
Viresh Kumar84adccf2011-03-24 11:32:15 +0530420
421 /* check first descriptors llp */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530422 if (desc->lli.llp == llp) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700423 /* This one is currently in progress */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530424 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700425 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530426 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700427
Dan Williamse0bd0f82009-09-08 17:53:02 -0700428 list_for_each_entry(child, &desc->tx_list, desc_node)
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530429 if (child->lli.llp == llp) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700430 /* Currently in progress */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530431 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700432 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530433 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700434
435 /*
436 * No descriptors so far seem to be in progress, i.e.
437 * this one must be done.
438 */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530439 spin_unlock_irqrestore(&dwc->lock, flags);
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530440 dwc_descriptor_complete(dwc, desc, true);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530441 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700442 }
443
Dan Williams41d5e592009-01-06 11:38:21 -0700444 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700445 "BUG: All descriptors done, but channel not idle!\n");
446
447 /* Try to continue after resetting the channel... */
Andy Shevchenko3f936202012-06-19 13:46:32 +0300448 dwc_chan_disable(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700449
450 if (!list_empty(&dwc->queue)) {
Viresh Kumarf336e422011-03-03 15:47:16 +0530451 list_move(dwc->queue.next, &dwc->active_list);
452 dwc_dostart(dwc, dwc_first_active(dwc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700453 }
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530454 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700455}
456
Andy Shevchenko93aad1b2012-07-13 11:09:32 +0300457static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700458{
Dan Williams41d5e592009-01-06 11:38:21 -0700459 dev_printk(KERN_CRIT, chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700460 " desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
Andy Shevchenkof8609c22012-07-13 11:09:33 +0300461 lli->sar, lli->dar, lli->llp, lli->ctlhi, lli->ctllo);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700462}
463
464static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
465{
466 struct dw_desc *bad_desc;
467 struct dw_desc *child;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530468 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700469
470 dwc_scan_descriptors(dw, dwc);
471
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530472 spin_lock_irqsave(&dwc->lock, flags);
473
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700474 /*
475 * The descriptor currently at the head of the active list is
476 * borked. Since we don't have any way to report errors, we'll
477 * just have to scream loudly and try to carry on.
478 */
479 bad_desc = dwc_first_active(dwc);
480 list_del_init(&bad_desc->desc_node);
Viresh Kumarf336e422011-03-03 15:47:16 +0530481 list_move(dwc->queue.next, dwc->active_list.prev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700482
483 /* Clear the error flag and try to restart the controller */
484 dma_writel(dw, CLEAR.ERROR, dwc->mask);
485 if (!list_empty(&dwc->active_list))
486 dwc_dostart(dwc, dwc_first_active(dwc));
487
488 /*
489 * KERN_CRITICAL may seem harsh, but since this only happens
490 * when someone submits a bad physical address in a
491 * descriptor, we should consider ourselves lucky that the
492 * controller flagged an error instead of scribbling over
493 * random memory locations.
494 */
Dan Williams41d5e592009-01-06 11:38:21 -0700495 dev_printk(KERN_CRIT, chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700496 "Bad descriptor submitted for DMA!\n");
Dan Williams41d5e592009-01-06 11:38:21 -0700497 dev_printk(KERN_CRIT, chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700498 " cookie: %d\n", bad_desc->txd.cookie);
499 dwc_dump_lli(dwc, &bad_desc->lli);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700500 list_for_each_entry(child, &bad_desc->tx_list, desc_node)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700501 dwc_dump_lli(dwc, &child->lli);
502
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530503 spin_unlock_irqrestore(&dwc->lock, flags);
504
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700505 /* Pretend the descriptor completed successfully */
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530506 dwc_descriptor_complete(dwc, bad_desc, true);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700507}
508
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200509/* --------------------- Cyclic DMA API extensions -------------------- */
510
511inline dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
512{
513 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
514 return channel_readl(dwc, SAR);
515}
516EXPORT_SYMBOL(dw_dma_get_src_addr);
517
518inline dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
519{
520 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
521 return channel_readl(dwc, DAR);
522}
523EXPORT_SYMBOL(dw_dma_get_dst_addr);
524
525/* called with dwc->lock held and all DMAC interrupts disabled */
526static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530527 u32 status_err, u32 status_xfer)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200528{
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530529 unsigned long flags;
530
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530531 if (dwc->mask) {
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200532 void (*callback)(void *param);
533 void *callback_param;
534
535 dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
536 channel_readl(dwc, LLP));
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200537
538 callback = dwc->cdesc->period_callback;
539 callback_param = dwc->cdesc->period_callback_param;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530540
541 if (callback)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200542 callback(callback_param);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200543 }
544
545 /*
546 * Error and transfer complete are highly unlikely, and will most
547 * likely be due to a configuration error by the user.
548 */
549 if (unlikely(status_err & dwc->mask) ||
550 unlikely(status_xfer & dwc->mask)) {
551 int i;
552
553 dev_err(chan2dev(&dwc->chan), "cyclic DMA unexpected %s "
554 "interrupt, stopping DMA transfer\n",
555 status_xfer ? "xfer" : "error");
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530556
557 spin_lock_irqsave(&dwc->lock, flags);
558
Andy Shevchenko1d455432012-06-19 13:34:03 +0300559 dwc_dump_chan_regs(dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200560
Andy Shevchenko3f936202012-06-19 13:46:32 +0300561 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200562
563 /* make sure DMA does not restart by loading a new list */
564 channel_writel(dwc, LLP, 0);
565 channel_writel(dwc, CTL_LO, 0);
566 channel_writel(dwc, CTL_HI, 0);
567
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200568 dma_writel(dw, CLEAR.ERROR, dwc->mask);
569 dma_writel(dw, CLEAR.XFER, dwc->mask);
570
571 for (i = 0; i < dwc->cdesc->periods; i++)
572 dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530573
574 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200575 }
576}
577
578/* ------------------------------------------------------------------------- */
579
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700580static void dw_dma_tasklet(unsigned long data)
581{
582 struct dw_dma *dw = (struct dw_dma *)data;
583 struct dw_dma_chan *dwc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700584 u32 status_xfer;
585 u32 status_err;
586 int i;
587
Haavard Skinnemoen7fe7b2f2008-10-03 15:23:46 -0700588 status_xfer = dma_readl(dw, RAW.XFER);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700589 status_err = dma_readl(dw, RAW.ERROR);
590
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300591 dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700592
593 for (i = 0; i < dw->dma.chancnt; i++) {
594 dwc = &dw->chan[i];
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200595 if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530596 dwc_handle_cyclic(dw, dwc, status_err, status_xfer);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200597 else if (status_err & (1 << i))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700598 dwc_handle_error(dw, dwc);
Andy Shevchenkofed25742012-09-21 15:05:49 +0300599 else if (status_xfer & (1 << i)) {
600 unsigned long flags;
601
602 spin_lock_irqsave(&dwc->lock, flags);
603 if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
604 if (dwc->tx_node_active != dwc->tx_list) {
605 struct dw_desc *desc =
606 list_entry(dwc->tx_node_active,
607 struct dw_desc,
608 desc_node);
609
610 dma_writel(dw, CLEAR.XFER, dwc->mask);
611
612 /* move pointer to next descriptor */
613 dwc->tx_node_active =
614 dwc->tx_node_active->next;
615
616 dwc_do_single_block(dwc, desc);
617
618 spin_unlock_irqrestore(&dwc->lock, flags);
619 continue;
620 } else {
621 /* we are done here */
622 clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
623 }
624 }
625 spin_unlock_irqrestore(&dwc->lock, flags);
626
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700627 dwc_scan_descriptors(dw, dwc);
Andy Shevchenkofed25742012-09-21 15:05:49 +0300628 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700629 }
630
631 /*
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530632 * Re-enable interrupts.
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700633 */
634 channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700635 channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
636}
637
638static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
639{
640 struct dw_dma *dw = dev_id;
641 u32 status;
642
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300643 dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700644 dma_readl(dw, STATUS_INT));
645
646 /*
647 * Just disable the interrupts. We'll turn them back on in the
648 * softirq handler.
649 */
650 channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700651 channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
652
653 status = dma_readl(dw, STATUS_INT);
654 if (status) {
655 dev_err(dw->dma.dev,
656 "BUG: Unexpected interrupts pending: 0x%x\n",
657 status);
658
659 /* Try to recover */
660 channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700661 channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
662 channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
663 channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
664 }
665
666 tasklet_schedule(&dw->tasklet);
667
668 return IRQ_HANDLED;
669}
670
671/*----------------------------------------------------------------------*/
672
673static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
674{
675 struct dw_desc *desc = txd_to_dw_desc(tx);
676 struct dw_dma_chan *dwc = to_dw_dma_chan(tx->chan);
677 dma_cookie_t cookie;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530678 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700679
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530680 spin_lock_irqsave(&dwc->lock, flags);
Russell King - ARM Linux884485e2012-03-06 22:34:46 +0000681 cookie = dma_cookie_assign(tx);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700682
683 /*
684 * REVISIT: We should attempt to chain as many descriptors as
685 * possible, perhaps even appending to those already submitted
686 * for DMA. But this is hard to do in a race-free manner.
687 */
688 if (list_empty(&dwc->active_list)) {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300689 dev_vdbg(chan2dev(tx->chan), "%s: started %u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700690 desc->txd.cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700691 list_add_tail(&desc->desc_node, &dwc->active_list);
Viresh Kumarf336e422011-03-03 15:47:16 +0530692 dwc_dostart(dwc, dwc_first_active(dwc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700693 } else {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300694 dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700695 desc->txd.cookie);
696
697 list_add_tail(&desc->desc_node, &dwc->queue);
698 }
699
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530700 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700701
702 return cookie;
703}
704
705static struct dma_async_tx_descriptor *
706dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
707 size_t len, unsigned long flags)
708{
709 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300710 struct dw_dma_slave *dws = chan->private;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700711 struct dw_desc *desc;
712 struct dw_desc *first;
713 struct dw_desc *prev;
714 size_t xfer_count;
715 size_t offset;
716 unsigned int src_width;
717 unsigned int dst_width;
Andy Shevchenko3d4f8602012-10-01 13:06:25 +0300718 unsigned int data_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700719 u32 ctllo;
720
Andy Shevchenko2f45d612012-06-19 13:34:02 +0300721 dev_vdbg(chan2dev(chan),
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300722 "%s: d0x%llx s0x%llx l0x%zx f0x%lx\n", __func__,
Andy Shevchenko2f45d612012-06-19 13:34:02 +0300723 (unsigned long long)dest, (unsigned long long)src,
724 len, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700725
726 if (unlikely(!len)) {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300727 dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700728 return NULL;
729 }
730
Andy Shevchenko3d4f8602012-10-01 13:06:25 +0300731 data_width = min_t(unsigned int, dwc->dw->data_width[dwc_get_sms(dws)],
732 dwc->dw->data_width[dwc_get_dms(dws)]);
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300733
Andy Shevchenko3d4f8602012-10-01 13:06:25 +0300734 src_width = dst_width = min_t(unsigned int, data_width,
735 dwc_fast_fls(src | dest | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700736
Viresh Kumar327e6972012-02-01 16:12:26 +0530737 ctllo = DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700738 | DWC_CTLL_DST_WIDTH(dst_width)
739 | DWC_CTLL_SRC_WIDTH(src_width)
740 | DWC_CTLL_DST_INC
741 | DWC_CTLL_SRC_INC
742 | DWC_CTLL_FC_M2M;
743 prev = first = NULL;
744
745 for (offset = 0; offset < len; offset += xfer_count << src_width) {
746 xfer_count = min_t(size_t, (len - offset) >> src_width,
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300747 dwc->block_size);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700748
749 desc = dwc_desc_get(dwc);
750 if (!desc)
751 goto err_desc_get;
752
753 desc->lli.sar = src + offset;
754 desc->lli.dar = dest + offset;
755 desc->lli.ctllo = ctllo;
756 desc->lli.ctlhi = xfer_count;
757
758 if (!first) {
759 first = desc;
760 } else {
761 prev->lli.llp = desc->txd.phys;
Dan Williams41d5e592009-01-06 11:38:21 -0700762 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700763 prev->txd.phys, sizeof(prev->lli),
764 DMA_TO_DEVICE);
765 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700766 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700767 }
768 prev = desc;
769 }
770
771
772 if (flags & DMA_PREP_INTERRUPT)
773 /* Trigger interrupt after last block */
774 prev->lli.ctllo |= DWC_CTLL_INT_EN;
775
776 prev->lli.llp = 0;
Dan Williams41d5e592009-01-06 11:38:21 -0700777 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700778 prev->txd.phys, sizeof(prev->lli),
779 DMA_TO_DEVICE);
780
781 first->txd.flags = flags;
782 first->len = len;
783
784 return &first->txd;
785
786err_desc_get:
787 dwc_desc_put(dwc, first);
788 return NULL;
789}
790
791static struct dma_async_tx_descriptor *
792dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
Vinod Kouldb8196d2011-10-13 22:34:23 +0530793 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500794 unsigned long flags, void *context)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700795{
796 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Dan Williams287d8592009-02-18 14:48:26 -0800797 struct dw_dma_slave *dws = chan->private;
Viresh Kumar327e6972012-02-01 16:12:26 +0530798 struct dma_slave_config *sconfig = &dwc->dma_sconfig;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700799 struct dw_desc *prev;
800 struct dw_desc *first;
801 u32 ctllo;
802 dma_addr_t reg;
803 unsigned int reg_width;
804 unsigned int mem_width;
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300805 unsigned int data_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700806 unsigned int i;
807 struct scatterlist *sg;
808 size_t total_len = 0;
809
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300810 dev_vdbg(chan2dev(chan), "%s\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700811
812 if (unlikely(!dws || !sg_len))
813 return NULL;
814
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700815 prev = first = NULL;
816
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700817 switch (direction) {
Vinod Kouldb8196d2011-10-13 22:34:23 +0530818 case DMA_MEM_TO_DEV:
Viresh Kumar327e6972012-02-01 16:12:26 +0530819 reg_width = __fls(sconfig->dst_addr_width);
820 reg = sconfig->dst_addr;
821 ctllo = (DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700822 | DWC_CTLL_DST_WIDTH(reg_width)
823 | DWC_CTLL_DST_FIX
Viresh Kumar327e6972012-02-01 16:12:26 +0530824 | DWC_CTLL_SRC_INC);
825
826 ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
827 DWC_CTLL_FC(DW_DMA_FC_D_M2P);
828
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300829 data_width = dwc->dw->data_width[dwc_get_sms(dws)];
830
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700831 for_each_sg(sgl, sg, sg_len, i) {
832 struct dw_desc *desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530833 u32 len, dlen, mem;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700834
Lars-Peter Clausencbb796c2012-04-25 20:50:51 +0200835 mem = sg_dma_address(sg);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700836 len = sg_dma_len(sg);
Viresh Kumar6bc711f2012-02-01 16:12:25 +0530837
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300838 mem_width = min_t(unsigned int,
839 data_width, dwc_fast_fls(mem | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700840
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530841slave_sg_todev_fill_desc:
842 desc = dwc_desc_get(dwc);
843 if (!desc) {
844 dev_err(chan2dev(chan),
845 "not enough descriptors available\n");
846 goto err_desc_get;
847 }
848
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700849 desc->lli.sar = mem;
850 desc->lli.dar = reg;
851 desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300852 if ((len >> mem_width) > dwc->block_size) {
853 dlen = dwc->block_size << mem_width;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530854 mem += dlen;
855 len -= dlen;
856 } else {
857 dlen = len;
858 len = 0;
859 }
860
861 desc->lli.ctlhi = dlen >> mem_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700862
863 if (!first) {
864 first = desc;
865 } else {
866 prev->lli.llp = desc->txd.phys;
Dan Williams41d5e592009-01-06 11:38:21 -0700867 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700868 prev->txd.phys,
869 sizeof(prev->lli),
870 DMA_TO_DEVICE);
871 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700872 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700873 }
874 prev = desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530875 total_len += dlen;
876
877 if (len)
878 goto slave_sg_todev_fill_desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700879 }
880 break;
Vinod Kouldb8196d2011-10-13 22:34:23 +0530881 case DMA_DEV_TO_MEM:
Viresh Kumar327e6972012-02-01 16:12:26 +0530882 reg_width = __fls(sconfig->src_addr_width);
883 reg = sconfig->src_addr;
884 ctllo = (DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700885 | DWC_CTLL_SRC_WIDTH(reg_width)
886 | DWC_CTLL_DST_INC
Viresh Kumar327e6972012-02-01 16:12:26 +0530887 | DWC_CTLL_SRC_FIX);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700888
Viresh Kumar327e6972012-02-01 16:12:26 +0530889 ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
890 DWC_CTLL_FC(DW_DMA_FC_D_P2M);
891
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300892 data_width = dwc->dw->data_width[dwc_get_dms(dws)];
893
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700894 for_each_sg(sgl, sg, sg_len, i) {
895 struct dw_desc *desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530896 u32 len, dlen, mem;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700897
Lars-Peter Clausencbb796c2012-04-25 20:50:51 +0200898 mem = sg_dma_address(sg);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700899 len = sg_dma_len(sg);
Viresh Kumar6bc711f2012-02-01 16:12:25 +0530900
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300901 mem_width = min_t(unsigned int,
902 data_width, dwc_fast_fls(mem | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700903
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530904slave_sg_fromdev_fill_desc:
905 desc = dwc_desc_get(dwc);
906 if (!desc) {
907 dev_err(chan2dev(chan),
908 "not enough descriptors available\n");
909 goto err_desc_get;
910 }
911
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700912 desc->lli.sar = reg;
913 desc->lli.dar = mem;
914 desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300915 if ((len >> reg_width) > dwc->block_size) {
916 dlen = dwc->block_size << reg_width;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530917 mem += dlen;
918 len -= dlen;
919 } else {
920 dlen = len;
921 len = 0;
922 }
923 desc->lli.ctlhi = dlen >> reg_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700924
925 if (!first) {
926 first = desc;
927 } else {
928 prev->lli.llp = desc->txd.phys;
Dan Williams41d5e592009-01-06 11:38:21 -0700929 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700930 prev->txd.phys,
931 sizeof(prev->lli),
932 DMA_TO_DEVICE);
933 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700934 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700935 }
936 prev = desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530937 total_len += dlen;
938
939 if (len)
940 goto slave_sg_fromdev_fill_desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700941 }
942 break;
943 default:
944 return NULL;
945 }
946
947 if (flags & DMA_PREP_INTERRUPT)
948 /* Trigger interrupt after last block */
949 prev->lli.ctllo |= DWC_CTLL_INT_EN;
950
951 prev->lli.llp = 0;
Dan Williams41d5e592009-01-06 11:38:21 -0700952 dma_sync_single_for_device(chan2parent(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700953 prev->txd.phys, sizeof(prev->lli),
954 DMA_TO_DEVICE);
955
956 first->len = total_len;
957
958 return &first->txd;
959
960err_desc_get:
961 dwc_desc_put(dwc, first);
962 return NULL;
963}
964
Viresh Kumar327e6972012-02-01 16:12:26 +0530965/*
966 * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
967 * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
968 *
969 * NOTE: burst size 2 is not supported by controller.
970 *
971 * This can be done by finding least significant bit set: n & (n - 1)
972 */
973static inline void convert_burst(u32 *maxburst)
974{
975 if (*maxburst > 1)
976 *maxburst = fls(*maxburst) - 2;
977 else
978 *maxburst = 0;
979}
980
981static int
982set_runtime_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
983{
984 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
985
986 /* Check if it is chan is configured for slave transfers */
987 if (!chan->private)
988 return -EINVAL;
989
990 memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));
991
992 convert_burst(&dwc->dma_sconfig.src_maxburst);
993 convert_burst(&dwc->dma_sconfig.dst_maxburst);
994
995 return 0;
996}
997
Linus Walleij05827632010-05-17 16:30:42 -0700998static int dwc_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
999 unsigned long arg)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001000{
1001 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1002 struct dw_dma *dw = to_dw_dma(chan->device);
1003 struct dw_desc *desc, *_desc;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301004 unsigned long flags;
Linus Walleija7c57cf2011-04-19 08:31:32 +08001005 u32 cfglo;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001006 LIST_HEAD(list);
1007
Linus Walleija7c57cf2011-04-19 08:31:32 +08001008 if (cmd == DMA_PAUSE) {
1009 spin_lock_irqsave(&dwc->lock, flags);
1010
1011 cfglo = channel_readl(dwc, CFG_LO);
1012 channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
1013 while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY))
1014 cpu_relax();
1015
1016 dwc->paused = true;
1017 spin_unlock_irqrestore(&dwc->lock, flags);
1018 } else if (cmd == DMA_RESUME) {
1019 if (!dwc->paused)
1020 return 0;
1021
1022 spin_lock_irqsave(&dwc->lock, flags);
1023
1024 cfglo = channel_readl(dwc, CFG_LO);
1025 channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);
1026 dwc->paused = false;
1027
1028 spin_unlock_irqrestore(&dwc->lock, flags);
1029 } else if (cmd == DMA_TERMINATE_ALL) {
1030 spin_lock_irqsave(&dwc->lock, flags);
1031
Andy Shevchenkofed25742012-09-21 15:05:49 +03001032 clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
1033
Andy Shevchenko3f936202012-06-19 13:46:32 +03001034 dwc_chan_disable(dw, dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001035
1036 dwc->paused = false;
1037
1038 /* active_list entries will end up before queued entries */
1039 list_splice_init(&dwc->queue, &list);
1040 list_splice_init(&dwc->active_list, &list);
1041
1042 spin_unlock_irqrestore(&dwc->lock, flags);
1043
1044 /* Flush all pending and queued descriptors */
1045 list_for_each_entry_safe(desc, _desc, &list, desc_node)
1046 dwc_descriptor_complete(dwc, desc, false);
Viresh Kumar327e6972012-02-01 16:12:26 +05301047 } else if (cmd == DMA_SLAVE_CONFIG) {
1048 return set_runtime_config(chan, (struct dma_slave_config *)arg);
1049 } else {
Linus Walleijc3635c72010-03-26 16:44:01 -07001050 return -ENXIO;
Viresh Kumar327e6972012-02-01 16:12:26 +05301051 }
Linus Walleijc3635c72010-03-26 16:44:01 -07001052
Linus Walleijc3635c72010-03-26 16:44:01 -07001053 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001054}
1055
1056static enum dma_status
Linus Walleij07934482010-03-26 16:50:49 -07001057dwc_tx_status(struct dma_chan *chan,
1058 dma_cookie_t cookie,
1059 struct dma_tx_state *txstate)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001060{
1061 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001062 enum dma_status ret;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001063
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001064 ret = dma_cookie_status(chan, cookie, txstate);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001065 if (ret != DMA_SUCCESS) {
1066 dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
1067
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001068 ret = dma_cookie_status(chan, cookie, txstate);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001069 }
1070
Viresh Kumarabf53902011-04-15 16:03:35 +05301071 if (ret != DMA_SUCCESS)
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001072 dma_set_residue(txstate, dwc_first_active(dwc)->len);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001073
Linus Walleija7c57cf2011-04-19 08:31:32 +08001074 if (dwc->paused)
1075 return DMA_PAUSED;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001076
1077 return ret;
1078}
1079
1080static void dwc_issue_pending(struct dma_chan *chan)
1081{
1082 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1083
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001084 if (!list_empty(&dwc->queue))
1085 dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001086}
1087
Dan Williamsaa1e6f12009-01-06 11:38:17 -07001088static int dwc_alloc_chan_resources(struct dma_chan *chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001089{
1090 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1091 struct dw_dma *dw = to_dw_dma(chan->device);
1092 struct dw_desc *desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001093 int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301094 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001095
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001096 dev_vdbg(chan2dev(chan), "%s\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001097
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001098 /* ASSERT: channel is idle */
1099 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -07001100 dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001101 return -EIO;
1102 }
1103
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00001104 dma_cookie_init(chan);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001105
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001106 /*
1107 * NOTE: some controllers may have additional features that we
1108 * need to initialize here, like "scatter-gather" (which
1109 * doesn't mean what you think it means), and status writeback.
1110 */
1111
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301112 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001113 i = dwc->descs_allocated;
1114 while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) {
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301115 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001116
1117 desc = kzalloc(sizeof(struct dw_desc), GFP_KERNEL);
1118 if (!desc) {
Dan Williams41d5e592009-01-06 11:38:21 -07001119 dev_info(chan2dev(chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001120 "only allocated %d descriptors\n", i);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301121 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001122 break;
1123 }
1124
Dan Williamse0bd0f82009-09-08 17:53:02 -07001125 INIT_LIST_HEAD(&desc->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001126 dma_async_tx_descriptor_init(&desc->txd, chan);
1127 desc->txd.tx_submit = dwc_tx_submit;
1128 desc->txd.flags = DMA_CTRL_ACK;
Dan Williams41d5e592009-01-06 11:38:21 -07001129 desc->txd.phys = dma_map_single(chan2parent(chan), &desc->lli,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001130 sizeof(desc->lli), DMA_TO_DEVICE);
1131 dwc_desc_put(dwc, desc);
1132
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301133 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001134 i = ++dwc->descs_allocated;
1135 }
1136
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301137 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001138
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001139 dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001140
1141 return i;
1142}
1143
1144static void dwc_free_chan_resources(struct dma_chan *chan)
1145{
1146 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1147 struct dw_dma *dw = to_dw_dma(chan->device);
1148 struct dw_desc *desc, *_desc;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301149 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001150 LIST_HEAD(list);
1151
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001152 dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001153 dwc->descs_allocated);
1154
1155 /* ASSERT: channel is idle */
1156 BUG_ON(!list_empty(&dwc->active_list));
1157 BUG_ON(!list_empty(&dwc->queue));
1158 BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);
1159
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301160 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001161 list_splice_init(&dwc->free_list, &list);
1162 dwc->descs_allocated = 0;
Viresh Kumar61e183f2011-11-17 16:01:29 +05301163 dwc->initialized = false;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001164
1165 /* Disable interrupts */
1166 channel_clear_bit(dw, MASK.XFER, dwc->mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001167 channel_clear_bit(dw, MASK.ERROR, dwc->mask);
1168
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301169 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001170
1171 list_for_each_entry_safe(desc, _desc, &list, desc_node) {
Dan Williams41d5e592009-01-06 11:38:21 -07001172 dev_vdbg(chan2dev(chan), " freeing descriptor %p\n", desc);
1173 dma_unmap_single(chan2parent(chan), desc->txd.phys,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001174 sizeof(desc->lli), DMA_TO_DEVICE);
1175 kfree(desc);
1176 }
1177
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001178 dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001179}
1180
Viresh Kumara9ddb572012-10-16 09:49:17 +05301181bool dw_dma_generic_filter(struct dma_chan *chan, void *param)
1182{
1183 struct dw_dma *dw = to_dw_dma(chan->device);
1184 static struct dw_dma *last_dw;
1185 static char *last_bus_id;
1186 int i = -1;
1187
1188 /*
1189 * dmaengine framework calls this routine for all channels of all dma
1190 * controller, until true is returned. If 'param' bus_id is not
1191 * registered with a dma controller (dw), then there is no need of
1192 * running below function for all channels of dw.
1193 *
1194 * This block of code does this by saving the parameters of last
1195 * failure. If dw and param are same, i.e. trying on same dw with
1196 * different channel, return false.
1197 */
1198 if ((last_dw == dw) && (last_bus_id == param))
1199 return false;
1200 /*
1201 * Return true:
1202 * - If dw_dma's platform data is not filled with slave info, then all
1203 * dma controllers are fine for transfer.
1204 * - Or if param is NULL
1205 */
1206 if (!dw->sd || !param)
1207 return true;
1208
1209 while (++i < dw->sd_count) {
1210 if (!strcmp(dw->sd[i].bus_id, param)) {
1211 chan->private = &dw->sd[i];
1212 last_dw = NULL;
1213 last_bus_id = NULL;
1214
1215 return true;
1216 }
1217 }
1218
1219 last_dw = dw;
1220 last_bus_id = param;
1221 return false;
1222}
1223EXPORT_SYMBOL(dw_dma_generic_filter);
1224
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001225/* --------------------- Cyclic DMA API extensions -------------------- */
1226
1227/**
1228 * dw_dma_cyclic_start - start the cyclic DMA transfer
1229 * @chan: the DMA channel to start
1230 *
1231 * Must be called with soft interrupts disabled. Returns zero on success or
1232 * -errno on failure.
1233 */
1234int dw_dma_cyclic_start(struct dma_chan *chan)
1235{
1236 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1237 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301238 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001239
1240 if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
1241 dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
1242 return -ENODEV;
1243 }
1244
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301245 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001246
1247 /* assert channel is idle */
1248 if (dma_readl(dw, CH_EN) & dwc->mask) {
1249 dev_err(chan2dev(&dwc->chan),
1250 "BUG: Attempted to start non-idle channel\n");
Andy Shevchenko1d455432012-06-19 13:34:03 +03001251 dwc_dump_chan_regs(dwc);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301252 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001253 return -EBUSY;
1254 }
1255
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001256 dma_writel(dw, CLEAR.ERROR, dwc->mask);
1257 dma_writel(dw, CLEAR.XFER, dwc->mask);
1258
1259 /* setup DMAC channel registers */
1260 channel_writel(dwc, LLP, dwc->cdesc->desc[0]->txd.phys);
1261 channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
1262 channel_writel(dwc, CTL_HI, 0);
1263
1264 channel_set_bit(dw, CH_EN, dwc->mask);
1265
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301266 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001267
1268 return 0;
1269}
1270EXPORT_SYMBOL(dw_dma_cyclic_start);
1271
1272/**
1273 * dw_dma_cyclic_stop - stop the cyclic DMA transfer
1274 * @chan: the DMA channel to stop
1275 *
1276 * Must be called with soft interrupts disabled.
1277 */
1278void dw_dma_cyclic_stop(struct dma_chan *chan)
1279{
1280 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1281 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301282 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001283
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301284 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001285
Andy Shevchenko3f936202012-06-19 13:46:32 +03001286 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001287
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301288 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001289}
1290EXPORT_SYMBOL(dw_dma_cyclic_stop);
1291
1292/**
1293 * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
1294 * @chan: the DMA channel to prepare
1295 * @buf_addr: physical DMA address where the buffer starts
1296 * @buf_len: total number of bytes for the entire buffer
1297 * @period_len: number of bytes for each period
1298 * @direction: transfer direction, to or from device
1299 *
1300 * Must be called before trying to start the transfer. Returns a valid struct
1301 * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
1302 */
1303struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
1304 dma_addr_t buf_addr, size_t buf_len, size_t period_len,
Vinod Kouldb8196d2011-10-13 22:34:23 +05301305 enum dma_transfer_direction direction)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001306{
1307 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Viresh Kumar327e6972012-02-01 16:12:26 +05301308 struct dma_slave_config *sconfig = &dwc->dma_sconfig;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001309 struct dw_cyclic_desc *cdesc;
1310 struct dw_cyclic_desc *retval = NULL;
1311 struct dw_desc *desc;
1312 struct dw_desc *last = NULL;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001313 unsigned long was_cyclic;
1314 unsigned int reg_width;
1315 unsigned int periods;
1316 unsigned int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301317 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001318
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301319 spin_lock_irqsave(&dwc->lock, flags);
Andy Shevchenkofed25742012-09-21 15:05:49 +03001320 if (dwc->nollp) {
1321 spin_unlock_irqrestore(&dwc->lock, flags);
1322 dev_dbg(chan2dev(&dwc->chan),
1323 "channel doesn't support LLP transfers\n");
1324 return ERR_PTR(-EINVAL);
1325 }
1326
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001327 if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301328 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001329 dev_dbg(chan2dev(&dwc->chan),
1330 "queue and/or active list are not empty\n");
1331 return ERR_PTR(-EBUSY);
1332 }
1333
1334 was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301335 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001336 if (was_cyclic) {
1337 dev_dbg(chan2dev(&dwc->chan),
1338 "channel already prepared for cyclic DMA\n");
1339 return ERR_PTR(-EBUSY);
1340 }
1341
1342 retval = ERR_PTR(-EINVAL);
Viresh Kumar327e6972012-02-01 16:12:26 +05301343
1344 if (direction == DMA_MEM_TO_DEV)
1345 reg_width = __ffs(sconfig->dst_addr_width);
1346 else
1347 reg_width = __ffs(sconfig->src_addr_width);
1348
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001349 periods = buf_len / period_len;
1350
1351 /* Check for too big/unaligned periods and unaligned DMA buffer. */
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001352 if (period_len > (dwc->block_size << reg_width))
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001353 goto out_err;
1354 if (unlikely(period_len & ((1 << reg_width) - 1)))
1355 goto out_err;
1356 if (unlikely(buf_addr & ((1 << reg_width) - 1)))
1357 goto out_err;
Vinod Kouldb8196d2011-10-13 22:34:23 +05301358 if (unlikely(!(direction & (DMA_MEM_TO_DEV | DMA_DEV_TO_MEM))))
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001359 goto out_err;
1360
1361 retval = ERR_PTR(-ENOMEM);
1362
1363 if (periods > NR_DESCS_PER_CHANNEL)
1364 goto out_err;
1365
1366 cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
1367 if (!cdesc)
1368 goto out_err;
1369
1370 cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
1371 if (!cdesc->desc)
1372 goto out_err_alloc;
1373
1374 for (i = 0; i < periods; i++) {
1375 desc = dwc_desc_get(dwc);
1376 if (!desc)
1377 goto out_err_desc_get;
1378
1379 switch (direction) {
Vinod Kouldb8196d2011-10-13 22:34:23 +05301380 case DMA_MEM_TO_DEV:
Viresh Kumar327e6972012-02-01 16:12:26 +05301381 desc->lli.dar = sconfig->dst_addr;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001382 desc->lli.sar = buf_addr + (period_len * i);
Viresh Kumar327e6972012-02-01 16:12:26 +05301383 desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001384 | DWC_CTLL_DST_WIDTH(reg_width)
1385 | DWC_CTLL_SRC_WIDTH(reg_width)
1386 | DWC_CTLL_DST_FIX
1387 | DWC_CTLL_SRC_INC
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001388 | DWC_CTLL_INT_EN);
Viresh Kumar327e6972012-02-01 16:12:26 +05301389
1390 desc->lli.ctllo |= sconfig->device_fc ?
1391 DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
1392 DWC_CTLL_FC(DW_DMA_FC_D_M2P);
1393
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001394 break;
Vinod Kouldb8196d2011-10-13 22:34:23 +05301395 case DMA_DEV_TO_MEM:
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001396 desc->lli.dar = buf_addr + (period_len * i);
Viresh Kumar327e6972012-02-01 16:12:26 +05301397 desc->lli.sar = sconfig->src_addr;
1398 desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001399 | DWC_CTLL_SRC_WIDTH(reg_width)
1400 | DWC_CTLL_DST_WIDTH(reg_width)
1401 | DWC_CTLL_DST_INC
1402 | DWC_CTLL_SRC_FIX
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001403 | DWC_CTLL_INT_EN);
Viresh Kumar327e6972012-02-01 16:12:26 +05301404
1405 desc->lli.ctllo |= sconfig->device_fc ?
1406 DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
1407 DWC_CTLL_FC(DW_DMA_FC_D_P2M);
1408
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001409 break;
1410 default:
1411 break;
1412 }
1413
1414 desc->lli.ctlhi = (period_len >> reg_width);
1415 cdesc->desc[i] = desc;
1416
1417 if (last) {
1418 last->lli.llp = desc->txd.phys;
1419 dma_sync_single_for_device(chan2parent(chan),
1420 last->txd.phys, sizeof(last->lli),
1421 DMA_TO_DEVICE);
1422 }
1423
1424 last = desc;
1425 }
1426
1427 /* lets make a cyclic list */
1428 last->lli.llp = cdesc->desc[0]->txd.phys;
1429 dma_sync_single_for_device(chan2parent(chan), last->txd.phys,
1430 sizeof(last->lli), DMA_TO_DEVICE);
1431
Andy Shevchenko2f45d612012-06-19 13:34:02 +03001432 dev_dbg(chan2dev(&dwc->chan), "cyclic prepared buf 0x%llx len %zu "
1433 "period %zu periods %d\n", (unsigned long long)buf_addr,
1434 buf_len, period_len, periods);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001435
1436 cdesc->periods = periods;
1437 dwc->cdesc = cdesc;
1438
1439 return cdesc;
1440
1441out_err_desc_get:
1442 while (i--)
1443 dwc_desc_put(dwc, cdesc->desc[i]);
1444out_err_alloc:
1445 kfree(cdesc);
1446out_err:
1447 clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1448 return (struct dw_cyclic_desc *)retval;
1449}
1450EXPORT_SYMBOL(dw_dma_cyclic_prep);
1451
1452/**
1453 * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
1454 * @chan: the DMA channel to free
1455 */
1456void dw_dma_cyclic_free(struct dma_chan *chan)
1457{
1458 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1459 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
1460 struct dw_cyclic_desc *cdesc = dwc->cdesc;
1461 int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301462 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001463
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001464 dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001465
1466 if (!cdesc)
1467 return;
1468
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301469 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001470
Andy Shevchenko3f936202012-06-19 13:46:32 +03001471 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001472
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001473 dma_writel(dw, CLEAR.ERROR, dwc->mask);
1474 dma_writel(dw, CLEAR.XFER, dwc->mask);
1475
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301476 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001477
1478 for (i = 0; i < cdesc->periods; i++)
1479 dwc_desc_put(dwc, cdesc->desc[i]);
1480
1481 kfree(cdesc->desc);
1482 kfree(cdesc);
1483
1484 clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1485}
1486EXPORT_SYMBOL(dw_dma_cyclic_free);
1487
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001488/*----------------------------------------------------------------------*/
1489
1490static void dw_dma_off(struct dw_dma *dw)
1491{
Viresh Kumar61e183f2011-11-17 16:01:29 +05301492 int i;
1493
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001494 dma_writel(dw, CFG, 0);
1495
1496 channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001497 channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
1498 channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
1499 channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
1500
1501 while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
1502 cpu_relax();
Viresh Kumar61e183f2011-11-17 16:01:29 +05301503
1504 for (i = 0; i < dw->dma.chancnt; i++)
1505 dw->chan[i].initialized = false;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001506}
1507
Viresh Kumara9ddb572012-10-16 09:49:17 +05301508#ifdef CONFIG_OF
1509static struct dw_dma_platform_data *
1510dw_dma_parse_dt(struct platform_device *pdev)
1511{
1512 struct device_node *sn, *cn, *np = pdev->dev.of_node;
1513 struct dw_dma_platform_data *pdata;
1514 struct dw_dma_slave *sd;
1515 u32 tmp, arr[4];
1516
1517 if (!np) {
1518 dev_err(&pdev->dev, "Missing DT data\n");
1519 return NULL;
1520 }
1521
1522 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
1523 if (!pdata)
1524 return NULL;
1525
1526 if (of_property_read_u32(np, "nr_channels", &pdata->nr_channels))
1527 return NULL;
1528
1529 if (of_property_read_bool(np, "is_private"))
1530 pdata->is_private = true;
1531
1532 if (!of_property_read_u32(np, "chan_allocation_order", &tmp))
1533 pdata->chan_allocation_order = (unsigned char)tmp;
1534
1535 if (!of_property_read_u32(np, "chan_priority", &tmp))
1536 pdata->chan_priority = tmp;
1537
1538 if (!of_property_read_u32(np, "block_size", &tmp))
1539 pdata->block_size = tmp;
1540
1541 if (!of_property_read_u32(np, "nr_masters", &tmp)) {
1542 if (tmp > 4)
1543 return NULL;
1544
1545 pdata->nr_masters = tmp;
1546 }
1547
1548 if (!of_property_read_u32_array(np, "data_width", arr,
1549 pdata->nr_masters))
1550 for (tmp = 0; tmp < pdata->nr_masters; tmp++)
1551 pdata->data_width[tmp] = arr[tmp];
1552
1553 /* parse slave data */
1554 sn = of_find_node_by_name(np, "slave_info");
1555 if (!sn)
1556 return pdata;
1557
1558 /* calculate number of slaves */
1559 tmp = of_get_child_count(sn);
1560 if (!tmp)
1561 return NULL;
1562
1563 sd = devm_kzalloc(&pdev->dev, sizeof(*sd) * tmp, GFP_KERNEL);
1564 if (!sd)
1565 return NULL;
1566
1567 pdata->sd = sd;
1568 pdata->sd_count = tmp;
1569
1570 for_each_child_of_node(sn, cn) {
1571 sd->dma_dev = &pdev->dev;
1572 of_property_read_string(cn, "bus_id", &sd->bus_id);
1573 of_property_read_u32(cn, "cfg_hi", &sd->cfg_hi);
1574 of_property_read_u32(cn, "cfg_lo", &sd->cfg_lo);
1575 if (!of_property_read_u32(cn, "src_master", &tmp))
1576 sd->src_master = tmp;
1577
1578 if (!of_property_read_u32(cn, "dst_master", &tmp))
1579 sd->dst_master = tmp;
1580 sd++;
1581 }
1582
1583 return pdata;
1584}
1585#else
1586static inline struct dw_dma_platform_data *
1587dw_dma_parse_dt(struct platform_device *pdev)
1588{
1589 return NULL;
1590}
1591#endif
1592
Bill Pemberton463a1f82012-11-19 13:22:55 -05001593static int dw_probe(struct platform_device *pdev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001594{
1595 struct dw_dma_platform_data *pdata;
1596 struct resource *io;
1597 struct dw_dma *dw;
1598 size_t size;
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001599 void __iomem *regs;
1600 bool autocfg;
1601 unsigned int dw_params;
1602 unsigned int nr_channels;
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001603 unsigned int max_blk_size = 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001604 int irq;
1605 int err;
1606 int i;
1607
Viresh Kumar6c618c92012-02-01 16:12:22 +05301608 pdata = dev_get_platdata(&pdev->dev);
Viresh Kumara9ddb572012-10-16 09:49:17 +05301609 if (!pdata)
1610 pdata = dw_dma_parse_dt(pdev);
1611
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001612 if (!pdata || pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS)
1613 return -EINVAL;
1614
1615 io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1616 if (!io)
1617 return -EINVAL;
1618
1619 irq = platform_get_irq(pdev, 0);
1620 if (irq < 0)
1621 return irq;
1622
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001623 regs = devm_request_and_ioremap(&pdev->dev, io);
1624 if (!regs)
1625 return -EBUSY;
1626
1627 dw_params = dma_read_byaddr(regs, DW_PARAMS);
1628 autocfg = dw_params >> DW_PARAMS_EN & 0x1;
1629
1630 if (autocfg)
1631 nr_channels = (dw_params >> DW_PARAMS_NR_CHAN & 0x7) + 1;
1632 else
1633 nr_channels = pdata->nr_channels;
1634
1635 size = sizeof(struct dw_dma) + nr_channels * sizeof(struct dw_dma_chan);
Andy Shevchenkodbde5c22012-07-24 11:00:55 +03001636 dw = devm_kzalloc(&pdev->dev, size, GFP_KERNEL);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001637 if (!dw)
1638 return -ENOMEM;
1639
Andy Shevchenkodbde5c22012-07-24 11:00:55 +03001640 dw->clk = devm_clk_get(&pdev->dev, "hclk");
1641 if (IS_ERR(dw->clk))
1642 return PTR_ERR(dw->clk);
Viresh Kumar30755282012-04-17 17:10:07 +05301643 clk_prepare_enable(dw->clk);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001644
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001645 dw->regs = regs;
Viresh Kumara9ddb572012-10-16 09:49:17 +05301646 dw->sd = pdata->sd;
1647 dw->sd_count = pdata->sd_count;
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001648
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001649 /* get hardware configuration parameters */
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001650 if (autocfg) {
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001651 max_blk_size = dma_readl(dw, MAX_BLK_SIZE);
1652
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001653 dw->nr_masters = (dw_params >> DW_PARAMS_NR_MASTER & 3) + 1;
1654 for (i = 0; i < dw->nr_masters; i++) {
1655 dw->data_width[i] =
1656 (dw_params >> DW_PARAMS_DATA_WIDTH(i) & 3) + 2;
1657 }
1658 } else {
1659 dw->nr_masters = pdata->nr_masters;
1660 memcpy(dw->data_width, pdata->data_width, 4);
1661 }
1662
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001663 /* Calculate all channel mask before DMA setup */
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001664 dw->all_chan_mask = (1 << nr_channels) - 1;
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001665
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001666 /* force dma off, just in case */
1667 dw_dma_off(dw);
1668
Andy Shevchenko236b1062012-06-19 13:34:07 +03001669 /* disable BLOCK interrupts as well */
1670 channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);
1671
Andy Shevchenkodbde5c22012-07-24 11:00:55 +03001672 err = devm_request_irq(&pdev->dev, irq, dw_dma_interrupt, 0,
1673 "dw_dmac", dw);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001674 if (err)
Andy Shevchenkodbde5c22012-07-24 11:00:55 +03001675 return err;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001676
1677 platform_set_drvdata(pdev, dw);
1678
1679 tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);
1680
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001681 INIT_LIST_HEAD(&dw->dma.channels);
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001682 for (i = 0; i < nr_channels; i++) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001683 struct dw_dma_chan *dwc = &dw->chan[i];
Andy Shevchenkofed25742012-09-21 15:05:49 +03001684 int r = nr_channels - i - 1;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001685
1686 dwc->chan.device = &dw->dma;
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00001687 dma_cookie_init(&dwc->chan);
Viresh Kumarb0c31302011-03-03 15:47:21 +05301688 if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
1689 list_add_tail(&dwc->chan.device_node,
1690 &dw->dma.channels);
1691 else
1692 list_add(&dwc->chan.device_node, &dw->dma.channels);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001693
Viresh Kumar93317e82011-03-03 15:47:22 +05301694 /* 7 is highest priority & 0 is lowest. */
1695 if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
Andy Shevchenkofed25742012-09-21 15:05:49 +03001696 dwc->priority = r;
Viresh Kumar93317e82011-03-03 15:47:22 +05301697 else
1698 dwc->priority = i;
1699
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001700 dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
1701 spin_lock_init(&dwc->lock);
1702 dwc->mask = 1 << i;
1703
1704 INIT_LIST_HEAD(&dwc->active_list);
1705 INIT_LIST_HEAD(&dwc->queue);
1706 INIT_LIST_HEAD(&dwc->free_list);
1707
1708 channel_clear_bit(dw, CH_EN, dwc->mask);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001709
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001710 dwc->dw = dw;
1711
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001712 /* hardware configuration */
Andy Shevchenkofed25742012-09-21 15:05:49 +03001713 if (autocfg) {
1714 unsigned int dwc_params;
1715
1716 dwc_params = dma_read_byaddr(regs + r * sizeof(u32),
1717 DWC_PARAMS);
1718
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001719 /* Decode maximum block size for given channel. The
1720 * stored 4 bit value represents blocks from 0x00 for 3
1721 * up to 0x0a for 4095. */
1722 dwc->block_size =
1723 (4 << ((max_blk_size >> 4 * i) & 0xf)) - 1;
Andy Shevchenkofed25742012-09-21 15:05:49 +03001724 dwc->nollp =
1725 (dwc_params >> DWC_PARAMS_MBLK_EN & 0x1) == 0;
1726 } else {
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001727 dwc->block_size = pdata->block_size;
Andy Shevchenkofed25742012-09-21 15:05:49 +03001728
1729 /* Check if channel supports multi block transfer */
1730 channel_writel(dwc, LLP, 0xfffffffc);
1731 dwc->nollp =
1732 (channel_readl(dwc, LLP) & 0xfffffffc) == 0;
1733 channel_writel(dwc, LLP, 0);
1734 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001735 }
1736
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001737 /* Clear all interrupts on all channels. */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001738 dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
Andy Shevchenko236b1062012-06-19 13:34:07 +03001739 dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001740 dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
1741 dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
1742 dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);
1743
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001744 dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);
1745 dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
Jamie Iles95ea7592011-01-21 14:11:54 +00001746 if (pdata->is_private)
1747 dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001748 dw->dma.dev = &pdev->dev;
1749 dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
1750 dw->dma.device_free_chan_resources = dwc_free_chan_resources;
1751
1752 dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;
1753
1754 dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
Linus Walleijc3635c72010-03-26 16:44:01 -07001755 dw->dma.device_control = dwc_control;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001756
Linus Walleij07934482010-03-26 16:50:49 -07001757 dw->dma.device_tx_status = dwc_tx_status;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001758 dw->dma.device_issue_pending = dwc_issue_pending;
1759
1760 dma_writel(dw, CFG, DW_CFG_DMA_EN);
1761
1762 printk(KERN_INFO "%s: DesignWare DMA Controller, %d channels\n",
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001763 dev_name(&pdev->dev), nr_channels);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001764
1765 dma_async_device_register(&dw->dma);
1766
1767 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001768}
1769
Andy Shevchenko0272e932012-06-19 13:34:09 +03001770static int __devexit dw_remove(struct platform_device *pdev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001771{
1772 struct dw_dma *dw = platform_get_drvdata(pdev);
1773 struct dw_dma_chan *dwc, *_dwc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001774
1775 dw_dma_off(dw);
1776 dma_async_device_unregister(&dw->dma);
1777
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001778 tasklet_kill(&dw->tasklet);
1779
1780 list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
1781 chan.device_node) {
1782 list_del(&dwc->chan.device_node);
1783 channel_clear_bit(dw, CH_EN, dwc->mask);
1784 }
1785
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001786 return 0;
1787}
1788
1789static void dw_shutdown(struct platform_device *pdev)
1790{
1791 struct dw_dma *dw = platform_get_drvdata(pdev);
1792
1793 dw_dma_off(platform_get_drvdata(pdev));
Viresh Kumar30755282012-04-17 17:10:07 +05301794 clk_disable_unprepare(dw->clk);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001795}
1796
Magnus Damm4a256b52009-07-08 13:22:18 +02001797static int dw_suspend_noirq(struct device *dev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001798{
Magnus Damm4a256b52009-07-08 13:22:18 +02001799 struct platform_device *pdev = to_platform_device(dev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001800 struct dw_dma *dw = platform_get_drvdata(pdev);
1801
1802 dw_dma_off(platform_get_drvdata(pdev));
Viresh Kumar30755282012-04-17 17:10:07 +05301803 clk_disable_unprepare(dw->clk);
Viresh Kumar61e183f2011-11-17 16:01:29 +05301804
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001805 return 0;
1806}
1807
Magnus Damm4a256b52009-07-08 13:22:18 +02001808static int dw_resume_noirq(struct device *dev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001809{
Magnus Damm4a256b52009-07-08 13:22:18 +02001810 struct platform_device *pdev = to_platform_device(dev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001811 struct dw_dma *dw = platform_get_drvdata(pdev);
1812
Viresh Kumar30755282012-04-17 17:10:07 +05301813 clk_prepare_enable(dw->clk);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001814 dma_writel(dw, CFG, DW_CFG_DMA_EN);
Heikki Krogerusb8014792012-10-18 17:34:08 +03001815
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001816 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001817}
1818
Alexey Dobriyan47145212009-12-14 18:00:08 -08001819static const struct dev_pm_ops dw_dev_pm_ops = {
Magnus Damm4a256b52009-07-08 13:22:18 +02001820 .suspend_noirq = dw_suspend_noirq,
1821 .resume_noirq = dw_resume_noirq,
Rajeev KUMAR7414a1b2012-02-01 16:12:17 +05301822 .freeze_noirq = dw_suspend_noirq,
1823 .thaw_noirq = dw_resume_noirq,
1824 .restore_noirq = dw_resume_noirq,
1825 .poweroff_noirq = dw_suspend_noirq,
Magnus Damm4a256b52009-07-08 13:22:18 +02001826};
1827
Viresh Kumard3f797d2012-04-20 20:15:34 +05301828#ifdef CONFIG_OF
1829static const struct of_device_id dw_dma_id_table[] = {
1830 { .compatible = "snps,dma-spear1340" },
1831 {}
1832};
1833MODULE_DEVICE_TABLE(of, dw_dma_id_table);
1834#endif
1835
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001836static struct platform_driver dw_driver = {
Bill Pembertona7d6e3e2012-11-19 13:20:04 -05001837 .remove = dw_remove,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001838 .shutdown = dw_shutdown,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001839 .driver = {
1840 .name = "dw_dmac",
Magnus Damm4a256b52009-07-08 13:22:18 +02001841 .pm = &dw_dev_pm_ops,
Viresh Kumard3f797d2012-04-20 20:15:34 +05301842 .of_match_table = of_match_ptr(dw_dma_id_table),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001843 },
1844};
1845
1846static int __init dw_init(void)
1847{
1848 return platform_driver_probe(&dw_driver, dw_probe);
1849}
Viresh Kumarcb689a72011-03-03 15:47:15 +05301850subsys_initcall(dw_init);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001851
1852static void __exit dw_exit(void)
1853{
1854 platform_driver_unregister(&dw_driver);
1855}
1856module_exit(dw_exit);
1857
1858MODULE_LICENSE("GPL v2");
1859MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller driver");
Jean Delvaree05503e2011-05-18 16:49:24 +02001860MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
Viresh Kumar10d89352012-06-20 12:53:02 -07001861MODULE_AUTHOR("Viresh Kumar <viresh.linux@gmail.com>");