blob: ad69606613eb6d336a6f73af5f6c45eb2c936eb1 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/arch/ia64/kernel/irq.c
3 *
4 * Copyright (C) 1992, 1998 Linus Torvalds, Ingo Molnar
5 *
6 * This file contains the code used by various IRQ handling routines:
Simon Arlott72fdbdc2007-05-11 14:55:43 -07007 * asking for different IRQs should be done through these routines
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 * instead of just grabbing them. Thus setups with different IRQ numbers
9 * shouldn't result in any weird surprises, and installing new handlers
10 * should be easier.
11 *
12 * Copyright (C) Ashok Raj<ashok.raj@intel.com>, Intel Corporation 2004
13 *
14 * 4/14/2004: Added code to handle cpu migration and do safe irq
Simon Arlott72fdbdc2007-05-11 14:55:43 -070015 * migration without losing interrupts for iosapic
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 * architecture.
17 */
18
19#include <asm/delay.h>
20#include <asm/uaccess.h>
21#include <linux/module.h>
22#include <linux/seq_file.h>
23#include <linux/interrupt.h>
24#include <linux/kernel_stat.h>
25
26/*
27 * 'what should we do if we get a hw irq event on an illegal vector'.
28 * each architecture has to answer this themselves.
29 */
30void ack_bad_irq(unsigned int irq)
31{
32 printk(KERN_ERR "Unexpected irq vector 0x%x on CPU %u!\n", irq, smp_processor_id());
33}
34
35#ifdef CONFIG_IA64_GENERIC
Kenji Kaneshige11152002007-08-13 10:31:26 -070036ia64_vector __ia64_irq_to_vector(int irq)
37{
38 return irq_cfg[irq].vector;
39}
40
Linus Torvalds1da177e2005-04-16 15:20:36 -070041unsigned int __ia64_local_vector_to_irq (ia64_vector vec)
42{
Yasuaki Ishimatsue1b30a32007-07-17 21:22:23 +090043 return __get_cpu_var(vector_irq)[vec];
Linus Torvalds1da177e2005-04-16 15:20:36 -070044}
45#endif
46
47/*
48 * Interrupt statistics:
49 */
50
51atomic_t irq_err_count;
52
53/*
54 * /proc/interrupts printing:
55 */
Thomas Gleixnere3d78122011-03-25 21:04:38 +010056int arch_show_interrupts(struct seq_file *p, int prec)
Linus Torvalds1da177e2005-04-16 15:20:36 -070057{
Thomas Gleixnere3d78122011-03-25 21:04:38 +010058 seq_printf(p, "ERR: %10u\n", atomic_read(&irq_err_count));
Linus Torvalds1da177e2005-04-16 15:20:36 -070059 return 0;
60}
61
62#ifdef CONFIG_SMP
Linus Torvalds1da177e2005-04-16 15:20:36 -070063static char irq_redir [NR_IRQS]; // = { [0 ... NR_IRQS-1] = 1 };
64
Linus Torvalds1da177e2005-04-16 15:20:36 -070065void set_irq_affinity_info (unsigned int irq, int hwid, int redir)
66{
Linus Torvalds1da177e2005-04-16 15:20:36 -070067 if (irq < NR_IRQS) {
Thomas Gleixnera2178332011-03-24 16:44:38 +010068 cpumask_copy(irq_get_irq_data(irq)->affinity,
Mike Travisd3b66bf2009-01-04 05:18:00 -080069 cpumask_of(cpu_logical_id(hwid)));
Linus Torvalds1da177e2005-04-16 15:20:36 -070070 irq_redir[irq] = (char) (redir & 0xff);
71 }
72}
John Keller25d61572007-05-10 22:42:44 -070073
Mike Travisd3b66bf2009-01-04 05:18:00 -080074bool is_affinity_mask_valid(const struct cpumask *cpumask)
John Keller25d61572007-05-10 22:42:44 -070075{
76 if (ia64_platform_is("sn2")) {
77 /* Only allow one CPU to be specified in the smp_affinity mask */
Ingo Molnar6bdf1972009-01-03 12:50:46 +010078 if (cpumask_weight(cpumask) != 1)
John Keller25d61572007-05-10 22:42:44 -070079 return false;
80 }
81 return true;
82}
83
Linus Torvalds1da177e2005-04-16 15:20:36 -070084#endif /* CONFIG_SMP */
85
86#ifdef CONFIG_HOTPLUG_CPU
87unsigned int vectors_in_migration[NR_IRQS];
88
89/*
Mike Travisd3b66bf2009-01-04 05:18:00 -080090 * Since cpu_online_mask is already updated, we just need to check for
Linus Torvalds1da177e2005-04-16 15:20:36 -070091 * affinity that has zeros
92 */
93static void migrate_irqs(void)
94{
Linus Torvalds1da177e2005-04-16 15:20:36 -070095 int irq, new_cpu;
96
97 for (irq=0; irq < NR_IRQS; irq++) {
Thomas Gleixner428a40c2011-03-25 20:12:33 +010098 struct irq_desc *desc = irq_to_desc(irq);
99 struct irq_data *data = irq_desc_get_irq_data(desc);
100 struct irq_chip *chip = irq_data_get_irq_chip(data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101
Thomas Gleixnerf5e5bf02011-03-25 20:50:49 +0100102 if (irqd_irq_disabled(data))
Magnus Damm29a00272007-02-03 01:13:48 -0800103 continue;
104
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105 /*
106 * No handling for now.
107 * TBD: Implement a disable function so we can now
108 * tell CPU not to respond to these local intr sources.
109 * such as ITV,CPEI,MCA etc.
110 */
Thomas Gleixner428a40c2011-03-25 20:12:33 +0100111 if (irqd_is_per_cpu(data))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112 continue;
113
Thomas Gleixner428a40c2011-03-25 20:12:33 +0100114 if (cpumask_any_and(data->affinity, cpu_online_mask)
Rusty Russell0de26522008-12-13 21:20:26 +1030115 >= nr_cpu_ids) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116 /*
117 * Save it for phase 2 processing
118 */
119 vectors_in_migration[irq] = irq;
120
Mike Travisd3b66bf2009-01-04 05:18:00 -0800121 new_cpu = cpumask_any(cpu_online_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
123 /*
124 * Al three are essential, currently WARN_ON.. maybe panic?
125 */
Thomas Gleixner428a40c2011-03-25 20:12:33 +0100126 if (chip && chip->irq_disable &&
127 chip->irq_enable && chip->irq_set_affinity) {
128 chip->irq_disable(data);
129 chip->irq_set_affinity(data,
130 cpumask_of(new_cpu), false);
131 chip->irq_enable(data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132 } else {
Thomas Gleixner428a40c2011-03-25 20:12:33 +0100133 WARN_ON((!chip || !chip->irq_disable ||
134 !chip->irq_enable ||
135 !chip->irq_set_affinity));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 }
137 }
138 }
139}
140
141void fixup_irqs(void)
142{
143 unsigned int irq;
144 extern void ia64_process_pending_intr(void);
Ashok Rajff741902005-11-11 14:32:40 -0800145 extern volatile int time_keeper_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146
Hidetoshi Seto751fc782008-04-30 16:50:43 +0900147 /* Mask ITV to disable timer */
148 ia64_set_itv(1 << 16);
Ashok Rajff741902005-11-11 14:32:40 -0800149
150 /*
151 * Find a new timesync master
152 */
153 if (smp_processor_id() == time_keeper_id) {
Mike Travisd3b66bf2009-01-04 05:18:00 -0800154 time_keeper_id = cpumask_first(cpu_online_mask);
Ashok Rajff741902005-11-11 14:32:40 -0800155 printk ("CPU %d is now promoted to time-keeper master\n", time_keeper_id);
156 }
157
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158 /*
Simon Arlott72fdbdc2007-05-11 14:55:43 -0700159 * Phase 1: Locate IRQs bound to this cpu and
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160 * relocate them for cpu removal.
161 */
162 migrate_irqs();
163
164 /*
165 * Phase 2: Perform interrupt processing for all entries reported in
166 * local APIC.
167 */
168 ia64_process_pending_intr();
169
170 /*
171 * Phase 3: Now handle any interrupts not captured in local APIC.
172 * This is to account for cases that device interrupted during the time the
173 * rte was being disabled and re-programmed.
174 */
175 for (irq=0; irq < NR_IRQS; irq++) {
176 if (vectors_in_migration[irq]) {
Tony Luck8c1addb2006-10-06 10:09:41 -0700177 struct pt_regs *old_regs = set_irq_regs(NULL);
178
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 vectors_in_migration[irq]=0;
Ingo Molnar5fbb0042006-11-16 00:43:07 -0800180 generic_handle_irq(irq);
Tony Luck8c1addb2006-10-06 10:09:41 -0700181 set_irq_regs(old_regs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 }
183 }
184
185 /*
186 * Now let processor die. We do irq disable and max_xtp() to
187 * ensure there is no more interrupts routed to this processor.
188 * But the local timer interrupt can have 1 pending which we
189 * take care in timer_interrupt().
190 */
191 max_xtp();
192 local_irq_disable();
193}
194#endif