Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | #include <linux/init.h> |
| 2 | #include <linux/kernel.h> |
| 3 | |
| 4 | #include <linux/string.h> |
| 5 | #include <linux/bitops.h> |
| 6 | #include <linux/smp.h> |
Ingo Molnar | 83ce400 | 2009-02-26 20:16:58 +0100 | [diff] [blame] | 7 | #include <linux/sched.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 8 | #include <linux/thread_info.h> |
Nick Piggin | 53e86b9 | 2005-11-13 16:07:23 -0800 | [diff] [blame] | 9 | #include <linux/module.h> |
Alan Cox | 8bdbd96 | 2009-07-04 00:35:45 +0100 | [diff] [blame] | 10 | #include <linux/uaccess.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 11 | |
| 12 | #include <asm/processor.h> |
Sam Ravnborg | d72b1b4 | 2007-10-17 18:04:33 +0200 | [diff] [blame] | 13 | #include <asm/pgtable.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 14 | #include <asm/msr.h> |
Harvey Harrison | 73bdb73 | 2008-02-04 16:48:04 +0100 | [diff] [blame] | 15 | #include <asm/bugs.h> |
Yinghai Lu | 1f442d7 | 2009-03-07 23:46:26 -0800 | [diff] [blame] | 16 | #include <asm/cpu.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 17 | |
Yinghai Lu | 185f3b9 | 2008-09-09 16:40:35 -0700 | [diff] [blame] | 18 | #ifdef CONFIG_X86_64 |
Alan Cox | 8bdbd96 | 2009-07-04 00:35:45 +0100 | [diff] [blame] | 19 | #include <linux/topology.h> |
Yinghai Lu | 185f3b9 | 2008-09-09 16:40:35 -0700 | [diff] [blame] | 20 | #include <asm/numa_64.h> |
| 21 | #endif |
| 22 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 23 | #include "cpu.h" |
| 24 | |
| 25 | #ifdef CONFIG_X86_LOCAL_APIC |
| 26 | #include <asm/mpspec.h> |
| 27 | #include <asm/apic.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 28 | #endif |
| 29 | |
Thomas Petazzoni | 03ae576 | 2008-02-15 12:00:23 +0100 | [diff] [blame] | 30 | static void __cpuinit early_init_intel(struct cpuinfo_x86 *c) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 31 | { |
Fenghua Yu | 161ec53 | 2011-05-17 15:29:11 -0700 | [diff] [blame] | 32 | u64 misc_enable; |
| 33 | |
Ingo Molnar | 99fb4d3 | 2009-01-26 04:30:41 +0100 | [diff] [blame] | 34 | /* Unmask CPUID levels if masked: */ |
H. Peter Anvin | 30a0fb9 | 2009-01-26 09:40:58 -0800 | [diff] [blame] | 35 | if (c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xd)) { |
Ingo Molnar | 99fb4d3 | 2009-01-26 04:30:41 +0100 | [diff] [blame] | 36 | rdmsrl(MSR_IA32_MISC_ENABLE, misc_enable); |
| 37 | |
| 38 | if (misc_enable & MSR_IA32_MISC_ENABLE_LIMIT_CPUID) { |
| 39 | misc_enable &= ~MSR_IA32_MISC_ENABLE_LIMIT_CPUID; |
| 40 | wrmsrl(MSR_IA32_MISC_ENABLE, misc_enable); |
| 41 | c->cpuid_level = cpuid_eax(0); |
H. Peter Anvin | d900329 | 2010-09-28 15:35:01 -0700 | [diff] [blame] | 42 | get_cpu_cap(c); |
Ingo Molnar | 99fb4d3 | 2009-01-26 04:30:41 +0100 | [diff] [blame] | 43 | } |
H. Peter Anvin | 066941b | 2009-01-21 15:04:32 -0800 | [diff] [blame] | 44 | } |
| 45 | |
Andi Kleen | 2b16a23 | 2008-01-30 13:32:40 +0100 | [diff] [blame] | 46 | if ((c->x86 == 0xf && c->x86_model >= 0x03) || |
| 47 | (c->x86 == 0x6 && c->x86_model >= 0x0e)) |
| 48 | set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC); |
Yinghai Lu | 185f3b9 | 2008-09-09 16:40:35 -0700 | [diff] [blame] | 49 | |
Andi Kleen | 506ed6b | 2011-10-12 17:46:33 -0700 | [diff] [blame] | 50 | if (c->x86 >= 6 && !cpu_has(c, X86_FEATURE_IA64)) { |
| 51 | unsigned lower_word; |
| 52 | |
| 53 | wrmsr(MSR_IA32_UCODE_REV, 0, 0); |
| 54 | /* Required by the SDM */ |
| 55 | sync_core(); |
| 56 | rdmsr(MSR_IA32_UCODE_REV, lower_word, c->microcode); |
| 57 | } |
| 58 | |
H. Peter Anvin | 7a0fc40 | 2010-04-13 14:40:54 -0700 | [diff] [blame] | 59 | /* |
| 60 | * Atom erratum AAE44/AAF40/AAG38/AAH41: |
| 61 | * |
| 62 | * A race condition between speculative fetches and invalidating |
| 63 | * a large page. This is worked around in microcode, but we |
| 64 | * need the microcode to have already been loaded... so if it is |
| 65 | * not, recommend a BIOS update and disable large pages. |
| 66 | */ |
Andi Kleen | 30963c0 | 2011-10-12 17:46:34 -0700 | [diff] [blame] | 67 | if (c->x86 == 6 && c->x86_model == 0x1c && c->x86_mask <= 2 && |
| 68 | c->microcode < 0x20e) { |
| 69 | printk(KERN_WARNING "Atom PSE erratum detected, BIOS microcode update recommended\n"); |
| 70 | clear_cpu_cap(c, X86_FEATURE_PSE); |
H. Peter Anvin | 7a0fc40 | 2010-04-13 14:40:54 -0700 | [diff] [blame] | 71 | } |
| 72 | |
Yinghai Lu | 185f3b9 | 2008-09-09 16:40:35 -0700 | [diff] [blame] | 73 | #ifdef CONFIG_X86_64 |
| 74 | set_cpu_cap(c, X86_FEATURE_SYSENTER32); |
| 75 | #else |
| 76 | /* Netburst reports 64 bytes clflush size, but does IO in 128 bytes */ |
| 77 | if (c->x86 == 15 && c->x86_cache_alignment == 64) |
| 78 | c->x86_cache_alignment = 128; |
| 79 | #endif |
Venki Pallipadi | 40fb171 | 2008-11-17 16:11:37 -0800 | [diff] [blame] | 80 | |
Jan Beulich | 13c6c53 | 2009-03-12 12:37:34 +0000 | [diff] [blame] | 81 | /* CPUID workaround for 0F33/0F34 CPU */ |
| 82 | if (c->x86 == 0xF && c->x86_model == 0x3 |
| 83 | && (c->x86_mask == 0x3 || c->x86_mask == 0x4)) |
| 84 | c->x86_phys_bits = 36; |
| 85 | |
Venki Pallipadi | 40fb171 | 2008-11-17 16:11:37 -0800 | [diff] [blame] | 86 | /* |
| 87 | * c->x86_power is 8000_0007 edx. Bit 8 is TSC runs at constant rate |
Ingo Molnar | 83ce400 | 2009-02-26 20:16:58 +0100 | [diff] [blame] | 88 | * with P/T states and does not stop in deep C-states. |
| 89 | * |
| 90 | * It is also reliable across cores and sockets. (but not across |
| 91 | * cabinets - we turn it off in that case explicitly.) |
Venki Pallipadi | 40fb171 | 2008-11-17 16:11:37 -0800 | [diff] [blame] | 92 | */ |
| 93 | if (c->x86_power & (1 << 8)) { |
| 94 | set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC); |
| 95 | set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC); |
Dimitri Sivanich | 14be1f7 | 2010-03-01 11:48:15 -0600 | [diff] [blame] | 96 | if (!check_tsc_unstable()) |
| 97 | sched_clock_stable = 1; |
Venki Pallipadi | 40fb171 | 2008-11-17 16:11:37 -0800 | [diff] [blame] | 98 | } |
| 99 | |
H. Peter Anvin | 75a0481 | 2009-01-22 16:17:05 -0800 | [diff] [blame] | 100 | /* |
| 101 | * There is a known erratum on Pentium III and Core Solo |
| 102 | * and Core Duo CPUs. |
| 103 | * " Page with PAT set to WC while associated MTRR is UC |
| 104 | * may consolidate to UC " |
| 105 | * Because of this erratum, it is better to stick with |
| 106 | * setting WC in MTRR rather than using PAT on these CPUs. |
| 107 | * |
| 108 | * Enable PAT WC only on P4, Core 2 or later CPUs. |
| 109 | */ |
| 110 | if (c->x86 == 6 && c->x86_model < 15) |
| 111 | clear_cpu_cap(c, X86_FEATURE_PAT); |
Vegard Nossum | f856129 | 2008-04-04 00:53:23 +0200 | [diff] [blame] | 112 | |
| 113 | #ifdef CONFIG_KMEMCHECK |
| 114 | /* |
| 115 | * P4s have a "fast strings" feature which causes single- |
| 116 | * stepping REP instructions to only generate a #DB on |
| 117 | * cache-line boundaries. |
| 118 | * |
| 119 | * Ingo Molnar reported a Pentium D (model 6) and a Xeon |
| 120 | * (model 2) with the same problem. |
| 121 | */ |
| 122 | if (c->x86 == 15) { |
Vegard Nossum | f856129 | 2008-04-04 00:53:23 +0200 | [diff] [blame] | 123 | rdmsrl(MSR_IA32_MISC_ENABLE, misc_enable); |
| 124 | |
| 125 | if (misc_enable & MSR_IA32_MISC_ENABLE_FAST_STRING) { |
| 126 | printk(KERN_INFO "kmemcheck: Disabling fast string operations\n"); |
| 127 | |
| 128 | misc_enable &= ~MSR_IA32_MISC_ENABLE_FAST_STRING; |
| 129 | wrmsrl(MSR_IA32_MISC_ENABLE, misc_enable); |
| 130 | } |
| 131 | } |
| 132 | #endif |
Fenghua Yu | 161ec53 | 2011-05-17 15:29:11 -0700 | [diff] [blame] | 133 | |
| 134 | /* |
| 135 | * If fast string is not enabled in IA32_MISC_ENABLE for any reason, |
| 136 | * clear the fast string and enhanced fast string CPU capabilities. |
| 137 | */ |
| 138 | if (c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xd)) { |
| 139 | rdmsrl(MSR_IA32_MISC_ENABLE, misc_enable); |
| 140 | if (!(misc_enable & MSR_IA32_MISC_ENABLE_FAST_STRING)) { |
| 141 | printk(KERN_INFO "Disabled fast string operations\n"); |
| 142 | setup_clear_cpu_cap(X86_FEATURE_REP_GOOD); |
| 143 | setup_clear_cpu_cap(X86_FEATURE_ERMS); |
| 144 | } |
| 145 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 146 | } |
| 147 | |
Yinghai Lu | 185f3b9 | 2008-09-09 16:40:35 -0700 | [diff] [blame] | 148 | #ifdef CONFIG_X86_32 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 149 | /* |
| 150 | * Early probe support logic for ppro memory erratum #50 |
| 151 | * |
| 152 | * This is called before we do cpu ident work |
| 153 | */ |
Paolo Ciarrocchi | 65eb6b4 | 2008-02-22 23:09:42 +0100 | [diff] [blame] | 154 | |
Chuck Ebbert | 3bc9b76 | 2006-03-23 02:59:33 -0800 | [diff] [blame] | 155 | int __cpuinit ppro_with_ram_bug(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 156 | { |
| 157 | /* Uses data from early_cpu_detect now */ |
| 158 | if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL && |
| 159 | boot_cpu_data.x86 == 6 && |
| 160 | boot_cpu_data.x86_model == 1 && |
| 161 | boot_cpu_data.x86_mask < 8) { |
| 162 | printk(KERN_INFO "Pentium Pro with Errata#50 detected. Taking evasive action.\n"); |
| 163 | return 1; |
| 164 | } |
| 165 | return 0; |
| 166 | } |
Paolo Ciarrocchi | 65eb6b4 | 2008-02-22 23:09:42 +0100 | [diff] [blame] | 167 | |
Yinghai Lu | 185f3b9 | 2008-09-09 16:40:35 -0700 | [diff] [blame] | 168 | #ifdef CONFIG_X86_F00F_BUG |
| 169 | static void __cpuinit trap_init_f00f_bug(void) |
| 170 | { |
| 171 | __set_fixmap(FIX_F00F_IDT, __pa(&idt_table), PAGE_KERNEL_RO); |
| 172 | |
| 173 | /* |
| 174 | * Update the IDT descriptor and reload the IDT so that |
| 175 | * it uses the read-only mapped virtual address. |
| 176 | */ |
| 177 | idt_descr.address = fix_to_virt(FIX_F00F_IDT); |
| 178 | load_idt(&idt_descr); |
| 179 | } |
| 180 | #endif |
Yinghai Lu | 4052704 | 2008-09-09 16:40:38 -0700 | [diff] [blame] | 181 | |
Yinghai Lu | 1f442d7 | 2009-03-07 23:46:26 -0800 | [diff] [blame] | 182 | static void __cpuinit intel_smp_check(struct cpuinfo_x86 *c) |
| 183 | { |
Yinghai Lu | 1f442d7 | 2009-03-07 23:46:26 -0800 | [diff] [blame] | 184 | /* calling is from identify_secondary_cpu() ? */ |
Robert Richter | f6e9456c | 2010-07-21 19:03:58 +0200 | [diff] [blame] | 185 | if (!c->cpu_index) |
Yinghai Lu | 1f442d7 | 2009-03-07 23:46:26 -0800 | [diff] [blame] | 186 | return; |
| 187 | |
| 188 | /* |
| 189 | * Mask B, Pentium, but not Pentium MMX |
| 190 | */ |
| 191 | if (c->x86 == 5 && |
| 192 | c->x86_mask >= 1 && c->x86_mask <= 4 && |
| 193 | c->x86_model <= 3) { |
| 194 | /* |
| 195 | * Remember we have B step Pentia with bugs |
| 196 | */ |
| 197 | WARN_ONCE(1, "WARNING: SMP operation may be unreliable" |
| 198 | "with B stepping processors.\n"); |
| 199 | } |
Yinghai Lu | 1f442d7 | 2009-03-07 23:46:26 -0800 | [diff] [blame] | 200 | } |
| 201 | |
Yinghai Lu | 4052704 | 2008-09-09 16:40:38 -0700 | [diff] [blame] | 202 | static void __cpuinit intel_workarounds(struct cpuinfo_x86 *c) |
| 203 | { |
| 204 | unsigned long lo, hi; |
| 205 | |
| 206 | #ifdef CONFIG_X86_F00F_BUG |
| 207 | /* |
| 208 | * All current models of Pentium and Pentium with MMX technology CPUs |
Alan Cox | 8bdbd96 | 2009-07-04 00:35:45 +0100 | [diff] [blame] | 209 | * have the F0 0F bug, which lets nonprivileged users lock up the |
| 210 | * system. |
Yinghai Lu | 4052704 | 2008-09-09 16:40:38 -0700 | [diff] [blame] | 211 | * Note that the workaround only should be initialized once... |
| 212 | */ |
| 213 | c->f00f_bug = 0; |
| 214 | if (!paravirt_enabled() && c->x86 == 5) { |
| 215 | static int f00f_workaround_enabled; |
| 216 | |
| 217 | c->f00f_bug = 1; |
| 218 | if (!f00f_workaround_enabled) { |
| 219 | trap_init_f00f_bug(); |
| 220 | printk(KERN_NOTICE "Intel Pentium with F0 0F bug - workaround enabled.\n"); |
| 221 | f00f_workaround_enabled = 1; |
| 222 | } |
| 223 | } |
| 224 | #endif |
| 225 | |
| 226 | /* |
| 227 | * SEP CPUID bug: Pentium Pro reports SEP but doesn't have it until |
| 228 | * model 3 mask 3 |
| 229 | */ |
| 230 | if ((c->x86<<8 | c->x86_model<<4 | c->x86_mask) < 0x633) |
| 231 | clear_cpu_cap(c, X86_FEATURE_SEP); |
| 232 | |
| 233 | /* |
| 234 | * P4 Xeon errata 037 workaround. |
| 235 | * Hardware prefetcher may cause stale data to be loaded into the cache. |
| 236 | */ |
| 237 | if ((c->x86 == 15) && (c->x86_model == 1) && (c->x86_mask == 1)) { |
| 238 | rdmsr(MSR_IA32_MISC_ENABLE, lo, hi); |
Vegard Nossum | ecab22a | 2009-02-20 11:56:38 +0100 | [diff] [blame] | 239 | if ((lo & MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE) == 0) { |
Yinghai Lu | 4052704 | 2008-09-09 16:40:38 -0700 | [diff] [blame] | 240 | printk (KERN_INFO "CPU: C0 stepping P4 Xeon detected.\n"); |
| 241 | printk (KERN_INFO "CPU: Disabling hardware prefetching (Errata 037)\n"); |
Vegard Nossum | ecab22a | 2009-02-20 11:56:38 +0100 | [diff] [blame] | 242 | lo |= MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE; |
Alan Cox | 8bdbd96 | 2009-07-04 00:35:45 +0100 | [diff] [blame] | 243 | wrmsr(MSR_IA32_MISC_ENABLE, lo, hi); |
Yinghai Lu | 4052704 | 2008-09-09 16:40:38 -0700 | [diff] [blame] | 244 | } |
| 245 | } |
| 246 | |
| 247 | /* |
| 248 | * See if we have a good local APIC by checking for buggy Pentia, |
| 249 | * i.e. all B steppings and the C2 stepping of P54C when using their |
| 250 | * integrated APIC (see 11AP erratum in "Pentium Processor |
| 251 | * Specification Update"). |
| 252 | */ |
| 253 | if (cpu_has_apic && (c->x86<<8 | c->x86_model<<4) == 0x520 && |
| 254 | (c->x86_mask < 0x6 || c->x86_mask == 0xb)) |
| 255 | set_cpu_cap(c, X86_FEATURE_11AP); |
| 256 | |
| 257 | |
| 258 | #ifdef CONFIG_X86_INTEL_USERCOPY |
| 259 | /* |
| 260 | * Set up the preferred alignment for movsl bulk memory moves |
| 261 | */ |
| 262 | switch (c->x86) { |
| 263 | case 4: /* 486: untested */ |
| 264 | break; |
| 265 | case 5: /* Old Pentia: untested */ |
| 266 | break; |
| 267 | case 6: /* PII/PIII only like movsl with 8-byte alignment */ |
| 268 | movsl_mask.mask = 7; |
| 269 | break; |
| 270 | case 15: /* P4 is OK down to 8-byte alignment */ |
| 271 | movsl_mask.mask = 7; |
| 272 | break; |
| 273 | } |
| 274 | #endif |
| 275 | |
| 276 | #ifdef CONFIG_X86_NUMAQ |
| 277 | numaq_tsc_disable(); |
| 278 | #endif |
Yinghai Lu | 1f442d7 | 2009-03-07 23:46:26 -0800 | [diff] [blame] | 279 | |
| 280 | intel_smp_check(c); |
Yinghai Lu | 4052704 | 2008-09-09 16:40:38 -0700 | [diff] [blame] | 281 | } |
| 282 | #else |
| 283 | static void __cpuinit intel_workarounds(struct cpuinfo_x86 *c) |
| 284 | { |
| 285 | } |
Yinghai Lu | 185f3b9 | 2008-09-09 16:40:35 -0700 | [diff] [blame] | 286 | #endif |
| 287 | |
Yinghai Lu | 2759c32 | 2009-05-15 13:05:16 -0700 | [diff] [blame] | 288 | static void __cpuinit srat_detect_node(struct cpuinfo_x86 *c) |
Yinghai Lu | 185f3b9 | 2008-09-09 16:40:35 -0700 | [diff] [blame] | 289 | { |
Tejun Heo | 645a791 | 2011-01-23 14:37:40 +0100 | [diff] [blame] | 290 | #ifdef CONFIG_NUMA |
Yinghai Lu | 185f3b9 | 2008-09-09 16:40:35 -0700 | [diff] [blame] | 291 | unsigned node; |
| 292 | int cpu = smp_processor_id(); |
Yinghai Lu | 185f3b9 | 2008-09-09 16:40:35 -0700 | [diff] [blame] | 293 | |
| 294 | /* Don't do the funky fallback heuristics the AMD version employs |
| 295 | for now. */ |
Tejun Heo | bbc9e2f | 2011-01-23 14:37:39 +0100 | [diff] [blame] | 296 | node = numa_cpu_node(cpu); |
Nikanth Karthikesan | 50f2d7f | 2010-09-30 17:34:10 +0530 | [diff] [blame] | 297 | if (node == NUMA_NO_NODE || !node_online(node)) { |
Yinghai Lu | d9c2d5a | 2009-11-21 00:23:37 -0800 | [diff] [blame] | 298 | /* reuse the value from init_cpu_to_node() */ |
| 299 | node = cpu_to_node(cpu); |
| 300 | } |
Yinghai Lu | 185f3b9 | 2008-09-09 16:40:35 -0700 | [diff] [blame] | 301 | numa_set_node(cpu, node); |
Yinghai Lu | 185f3b9 | 2008-09-09 16:40:35 -0700 | [diff] [blame] | 302 | #endif |
| 303 | } |
| 304 | |
Andi Kleen | 3dd9d51 | 2005-04-16 15:25:15 -0700 | [diff] [blame] | 305 | /* |
| 306 | * find out the number of processor cores on the die |
| 307 | */ |
Yinghai Lu | f69feff | 2008-09-07 17:58:58 -0700 | [diff] [blame] | 308 | static int __cpuinit intel_num_cpu_cores(struct cpuinfo_x86 *c) |
Andi Kleen | 3dd9d51 | 2005-04-16 15:25:15 -0700 | [diff] [blame] | 309 | { |
Zachary Amsden | f2ab446 | 2005-09-03 15:56:42 -0700 | [diff] [blame] | 310 | unsigned int eax, ebx, ecx, edx; |
Andi Kleen | 3dd9d51 | 2005-04-16 15:25:15 -0700 | [diff] [blame] | 311 | |
| 312 | if (c->cpuid_level < 4) |
| 313 | return 1; |
| 314 | |
Zachary Amsden | f2ab446 | 2005-09-03 15:56:42 -0700 | [diff] [blame] | 315 | /* Intel has a non-standard dependency on %ecx for this CPUID level. */ |
| 316 | cpuid_count(4, 0, &eax, &ebx, &ecx, &edx); |
Andi Kleen | 3dd9d51 | 2005-04-16 15:25:15 -0700 | [diff] [blame] | 317 | if (eax & 0x1f) |
Alan Cox | 8bdbd96 | 2009-07-04 00:35:45 +0100 | [diff] [blame] | 318 | return (eax >> 26) + 1; |
Andi Kleen | 3dd9d51 | 2005-04-16 15:25:15 -0700 | [diff] [blame] | 319 | else |
| 320 | return 1; |
| 321 | } |
| 322 | |
Sheng Yang | e38e05a | 2008-09-10 18:53:34 +0800 | [diff] [blame] | 323 | static void __cpuinit detect_vmx_virtcap(struct cpuinfo_x86 *c) |
| 324 | { |
| 325 | /* Intel VMX MSR indicated features */ |
| 326 | #define X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW 0x00200000 |
| 327 | #define X86_VMX_FEATURE_PROC_CTLS_VNMI 0x00400000 |
| 328 | #define X86_VMX_FEATURE_PROC_CTLS_2ND_CTLS 0x80000000 |
| 329 | #define X86_VMX_FEATURE_PROC_CTLS2_VIRT_APIC 0x00000001 |
| 330 | #define X86_VMX_FEATURE_PROC_CTLS2_EPT 0x00000002 |
| 331 | #define X86_VMX_FEATURE_PROC_CTLS2_VPID 0x00000020 |
| 332 | |
| 333 | u32 vmx_msr_low, vmx_msr_high, msr_ctl, msr_ctl2; |
| 334 | |
| 335 | clear_cpu_cap(c, X86_FEATURE_TPR_SHADOW); |
| 336 | clear_cpu_cap(c, X86_FEATURE_VNMI); |
| 337 | clear_cpu_cap(c, X86_FEATURE_FLEXPRIORITY); |
| 338 | clear_cpu_cap(c, X86_FEATURE_EPT); |
| 339 | clear_cpu_cap(c, X86_FEATURE_VPID); |
| 340 | |
| 341 | rdmsr(MSR_IA32_VMX_PROCBASED_CTLS, vmx_msr_low, vmx_msr_high); |
| 342 | msr_ctl = vmx_msr_high | vmx_msr_low; |
| 343 | if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW) |
| 344 | set_cpu_cap(c, X86_FEATURE_TPR_SHADOW); |
| 345 | if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_VNMI) |
| 346 | set_cpu_cap(c, X86_FEATURE_VNMI); |
| 347 | if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_2ND_CTLS) { |
| 348 | rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2, |
| 349 | vmx_msr_low, vmx_msr_high); |
| 350 | msr_ctl2 = vmx_msr_high | vmx_msr_low; |
| 351 | if ((msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_VIRT_APIC) && |
| 352 | (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW)) |
| 353 | set_cpu_cap(c, X86_FEATURE_FLEXPRIORITY); |
| 354 | if (msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_EPT) |
| 355 | set_cpu_cap(c, X86_FEATURE_EPT); |
| 356 | if (msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_VPID) |
| 357 | set_cpu_cap(c, X86_FEATURE_VPID); |
| 358 | } |
| 359 | } |
| 360 | |
Chuck Ebbert | 3bc9b76 | 2006-03-23 02:59:33 -0800 | [diff] [blame] | 361 | static void __cpuinit init_intel(struct cpuinfo_x86 *c) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 362 | { |
| 363 | unsigned int l2 = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 364 | |
Andi Kleen | 2b16a23 | 2008-01-30 13:32:40 +0100 | [diff] [blame] | 365 | early_init_intel(c); |
| 366 | |
Yinghai Lu | 4052704 | 2008-09-09 16:40:38 -0700 | [diff] [blame] | 367 | intel_workarounds(c); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 368 | |
Suresh Siddha | 345077c | 2008-12-18 18:09:21 -0800 | [diff] [blame] | 369 | /* |
| 370 | * Detect the extended topology information if available. This |
| 371 | * will reinitialise the initial_apicid which will be used |
| 372 | * in init_intel_cacheinfo() |
| 373 | */ |
| 374 | detect_extended_topology(c); |
| 375 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 376 | l2 = init_intel_cacheinfo(c); |
Paolo Ciarrocchi | 65eb6b4 | 2008-02-22 23:09:42 +0100 | [diff] [blame] | 377 | if (c->cpuid_level > 9) { |
Venkatesh Pallipadi | 0080e66 | 2006-06-26 13:59:59 +0200 | [diff] [blame] | 378 | unsigned eax = cpuid_eax(10); |
| 379 | /* Check for version and the number of counters */ |
| 380 | if ((eax & 0xff) && (((eax>>8) & 0xff) > 1)) |
Ingo Molnar | d0e95eb | 2008-02-26 08:52:33 +0100 | [diff] [blame] | 381 | set_cpu_cap(c, X86_FEATURE_ARCH_PERFMON); |
Venkatesh Pallipadi | 0080e66 | 2006-06-26 13:59:59 +0200 | [diff] [blame] | 382 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 383 | |
Yinghai Lu | 4052704 | 2008-09-09 16:40:38 -0700 | [diff] [blame] | 384 | if (cpu_has_xmm2) |
| 385 | set_cpu_cap(c, X86_FEATURE_LFENCE_RDTSC); |
| 386 | if (cpu_has_ds) { |
| 387 | unsigned int l1; |
| 388 | rdmsr(MSR_IA32_MISC_ENABLE, l1, l2); |
| 389 | if (!(l1 & (1<<11))) |
| 390 | set_cpu_cap(c, X86_FEATURE_BTS); |
| 391 | if (!(l1 & (1<<12))) |
| 392 | set_cpu_cap(c, X86_FEATURE_PEBS); |
Yinghai Lu | 4052704 | 2008-09-09 16:40:38 -0700 | [diff] [blame] | 393 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 394 | |
Pallipadi, Venkatesh | e736ad5 | 2009-02-06 16:52:05 -0800 | [diff] [blame] | 395 | if (c->x86 == 6 && c->x86_model == 29 && cpu_has_clflush) |
| 396 | set_cpu_cap(c, X86_FEATURE_CLFLUSH_MONITOR); |
| 397 | |
Yinghai Lu | 4052704 | 2008-09-09 16:40:38 -0700 | [diff] [blame] | 398 | #ifdef CONFIG_X86_64 |
| 399 | if (c->x86 == 15) |
| 400 | c->x86_cache_alignment = c->x86_clflush_size * 2; |
| 401 | if (c->x86 == 6) |
| 402 | set_cpu_cap(c, X86_FEATURE_REP_GOOD); |
| 403 | #else |
Paolo Ciarrocchi | 65eb6b4 | 2008-02-22 23:09:42 +0100 | [diff] [blame] | 404 | /* |
| 405 | * Names for the Pentium II/Celeron processors |
| 406 | * detectable only by also checking the cache size. |
| 407 | * Dixon is NOT a Celeron. |
| 408 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 409 | if (c->x86 == 6) { |
Yinghai Lu | 4052704 | 2008-09-09 16:40:38 -0700 | [diff] [blame] | 410 | char *p = NULL; |
| 411 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 412 | switch (c->x86_model) { |
| 413 | case 5: |
Ondrej Zary | 865be7a | 2011-05-16 21:38:08 +0200 | [diff] [blame] | 414 | if (l2 == 0) |
| 415 | p = "Celeron (Covington)"; |
| 416 | else if (l2 == 256) |
| 417 | p = "Mobile Pentium II (Dixon)"; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 418 | break; |
Paolo Ciarrocchi | 65eb6b4 | 2008-02-22 23:09:42 +0100 | [diff] [blame] | 419 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 420 | case 6: |
| 421 | if (l2 == 128) |
| 422 | p = "Celeron (Mendocino)"; |
| 423 | else if (c->x86_mask == 0 || c->x86_mask == 5) |
| 424 | p = "Celeron-A"; |
| 425 | break; |
Paolo Ciarrocchi | 65eb6b4 | 2008-02-22 23:09:42 +0100 | [diff] [blame] | 426 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 427 | case 8: |
| 428 | if (l2 == 128) |
| 429 | p = "Celeron (Coppermine)"; |
| 430 | break; |
| 431 | } |
Yinghai Lu | 4052704 | 2008-09-09 16:40:38 -0700 | [diff] [blame] | 432 | |
| 433 | if (p) |
| 434 | strcpy(c->x86_model_id, p); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 435 | } |
| 436 | |
Yinghai Lu | 185f3b9 | 2008-09-09 16:40:35 -0700 | [diff] [blame] | 437 | if (c->x86 == 15) |
| 438 | set_cpu_cap(c, X86_FEATURE_P4); |
| 439 | if (c->x86 == 6) |
| 440 | set_cpu_cap(c, X86_FEATURE_P3); |
Markus Metzger | f4166c5 | 2008-11-09 14:29:21 +0100 | [diff] [blame] | 441 | #endif |
Yinghai Lu | 185f3b9 | 2008-09-09 16:40:35 -0700 | [diff] [blame] | 442 | |
Yinghai Lu | 185f3b9 | 2008-09-09 16:40:35 -0700 | [diff] [blame] | 443 | if (!cpu_has(c, X86_FEATURE_XTOPOLOGY)) { |
| 444 | /* |
| 445 | * let's use the legacy cpuid vector 0x1 and 0x4 for topology |
| 446 | * detection. |
| 447 | */ |
| 448 | c->x86_max_cores = intel_num_cpu_cores(c); |
| 449 | #ifdef CONFIG_X86_32 |
| 450 | detect_ht(c); |
| 451 | #endif |
| 452 | } |
| 453 | |
| 454 | /* Work around errata */ |
Yinghai Lu | 2759c32 | 2009-05-15 13:05:16 -0700 | [diff] [blame] | 455 | srat_detect_node(c); |
Sheng Yang | e38e05a | 2008-09-10 18:53:34 +0800 | [diff] [blame] | 456 | |
| 457 | if (cpu_has(c, X86_FEATURE_VMX)) |
| 458 | detect_vmx_virtcap(c); |
Len Brown | abe48b1 | 2011-07-14 00:53:24 -0400 | [diff] [blame] | 459 | |
| 460 | /* |
| 461 | * Initialize MSR_IA32_ENERGY_PERF_BIAS if BIOS did not. |
| 462 | * x86_energy_perf_policy(8) is available to change it at run-time |
| 463 | */ |
| 464 | if (cpu_has(c, X86_FEATURE_EPB)) { |
| 465 | u64 epb; |
| 466 | |
| 467 | rdmsrl(MSR_IA32_ENERGY_PERF_BIAS, epb); |
Len Brown | 17edf2d | 2011-07-15 17:37:15 -0400 | [diff] [blame] | 468 | if ((epb & 0xF) == ENERGY_PERF_BIAS_PERFORMANCE) { |
| 469 | printk_once(KERN_WARNING "ENERGY_PERF_BIAS:" |
| 470 | " Set to 'normal', was 'performance'\n" |
| 471 | "ENERGY_PERF_BIAS: View and update with" |
| 472 | " x86_energy_perf_policy(8)\n"); |
Len Brown | abe48b1 | 2011-07-14 00:53:24 -0400 | [diff] [blame] | 473 | epb = (epb & ~0xF) | ENERGY_PERF_BIAS_NORMAL; |
| 474 | wrmsrl(MSR_IA32_ENERGY_PERF_BIAS, epb); |
| 475 | } |
| 476 | } |
Stephane Eranian | 42ed458 | 2006-12-07 02:14:01 +0100 | [diff] [blame] | 477 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 478 | |
Yinghai Lu | 185f3b9 | 2008-09-09 16:40:35 -0700 | [diff] [blame] | 479 | #ifdef CONFIG_X86_32 |
Paolo Ciarrocchi | 65eb6b4 | 2008-02-22 23:09:42 +0100 | [diff] [blame] | 480 | static unsigned int __cpuinit intel_size_cache(struct cpuinfo_x86 *c, unsigned int size) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 481 | { |
Paolo Ciarrocchi | 65eb6b4 | 2008-02-22 23:09:42 +0100 | [diff] [blame] | 482 | /* |
| 483 | * Intel PIII Tualatin. This comes in two flavours. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 484 | * One has 256kb of cache, the other 512. We have no way |
| 485 | * to determine which, so we use a boottime override |
| 486 | * for the 512kb model, and assume 256 otherwise. |
| 487 | */ |
| 488 | if ((c->x86 == 6) && (c->x86_model == 11) && (size == 0)) |
| 489 | size = 256; |
| 490 | return size; |
| 491 | } |
Yinghai Lu | 185f3b9 | 2008-09-09 16:40:35 -0700 | [diff] [blame] | 492 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 493 | |
Jan Beulich | 02dde8b | 2009-03-12 12:08:49 +0000 | [diff] [blame] | 494 | static const struct cpu_dev __cpuinitconst intel_cpu_dev = { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 495 | .c_vendor = "Intel", |
Paolo Ciarrocchi | 65eb6b4 | 2008-02-22 23:09:42 +0100 | [diff] [blame] | 496 | .c_ident = { "GenuineIntel" }, |
Yinghai Lu | 185f3b9 | 2008-09-09 16:40:35 -0700 | [diff] [blame] | 497 | #ifdef CONFIG_X86_32 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 498 | .c_models = { |
Paolo Ciarrocchi | 65eb6b4 | 2008-02-22 23:09:42 +0100 | [diff] [blame] | 499 | { .vendor = X86_VENDOR_INTEL, .family = 4, .model_names = |
| 500 | { |
| 501 | [0] = "486 DX-25/33", |
| 502 | [1] = "486 DX-50", |
| 503 | [2] = "486 SX", |
| 504 | [3] = "486 DX/2", |
| 505 | [4] = "486 SL", |
| 506 | [5] = "486 SX/2", |
| 507 | [7] = "486 DX/2-WB", |
| 508 | [8] = "486 DX/4", |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 509 | [9] = "486 DX/4-WB" |
| 510 | } |
| 511 | }, |
| 512 | { .vendor = X86_VENDOR_INTEL, .family = 5, .model_names = |
Paolo Ciarrocchi | 65eb6b4 | 2008-02-22 23:09:42 +0100 | [diff] [blame] | 513 | { |
| 514 | [0] = "Pentium 60/66 A-step", |
| 515 | [1] = "Pentium 60/66", |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 516 | [2] = "Pentium 75 - 200", |
Paolo Ciarrocchi | 65eb6b4 | 2008-02-22 23:09:42 +0100 | [diff] [blame] | 517 | [3] = "OverDrive PODP5V83", |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 518 | [4] = "Pentium MMX", |
Paolo Ciarrocchi | 65eb6b4 | 2008-02-22 23:09:42 +0100 | [diff] [blame] | 519 | [7] = "Mobile Pentium 75 - 200", |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 520 | [8] = "Mobile Pentium MMX" |
| 521 | } |
| 522 | }, |
| 523 | { .vendor = X86_VENDOR_INTEL, .family = 6, .model_names = |
Paolo Ciarrocchi | 65eb6b4 | 2008-02-22 23:09:42 +0100 | [diff] [blame] | 524 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 525 | [0] = "Pentium Pro A-step", |
Paolo Ciarrocchi | 65eb6b4 | 2008-02-22 23:09:42 +0100 | [diff] [blame] | 526 | [1] = "Pentium Pro", |
| 527 | [3] = "Pentium II (Klamath)", |
| 528 | [4] = "Pentium II (Deschutes)", |
| 529 | [5] = "Pentium II (Deschutes)", |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 530 | [6] = "Mobile Pentium II", |
Paolo Ciarrocchi | 65eb6b4 | 2008-02-22 23:09:42 +0100 | [diff] [blame] | 531 | [7] = "Pentium III (Katmai)", |
| 532 | [8] = "Pentium III (Coppermine)", |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 533 | [10] = "Pentium III (Cascades)", |
| 534 | [11] = "Pentium III (Tualatin)", |
| 535 | } |
| 536 | }, |
| 537 | { .vendor = X86_VENDOR_INTEL, .family = 15, .model_names = |
| 538 | { |
| 539 | [0] = "Pentium 4 (Unknown)", |
| 540 | [1] = "Pentium 4 (Willamette)", |
| 541 | [2] = "Pentium 4 (Northwood)", |
| 542 | [4] = "Pentium 4 (Foster)", |
| 543 | [5] = "Pentium 4 (Foster)", |
| 544 | } |
| 545 | }, |
| 546 | }, |
Yinghai Lu | 185f3b9 | 2008-09-09 16:40:35 -0700 | [diff] [blame] | 547 | .c_size_cache = intel_size_cache, |
| 548 | #endif |
Thomas Petazzoni | 03ae576 | 2008-02-15 12:00:23 +0100 | [diff] [blame] | 549 | .c_early_init = early_init_intel, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 550 | .c_init = init_intel, |
Yinghai Lu | 10a434f | 2008-09-04 21:09:45 +0200 | [diff] [blame] | 551 | .c_x86_vendor = X86_VENDOR_INTEL, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 552 | }; |
| 553 | |
Yinghai Lu | 10a434f | 2008-09-04 21:09:45 +0200 | [diff] [blame] | 554 | cpu_dev_register(intel_cpu_dev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 555 | |