blob: c471295cd4b9f00185c63041e97ce6f70a73de2c [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080012#include <linux/pci-aspm.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090013#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070014
15#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
16#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070017
18/* Ugh. Need to stop exporting this to modules. */
19LIST_HEAD(pci_root_buses);
20EXPORT_SYMBOL(pci_root_buses);
21
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080022
23static int find_anything(struct device *dev, void *data)
24{
25 return 1;
26}
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070028/*
29 * Some device drivers need know if pci is initiated.
30 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080031 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070032 */
33int no_pci_devices(void)
34{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080035 struct device *dev;
36 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070037
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080038 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
39 no_devices = (dev == NULL);
40 put_device(dev);
41 return no_devices;
42}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070043EXPORT_SYMBOL(no_pci_devices);
44
Linus Torvalds1da177e2005-04-16 15:20:36 -070045/*
46 * PCI Bus Class Devices
47 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040048static ssize_t pci_bus_show_cpuaffinity(struct device *dev,
Mike Travis39106dc2008-04-08 11:43:03 -070049 int type,
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040050 struct device_attribute *attr,
Alan Cox4327edf2005-09-10 00:25:49 -070051 char *buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -070052{
Linus Torvalds1da177e2005-04-16 15:20:36 -070053 int ret;
Mike Travis588235b2009-01-04 05:18:02 -080054 const struct cpumask *cpumask;
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Mike Travis588235b2009-01-04 05:18:02 -080056 cpumask = cpumask_of_pcibus(to_pci_bus(dev));
Mike Travis39106dc2008-04-08 11:43:03 -070057 ret = type?
Mike Travis588235b2009-01-04 05:18:02 -080058 cpulist_scnprintf(buf, PAGE_SIZE-2, cpumask) :
59 cpumask_scnprintf(buf, PAGE_SIZE-2, cpumask);
Mike Travis39106dc2008-04-08 11:43:03 -070060 buf[ret++] = '\n';
61 buf[ret] = '\0';
Linus Torvalds1da177e2005-04-16 15:20:36 -070062 return ret;
63}
Mike Travis39106dc2008-04-08 11:43:03 -070064
65static ssize_t inline pci_bus_show_cpumaskaffinity(struct device *dev,
66 struct device_attribute *attr,
67 char *buf)
68{
69 return pci_bus_show_cpuaffinity(dev, 0, attr, buf);
70}
71
72static ssize_t inline pci_bus_show_cpulistaffinity(struct device *dev,
73 struct device_attribute *attr,
74 char *buf)
75{
76 return pci_bus_show_cpuaffinity(dev, 1, attr, buf);
77}
78
79DEVICE_ATTR(cpuaffinity, S_IRUGO, pci_bus_show_cpumaskaffinity, NULL);
80DEVICE_ATTR(cpulistaffinity, S_IRUGO, pci_bus_show_cpulistaffinity, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -070081
82/*
83 * PCI Bus Class
84 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040085static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070086{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040087 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088
89 if (pci_bus->bridge)
90 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070091 pci_bus_remove_resources(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -070092 kfree(pci_bus);
93}
94
95static struct class pcibus_class = {
96 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040097 .dev_release = &release_pcibus_dev,
Yinghai Lub9d320f2011-05-12 17:11:39 -070098 .dev_attrs = pcibus_dev_attrs,
Linus Torvalds1da177e2005-04-16 15:20:36 -070099};
100
101static int __init pcibus_class_init(void)
102{
103 return class_register(&pcibus_class);
104}
105postcore_initcall(pcibus_class_init);
106
107/*
108 * Translate the low bits of the PCI base
109 * to the resource type
110 */
111static inline unsigned int pci_calc_resource_flags(unsigned int flags)
112{
113 if (flags & PCI_BASE_ADDRESS_SPACE_IO)
114 return IORESOURCE_IO;
115
116 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
117 return IORESOURCE_MEM | IORESOURCE_PREFETCH;
118
119 return IORESOURCE_MEM;
120}
121
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400122static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800123{
124 u64 size = mask & maxbase; /* Find the significant bits */
125 if (!size)
126 return 0;
127
128 /* Get the lowest of them to find the decode size, and
129 from that the extent. */
130 size = (size & ~(size-1)) - 1;
131
132 /* base == maxbase can be valid only if the BAR has
133 already been programmed with all 1s. */
134 if (base == maxbase && ((base | size) & mask) != mask)
135 return 0;
136
137 return size;
138}
139
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400140static inline enum pci_bar_type decode_bar(struct resource *res, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800141{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400142 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
143 res->flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
144 return pci_bar_io;
145 }
146
147 res->flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
148
Peter Chubbe3545972008-10-13 11:49:04 +1100149 if (res->flags & PCI_BASE_ADDRESS_MEM_TYPE_64)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400150 return pci_bar_mem64;
151 return pci_bar_mem32;
152}
153
Yu Zhao0b400c72008-11-22 02:40:40 +0800154/**
155 * pci_read_base - read a PCI BAR
156 * @dev: the PCI device
157 * @type: type of the BAR
158 * @res: resource buffer to be filled in
159 * @pos: BAR position in the config space
160 *
161 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400162 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800163int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400164 struct resource *res, unsigned int pos)
165{
166 u32 l, sz, mask;
Jacob Pan253d2e52010-07-16 10:19:22 -0700167 u16 orig_cmd;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400168
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200169 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400170
Jacob Pan253d2e52010-07-16 10:19:22 -0700171 if (!dev->mmio_always_on) {
172 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
173 pci_write_config_word(dev, PCI_COMMAND,
174 orig_cmd & ~(PCI_COMMAND_MEMORY | PCI_COMMAND_IO));
175 }
176
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400177 res->name = pci_name(dev);
178
179 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200180 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400181 pci_read_config_dword(dev, pos, &sz);
182 pci_write_config_dword(dev, pos, l);
183
Jacob Pan253d2e52010-07-16 10:19:22 -0700184 if (!dev->mmio_always_on)
185 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
186
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400187 /*
188 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600189 * If the BAR isn't implemented, all bits must be 0. If it's a
190 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
191 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400192 */
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600193 if (!sz || sz == 0xffffffff)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400194 goto fail;
195
196 /*
197 * I don't know how l can have all bits set. Copied from old code.
198 * Maybe it fixes a bug on some ancient platform.
199 */
200 if (l == 0xffffffff)
201 l = 0;
202
203 if (type == pci_bar_unknown) {
204 type = decode_bar(res, l);
205 res->flags |= pci_calc_resource_flags(l) | IORESOURCE_SIZEALIGN;
206 if (type == pci_bar_io) {
207 l &= PCI_BASE_ADDRESS_IO_MASK;
Yinghai Lu1f82de12009-04-23 20:48:32 -0700208 mask = PCI_BASE_ADDRESS_IO_MASK & IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400209 } else {
210 l &= PCI_BASE_ADDRESS_MEM_MASK;
211 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
212 }
213 } else {
214 res->flags |= (l & IORESOURCE_ROM_ENABLE);
215 l &= PCI_ROM_ADDRESS_MASK;
216 mask = (u32)PCI_ROM_ADDRESS_MASK;
217 }
218
219 if (type == pci_bar_mem64) {
220 u64 l64 = l;
221 u64 sz64 = sz;
222 u64 mask64 = mask | (u64)~0 << 32;
223
224 pci_read_config_dword(dev, pos + 4, &l);
225 pci_write_config_dword(dev, pos + 4, ~0);
226 pci_read_config_dword(dev, pos + 4, &sz);
227 pci_write_config_dword(dev, pos + 4, l);
228
229 l64 |= ((u64)l << 32);
230 sz64 |= ((u64)sz << 32);
231
232 sz64 = pci_size(l64, sz64, mask64);
233
234 if (!sz64)
235 goto fail;
236
Matthew Wilcoxcc5499c2008-07-28 13:39:00 -0400237 if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) {
Bjorn Helgaas865df572009-11-04 10:32:57 -0700238 dev_err(&dev->dev, "reg %x: can't handle 64-bit BAR\n",
239 pos);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400240 goto fail;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600241 }
242
243 res->flags |= IORESOURCE_MEM_64;
244 if ((sizeof(resource_size_t) < 8) && l) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400245 /* Address above 32-bit boundary; disable the BAR */
246 pci_write_config_dword(dev, pos, 0);
247 pci_write_config_dword(dev, pos + 4, 0);
248 res->start = 0;
249 res->end = sz64;
250 } else {
251 res->start = l64;
252 res->end = l64 + sz64;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600253 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n",
Bjorn Helgaasa369c792009-10-06 15:33:44 -0600254 pos, res);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400255 }
256 } else {
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600257 sz = pci_size(l, sz, mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400258
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600259 if (!sz)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400260 goto fail;
261
262 res->start = l;
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600263 res->end = l + sz;
Vincent Legollf393d9b2008-10-12 12:26:12 +0200264
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600265 dev_printk(KERN_DEBUG, &dev->dev, "reg %x: %pR\n", pos, res);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400266 }
267
268 out:
269 return (type == pci_bar_mem64) ? 1 : 0;
270 fail:
271 res->flags = 0;
272 goto out;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800273}
274
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
276{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400277 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400279 for (pos = 0; pos < howmany; pos++) {
280 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400282 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400284
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400286 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400288 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
289 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
290 IORESOURCE_SIZEALIGN;
291 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292 }
293}
294
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700295static void __devinit pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296{
297 struct pci_dev *dev = child->self;
298 u8 io_base_lo, io_limit_lo;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299 unsigned long base, limit;
300 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302 res = child->resource[0];
303 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
304 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
305 base = (io_base_lo & PCI_IO_RANGE_MASK) << 8;
306 limit = (io_limit_lo & PCI_IO_RANGE_MASK) << 8;
307
308 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
309 u16 io_base_hi, io_limit_hi;
310 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
311 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
312 base |= (io_base_hi << 16);
313 limit |= (io_limit_hi << 16);
314 }
315
Yinghai Lucd81e1e2010-01-22 01:02:22 -0800316 if (base && base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Daniel Yeisley9d265122005-12-05 07:06:43 -0500318 if (!res->start)
319 res->start = base;
320 if (!res->end)
321 res->end = limit + 0xfff;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600322 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Yinghai Lucd81e1e2010-01-22 01:02:22 -0800323 } else {
324 dev_printk(KERN_DEBUG, &dev->dev,
Bjorn Helgaas7b8ff6d2010-03-16 15:53:03 -0600325 " bridge window [io %#06lx-%#06lx] (disabled)\n",
Yinghai Lucd81e1e2010-01-22 01:02:22 -0800326 base, limit);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700328}
329
330static void __devinit pci_read_bridge_mmio(struct pci_bus *child)
331{
332 struct pci_dev *dev = child->self;
333 u16 mem_base_lo, mem_limit_lo;
334 unsigned long base, limit;
335 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336
337 res = child->resource[1];
338 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
339 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
340 base = (mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
341 limit = (mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Yinghai Lucd81e1e2010-01-22 01:02:22 -0800342 if (base && base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
344 res->start = base;
345 res->end = limit + 0xfffff;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600346 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Yinghai Lucd81e1e2010-01-22 01:02:22 -0800347 } else {
348 dev_printk(KERN_DEBUG, &dev->dev,
Bjorn Helgaas7b8ff6d2010-03-16 15:53:03 -0600349 " bridge window [mem %#010lx-%#010lx] (disabled)\n",
Yinghai Lucd81e1e2010-01-22 01:02:22 -0800350 base, limit + 0xfffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700352}
353
354static void __devinit pci_read_bridge_mmio_pref(struct pci_bus *child)
355{
356 struct pci_dev *dev = child->self;
357 u16 mem_base_lo, mem_limit_lo;
358 unsigned long base, limit;
359 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360
361 res = child->resource[2];
362 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
363 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
364 base = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
365 limit = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
366
367 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
368 u32 mem_base_hi, mem_limit_hi;
369 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
370 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
371
372 /*
373 * Some bridges set the base > limit by default, and some
374 * (broken) BIOSes do not initialize them. If we find
375 * this, just assume they are not being used.
376 */
377 if (mem_base_hi <= mem_limit_hi) {
378#if BITS_PER_LONG == 64
379 base |= ((long) mem_base_hi) << 32;
380 limit |= ((long) mem_limit_hi) << 32;
381#else
382 if (mem_base_hi || mem_limit_hi) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600383 dev_err(&dev->dev, "can't handle 64-bit "
384 "address space for bridge\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385 return;
386 }
387#endif
388 }
389 }
Yinghai Lucd81e1e2010-01-22 01:02:22 -0800390 if (base && base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700391 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
392 IORESOURCE_MEM | IORESOURCE_PREFETCH;
393 if (res->flags & PCI_PREF_RANGE_TYPE_64)
394 res->flags |= IORESOURCE_MEM_64;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395 res->start = base;
396 res->end = limit + 0xfffff;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600397 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Yinghai Lucd81e1e2010-01-22 01:02:22 -0800398 } else {
399 dev_printk(KERN_DEBUG, &dev->dev,
Bjorn Helgaas7b8ff6d2010-03-16 15:53:03 -0600400 " bridge window [mem %#010lx-%#010lx pref] (disabled)\n",
Yinghai Lucd81e1e2010-01-22 01:02:22 -0800401 base, limit + 0xfffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 }
403}
404
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700405void __devinit pci_read_bridge_bases(struct pci_bus *child)
406{
407 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700408 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700409 int i;
410
411 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
412 return;
413
414 dev_info(&dev->dev, "PCI bridge to [bus %02x-%02x]%s\n",
415 child->secondary, child->subordinate,
416 dev->transparent ? " (subtractive decode)" : "");
417
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700418 pci_bus_remove_resources(child);
419 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
420 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
421
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700422 pci_read_bridge_io(child);
423 pci_read_bridge_mmio(child);
424 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700425
426 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700427 pci_bus_for_each_resource(child->parent, res, i) {
428 if (res) {
429 pci_bus_add_resource(child, res,
430 PCI_SUBTRACTIVE_DECODE);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700431 dev_printk(KERN_DEBUG, &dev->dev,
432 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700433 res);
434 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700435 }
436 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700437}
438
Sam Ravnborg96bde062007-03-26 21:53:30 -0800439static struct pci_bus * pci_alloc_bus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440{
441 struct pci_bus *b;
442
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100443 b = kzalloc(sizeof(*b), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444 if (b) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 INIT_LIST_HEAD(&b->node);
446 INIT_LIST_HEAD(&b->children);
447 INIT_LIST_HEAD(&b->devices);
Alex Chiangf46753c2008-06-10 15:28:50 -0600448 INIT_LIST_HEAD(&b->slots);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700449 INIT_LIST_HEAD(&b->resources);
Matthew Wilcox3749c512009-12-13 08:11:32 -0500450 b->max_bus_speed = PCI_SPEED_UNKNOWN;
451 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 }
453 return b;
454}
455
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500456static unsigned char pcix_bus_speed[] = {
457 PCI_SPEED_UNKNOWN, /* 0 */
458 PCI_SPEED_66MHz_PCIX, /* 1 */
459 PCI_SPEED_100MHz_PCIX, /* 2 */
460 PCI_SPEED_133MHz_PCIX, /* 3 */
461 PCI_SPEED_UNKNOWN, /* 4 */
462 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
463 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
464 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
465 PCI_SPEED_UNKNOWN, /* 8 */
466 PCI_SPEED_66MHz_PCIX_266, /* 9 */
467 PCI_SPEED_100MHz_PCIX_266, /* A */
468 PCI_SPEED_133MHz_PCIX_266, /* B */
469 PCI_SPEED_UNKNOWN, /* C */
470 PCI_SPEED_66MHz_PCIX_533, /* D */
471 PCI_SPEED_100MHz_PCIX_533, /* E */
472 PCI_SPEED_133MHz_PCIX_533 /* F */
473};
474
Matthew Wilcox3749c512009-12-13 08:11:32 -0500475static unsigned char pcie_link_speed[] = {
476 PCI_SPEED_UNKNOWN, /* 0 */
477 PCIE_SPEED_2_5GT, /* 1 */
478 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500479 PCIE_SPEED_8_0GT, /* 3 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500480 PCI_SPEED_UNKNOWN, /* 4 */
481 PCI_SPEED_UNKNOWN, /* 5 */
482 PCI_SPEED_UNKNOWN, /* 6 */
483 PCI_SPEED_UNKNOWN, /* 7 */
484 PCI_SPEED_UNKNOWN, /* 8 */
485 PCI_SPEED_UNKNOWN, /* 9 */
486 PCI_SPEED_UNKNOWN, /* A */
487 PCI_SPEED_UNKNOWN, /* B */
488 PCI_SPEED_UNKNOWN, /* C */
489 PCI_SPEED_UNKNOWN, /* D */
490 PCI_SPEED_UNKNOWN, /* E */
491 PCI_SPEED_UNKNOWN /* F */
492};
493
494void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
495{
496 bus->cur_bus_speed = pcie_link_speed[linksta & 0xf];
497}
498EXPORT_SYMBOL_GPL(pcie_update_link_speed);
499
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500500static unsigned char agp_speeds[] = {
501 AGP_UNKNOWN,
502 AGP_1X,
503 AGP_2X,
504 AGP_4X,
505 AGP_8X
506};
507
508static enum pci_bus_speed agp_speed(int agp3, int agpstat)
509{
510 int index = 0;
511
512 if (agpstat & 4)
513 index = 3;
514 else if (agpstat & 2)
515 index = 2;
516 else if (agpstat & 1)
517 index = 1;
518 else
519 goto out;
520
521 if (agp3) {
522 index += 2;
523 if (index == 5)
524 index = 0;
525 }
526
527 out:
528 return agp_speeds[index];
529}
530
531
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500532static void pci_set_bus_speed(struct pci_bus *bus)
533{
534 struct pci_dev *bridge = bus->self;
535 int pos;
536
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500537 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
538 if (!pos)
539 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
540 if (pos) {
541 u32 agpstat, agpcmd;
542
543 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
544 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
545
546 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
547 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
548 }
549
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500550 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
551 if (pos) {
552 u16 status;
553 enum pci_bus_speed max;
554 pci_read_config_word(bridge, pos + 2, &status);
555
556 if (status & 0x8000) {
557 max = PCI_SPEED_133MHz_PCIX_533;
558 } else if (status & 0x4000) {
559 max = PCI_SPEED_133MHz_PCIX_266;
560 } else if (status & 0x0002) {
561 if (((status >> 12) & 0x3) == 2) {
562 max = PCI_SPEED_133MHz_PCIX_ECC;
563 } else {
564 max = PCI_SPEED_133MHz_PCIX;
565 }
566 } else {
567 max = PCI_SPEED_66MHz_PCIX;
568 }
569
570 bus->max_bus_speed = max;
571 bus->cur_bus_speed = pcix_bus_speed[(status >> 6) & 0xf];
572
573 return;
574 }
575
576 pos = pci_find_capability(bridge, PCI_CAP_ID_EXP);
577 if (pos) {
578 u32 linkcap;
579 u16 linksta;
580
581 pci_read_config_dword(bridge, pos + PCI_EXP_LNKCAP, &linkcap);
582 bus->max_bus_speed = pcie_link_speed[linkcap & 0xf];
583
584 pci_read_config_word(bridge, pos + PCI_EXP_LNKSTA, &linksta);
585 pcie_update_link_speed(bus, linksta);
586 }
587}
588
589
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700590static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
591 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592{
593 struct pci_bus *child;
594 int i;
595
596 /*
597 * Allocate a new bus, and inherit stuff from the parent..
598 */
599 child = pci_alloc_bus();
600 if (!child)
601 return NULL;
602
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603 child->parent = parent;
604 child->ops = parent->ops;
605 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200606 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400608 /* initialize some portions of the bus device, but don't register it
609 * now as the parent is not properly set up yet. This device will get
610 * registered later in pci_bus_add_devices()
611 */
612 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100613 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614
615 /*
616 * Set up the primary, secondary and subordinate
617 * bus numbers.
618 */
619 child->number = child->secondary = busnr;
620 child->primary = parent->secondary;
621 child->subordinate = 0xff;
622
Yu Zhao3789fa82008-11-22 02:41:07 +0800623 if (!bridge)
624 return child;
625
626 child->self = bridge;
627 child->bridge = get_device(&bridge->dev);
628
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500629 pci_set_bus_speed(child);
630
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800632 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
634 child->resource[i]->name = child->name;
635 }
636 bridge->subordinate = child;
637
638 return child;
639}
640
Sam Ravnborg451124a2008-02-02 22:33:43 +0100641struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642{
643 struct pci_bus *child;
644
645 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700646 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800647 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800649 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700650 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651 return child;
652}
653
Sam Ravnborg96bde062007-03-26 21:53:30 -0800654static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700655{
656 struct pci_bus *parent = child->parent;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700657
658 /* Attempts to fix that up are really dangerous unless
659 we're going to re-assign all bus numbers. */
660 if (!pcibios_assign_all_busses())
661 return;
662
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700663 while (parent->parent && parent->subordinate < max) {
664 parent->subordinate = max;
665 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
666 parent = parent->parent;
667 }
668}
669
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670/*
671 * If it's a bridge, configure it and scan the bus behind it.
672 * For CardBus bridges, we don't scan behind as the devices will
673 * be handled by the bridge driver itself.
674 *
675 * We need to process bridges in two passes -- first we scan those
676 * already configured by the BIOS and after we are done with all of
677 * them, we proceed to assigning numbers to the remaining buses in
678 * order to avoid overlaps between old and new bus numbers.
679 */
Sam Ravnborg0ab2b572008-02-17 10:45:28 +0100680int __devinit pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681{
682 struct pci_bus *child;
683 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100684 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600686 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100687 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688
689 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600690 primary = buses & 0xFF;
691 secondary = (buses >> 8) & 0xFF;
692 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600694 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
695 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100697 /* Check if setup is sensible at all */
698 if (!pass &&
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600699 (primary != bus->number || secondary <= bus->number)) {
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100700 dev_dbg(&dev->dev, "bus configuration invalid, reconfiguring\n");
701 broken = 1;
702 }
703
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704 /* Disable MasterAbortMode during probing to avoid reporting
705 of bus errors (in some architectures) */
706 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
707 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
708 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
709
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600710 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
711 !is_cardbus && !broken) {
712 unsigned int cmax;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 /*
714 * Bus already configured by firmware, process it in the first
715 * pass and just note the configuration.
716 */
717 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000718 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719
720 /*
721 * If we already got to this bus through a different bridge,
Alex Chiang74710de2009-03-20 14:56:10 -0600722 * don't re-add it. This can happen with the i450NX chipset.
723 *
724 * However, we continue to descend down the hierarchy and
725 * scan remaining child buses.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600727 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600728 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600729 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600730 if (!child)
731 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600732 child->primary = primary;
733 child->subordinate = subordinate;
Alex Chiang74710de2009-03-20 14:56:10 -0600734 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735 }
736
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737 cmax = pci_scan_child_bus(child);
738 if (cmax > max)
739 max = cmax;
740 if (child->subordinate > max)
741 max = child->subordinate;
742 } else {
743 /*
744 * We need to assign a number to this bus which we always
745 * do in the second pass.
746 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700747 if (!pass) {
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100748 if (pcibios_assign_all_busses() || broken)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700749 /* Temporarily disable forwarding of the
750 configuration cycles on all bridges in
751 this bus segment to avoid possible
752 conflicts in the second pass between two
753 bridges programmed with overlapping
754 bus ranges. */
755 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
756 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000757 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700758 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759
760 /* Clear errors */
761 pci_write_config_word(dev, PCI_STATUS, 0xffff);
762
Rajesh Shahcc574502005-04-28 00:25:47 -0700763 /* Prevent assigning a bus number that already exists.
764 * This can happen when a bridge is hot-plugged */
765 if (pci_find_bus(pci_domain_nr(bus), max+1))
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000766 goto out;
Rajesh Shah6ef6f0e2005-04-28 00:25:49 -0700767 child = pci_add_new_bus(bus, dev, ++max);
Jesper Juhl7c867c82011-01-24 21:14:33 +0100768 if (!child)
769 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 buses = (buses & 0xff000000)
771 | ((unsigned int)(child->primary) << 0)
772 | ((unsigned int)(child->secondary) << 8)
773 | ((unsigned int)(child->subordinate) << 16);
774
775 /*
776 * yenta.c forces a secondary latency timer of 176.
777 * Copy that behaviour here.
778 */
779 if (is_cardbus) {
780 buses &= ~0xff000000;
781 buses |= CARDBUS_LATENCY_TIMER << 24;
782 }
Jesper Juhl7c867c82011-01-24 21:14:33 +0100783
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784 /*
785 * We need to blast all three values with a single write.
786 */
787 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
788
789 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700790 child->bridge_ctl = bctl;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700791 /*
792 * Adjust subordinate busnr in parent buses.
793 * We do this before scanning for children because
794 * some devices may not be detected if the bios
795 * was lazy.
796 */
797 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798 /* Now we can scan all subordinate buses... */
799 max = pci_scan_child_bus(child);
Kristen Accardie3ac86d2006-01-17 16:57:01 -0800800 /*
801 * now fix it up again since we have found
802 * the real value of max.
803 */
804 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805 } else {
806 /*
807 * For CardBus bridges, we leave 4 bus numbers
808 * as cards with a PCI-to-PCI bridge can be
809 * inserted later.
810 */
Dominik Brodowski49887942005-12-08 16:53:12 +0100811 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
812 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700813 if (pci_find_bus(pci_domain_nr(bus),
814 max+i+1))
815 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100816 while (parent->parent) {
817 if ((!pcibios_assign_all_busses()) &&
818 (parent->subordinate > max) &&
819 (parent->subordinate <= max+i)) {
820 j = 1;
821 }
822 parent = parent->parent;
823 }
824 if (j) {
825 /*
826 * Often, there are two cardbus bridges
827 * -- try to leave one valid bus number
828 * for each one.
829 */
830 i /= 2;
831 break;
832 }
833 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700834 max += i;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700835 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836 }
837 /*
838 * Set the subordinate bus number to its real value.
839 */
840 child->subordinate = max;
841 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
842 }
843
Gary Hadecb3576f2008-02-08 14:00:52 -0800844 sprintf(child->name,
845 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
846 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200848 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100849 while (bus->parent) {
850 if ((child->subordinate > bus->subordinate) ||
851 (child->number > bus->subordinate) ||
852 (child->number < bus->number) ||
853 (child->subordinate < bus->number)) {
Bjorn Helgaas865df572009-11-04 10:32:57 -0700854 dev_info(&child->dev, "[bus %02x-%02x] %s "
855 "hidden behind%s bridge %s [bus %02x-%02x]\n",
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200856 child->number, child->subordinate,
857 (bus->number > child->subordinate &&
858 bus->subordinate < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800859 "wholly" : "partially",
860 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -0700861 dev_name(&bus->dev),
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200862 bus->number, bus->subordinate);
Dominik Brodowski49887942005-12-08 16:53:12 +0100863 }
864 bus = bus->parent;
865 }
866
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000867out:
868 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
869
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870 return max;
871}
872
873/*
874 * Read interrupt line and base address registers.
875 * The architecture-dependent code can tweak these, of course.
876 */
877static void pci_read_irq(struct pci_dev *dev)
878{
879 unsigned char irq;
880
881 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800882 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883 if (irq)
884 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
885 dev->irq = irq;
886}
887
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000888void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +0800889{
890 int pos;
891 u16 reg16;
892
893 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
894 if (!pos)
895 return;
896 pdev->is_pcie = 1;
Kenji Kaneshige0efea002009-11-05 12:05:11 +0900897 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +0800898 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
899 pdev->pcie_type = (reg16 & PCI_EXP_FLAGS_TYPE) >> 4;
900}
901
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000902void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -0700903{
904 int pos;
905 u16 reg16;
906 u32 reg32;
907
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +0900908 pos = pci_pcie_cap(pdev);
Eric W. Biederman28760482009-09-09 14:09:24 -0700909 if (!pos)
910 return;
911 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
912 if (!(reg16 & PCI_EXP_FLAGS_SLOT))
913 return;
914 pci_read_config_dword(pdev, pos + PCI_EXP_SLTCAP, &reg32);
915 if (reg32 & PCI_EXP_SLTCAP_HPC)
916 pdev->is_hotplug_bridge = 1;
917}
918
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +0200919#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -0800920
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921/**
922 * pci_setup_device - fill in class and map information of a device
923 * @dev: the device structure to fill
924 *
925 * Initialize the device structure with information about the device's
926 * vendor,class,memory and IO-space addresses,IRQ lines etc.
927 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +0800928 * Returns 0 on success and negative if unknown type of device (not normal,
929 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930 */
Yu Zhao480b93b2009-03-20 11:25:14 +0800931int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932{
933 u32 class;
Yu Zhao480b93b2009-03-20 11:25:14 +0800934 u8 hdr_type;
935 struct pci_slot *slot;
Gabe Blackbc577d22009-10-06 10:45:19 -0500936 int pos = 0;
Yu Zhao480b93b2009-03-20 11:25:14 +0800937
938 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
939 return -EIO;
940
941 dev->sysdata = dev->bus->sysdata;
942 dev->dev.parent = dev->bus->bridge;
943 dev->dev.bus = &pci_bus_type;
944 dev->hdr_type = hdr_type & 0x7f;
945 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +0800946 dev->error_state = pci_channel_io_normal;
947 set_pcie_port_type(dev);
948
949 list_for_each_entry(slot, &dev->bus->slots, list)
950 if (PCI_SLOT(dev->devfn) == slot->number)
951 dev->slot = slot;
952
953 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
954 set this higher, assuming the system even supports it. */
955 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -0700957 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
958 dev->bus->number, PCI_SLOT(dev->devfn),
959 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960
961 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -0700962 dev->revision = class & 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700963 class >>= 8; /* upper 3 bytes */
964 dev->class = class;
965 class >>= 8;
966
Bjorn Helgaas2c6413a2010-09-29 12:23:21 -0600967 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %d class %#08x\n",
968 dev->vendor, dev->device, dev->hdr_type, class);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700969
Yu Zhao853346e2009-03-21 22:05:11 +0800970 /* need to have dev->class ready */
971 dev->cfg_size = pci_cfg_space_size(dev);
972
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700974 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975
976 /* Early fixups, before probing the BARs */
977 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +0800978 /* device class may be changed after fixup */
979 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700980
981 switch (dev->hdr_type) { /* header type */
982 case PCI_HEADER_TYPE_NORMAL: /* standard header */
983 if (class == PCI_CLASS_BRIDGE_PCI)
984 goto bad;
985 pci_read_irq(dev);
986 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
987 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
988 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +0100989
990 /*
991 * Do the ugly legacy mode stuff here rather than broken chip
992 * quirk code. Legacy mode ATA controllers have fixed
993 * addresses. These are not always echoed in BAR0-3, and
994 * BAR0-3 in a few cases contain junk!
995 */
996 if (class == PCI_CLASS_STORAGE_IDE) {
997 u8 progif;
998 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
999 if ((progif & 1) == 0) {
Linus Torvaldsaf1bff42007-12-10 07:40:54 -08001000 dev->resource[0].start = 0x1F0;
1001 dev->resource[0].end = 0x1F7;
1002 dev->resource[0].flags = LEGACY_IO_RESOURCE;
1003 dev->resource[1].start = 0x3F6;
1004 dev->resource[1].end = 0x3F6;
1005 dev->resource[1].flags = LEGACY_IO_RESOURCE;
Alan Cox368c73d2006-10-04 00:41:26 +01001006 }
1007 if ((progif & 4) == 0) {
Linus Torvaldsaf1bff42007-12-10 07:40:54 -08001008 dev->resource[2].start = 0x170;
1009 dev->resource[2].end = 0x177;
1010 dev->resource[2].flags = LEGACY_IO_RESOURCE;
1011 dev->resource[3].start = 0x376;
1012 dev->resource[3].end = 0x376;
1013 dev->resource[3].flags = LEGACY_IO_RESOURCE;
Alan Cox368c73d2006-10-04 00:41:26 +01001014 }
1015 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016 break;
1017
1018 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1019 if (class != PCI_CLASS_BRIDGE_PCI)
1020 goto bad;
1021 /* The PCI-to-PCI bridge spec requires that subtractive
1022 decoding (i.e. transparent) bridge must have programming
1023 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001024 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025 dev->transparent = ((dev->class & 0xff) == 1);
1026 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001027 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001028 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1029 if (pos) {
1030 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1031 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1032 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033 break;
1034
1035 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1036 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1037 goto bad;
1038 pci_read_irq(dev);
1039 pci_read_bases(dev, 1, 0);
1040 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1041 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1042 break;
1043
1044 default: /* unknown header */
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06001045 dev_err(&dev->dev, "unknown header type %02x, "
1046 "ignoring device\n", dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001047 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048
1049 bad:
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06001050 dev_err(&dev->dev, "ignoring class %02x (doesn't match header "
1051 "type %02x)\n", class, dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052 dev->class = PCI_CLASS_NOT_DEFINED;
1053 }
1054
1055 /* We found a fine healthy device, go go go... */
1056 return 0;
1057}
1058
Zhao, Yu201de562008-10-13 19:49:55 +08001059static void pci_release_capabilities(struct pci_dev *dev)
1060{
1061 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001062 pci_iov_release(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001063}
1064
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065/**
1066 * pci_release_dev - free a pci device structure when all users of it are finished.
1067 * @dev: device that's been disconnected
1068 *
1069 * Will be called only by the device core when all users of this pci device are
1070 * done.
1071 */
1072static void pci_release_dev(struct device *dev)
1073{
1074 struct pci_dev *pci_dev;
1075
1076 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001077 pci_release_capabilities(pci_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078 kfree(pci_dev);
1079}
1080
1081/**
1082 * pci_cfg_space_size - get the configuration space size of the PCI device.
Randy Dunlap8f7020d2005-10-23 11:57:38 -07001083 * @dev: PCI device
Linus Torvalds1da177e2005-04-16 15:20:36 -07001084 *
1085 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1086 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1087 * access it. Maybe we don't have a way to generate extended config space
1088 * accesses, or the device is behind a reverse Express bridge. So we try
1089 * reading the dword at 0x100 which must either be 0 or a valid extended
1090 * capability header.
1091 */
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001092int pci_cfg_space_size_ext(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001093{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094 u32 status;
Zhao, Yu557848c2008-10-13 19:18:07 +08001095 int pos = PCI_CFG_SPACE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096
Zhao, Yu557848c2008-10-13 19:18:07 +08001097 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098 goto fail;
1099 if (status == 0xffffffff)
1100 goto fail;
1101
1102 return PCI_CFG_SPACE_EXP_SIZE;
1103
1104 fail:
1105 return PCI_CFG_SPACE_SIZE;
1106}
1107
Yinghai Lu57741a72008-02-15 01:32:50 -08001108int pci_cfg_space_size(struct pci_dev *dev)
1109{
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001110 int pos;
1111 u32 status;
Yinghai Ludfadd9ed2009-03-08 21:35:37 -07001112 u16 class;
1113
1114 class = dev->class >> 8;
1115 if (class == PCI_CLASS_BRIDGE_HOST)
1116 return pci_cfg_space_size_ext(dev);
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001117
Kenji Kaneshige06a1cba2009-11-11 14:30:56 +09001118 pos = pci_pcie_cap(dev);
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001119 if (!pos) {
1120 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1121 if (!pos)
1122 goto fail;
1123
1124 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1125 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1126 goto fail;
1127 }
1128
1129 return pci_cfg_space_size_ext(dev);
1130
1131 fail:
1132 return PCI_CFG_SPACE_SIZE;
Yinghai Lu57741a72008-02-15 01:32:50 -08001133}
1134
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135static void pci_release_bus_bridge_dev(struct device *dev)
1136{
1137 kfree(dev);
1138}
1139
Michael Ellerman65891212007-04-05 17:19:08 +10001140struct pci_dev *alloc_pci_dev(void)
1141{
1142 struct pci_dev *dev;
1143
1144 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1145 if (!dev)
1146 return NULL;
1147
Michael Ellerman65891212007-04-05 17:19:08 +10001148 INIT_LIST_HEAD(&dev->bus_list);
1149
1150 return dev;
1151}
1152EXPORT_SYMBOL(alloc_pci_dev);
1153
Linus Torvalds1da177e2005-04-16 15:20:36 -07001154/*
1155 * Read the config data for a PCI device, sanity-check it
1156 * and fill in the dev structure...
1157 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001158static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001159{
1160 struct pci_dev *dev;
1161 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162 int delay = 1;
1163
1164 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
1165 return NULL;
1166
1167 /* some broken boards return 0 or ~0 if a slot is empty: */
1168 if (l == 0xffffffff || l == 0x00000000 ||
1169 l == 0x0000ffff || l == 0xffff0000)
1170 return NULL;
1171
1172 /* Configuration request Retry Status */
1173 while (l == 0xffff0001) {
1174 msleep(delay);
1175 delay *= 2;
1176 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, &l))
1177 return NULL;
1178 /* Card hasn't responded in 60 seconds? Must be stuck. */
1179 if (delay > 60 * 1000) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06001180 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not "
Linus Torvalds1da177e2005-04-16 15:20:36 -07001181 "responding\n", pci_domain_nr(bus),
1182 bus->number, PCI_SLOT(devfn),
1183 PCI_FUNC(devfn));
1184 return NULL;
1185 }
1186 }
1187
Michael Ellermanbab41e92007-04-05 17:19:09 +10001188 dev = alloc_pci_dev();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189 if (!dev)
1190 return NULL;
1191
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192 dev->bus = bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194 dev->vendor = l & 0xffff;
1195 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196
Yu Zhao480b93b2009-03-20 11:25:14 +08001197 if (pci_setup_device(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198 kfree(dev);
1199 return NULL;
1200 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001201
1202 return dev;
1203}
1204
Zhao, Yu201de562008-10-13 19:49:55 +08001205static void pci_init_capabilities(struct pci_dev *dev)
1206{
1207 /* MSI/MSI-X list */
1208 pci_msi_init_pci_dev(dev);
1209
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001210 /* Buffers for saving PCIe and PCI-X capabilities */
1211 pci_allocate_cap_save_buffers(dev);
1212
Zhao, Yu201de562008-10-13 19:49:55 +08001213 /* Power Management */
1214 pci_pm_init(dev);
Jesse Barneseb9c39d2008-12-17 12:10:05 -08001215 platform_pci_wakeup_init(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001216
1217 /* Vital Product Data */
1218 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001219
1220 /* Alternative Routing-ID Forwarding */
1221 pci_enable_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001222
1223 /* Single Root I/O Virtualization */
1224 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001225
1226 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001227 pci_enable_acs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001228}
1229
Sam Ravnborg96bde062007-03-26 21:53:30 -08001230void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001231{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232 device_initialize(&dev->dev);
1233 dev->dev.release = pci_release_dev;
1234 pci_dev_get(dev);
1235
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001237 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001238 dev->dev.coherent_dma_mask = 0xffffffffull;
1239
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001240 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001241 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001242
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243 /* Fix up broken headers */
1244 pci_fixup_device(pci_fixup_header, dev);
1245
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001246 /* Clear the state_saved flag. */
1247 dev->state_saved = false;
1248
Zhao, Yu201de562008-10-13 19:49:55 +08001249 /* Initialize various capabilities */
1250 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001251
Linus Torvalds1da177e2005-04-16 15:20:36 -07001252 /*
1253 * Add the device to our list of discovered devices
1254 * and the bus list for fixup functions, etc.
1255 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001256 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001258 up_write(&pci_bus_sem);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001259}
1260
Sam Ravnborg451124a2008-02-02 22:33:43 +01001261struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001262{
1263 struct pci_dev *dev;
1264
Trent Piepho90bdb312009-03-20 14:56:00 -06001265 dev = pci_get_slot(bus, devfn);
1266 if (dev) {
1267 pci_dev_put(dev);
1268 return dev;
1269 }
1270
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001271 dev = pci_scan_device(bus, devfn);
1272 if (!dev)
1273 return NULL;
1274
1275 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001276
1277 return dev;
1278}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001279EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001280
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001281static unsigned next_ari_fn(struct pci_dev *dev, unsigned fn)
1282{
1283 u16 cap;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001284 unsigned pos, next_fn;
1285
1286 if (!dev)
1287 return 0;
1288
1289 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001290 if (!pos)
1291 return 0;
1292 pci_read_config_word(dev, pos + 4, &cap);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001293 next_fn = cap >> 8;
1294 if (next_fn <= fn)
1295 return 0;
1296 return next_fn;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001297}
1298
1299static unsigned next_trad_fn(struct pci_dev *dev, unsigned fn)
1300{
1301 return (fn + 1) % 8;
1302}
1303
1304static unsigned no_next_fn(struct pci_dev *dev, unsigned fn)
1305{
1306 return 0;
1307}
1308
1309static int only_one_child(struct pci_bus *bus)
1310{
1311 struct pci_dev *parent = bus->self;
1312 if (!parent || !pci_is_pcie(parent))
1313 return 0;
1314 if (parent->pcie_type == PCI_EXP_TYPE_ROOT_PORT ||
1315 parent->pcie_type == PCI_EXP_TYPE_DOWNSTREAM)
1316 return 1;
1317 return 0;
1318}
1319
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320/**
1321 * pci_scan_slot - scan a PCI slot on a bus for devices.
1322 * @bus: PCI bus to scan
1323 * @devfn: slot number to scan (must have zero function.)
1324 *
1325 * Scan a PCI slot on the specified PCI bus for devices, adding
1326 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001327 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001328 *
1329 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001330 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001331int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001333 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001334 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001335 unsigned (*next_fn)(struct pci_dev *, unsigned) = no_next_fn;
1336
1337 if (only_one_child(bus) && (devfn > 0))
1338 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001339
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001340 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001341 if (!dev)
1342 return 0;
1343 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001344 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001346 if (pci_ari_enabled(bus))
1347 next_fn = next_ari_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001348 else if (dev->multifunction)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001349 next_fn = next_trad_fn;
1350
1351 for (fn = next_fn(dev, 0); fn > 0; fn = next_fn(dev, fn)) {
1352 dev = pci_scan_single_device(bus, devfn + fn);
1353 if (dev) {
1354 if (!dev->is_added)
1355 nr++;
1356 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001357 }
1358 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001359
Shaohua Li149e1632008-07-23 10:32:31 +08001360 /* only one slot has pcie device */
1361 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001362 pcie_aspm_init_link_state(bus->self);
1363
Linus Torvalds1da177e2005-04-16 15:20:36 -07001364 return nr;
1365}
1366
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001367unsigned int __devinit pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001368{
1369 unsigned int devfn, pass, max = bus->secondary;
1370 struct pci_dev *dev;
1371
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001372 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001373
1374 /* Go find them, Rover! */
1375 for (devfn = 0; devfn < 0x100; devfn += 8)
1376 pci_scan_slot(bus, devfn);
1377
Yu Zhaoa28724b2009-03-20 11:25:13 +08001378 /* Reserve buses for SR-IOV capability. */
1379 max += pci_iov_bus_range(bus);
1380
Linus Torvalds1da177e2005-04-16 15:20:36 -07001381 /*
1382 * After performing arch-dependent fixup of the bus, look behind
1383 * all PCI-to-PCI bridges on this bus.
1384 */
Alex Chiang74710de2009-03-20 14:56:10 -06001385 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001386 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06001387 pcibios_fixup_bus(bus);
1388 if (pci_is_root_bus(bus))
1389 bus->is_added = 1;
1390 }
1391
Linus Torvalds1da177e2005-04-16 15:20:36 -07001392 for (pass=0; pass < 2; pass++)
1393 list_for_each_entry(dev, &bus->devices, bus_list) {
1394 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1395 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1396 max = pci_scan_bridge(bus, dev, max, pass);
1397 }
1398
1399 /*
1400 * We've scanned the bus and so we know all about what's on
1401 * the other side of any bridges that may be on this bus plus
1402 * any devices.
1403 *
1404 * Return how far we've got finding sub-buses.
1405 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001406 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001407 return max;
1408}
1409
Sam Ravnborg96bde062007-03-26 21:53:30 -08001410struct pci_bus * pci_create_bus(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001411 int bus, struct pci_ops *ops, void *sysdata)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001412{
1413 int error;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001414 struct pci_bus *b, *b2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001415 struct device *dev;
1416
1417 b = pci_alloc_bus();
1418 if (!b)
1419 return NULL;
1420
Geert Uytterhoeven6a3b3e22009-03-15 20:14:37 +01001421 dev = kzalloc(sizeof(*dev), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422 if (!dev){
1423 kfree(b);
1424 return NULL;
1425 }
1426
1427 b->sysdata = sysdata;
1428 b->ops = ops;
1429
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001430 b2 = pci_find_bus(pci_domain_nr(b), bus);
1431 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001432 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001433 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001434 goto err_out;
1435 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001436
1437 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438 list_add_tail(&b->node, &pci_root_buses);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001439 up_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001440
Linus Torvalds1da177e2005-04-16 15:20:36 -07001441 dev->parent = parent;
1442 dev->release = pci_release_bus_bridge_dev;
Kay Sievers1a927132008-10-30 02:17:49 +01001443 dev_set_name(dev, "pci%04x:%02x", pci_domain_nr(b), bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444 error = device_register(dev);
1445 if (error)
1446 goto dev_reg_err;
1447 b->bridge = get_device(dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01001448 device_enable_async_suspend(b->bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449
Yinghai Lu0d358f22008-02-19 03:20:41 -08001450 if (!parent)
1451 set_dev_node(b->bridge, pcibus_to_node(b));
1452
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001453 b->dev.class = &pcibus_class;
1454 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01001455 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001456 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001457 if (error)
1458 goto class_dev_reg_err;
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001459 error = device_create_file(&b->dev, &dev_attr_cpuaffinity);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001460 if (error)
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001461 goto dev_create_file_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001462
1463 /* Create legacy_io and legacy_mem files for this bus */
1464 pci_create_legacy_files(b);
1465
Linus Torvalds1da177e2005-04-16 15:20:36 -07001466 b->number = b->secondary = bus;
1467 b->resource[0] = &ioport_resource;
1468 b->resource[1] = &iomem_resource;
1469
Linus Torvalds1da177e2005-04-16 15:20:36 -07001470 return b;
1471
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001472dev_create_file_err:
1473 device_unregister(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474class_dev_reg_err:
1475 device_unregister(dev);
1476dev_reg_err:
Zhang Yanmind71374d2006-06-02 12:35:43 +08001477 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001478 list_del(&b->node);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001479 up_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001480err_out:
1481 kfree(dev);
1482 kfree(b);
1483 return NULL;
1484}
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001485
Sam Ravnborg0ab2b572008-02-17 10:45:28 +01001486struct pci_bus * __devinit pci_scan_bus_parented(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001487 int bus, struct pci_ops *ops, void *sysdata)
1488{
1489 struct pci_bus *b;
1490
1491 b = pci_create_bus(parent, bus, ops, sysdata);
1492 if (b)
1493 b->subordinate = pci_scan_child_bus(b);
1494 return b;
1495}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001496EXPORT_SYMBOL(pci_scan_bus_parented);
1497
1498#ifdef CONFIG_HOTPLUG
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001499/**
1500 * pci_rescan_bus - scan a PCI bus for devices.
1501 * @bus: PCI bus to scan
1502 *
1503 * Scan a PCI bus and child buses for new devices, adds them,
1504 * and enables them.
1505 *
1506 * Returns the max number of subordinate bus discovered.
1507 */
Alex Chiang5446a6b2009-04-01 18:24:12 -06001508unsigned int __ref pci_rescan_bus(struct pci_bus *bus)
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001509{
1510 unsigned int max;
1511 struct pci_dev *dev;
1512
1513 max = pci_scan_child_bus(bus);
1514
Alex Chiang705b1aa2009-03-20 14:56:31 -06001515 down_read(&pci_bus_sem);
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001516 list_for_each_entry(dev, &bus->devices, bus_list)
1517 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1518 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1519 if (dev->subordinate)
1520 pci_bus_size_bridges(dev->subordinate);
Alex Chiang705b1aa2009-03-20 14:56:31 -06001521 up_read(&pci_bus_sem);
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001522
1523 pci_bus_assign_resources(bus);
1524 pci_enable_bridges(bus);
1525 pci_bus_add_devices(bus);
1526
1527 return max;
1528}
1529EXPORT_SYMBOL_GPL(pci_rescan_bus);
1530
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532EXPORT_SYMBOL(pci_scan_slot);
1533EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001534EXPORT_SYMBOL_GPL(pci_scan_child_bus);
1535#endif
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001536
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001537static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001538{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001539 const struct pci_dev *a = to_pci_dev(d_a);
1540 const struct pci_dev *b = to_pci_dev(d_b);
1541
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001542 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
1543 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
1544
1545 if (a->bus->number < b->bus->number) return -1;
1546 else if (a->bus->number > b->bus->number) return 1;
1547
1548 if (a->devfn < b->devfn) return -1;
1549 else if (a->devfn > b->devfn) return 1;
1550
1551 return 0;
1552}
1553
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08001554void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001555{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001556 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001557}